192055797SPaulo Alcantara /* 292055797SPaulo Alcantara * QEMU ICH9 TCO emulation 392055797SPaulo Alcantara * 492055797SPaulo Alcantara * Copyright (c) 2015 Paulo Alcantara <pcacjr@zytor.com> 592055797SPaulo Alcantara * 692055797SPaulo Alcantara * This work is licensed under the terms of the GNU GPL, version 2 or later. 792055797SPaulo Alcantara * See the COPYING file in the top-level directory. 892055797SPaulo Alcantara */ 9b6a0aa05SPeter Maydell #include "qemu/osdep.h" 1092055797SPaulo Alcantara #include "qemu-common.h" 1192055797SPaulo Alcantara #include "sysemu/watchdog.h" 1292055797SPaulo Alcantara #include "hw/i386/ich9.h" 1392055797SPaulo Alcantara 1492055797SPaulo Alcantara #include "hw/acpi/tco.h" 15*6a24f34eSPaolo Bonzini #include "trace.h" 1692055797SPaulo Alcantara 1792055797SPaulo Alcantara //#define DEBUG 1892055797SPaulo Alcantara 1992055797SPaulo Alcantara #ifdef DEBUG 2092055797SPaulo Alcantara #define TCO_DEBUG(fmt, ...) \ 2192055797SPaulo Alcantara do { \ 2292055797SPaulo Alcantara fprintf(stderr, "%s "fmt, __func__, ## __VA_ARGS__); \ 2392055797SPaulo Alcantara } while (0) 2492055797SPaulo Alcantara #else 2592055797SPaulo Alcantara #define TCO_DEBUG(fmt, ...) do { } while (0) 2692055797SPaulo Alcantara #endif 2792055797SPaulo Alcantara 2892055797SPaulo Alcantara enum { 2992055797SPaulo Alcantara TCO_RLD_DEFAULT = 0x0000, 3092055797SPaulo Alcantara TCO_DAT_IN_DEFAULT = 0x00, 3192055797SPaulo Alcantara TCO_DAT_OUT_DEFAULT = 0x00, 3292055797SPaulo Alcantara TCO1_STS_DEFAULT = 0x0000, 3392055797SPaulo Alcantara TCO2_STS_DEFAULT = 0x0000, 3492055797SPaulo Alcantara TCO1_CNT_DEFAULT = 0x0000, 3592055797SPaulo Alcantara TCO2_CNT_DEFAULT = 0x0008, 3692055797SPaulo Alcantara TCO_MESSAGE1_DEFAULT = 0x00, 3792055797SPaulo Alcantara TCO_MESSAGE2_DEFAULT = 0x00, 3892055797SPaulo Alcantara TCO_WDCNT_DEFAULT = 0x00, 3992055797SPaulo Alcantara TCO_TMR_DEFAULT = 0x0004, 4092055797SPaulo Alcantara SW_IRQ_GEN_DEFAULT = 0x03, 4192055797SPaulo Alcantara }; 4292055797SPaulo Alcantara 4392055797SPaulo Alcantara static inline void tco_timer_reload(TCOIORegs *tr) 4492055797SPaulo Alcantara { 45*6a24f34eSPaolo Bonzini int ticks = tr->tco.tmr & TCO_TMR_MASK; 46*6a24f34eSPaolo Bonzini int64_t nsec = (int64_t)ticks * TCO_TICK_NSEC; 47*6a24f34eSPaolo Bonzini 48*6a24f34eSPaolo Bonzini trace_tco_timer_reload(ticks, nsec / 1000000); 49*6a24f34eSPaolo Bonzini tr->expire_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + nsec; 5092055797SPaulo Alcantara timer_mod(tr->tco_timer, tr->expire_time); 5192055797SPaulo Alcantara } 5292055797SPaulo Alcantara 5392055797SPaulo Alcantara static inline void tco_timer_stop(TCOIORegs *tr) 5492055797SPaulo Alcantara { 5592055797SPaulo Alcantara tr->expire_time = -1; 566c608953SIgor Pavlikevich timer_del(tr->tco_timer); 5792055797SPaulo Alcantara } 5892055797SPaulo Alcantara 5992055797SPaulo Alcantara static void tco_timer_expired(void *opaque) 6092055797SPaulo Alcantara { 6192055797SPaulo Alcantara TCOIORegs *tr = opaque; 6292055797SPaulo Alcantara ICH9LPCPMRegs *pm = container_of(tr, ICH9LPCPMRegs, tco_regs); 6392055797SPaulo Alcantara ICH9LPCState *lpc = container_of(pm, ICH9LPCState, pm); 6492055797SPaulo Alcantara uint32_t gcs = pci_get_long(lpc->chip_config + ICH9_CC_GCS); 6592055797SPaulo Alcantara 66*6a24f34eSPaolo Bonzini trace_tco_timer_expired(tr->timeouts_no, 67*6a24f34eSPaolo Bonzini lpc->pin_strap.spkr_hi, 68*6a24f34eSPaolo Bonzini !!(gcs & ICH9_CC_GCS_NO_REBOOT)); 6992055797SPaulo Alcantara tr->tco.rld = 0; 7092055797SPaulo Alcantara tr->tco.sts1 |= TCO_TIMEOUT; 7192055797SPaulo Alcantara if (++tr->timeouts_no == 2) { 7292055797SPaulo Alcantara tr->tco.sts2 |= TCO_SECOND_TO_STS; 7392055797SPaulo Alcantara tr->tco.sts2 |= TCO_BOOT_STS; 7492055797SPaulo Alcantara tr->timeouts_no = 0; 7592055797SPaulo Alcantara 765add35beSPaulo Alcantara if (!lpc->pin_strap.spkr_hi && !(gcs & ICH9_CC_GCS_NO_REBOOT)) { 7792055797SPaulo Alcantara watchdog_perform_action(); 7892055797SPaulo Alcantara tco_timer_stop(tr); 7992055797SPaulo Alcantara return; 8092055797SPaulo Alcantara } 8192055797SPaulo Alcantara } 8292055797SPaulo Alcantara 8392055797SPaulo Alcantara if (pm->smi_en & ICH9_PMIO_SMI_EN_TCO_EN) { 8492055797SPaulo Alcantara ich9_generate_smi(); 8592055797SPaulo Alcantara } 8692055797SPaulo Alcantara tr->tco.rld = tr->tco.tmr; 8792055797SPaulo Alcantara tco_timer_reload(tr); 8892055797SPaulo Alcantara } 8992055797SPaulo Alcantara 9092055797SPaulo Alcantara /* NOTE: values of 0 or 1 will be ignored by ICH */ 9192055797SPaulo Alcantara static inline int can_start_tco_timer(TCOIORegs *tr) 9292055797SPaulo Alcantara { 9392055797SPaulo Alcantara return !(tr->tco.cnt1 & TCO_TMR_HLT) && tr->tco.tmr > 1; 9492055797SPaulo Alcantara } 9592055797SPaulo Alcantara 9692055797SPaulo Alcantara static uint32_t tco_ioport_readw(TCOIORegs *tr, uint32_t addr) 9792055797SPaulo Alcantara { 9892055797SPaulo Alcantara uint16_t rld; 9992055797SPaulo Alcantara 10092055797SPaulo Alcantara switch (addr) { 10192055797SPaulo Alcantara case TCO_RLD: 10292055797SPaulo Alcantara if (tr->expire_time != -1) { 10392055797SPaulo Alcantara int64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); 10492055797SPaulo Alcantara int64_t elapsed = (tr->expire_time - now) / TCO_TICK_NSEC; 10592055797SPaulo Alcantara rld = (uint16_t)elapsed | (tr->tco.rld & ~TCO_RLD_MASK); 10692055797SPaulo Alcantara } else { 10792055797SPaulo Alcantara rld = tr->tco.rld; 10892055797SPaulo Alcantara } 10992055797SPaulo Alcantara return rld; 11092055797SPaulo Alcantara case TCO_DAT_IN: 11192055797SPaulo Alcantara return tr->tco.din; 11292055797SPaulo Alcantara case TCO_DAT_OUT: 11392055797SPaulo Alcantara return tr->tco.dout; 11492055797SPaulo Alcantara case TCO1_STS: 11592055797SPaulo Alcantara return tr->tco.sts1; 11692055797SPaulo Alcantara case TCO2_STS: 11792055797SPaulo Alcantara return tr->tco.sts2; 11892055797SPaulo Alcantara case TCO1_CNT: 11992055797SPaulo Alcantara return tr->tco.cnt1; 12092055797SPaulo Alcantara case TCO2_CNT: 12192055797SPaulo Alcantara return tr->tco.cnt2; 12292055797SPaulo Alcantara case TCO_MESSAGE1: 12392055797SPaulo Alcantara return tr->tco.msg1; 12492055797SPaulo Alcantara case TCO_MESSAGE2: 12592055797SPaulo Alcantara return tr->tco.msg2; 12692055797SPaulo Alcantara case TCO_WDCNT: 12792055797SPaulo Alcantara return tr->tco.wdcnt; 12892055797SPaulo Alcantara case TCO_TMR: 12992055797SPaulo Alcantara return tr->tco.tmr; 13092055797SPaulo Alcantara case SW_IRQ_GEN: 13192055797SPaulo Alcantara return tr->sw_irq_gen; 13292055797SPaulo Alcantara } 13392055797SPaulo Alcantara return 0; 13492055797SPaulo Alcantara } 13592055797SPaulo Alcantara 13692055797SPaulo Alcantara static void tco_ioport_writew(TCOIORegs *tr, uint32_t addr, uint32_t val) 13792055797SPaulo Alcantara { 13892055797SPaulo Alcantara switch (addr) { 13992055797SPaulo Alcantara case TCO_RLD: 14092055797SPaulo Alcantara tr->timeouts_no = 0; 14192055797SPaulo Alcantara if (can_start_tco_timer(tr)) { 14292055797SPaulo Alcantara tr->tco.rld = tr->tco.tmr; 14392055797SPaulo Alcantara tco_timer_reload(tr); 14492055797SPaulo Alcantara } else { 14592055797SPaulo Alcantara tr->tco.rld = val; 14692055797SPaulo Alcantara } 14792055797SPaulo Alcantara break; 14892055797SPaulo Alcantara case TCO_DAT_IN: 14992055797SPaulo Alcantara tr->tco.din = val; 15092055797SPaulo Alcantara tr->tco.sts1 |= SW_TCO_SMI; 15192055797SPaulo Alcantara ich9_generate_smi(); 15292055797SPaulo Alcantara break; 15392055797SPaulo Alcantara case TCO_DAT_OUT: 15492055797SPaulo Alcantara tr->tco.dout = val; 15592055797SPaulo Alcantara tr->tco.sts1 |= TCO_INT_STS; 15692055797SPaulo Alcantara /* TODO: cause an interrupt, as selected by the TCO_INT_SEL bits */ 15792055797SPaulo Alcantara break; 15892055797SPaulo Alcantara case TCO1_STS: 15992055797SPaulo Alcantara tr->tco.sts1 = val & TCO1_STS_MASK; 16092055797SPaulo Alcantara break; 16192055797SPaulo Alcantara case TCO2_STS: 16292055797SPaulo Alcantara tr->tco.sts2 = val & TCO2_STS_MASK; 16392055797SPaulo Alcantara break; 16492055797SPaulo Alcantara case TCO1_CNT: 16592055797SPaulo Alcantara val &= TCO1_CNT_MASK; 16692055797SPaulo Alcantara /* 16792055797SPaulo Alcantara * once TCO_LOCK bit is set, it can not be cleared by software. a reset 16892055797SPaulo Alcantara * is required to change this bit from 1 to 0 -- it defaults to 0. 16992055797SPaulo Alcantara */ 17092055797SPaulo Alcantara tr->tco.cnt1 = val | (tr->tco.cnt1 & TCO_LOCK); 17192055797SPaulo Alcantara if (can_start_tco_timer(tr)) { 17292055797SPaulo Alcantara tr->tco.rld = tr->tco.tmr; 17392055797SPaulo Alcantara tco_timer_reload(tr); 17492055797SPaulo Alcantara } else { 17592055797SPaulo Alcantara tco_timer_stop(tr); 17692055797SPaulo Alcantara } 17792055797SPaulo Alcantara break; 17892055797SPaulo Alcantara case TCO2_CNT: 17992055797SPaulo Alcantara tr->tco.cnt2 = val; 18092055797SPaulo Alcantara break; 18192055797SPaulo Alcantara case TCO_MESSAGE1: 18292055797SPaulo Alcantara tr->tco.msg1 = val; 18392055797SPaulo Alcantara break; 18492055797SPaulo Alcantara case TCO_MESSAGE2: 18592055797SPaulo Alcantara tr->tco.msg2 = val; 18692055797SPaulo Alcantara break; 18792055797SPaulo Alcantara case TCO_WDCNT: 18892055797SPaulo Alcantara tr->tco.wdcnt = val; 18992055797SPaulo Alcantara break; 19092055797SPaulo Alcantara case TCO_TMR: 19192055797SPaulo Alcantara tr->tco.tmr = val; 19292055797SPaulo Alcantara break; 19392055797SPaulo Alcantara case SW_IRQ_GEN: 19492055797SPaulo Alcantara tr->sw_irq_gen = val; 19592055797SPaulo Alcantara break; 19692055797SPaulo Alcantara } 19792055797SPaulo Alcantara } 19892055797SPaulo Alcantara 19992055797SPaulo Alcantara static uint64_t tco_io_readw(void *opaque, hwaddr addr, unsigned width) 20092055797SPaulo Alcantara { 20192055797SPaulo Alcantara TCOIORegs *tr = opaque; 20292055797SPaulo Alcantara return tco_ioport_readw(tr, addr); 20392055797SPaulo Alcantara } 20492055797SPaulo Alcantara 20592055797SPaulo Alcantara static void tco_io_writew(void *opaque, hwaddr addr, uint64_t val, 20692055797SPaulo Alcantara unsigned width) 20792055797SPaulo Alcantara { 20892055797SPaulo Alcantara TCOIORegs *tr = opaque; 20992055797SPaulo Alcantara tco_ioport_writew(tr, addr, val); 21092055797SPaulo Alcantara } 21192055797SPaulo Alcantara 21292055797SPaulo Alcantara static const MemoryRegionOps tco_io_ops = { 21392055797SPaulo Alcantara .read = tco_io_readw, 21492055797SPaulo Alcantara .write = tco_io_writew, 21592055797SPaulo Alcantara .valid.min_access_size = 1, 21692055797SPaulo Alcantara .valid.max_access_size = 4, 21792055797SPaulo Alcantara .impl.min_access_size = 1, 21892055797SPaulo Alcantara .impl.max_access_size = 2, 21992055797SPaulo Alcantara .endianness = DEVICE_LITTLE_ENDIAN, 22092055797SPaulo Alcantara }; 22192055797SPaulo Alcantara 22292055797SPaulo Alcantara void acpi_pm_tco_init(TCOIORegs *tr, MemoryRegion *parent) 22392055797SPaulo Alcantara { 22492055797SPaulo Alcantara *tr = (TCOIORegs) { 22592055797SPaulo Alcantara .tco = { 22692055797SPaulo Alcantara .rld = TCO_RLD_DEFAULT, 22792055797SPaulo Alcantara .din = TCO_DAT_IN_DEFAULT, 22892055797SPaulo Alcantara .dout = TCO_DAT_OUT_DEFAULT, 22992055797SPaulo Alcantara .sts1 = TCO1_STS_DEFAULT, 23092055797SPaulo Alcantara .sts2 = TCO2_STS_DEFAULT, 23192055797SPaulo Alcantara .cnt1 = TCO1_CNT_DEFAULT, 23292055797SPaulo Alcantara .cnt2 = TCO2_CNT_DEFAULT, 23392055797SPaulo Alcantara .msg1 = TCO_MESSAGE1_DEFAULT, 23492055797SPaulo Alcantara .msg2 = TCO_MESSAGE2_DEFAULT, 23592055797SPaulo Alcantara .wdcnt = TCO_WDCNT_DEFAULT, 23692055797SPaulo Alcantara .tmr = TCO_TMR_DEFAULT, 23792055797SPaulo Alcantara }, 23892055797SPaulo Alcantara .sw_irq_gen = SW_IRQ_GEN_DEFAULT, 23992055797SPaulo Alcantara .tco_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, tco_timer_expired, tr), 24092055797SPaulo Alcantara .expire_time = -1, 24192055797SPaulo Alcantara .timeouts_no = 0, 24292055797SPaulo Alcantara }; 24392055797SPaulo Alcantara memory_region_init_io(&tr->io, memory_region_owner(parent), 24492055797SPaulo Alcantara &tco_io_ops, tr, "sm-tco", ICH9_PMIO_TCO_LEN); 24592055797SPaulo Alcantara memory_region_add_subregion(parent, ICH9_PMIO_TCO_RLD, &tr->io); 24692055797SPaulo Alcantara } 24792055797SPaulo Alcantara 24892055797SPaulo Alcantara const VMStateDescription vmstate_tco_io_sts = { 24992055797SPaulo Alcantara .name = "tco io device status", 25092055797SPaulo Alcantara .version_id = 1, 25192055797SPaulo Alcantara .minimum_version_id = 1, 25292055797SPaulo Alcantara .minimum_version_id_old = 1, 25392055797SPaulo Alcantara .fields = (VMStateField[]) { 25492055797SPaulo Alcantara VMSTATE_UINT16(tco.rld, TCOIORegs), 25592055797SPaulo Alcantara VMSTATE_UINT8(tco.din, TCOIORegs), 25692055797SPaulo Alcantara VMSTATE_UINT8(tco.dout, TCOIORegs), 25792055797SPaulo Alcantara VMSTATE_UINT16(tco.sts1, TCOIORegs), 25892055797SPaulo Alcantara VMSTATE_UINT16(tco.sts2, TCOIORegs), 25992055797SPaulo Alcantara VMSTATE_UINT16(tco.cnt1, TCOIORegs), 26092055797SPaulo Alcantara VMSTATE_UINT16(tco.cnt2, TCOIORegs), 26192055797SPaulo Alcantara VMSTATE_UINT8(tco.msg1, TCOIORegs), 26292055797SPaulo Alcantara VMSTATE_UINT8(tco.msg2, TCOIORegs), 26392055797SPaulo Alcantara VMSTATE_UINT8(tco.wdcnt, TCOIORegs), 26492055797SPaulo Alcantara VMSTATE_UINT16(tco.tmr, TCOIORegs), 26592055797SPaulo Alcantara VMSTATE_UINT8(sw_irq_gen, TCOIORegs), 26692055797SPaulo Alcantara VMSTATE_TIMER_PTR(tco_timer, TCOIORegs), 26792055797SPaulo Alcantara VMSTATE_INT64(expire_time, TCOIORegs), 26892055797SPaulo Alcantara VMSTATE_UINT8(timeouts_no, TCOIORegs), 26992055797SPaulo Alcantara VMSTATE_END_OF_LIST() 27092055797SPaulo Alcantara } 27192055797SPaulo Alcantara }; 272