192055797SPaulo Alcantara /*
292055797SPaulo Alcantara * QEMU ICH9 TCO emulation
392055797SPaulo Alcantara *
492055797SPaulo Alcantara * Copyright (c) 2015 Paulo Alcantara <pcacjr@zytor.com>
592055797SPaulo Alcantara *
692055797SPaulo Alcantara * This work is licensed under the terms of the GNU GPL, version 2 or later.
792055797SPaulo Alcantara * See the COPYING file in the top-level directory.
892055797SPaulo Alcantara */
9d6454270SMarkus Armbruster
10b6a0aa05SPeter Maydell #include "qemu/osdep.h"
11*32cad1ffSPhilippe Mathieu-Daudé #include "system/watchdog.h"
121a6981bbSBernhard Beschow #include "hw/southbridge/ich9.h"
13d6454270SMarkus Armbruster #include "migration/vmstate.h"
1492055797SPaulo Alcantara
15fbae27e8SPhilippe Mathieu-Daudé #include "hw/acpi/ich9_tco.h"
166a24f34eSPaolo Bonzini #include "trace.h"
1792055797SPaulo Alcantara
1892055797SPaulo Alcantara enum {
1992055797SPaulo Alcantara TCO_RLD_DEFAULT = 0x0000,
2092055797SPaulo Alcantara TCO_DAT_IN_DEFAULT = 0x00,
2192055797SPaulo Alcantara TCO_DAT_OUT_DEFAULT = 0x00,
2292055797SPaulo Alcantara TCO1_STS_DEFAULT = 0x0000,
2392055797SPaulo Alcantara TCO2_STS_DEFAULT = 0x0000,
2492055797SPaulo Alcantara TCO1_CNT_DEFAULT = 0x0000,
2592055797SPaulo Alcantara TCO2_CNT_DEFAULT = 0x0008,
2692055797SPaulo Alcantara TCO_MESSAGE1_DEFAULT = 0x00,
2792055797SPaulo Alcantara TCO_MESSAGE2_DEFAULT = 0x00,
2892055797SPaulo Alcantara TCO_WDCNT_DEFAULT = 0x00,
2992055797SPaulo Alcantara TCO_TMR_DEFAULT = 0x0004,
3092055797SPaulo Alcantara SW_IRQ_GEN_DEFAULT = 0x03,
3192055797SPaulo Alcantara };
3292055797SPaulo Alcantara
tco_timer_reload(TCOIORegs * tr)3392055797SPaulo Alcantara static inline void tco_timer_reload(TCOIORegs *tr)
3492055797SPaulo Alcantara {
356a24f34eSPaolo Bonzini int ticks = tr->tco.tmr & TCO_TMR_MASK;
366a24f34eSPaolo Bonzini int64_t nsec = (int64_t)ticks * TCO_TICK_NSEC;
376a24f34eSPaolo Bonzini
386a24f34eSPaolo Bonzini trace_tco_timer_reload(ticks, nsec / 1000000);
396a24f34eSPaolo Bonzini tr->expire_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + nsec;
4092055797SPaulo Alcantara timer_mod(tr->tco_timer, tr->expire_time);
4192055797SPaulo Alcantara }
4292055797SPaulo Alcantara
tco_timer_stop(TCOIORegs * tr)4392055797SPaulo Alcantara static inline void tco_timer_stop(TCOIORegs *tr)
4492055797SPaulo Alcantara {
4592055797SPaulo Alcantara tr->expire_time = -1;
466c608953SIgor Pavlikevich timer_del(tr->tco_timer);
4792055797SPaulo Alcantara }
4892055797SPaulo Alcantara
tco_timer_expired(void * opaque)4992055797SPaulo Alcantara static void tco_timer_expired(void *opaque)
5092055797SPaulo Alcantara {
5192055797SPaulo Alcantara TCOIORegs *tr = opaque;
5292055797SPaulo Alcantara ICH9LPCPMRegs *pm = container_of(tr, ICH9LPCPMRegs, tco_regs);
5392055797SPaulo Alcantara ICH9LPCState *lpc = container_of(pm, ICH9LPCState, pm);
5492055797SPaulo Alcantara uint32_t gcs = pci_get_long(lpc->chip_config + ICH9_CC_GCS);
5592055797SPaulo Alcantara
566a24f34eSPaolo Bonzini trace_tco_timer_expired(tr->timeouts_no,
576a24f34eSPaolo Bonzini lpc->pin_strap.spkr_hi,
586a24f34eSPaolo Bonzini !!(gcs & ICH9_CC_GCS_NO_REBOOT));
5992055797SPaulo Alcantara tr->tco.rld = 0;
6092055797SPaulo Alcantara tr->tco.sts1 |= TCO_TIMEOUT;
6192055797SPaulo Alcantara if (++tr->timeouts_no == 2) {
6292055797SPaulo Alcantara tr->tco.sts2 |= TCO_SECOND_TO_STS;
6392055797SPaulo Alcantara tr->tco.sts2 |= TCO_BOOT_STS;
6492055797SPaulo Alcantara tr->timeouts_no = 0;
6592055797SPaulo Alcantara
665add35beSPaulo Alcantara if (!lpc->pin_strap.spkr_hi && !(gcs & ICH9_CC_GCS_NO_REBOOT)) {
6792055797SPaulo Alcantara watchdog_perform_action();
6892055797SPaulo Alcantara tco_timer_stop(tr);
6992055797SPaulo Alcantara return;
7092055797SPaulo Alcantara }
7192055797SPaulo Alcantara }
7292055797SPaulo Alcantara
7392055797SPaulo Alcantara if (pm->smi_en & ICH9_PMIO_SMI_EN_TCO_EN) {
7492055797SPaulo Alcantara ich9_generate_smi();
7592055797SPaulo Alcantara }
7692055797SPaulo Alcantara tr->tco.rld = tr->tco.tmr;
7792055797SPaulo Alcantara tco_timer_reload(tr);
7892055797SPaulo Alcantara }
7992055797SPaulo Alcantara
8092055797SPaulo Alcantara /* NOTE: values of 0 or 1 will be ignored by ICH */
can_start_tco_timer(TCOIORegs * tr)8192055797SPaulo Alcantara static inline int can_start_tco_timer(TCOIORegs *tr)
8292055797SPaulo Alcantara {
8392055797SPaulo Alcantara return !(tr->tco.cnt1 & TCO_TMR_HLT) && tr->tco.tmr > 1;
8492055797SPaulo Alcantara }
8592055797SPaulo Alcantara
tco_ioport_readw(TCOIORegs * tr,uint32_t addr)8692055797SPaulo Alcantara static uint32_t tco_ioport_readw(TCOIORegs *tr, uint32_t addr)
8792055797SPaulo Alcantara {
8892055797SPaulo Alcantara uint16_t rld;
8923d8e324SDaniel P. Berrangé uint32_t ret = 0;
9092055797SPaulo Alcantara
9192055797SPaulo Alcantara switch (addr) {
9292055797SPaulo Alcantara case TCO_RLD:
9392055797SPaulo Alcantara if (tr->expire_time != -1) {
9492055797SPaulo Alcantara int64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
9592055797SPaulo Alcantara int64_t elapsed = (tr->expire_time - now) / TCO_TICK_NSEC;
9692055797SPaulo Alcantara rld = (uint16_t)elapsed | (tr->tco.rld & ~TCO_RLD_MASK);
9792055797SPaulo Alcantara } else {
9892055797SPaulo Alcantara rld = tr->tco.rld;
9992055797SPaulo Alcantara }
10023d8e324SDaniel P. Berrangé ret = rld;
10123d8e324SDaniel P. Berrangé break;
10292055797SPaulo Alcantara case TCO_DAT_IN:
10323d8e324SDaniel P. Berrangé ret = tr->tco.din;
10423d8e324SDaniel P. Berrangé break;
10592055797SPaulo Alcantara case TCO_DAT_OUT:
10623d8e324SDaniel P. Berrangé ret = tr->tco.dout;
10723d8e324SDaniel P. Berrangé break;
10892055797SPaulo Alcantara case TCO1_STS:
10923d8e324SDaniel P. Berrangé ret = tr->tco.sts1;
11023d8e324SDaniel P. Berrangé break;
11192055797SPaulo Alcantara case TCO2_STS:
11223d8e324SDaniel P. Berrangé ret = tr->tco.sts2;
11323d8e324SDaniel P. Berrangé break;
11492055797SPaulo Alcantara case TCO1_CNT:
11523d8e324SDaniel P. Berrangé ret = tr->tco.cnt1;
11623d8e324SDaniel P. Berrangé break;
11792055797SPaulo Alcantara case TCO2_CNT:
11823d8e324SDaniel P. Berrangé ret = tr->tco.cnt2;
11923d8e324SDaniel P. Berrangé break;
12092055797SPaulo Alcantara case TCO_MESSAGE1:
12123d8e324SDaniel P. Berrangé ret = tr->tco.msg1;
12223d8e324SDaniel P. Berrangé break;
12392055797SPaulo Alcantara case TCO_MESSAGE2:
12423d8e324SDaniel P. Berrangé ret = tr->tco.msg2;
12523d8e324SDaniel P. Berrangé break;
12692055797SPaulo Alcantara case TCO_WDCNT:
12723d8e324SDaniel P. Berrangé ret = tr->tco.wdcnt;
12823d8e324SDaniel P. Berrangé break;
12992055797SPaulo Alcantara case TCO_TMR:
13023d8e324SDaniel P. Berrangé ret = tr->tco.tmr;
13123d8e324SDaniel P. Berrangé break;
13292055797SPaulo Alcantara case SW_IRQ_GEN:
13323d8e324SDaniel P. Berrangé ret = tr->sw_irq_gen;
13423d8e324SDaniel P. Berrangé break;
13592055797SPaulo Alcantara }
13623d8e324SDaniel P. Berrangé trace_tco_io_read(addr, ret);
13723d8e324SDaniel P. Berrangé return ret;
13892055797SPaulo Alcantara }
13992055797SPaulo Alcantara
tco_ioport_writew(TCOIORegs * tr,uint32_t addr,uint32_t val)14092055797SPaulo Alcantara static void tco_ioport_writew(TCOIORegs *tr, uint32_t addr, uint32_t val)
14192055797SPaulo Alcantara {
14223d8e324SDaniel P. Berrangé trace_tco_io_write(addr, val);
14392055797SPaulo Alcantara switch (addr) {
14492055797SPaulo Alcantara case TCO_RLD:
14592055797SPaulo Alcantara tr->timeouts_no = 0;
14692055797SPaulo Alcantara if (can_start_tco_timer(tr)) {
14792055797SPaulo Alcantara tr->tco.rld = tr->tco.tmr;
14892055797SPaulo Alcantara tco_timer_reload(tr);
14992055797SPaulo Alcantara } else {
15092055797SPaulo Alcantara tr->tco.rld = val;
15192055797SPaulo Alcantara }
15292055797SPaulo Alcantara break;
15392055797SPaulo Alcantara case TCO_DAT_IN:
15492055797SPaulo Alcantara tr->tco.din = val;
15592055797SPaulo Alcantara tr->tco.sts1 |= SW_TCO_SMI;
15692055797SPaulo Alcantara ich9_generate_smi();
15792055797SPaulo Alcantara break;
15892055797SPaulo Alcantara case TCO_DAT_OUT:
15992055797SPaulo Alcantara tr->tco.dout = val;
16092055797SPaulo Alcantara tr->tco.sts1 |= TCO_INT_STS;
16192055797SPaulo Alcantara /* TODO: cause an interrupt, as selected by the TCO_INT_SEL bits */
16292055797SPaulo Alcantara break;
16392055797SPaulo Alcantara case TCO1_STS:
16492055797SPaulo Alcantara tr->tco.sts1 = val & TCO1_STS_MASK;
16592055797SPaulo Alcantara break;
16692055797SPaulo Alcantara case TCO2_STS:
16792055797SPaulo Alcantara tr->tco.sts2 = val & TCO2_STS_MASK;
16892055797SPaulo Alcantara break;
16992055797SPaulo Alcantara case TCO1_CNT:
17092055797SPaulo Alcantara val &= TCO1_CNT_MASK;
17192055797SPaulo Alcantara /*
17292055797SPaulo Alcantara * once TCO_LOCK bit is set, it can not be cleared by software. a reset
17392055797SPaulo Alcantara * is required to change this bit from 1 to 0 -- it defaults to 0.
17492055797SPaulo Alcantara */
17592055797SPaulo Alcantara tr->tco.cnt1 = val | (tr->tco.cnt1 & TCO_LOCK);
17692055797SPaulo Alcantara if (can_start_tco_timer(tr)) {
17792055797SPaulo Alcantara tr->tco.rld = tr->tco.tmr;
17892055797SPaulo Alcantara tco_timer_reload(tr);
17992055797SPaulo Alcantara } else {
18092055797SPaulo Alcantara tco_timer_stop(tr);
18192055797SPaulo Alcantara }
18292055797SPaulo Alcantara break;
18392055797SPaulo Alcantara case TCO2_CNT:
18492055797SPaulo Alcantara tr->tco.cnt2 = val;
18592055797SPaulo Alcantara break;
18692055797SPaulo Alcantara case TCO_MESSAGE1:
18792055797SPaulo Alcantara tr->tco.msg1 = val;
18892055797SPaulo Alcantara break;
18992055797SPaulo Alcantara case TCO_MESSAGE2:
19092055797SPaulo Alcantara tr->tco.msg2 = val;
19192055797SPaulo Alcantara break;
19292055797SPaulo Alcantara case TCO_WDCNT:
19392055797SPaulo Alcantara tr->tco.wdcnt = val;
19492055797SPaulo Alcantara break;
19592055797SPaulo Alcantara case TCO_TMR:
19692055797SPaulo Alcantara tr->tco.tmr = val;
19792055797SPaulo Alcantara break;
19892055797SPaulo Alcantara case SW_IRQ_GEN:
19992055797SPaulo Alcantara tr->sw_irq_gen = val;
20092055797SPaulo Alcantara break;
20192055797SPaulo Alcantara }
20292055797SPaulo Alcantara }
20392055797SPaulo Alcantara
tco_io_readw(void * opaque,hwaddr addr,unsigned width)20492055797SPaulo Alcantara static uint64_t tco_io_readw(void *opaque, hwaddr addr, unsigned width)
20592055797SPaulo Alcantara {
20692055797SPaulo Alcantara TCOIORegs *tr = opaque;
20792055797SPaulo Alcantara return tco_ioport_readw(tr, addr);
20892055797SPaulo Alcantara }
20992055797SPaulo Alcantara
tco_io_writew(void * opaque,hwaddr addr,uint64_t val,unsigned width)21092055797SPaulo Alcantara static void tco_io_writew(void *opaque, hwaddr addr, uint64_t val,
21192055797SPaulo Alcantara unsigned width)
21292055797SPaulo Alcantara {
21392055797SPaulo Alcantara TCOIORegs *tr = opaque;
21492055797SPaulo Alcantara tco_ioport_writew(tr, addr, val);
21592055797SPaulo Alcantara }
21692055797SPaulo Alcantara
21792055797SPaulo Alcantara static const MemoryRegionOps tco_io_ops = {
21892055797SPaulo Alcantara .read = tco_io_readw,
21992055797SPaulo Alcantara .write = tco_io_writew,
22092055797SPaulo Alcantara .valid.min_access_size = 1,
22192055797SPaulo Alcantara .valid.max_access_size = 4,
22292055797SPaulo Alcantara .impl.min_access_size = 1,
22392055797SPaulo Alcantara .impl.max_access_size = 2,
22492055797SPaulo Alcantara .endianness = DEVICE_LITTLE_ENDIAN,
22592055797SPaulo Alcantara };
22692055797SPaulo Alcantara
acpi_pm_tco_init(TCOIORegs * tr,MemoryRegion * parent)22792055797SPaulo Alcantara void acpi_pm_tco_init(TCOIORegs *tr, MemoryRegion *parent)
22892055797SPaulo Alcantara {
22992055797SPaulo Alcantara *tr = (TCOIORegs) {
23092055797SPaulo Alcantara .tco = {
23192055797SPaulo Alcantara .rld = TCO_RLD_DEFAULT,
23292055797SPaulo Alcantara .din = TCO_DAT_IN_DEFAULT,
23392055797SPaulo Alcantara .dout = TCO_DAT_OUT_DEFAULT,
23492055797SPaulo Alcantara .sts1 = TCO1_STS_DEFAULT,
23592055797SPaulo Alcantara .sts2 = TCO2_STS_DEFAULT,
23692055797SPaulo Alcantara .cnt1 = TCO1_CNT_DEFAULT,
23792055797SPaulo Alcantara .cnt2 = TCO2_CNT_DEFAULT,
23892055797SPaulo Alcantara .msg1 = TCO_MESSAGE1_DEFAULT,
23992055797SPaulo Alcantara .msg2 = TCO_MESSAGE2_DEFAULT,
24092055797SPaulo Alcantara .wdcnt = TCO_WDCNT_DEFAULT,
24192055797SPaulo Alcantara .tmr = TCO_TMR_DEFAULT,
24292055797SPaulo Alcantara },
24392055797SPaulo Alcantara .sw_irq_gen = SW_IRQ_GEN_DEFAULT,
24492055797SPaulo Alcantara .tco_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, tco_timer_expired, tr),
24592055797SPaulo Alcantara .expire_time = -1,
24692055797SPaulo Alcantara .timeouts_no = 0,
24792055797SPaulo Alcantara };
24892055797SPaulo Alcantara memory_region_init_io(&tr->io, memory_region_owner(parent),
24992055797SPaulo Alcantara &tco_io_ops, tr, "sm-tco", ICH9_PMIO_TCO_LEN);
25092055797SPaulo Alcantara memory_region_add_subregion(parent, ICH9_PMIO_TCO_RLD, &tr->io);
25192055797SPaulo Alcantara }
25292055797SPaulo Alcantara
25392055797SPaulo Alcantara const VMStateDescription vmstate_tco_io_sts = {
25492055797SPaulo Alcantara .name = "tco io device status",
25592055797SPaulo Alcantara .version_id = 1,
25692055797SPaulo Alcantara .minimum_version_id = 1,
257c559ba57SRichard Henderson .fields = (const VMStateField[]) {
25892055797SPaulo Alcantara VMSTATE_UINT16(tco.rld, TCOIORegs),
25992055797SPaulo Alcantara VMSTATE_UINT8(tco.din, TCOIORegs),
26092055797SPaulo Alcantara VMSTATE_UINT8(tco.dout, TCOIORegs),
26192055797SPaulo Alcantara VMSTATE_UINT16(tco.sts1, TCOIORegs),
26292055797SPaulo Alcantara VMSTATE_UINT16(tco.sts2, TCOIORegs),
26392055797SPaulo Alcantara VMSTATE_UINT16(tco.cnt1, TCOIORegs),
26492055797SPaulo Alcantara VMSTATE_UINT16(tco.cnt2, TCOIORegs),
26592055797SPaulo Alcantara VMSTATE_UINT8(tco.msg1, TCOIORegs),
26692055797SPaulo Alcantara VMSTATE_UINT8(tco.msg2, TCOIORegs),
26792055797SPaulo Alcantara VMSTATE_UINT8(tco.wdcnt, TCOIORegs),
26892055797SPaulo Alcantara VMSTATE_UINT16(tco.tmr, TCOIORegs),
26992055797SPaulo Alcantara VMSTATE_UINT8(sw_irq_gen, TCOIORegs),
27092055797SPaulo Alcantara VMSTATE_TIMER_PTR(tco_timer, TCOIORegs),
27192055797SPaulo Alcantara VMSTATE_INT64(expire_time, TCOIORegs),
27292055797SPaulo Alcantara VMSTATE_UINT8(timeouts_no, TCOIORegs),
27392055797SPaulo Alcantara VMSTATE_END_OF_LIST()
27492055797SPaulo Alcantara }
27592055797SPaulo Alcantara };
276