1a0a6754bSAlex Bennée.. _Arm Emulation: 2a0a6754bSAlex Bennée 3741292faSPeter MaydellA-profile CPU architecture support 4741292faSPeter Maydell================================== 5741292faSPeter Maydell 6741292faSPeter MaydellQEMU's TCG emulation includes support for the Armv5, Armv6, Armv7 and 7741292faSPeter MaydellArmv8 versions of the A-profile architecture. It also has support for 8741292faSPeter Maydellthe following architecture extensions: 9741292faSPeter Maydell 10741292faSPeter Maydell- FEAT_AA32BF16 (AArch32 BFloat16 instructions) 11*bc980d66SPeter Maydell- FEAT_AA32EL0 (Support for AArch32 at EL0) 12*bc980d66SPeter Maydell- FEAT_AA32EL1 (Support for AArch32 at EL1) 13*bc980d66SPeter Maydell- FEAT_AA32EL2 (Support for AArch32 at EL2) 14*bc980d66SPeter Maydell- FEAT_AA32EL3 (Support for AArch32 at EL3) 15741292faSPeter Maydell- FEAT_AA32HPD (AArch32 hierarchical permission disables) 16741292faSPeter Maydell- FEAT_AA32I8MM (AArch32 Int8 matrix multiplication instructions) 17*bc980d66SPeter Maydell- FEAT_AA64EL0 (Support for AArch64 at EL0) 18*bc980d66SPeter Maydell- FEAT_AA64EL1 (Support for AArch64 at EL1) 19*bc980d66SPeter Maydell- FEAT_AA64EL2 (Support for AArch64 at EL2) 20*bc980d66SPeter Maydell- FEAT_AA64EL3 (Support for AArch64 at EL3) 21*bc980d66SPeter Maydell- FEAT_AdvSIMD (Advanced SIMD Extension) 22741292faSPeter Maydell- FEAT_AES (AESD and AESE instructions) 23*bc980d66SPeter Maydell- FEAT_Armv9_Crypto (Armv9 Cryptographic Extension) 24*bc980d66SPeter Maydell- FEAT_ASID16 (16 bit ASID) 2575d08a40SPeter Maydell- FEAT_BBM at level 2 (Translation table break-before-make levels) 26741292faSPeter Maydell- FEAT_BF16 (AArch64 BFloat16 instructions) 27741292faSPeter Maydell- FEAT_BTI (Branch Target Identification) 28*bc980d66SPeter Maydell- FEAT_CCIDX (Extended cache index) 299e771a2fSAlex Bennée- FEAT_CRC32 (CRC32 instructions) 30*bc980d66SPeter Maydell- FEAT_Crypto (Cryptographic Extension) 3174b17e16SRichard Henderson- FEAT_CSV2 (Cache speculation variant 2) 327cb1e618SRichard Henderson- FEAT_CSV2_1p1 (Cache speculation variant 2, version 1.1) 337cb1e618SRichard Henderson- FEAT_CSV2_1p2 (Cache speculation variant 2, version 1.2) 347cb1e618SRichard Henderson- FEAT_CSV2_2 (Cache speculation variant 2, version 2) 353082b86bSRichard Henderson- FEAT_CSV3 (Cache speculation variant 3) 366d965019SRichard Henderson- FEAT_DGH (Data gathering hint) 37741292faSPeter Maydell- FEAT_DIT (Data Independent Timing instructions) 38741292faSPeter Maydell- FEAT_DPB (DC CVAP instruction) 39*bc980d66SPeter Maydell- FEAT_DPB2 (DC CVADP instruction) 40*bc980d66SPeter Maydell- FEAT_Debugv8p1 (Debug with VHE) 41033a4f15SRichard Henderson- FEAT_Debugv8p2 (Debug changes for v8.2) 428fc756b6SRichard Henderson- FEAT_Debugv8p4 (Debug changes for v8.4) 43741292faSPeter Maydell- FEAT_DotProd (Advanced SIMD dot product instructions) 447ac61020SPeter Maydell- FEAT_DoubleFault (Double Fault Extension) 45e4c93e44SPeter Maydell- FEAT_E0PD (Preventing EL0 access to halves of address maps) 46c10a9a51SPeter Maydell- FEAT_ECV (Enhanced Counter Virtualization) 47*bc980d66SPeter Maydell- FEAT_EL0 (Support for execution at EL0) 48*bc980d66SPeter Maydell- FEAT_EL1 (Support for execution at EL1) 49*bc980d66SPeter Maydell- FEAT_EL2 (Support for execution at EL2) 50*bc980d66SPeter Maydell- FEAT_EL3 (Support for execution at EL3) 51c3ccd566SAaron Lindsay- FEAT_EPAC (Enhanced pointer authentication) 523fe72e21SPeter Maydell- FEAT_ETS (Enhanced Translation Synchronization) 5341654f12SPeter Maydell- FEAT_EVT (Enhanced Virtualization Traps) 54*bc980d66SPeter Maydell- FEAT_F32MM (Single-precision Matrix Multiplication) 55*bc980d66SPeter Maydell- FEAT_F64MM (Double-precision Matrix Multiplication) 56741292faSPeter Maydell- FEAT_FCMA (Floating-point complex number instructions) 57bb18151dSPeter Maydell- FEAT_FGT (Fine-Grained Traps) 58741292faSPeter Maydell- FEAT_FHM (Floating-point half-precision multiplication instructions) 59*bc980d66SPeter Maydell- FEAT_FP (Floating Point extensions) 60741292faSPeter Maydell- FEAT_FP16 (Half-precision floating-point data processing) 618a69a423SAaron Lindsay- FEAT_FPAC (Faulting on AUT* instructions) 628a69a423SAaron Lindsay- FEAT_FPACCOMBINE (Faulting on combined pointer authentication instructions) 63741292faSPeter Maydell- FEAT_FRINTTS (Floating-point to integer instructions) 64741292faSPeter Maydell- FEAT_FlagM (Flag manipulation instructions v2) 65741292faSPeter Maydell- FEAT_FlagM2 (Enhancements to flag manipulation instructions) 66915f6284SPeter Maydell- FEAT_GTG (Guest translation granule size) 6771943a1eSRichard Henderson- FEAT_HAFDBS (Hardware management of the access flag and dirty bit state) 683039b090SPeter Maydell- FEAT_HBC (Hinted conditional branches) 6995d0f1d8SPeter Maydell- FEAT_HCX (Support for the HCRX_EL2 register) 70741292faSPeter Maydell- FEAT_HPDS (Hierarchical permission disables) 71df9a3917SRichard Henderson- FEAT_HPDS2 (Translation table page-based hardware attributes) 723d80bbf1SPeter Maydell- FEAT_HPMN0 (Setting of MDCR_EL2.HPMN to zero) 73741292faSPeter Maydell- FEAT_I8MM (AArch64 Int8 matrix multiplication instructions) 7475662f36SPeter Maydell- FEAT_IDST (ID space trap handling) 75880cd10eSRichard Henderson- FEAT_IESB (Implicit error synchronization event) 76741292faSPeter Maydell- FEAT_JSCVT (JavaScript conversion instructions) 77741292faSPeter Maydell- FEAT_LOR (Limited ordering regions) 787a928f43SRichard Henderson- FEAT_LPA (Large Physical Address space) 79ef56c242SRichard Henderson- FEAT_LPA2 (Large Physical and virtual Address space v2) 80741292faSPeter Maydell- FEAT_LRCPC (Load-acquire RCpc instructions) 81741292faSPeter Maydell- FEAT_LRCPC2 (Load-acquire RCpc instructions v2) 82741292faSPeter Maydell- FEAT_LSE (Large System Extensions) 8359b6b42cSRichard Henderson- FEAT_LSE2 (Large System Extensions v2) 840af312b6SRichard Henderson- FEAT_LVA (Large Virtual Address space) 85*bc980d66SPeter Maydell- FEAT_MixedEnd (Mixed-endian support) 86*bc980d66SPeter Maydell- FEAT_MixdEndEL0 (Mixed-endian support at EL0) 87706a92fbSPeter Maydell- FEAT_MOPS (Standardization of memory operations) 88741292faSPeter Maydell- FEAT_MTE (Memory Tagging Extension) 89741292faSPeter Maydell- FEAT_MTE2 (Memory Tagging Extension) 9086f0d4c7SPeter Collingbourne- FEAT_MTE3 (MTE Asymmetric Fault Handling) 91*bc980d66SPeter Maydell- FEAT_MTE_ASYM_FAULT (Memory tagging asymmetric faults) 9214a16403SJinjie Ruan- FEAT_NMI (Non-maskable Interrupt) 931274a47fSPeter Maydell- FEAT_NV (Nested Virtualization) 94e2862554SPeter Maydell- FEAT_NV2 (Enhanced nested virtualization support) 95399e5e71SRichard Henderson- FEAT_PACIMP (Pointer authentication - IMPLEMENTATION DEFINED algorithm) 96399e5e71SRichard Henderson- FEAT_PACQARMA3 (Pointer authentication - QARMA3 algorithm) 97399e5e71SRichard Henderson- FEAT_PACQARMA5 (Pointer authentication - QARMA5 algorithm) 98741292faSPeter Maydell- FEAT_PAN (Privileged access never) 99741292faSPeter Maydell- FEAT_PAN2 (AT S1E1R and AT S1E1W instruction variants affected by PSTATE.PAN) 100dd17143fSPeter Maydell- FEAT_PAN3 (Support for SCTLR_ELx.EPAN) 101741292faSPeter Maydell- FEAT_PAuth (Pointer authentication) 102eb12e929SMichael Tokarev- FEAT_PAuth2 (Enhancements to pointer authentication) 103741292faSPeter Maydell- FEAT_PMULL (PMULL, PMULL2 instructions) 104*bc980d66SPeter Maydell- FEAT_PMUv3 (PMU extension version 3) 105741292faSPeter Maydell- FEAT_PMUv3p1 (PMU Extensions v3.1) 106741292faSPeter Maydell- FEAT_PMUv3p4 (PMU Extensions v3.4) 107e31e0f56SPeter Maydell- FEAT_PMUv3p5 (PMU Extensions v3.5) 108e95c74c5SRichard Henderson- FEAT_RAS (Reliability, availability, and serviceability) 109d507bc3bSPeter Maydell- FEAT_RASv1p1 (RAS Extension v1.1) 110741292faSPeter Maydell- FEAT_RDM (Advanced SIMD rounding double multiply accumulate instructions) 11157223a4cSRichard Henderson- FEAT_RME (Realm Management Extension) (NB: support status in QEMU is experimental) 112741292faSPeter Maydell- FEAT_RNG (Random number generator) 113e04bf5a7SPeter Maydell- FEAT_S2FWB (Stage 2 forced Write-Back) 114741292faSPeter Maydell- FEAT_SB (Speculation Barrier) 115741292faSPeter Maydell- FEAT_SEL2 (Secure EL2) 116741292faSPeter Maydell- FEAT_SHA1 (SHA1 instructions) 117741292faSPeter Maydell- FEAT_SHA256 (SHA256 instructions) 118741292faSPeter Maydell- FEAT_SHA3 (Advanced SIMD SHA3 instructions) 119741292faSPeter Maydell- FEAT_SHA512 (Advanced SIMD SHA512 instructions) 120741292faSPeter Maydell- FEAT_SM3 (Advanced SIMD SM3 instructions) 121741292faSPeter Maydell- FEAT_SM4 (Advanced SIMD SM4 instructions) 12278cb9776SRichard Henderson- FEAT_SME (Scalable Matrix Extension) 12378cb9776SRichard Henderson- FEAT_SME_FA64 (Full A64 instruction set in Streaming SVE mode) 12478cb9776SRichard Henderson- FEAT_SME_F64F64 (Double-precision floating-point outer product instructions) 12578cb9776SRichard Henderson- FEAT_SME_I16I64 (16-bit to 64-bit integer widening outer product instructions) 126*bc980d66SPeter Maydell- FEAT_SVE (Scalable Vector Extension) 127*bc980d66SPeter Maydell- FEAT_SVE_AES (Scalable Vector AES instructions) 128*bc980d66SPeter Maydell- FEAT_SVE_BitPerm (Scalable Vector Bit Permutes instructions) 129*bc980d66SPeter Maydell- FEAT_SVE_PMULL128 (Scalable Vector PMULL instructions) 130*bc980d66SPeter Maydell- FEAT_SVE_SHA3 (Scalable Vector SHA3 instructions) 131*bc980d66SPeter Maydell- FEAT_SVE_SM4 (Scalable Vector SM4 instructions) 132*bc980d66SPeter Maydell- FEAT_SVE2 (Scalable Vector Extension version 2) 133741292faSPeter Maydell- FEAT_SPECRES (Speculation restriction instructions) 134741292faSPeter Maydell- FEAT_SSBS (Speculative Store Bypass Safe) 135*bc980d66SPeter Maydell- FEAT_TGran16K (Support for 16KB memory translation granule size at stage 1) 136*bc980d66SPeter Maydell- FEAT_TGran4K (Support for 4KB memory translation granule size at stage 1) 137*bc980d66SPeter Maydell- FEAT_TGran64K (Support for 64KB memory translation granule size at stage 1) 1389cd0c0deSRichard Henderson- FEAT_TIDCP1 (EL0 use of IMPLEMENTATION DEFINED functionality) 139741292faSPeter Maydell- FEAT_TLBIOS (TLB invalidate instructions in Outer Shareable domain) 140741292faSPeter Maydell- FEAT_TLBIRANGE (TLB invalidate range instructions) 141741292faSPeter Maydell- FEAT_TTCNP (Translation table Common not private translations) 142f81c60c2SPeter Maydell- FEAT_TTL (Translation Table Level) 143741292faSPeter Maydell- FEAT_TTST (Small translation tables) 144741292faSPeter Maydell- FEAT_UAO (Unprivileged Access Override control) 145741292faSPeter Maydell- FEAT_VHE (Virtualization Host Extensions) 146741292faSPeter Maydell- FEAT_VMID16 (16-bit VMID) 147741292faSPeter Maydell- FEAT_XNX (Translation table stage 2 Unprivileged Execute-never) 148741292faSPeter Maydell 149741292faSPeter MaydellFor information on the specifics of these extensions, please refer 150741292faSPeter Maydellto the `Armv8-A Arm Architecture Reference Manual 151741292faSPeter Maydell<https://developer.arm.com/documentation/ddi0487/latest>`_. 152741292faSPeter Maydell 153741292faSPeter MaydellWhen a specific named CPU is being emulated, only those features which 154741292faSPeter Maydellare present in hardware for that CPU are emulated. (If a feature is 155741292faSPeter Maydellnot in the list above then it is not supported, even if the real 156741292faSPeter Maydellhardware should have it.) The ``max`` CPU enables all features. 157741292faSPeter Maydell 158741292faSPeter MaydellR-profile CPU architecture support 159741292faSPeter Maydell================================== 160741292faSPeter Maydell 161741292faSPeter MaydellQEMU's TCG emulation support for R-profile CPUs is currently limited. 162741292faSPeter MaydellWe emulate only the Cortex-R5 and Cortex-R5F CPUs. 163741292faSPeter Maydell 164741292faSPeter MaydellM-profile CPU architecture support 165741292faSPeter Maydell================================== 166741292faSPeter Maydell 167741292faSPeter MaydellQEMU's TCG emulation includes support for Armv6-M, Armv7-M, Armv8-M, and 168741292faSPeter MaydellArmv8.1-M versions of the M-profile architucture. It also has support 169741292faSPeter Maydellfor the following architecture extensions: 170741292faSPeter Maydell 171741292faSPeter Maydell- FP (Floating-point Extension) 172741292faSPeter Maydell- FPCXT (FPCXT access instructions) 173741292faSPeter Maydell- HP (Half-precision floating-point instructions) 174741292faSPeter Maydell- LOB (Low Overhead loops and Branch future) 175741292faSPeter Maydell- M (Main Extension) 176741292faSPeter Maydell- MPU (Memory Protection Unit Extension) 177741292faSPeter Maydell- PXN (Privileged Execute Never) 178741292faSPeter Maydell- RAS (Reliability, Serviceability and Availability): "minimum RAS Extension" only 179741292faSPeter Maydell- S (Security Extension) 180741292faSPeter Maydell- ST (System Timer Extension) 181741292faSPeter Maydell 182741292faSPeter MaydellFor information on the specifics of these extensions, please refer 183741292faSPeter Maydellto the `Armv8-M Arm Architecture Reference Manual 184741292faSPeter Maydell<https://developer.arm.com/documentation/ddi0553/latest>`_. 185741292faSPeter Maydell 186741292faSPeter MaydellWhen a specific named CPU is being emulated, only those features which 187741292faSPeter Maydellare present in hardware for that CPU are emulated. (If a feature is 188741292faSPeter Maydellnot in the list above then it is not supported, even if the real 189741292faSPeter Maydellhardware should have it.) There is no equivalent of the ``max`` CPU for 190741292faSPeter MaydellM-profile. 191