1*d52c454aSMarc-André Lureau /* 2*d52c454aSMarc-André Lureau * Virtio vhost-user GPU Device 3*d52c454aSMarc-André Lureau * 4*d52c454aSMarc-André Lureau * Copyright Red Hat, Inc. 2013-2018 5*d52c454aSMarc-André Lureau * 6*d52c454aSMarc-André Lureau * Authors: 7*d52c454aSMarc-André Lureau * Dave Airlie <airlied@redhat.com> 8*d52c454aSMarc-André Lureau * Gerd Hoffmann <kraxel@redhat.com> 9*d52c454aSMarc-André Lureau * Marc-André Lureau <marcandre.lureau@redhat.com> 10*d52c454aSMarc-André Lureau * 11*d52c454aSMarc-André Lureau * This work is licensed under the terms of the GNU GPL, version 2 or later. 12*d52c454aSMarc-André Lureau * See the COPYING file in the top-level directory. 13*d52c454aSMarc-André Lureau */ 14*d52c454aSMarc-André Lureau 15*d52c454aSMarc-André Lureau #include <virglrenderer.h> 16*d52c454aSMarc-André Lureau #include "virgl.h" 17*d52c454aSMarc-André Lureau 18*d52c454aSMarc-André Lureau void 19*d52c454aSMarc-André Lureau vg_virgl_update_cursor_data(VuGpu *g, uint32_t resource_id, 20*d52c454aSMarc-André Lureau gpointer data) 21*d52c454aSMarc-André Lureau { 22*d52c454aSMarc-André Lureau uint32_t width, height; 23*d52c454aSMarc-André Lureau uint32_t *cursor; 24*d52c454aSMarc-André Lureau 25*d52c454aSMarc-André Lureau cursor = virgl_renderer_get_cursor_data(resource_id, &width, &height); 26*d52c454aSMarc-André Lureau g_return_if_fail(cursor != NULL); 27*d52c454aSMarc-André Lureau g_return_if_fail(width == 64); 28*d52c454aSMarc-André Lureau g_return_if_fail(height == 64); 29*d52c454aSMarc-André Lureau 30*d52c454aSMarc-André Lureau memcpy(data, cursor, 64 * 64 * sizeof(uint32_t)); 31*d52c454aSMarc-André Lureau free(cursor); 32*d52c454aSMarc-André Lureau } 33*d52c454aSMarc-André Lureau 34*d52c454aSMarc-André Lureau static void 35*d52c454aSMarc-André Lureau virgl_cmd_context_create(VuGpu *g, 36*d52c454aSMarc-André Lureau struct virtio_gpu_ctrl_command *cmd) 37*d52c454aSMarc-André Lureau { 38*d52c454aSMarc-André Lureau struct virtio_gpu_ctx_create cc; 39*d52c454aSMarc-André Lureau 40*d52c454aSMarc-André Lureau VUGPU_FILL_CMD(cc); 41*d52c454aSMarc-André Lureau 42*d52c454aSMarc-André Lureau virgl_renderer_context_create(cc.hdr.ctx_id, cc.nlen, 43*d52c454aSMarc-André Lureau cc.debug_name); 44*d52c454aSMarc-André Lureau } 45*d52c454aSMarc-André Lureau 46*d52c454aSMarc-André Lureau static void 47*d52c454aSMarc-André Lureau virgl_cmd_context_destroy(VuGpu *g, 48*d52c454aSMarc-André Lureau struct virtio_gpu_ctrl_command *cmd) 49*d52c454aSMarc-André Lureau { 50*d52c454aSMarc-André Lureau struct virtio_gpu_ctx_destroy cd; 51*d52c454aSMarc-André Lureau 52*d52c454aSMarc-André Lureau VUGPU_FILL_CMD(cd); 53*d52c454aSMarc-André Lureau 54*d52c454aSMarc-André Lureau virgl_renderer_context_destroy(cd.hdr.ctx_id); 55*d52c454aSMarc-André Lureau } 56*d52c454aSMarc-André Lureau 57*d52c454aSMarc-André Lureau static void 58*d52c454aSMarc-André Lureau virgl_cmd_create_resource_2d(VuGpu *g, 59*d52c454aSMarc-André Lureau struct virtio_gpu_ctrl_command *cmd) 60*d52c454aSMarc-André Lureau { 61*d52c454aSMarc-André Lureau struct virtio_gpu_resource_create_2d c2d; 62*d52c454aSMarc-André Lureau struct virgl_renderer_resource_create_args args; 63*d52c454aSMarc-André Lureau 64*d52c454aSMarc-André Lureau VUGPU_FILL_CMD(c2d); 65*d52c454aSMarc-André Lureau 66*d52c454aSMarc-André Lureau args.handle = c2d.resource_id; 67*d52c454aSMarc-André Lureau args.target = 2; 68*d52c454aSMarc-André Lureau args.format = c2d.format; 69*d52c454aSMarc-André Lureau args.bind = (1 << 1); 70*d52c454aSMarc-André Lureau args.width = c2d.width; 71*d52c454aSMarc-André Lureau args.height = c2d.height; 72*d52c454aSMarc-André Lureau args.depth = 1; 73*d52c454aSMarc-André Lureau args.array_size = 1; 74*d52c454aSMarc-André Lureau args.last_level = 0; 75*d52c454aSMarc-André Lureau args.nr_samples = 0; 76*d52c454aSMarc-André Lureau args.flags = VIRTIO_GPU_RESOURCE_FLAG_Y_0_TOP; 77*d52c454aSMarc-André Lureau virgl_renderer_resource_create(&args, NULL, 0); 78*d52c454aSMarc-André Lureau } 79*d52c454aSMarc-André Lureau 80*d52c454aSMarc-André Lureau static void 81*d52c454aSMarc-André Lureau virgl_cmd_create_resource_3d(VuGpu *g, 82*d52c454aSMarc-André Lureau struct virtio_gpu_ctrl_command *cmd) 83*d52c454aSMarc-André Lureau { 84*d52c454aSMarc-André Lureau struct virtio_gpu_resource_create_3d c3d; 85*d52c454aSMarc-André Lureau struct virgl_renderer_resource_create_args args; 86*d52c454aSMarc-André Lureau 87*d52c454aSMarc-André Lureau VUGPU_FILL_CMD(c3d); 88*d52c454aSMarc-André Lureau 89*d52c454aSMarc-André Lureau args.handle = c3d.resource_id; 90*d52c454aSMarc-André Lureau args.target = c3d.target; 91*d52c454aSMarc-André Lureau args.format = c3d.format; 92*d52c454aSMarc-André Lureau args.bind = c3d.bind; 93*d52c454aSMarc-André Lureau args.width = c3d.width; 94*d52c454aSMarc-André Lureau args.height = c3d.height; 95*d52c454aSMarc-André Lureau args.depth = c3d.depth; 96*d52c454aSMarc-André Lureau args.array_size = c3d.array_size; 97*d52c454aSMarc-André Lureau args.last_level = c3d.last_level; 98*d52c454aSMarc-André Lureau args.nr_samples = c3d.nr_samples; 99*d52c454aSMarc-André Lureau args.flags = c3d.flags; 100*d52c454aSMarc-André Lureau virgl_renderer_resource_create(&args, NULL, 0); 101*d52c454aSMarc-André Lureau } 102*d52c454aSMarc-André Lureau 103*d52c454aSMarc-André Lureau static void 104*d52c454aSMarc-André Lureau virgl_cmd_resource_unref(VuGpu *g, 105*d52c454aSMarc-André Lureau struct virtio_gpu_ctrl_command *cmd) 106*d52c454aSMarc-André Lureau { 107*d52c454aSMarc-André Lureau struct virtio_gpu_resource_unref unref; 108*d52c454aSMarc-André Lureau 109*d52c454aSMarc-André Lureau VUGPU_FILL_CMD(unref); 110*d52c454aSMarc-André Lureau 111*d52c454aSMarc-André Lureau virgl_renderer_resource_unref(unref.resource_id); 112*d52c454aSMarc-André Lureau } 113*d52c454aSMarc-André Lureau 114*d52c454aSMarc-André Lureau /* Not yet(?) defined in standard-headers, remove when possible */ 115*d52c454aSMarc-André Lureau #ifndef VIRTIO_GPU_CAPSET_VIRGL2 116*d52c454aSMarc-André Lureau #define VIRTIO_GPU_CAPSET_VIRGL2 2 117*d52c454aSMarc-André Lureau #endif 118*d52c454aSMarc-André Lureau 119*d52c454aSMarc-André Lureau static void 120*d52c454aSMarc-André Lureau virgl_cmd_get_capset_info(VuGpu *g, 121*d52c454aSMarc-André Lureau struct virtio_gpu_ctrl_command *cmd) 122*d52c454aSMarc-André Lureau { 123*d52c454aSMarc-André Lureau struct virtio_gpu_get_capset_info info; 124*d52c454aSMarc-André Lureau struct virtio_gpu_resp_capset_info resp; 125*d52c454aSMarc-André Lureau 126*d52c454aSMarc-André Lureau VUGPU_FILL_CMD(info); 127*d52c454aSMarc-André Lureau 128*d52c454aSMarc-André Lureau if (info.capset_index == 0) { 129*d52c454aSMarc-André Lureau resp.capset_id = VIRTIO_GPU_CAPSET_VIRGL; 130*d52c454aSMarc-André Lureau virgl_renderer_get_cap_set(resp.capset_id, 131*d52c454aSMarc-André Lureau &resp.capset_max_version, 132*d52c454aSMarc-André Lureau &resp.capset_max_size); 133*d52c454aSMarc-André Lureau } else if (info.capset_index == 1) { 134*d52c454aSMarc-André Lureau resp.capset_id = VIRTIO_GPU_CAPSET_VIRGL2; 135*d52c454aSMarc-André Lureau virgl_renderer_get_cap_set(resp.capset_id, 136*d52c454aSMarc-André Lureau &resp.capset_max_version, 137*d52c454aSMarc-André Lureau &resp.capset_max_size); 138*d52c454aSMarc-André Lureau } else { 139*d52c454aSMarc-André Lureau resp.capset_max_version = 0; 140*d52c454aSMarc-André Lureau resp.capset_max_size = 0; 141*d52c454aSMarc-André Lureau } 142*d52c454aSMarc-André Lureau resp.hdr.type = VIRTIO_GPU_RESP_OK_CAPSET_INFO; 143*d52c454aSMarc-André Lureau vg_ctrl_response(g, cmd, &resp.hdr, sizeof(resp)); 144*d52c454aSMarc-André Lureau } 145*d52c454aSMarc-André Lureau 146*d52c454aSMarc-André Lureau uint32_t 147*d52c454aSMarc-André Lureau vg_virgl_get_num_capsets(void) 148*d52c454aSMarc-André Lureau { 149*d52c454aSMarc-André Lureau uint32_t capset2_max_ver, capset2_max_size; 150*d52c454aSMarc-André Lureau virgl_renderer_get_cap_set(VIRTIO_GPU_CAPSET_VIRGL2, 151*d52c454aSMarc-André Lureau &capset2_max_ver, 152*d52c454aSMarc-André Lureau &capset2_max_size); 153*d52c454aSMarc-André Lureau 154*d52c454aSMarc-André Lureau return capset2_max_ver ? 2 : 1; 155*d52c454aSMarc-André Lureau } 156*d52c454aSMarc-André Lureau 157*d52c454aSMarc-André Lureau static void 158*d52c454aSMarc-André Lureau virgl_cmd_get_capset(VuGpu *g, 159*d52c454aSMarc-André Lureau struct virtio_gpu_ctrl_command *cmd) 160*d52c454aSMarc-André Lureau { 161*d52c454aSMarc-André Lureau struct virtio_gpu_get_capset gc; 162*d52c454aSMarc-André Lureau struct virtio_gpu_resp_capset *resp; 163*d52c454aSMarc-André Lureau uint32_t max_ver, max_size; 164*d52c454aSMarc-André Lureau 165*d52c454aSMarc-André Lureau VUGPU_FILL_CMD(gc); 166*d52c454aSMarc-André Lureau 167*d52c454aSMarc-André Lureau virgl_renderer_get_cap_set(gc.capset_id, &max_ver, 168*d52c454aSMarc-André Lureau &max_size); 169*d52c454aSMarc-André Lureau resp = g_malloc0(sizeof(*resp) + max_size); 170*d52c454aSMarc-André Lureau 171*d52c454aSMarc-André Lureau resp->hdr.type = VIRTIO_GPU_RESP_OK_CAPSET; 172*d52c454aSMarc-André Lureau virgl_renderer_fill_caps(gc.capset_id, 173*d52c454aSMarc-André Lureau gc.capset_version, 174*d52c454aSMarc-André Lureau (void *)resp->capset_data); 175*d52c454aSMarc-André Lureau vg_ctrl_response(g, cmd, &resp->hdr, sizeof(*resp) + max_size); 176*d52c454aSMarc-André Lureau g_free(resp); 177*d52c454aSMarc-André Lureau } 178*d52c454aSMarc-André Lureau 179*d52c454aSMarc-André Lureau static void 180*d52c454aSMarc-André Lureau virgl_cmd_submit_3d(VuGpu *g, 181*d52c454aSMarc-André Lureau struct virtio_gpu_ctrl_command *cmd) 182*d52c454aSMarc-André Lureau { 183*d52c454aSMarc-André Lureau struct virtio_gpu_cmd_submit cs; 184*d52c454aSMarc-André Lureau void *buf; 185*d52c454aSMarc-André Lureau size_t s; 186*d52c454aSMarc-André Lureau 187*d52c454aSMarc-André Lureau VUGPU_FILL_CMD(cs); 188*d52c454aSMarc-André Lureau 189*d52c454aSMarc-André Lureau buf = g_malloc(cs.size); 190*d52c454aSMarc-André Lureau s = iov_to_buf(cmd->elem.out_sg, cmd->elem.out_num, 191*d52c454aSMarc-André Lureau sizeof(cs), buf, cs.size); 192*d52c454aSMarc-André Lureau if (s != cs.size) { 193*d52c454aSMarc-André Lureau g_critical("%s: size mismatch (%zd/%d)", __func__, s, cs.size); 194*d52c454aSMarc-André Lureau cmd->error = VIRTIO_GPU_RESP_ERR_INVALID_PARAMETER; 195*d52c454aSMarc-André Lureau goto out; 196*d52c454aSMarc-André Lureau } 197*d52c454aSMarc-André Lureau 198*d52c454aSMarc-André Lureau virgl_renderer_submit_cmd(buf, cs.hdr.ctx_id, cs.size / 4); 199*d52c454aSMarc-André Lureau 200*d52c454aSMarc-André Lureau out: 201*d52c454aSMarc-André Lureau g_free(buf); 202*d52c454aSMarc-André Lureau } 203*d52c454aSMarc-André Lureau 204*d52c454aSMarc-André Lureau static void 205*d52c454aSMarc-André Lureau virgl_cmd_transfer_to_host_2d(VuGpu *g, 206*d52c454aSMarc-André Lureau struct virtio_gpu_ctrl_command *cmd) 207*d52c454aSMarc-André Lureau { 208*d52c454aSMarc-André Lureau struct virtio_gpu_transfer_to_host_2d t2d; 209*d52c454aSMarc-André Lureau struct virtio_gpu_box box; 210*d52c454aSMarc-André Lureau 211*d52c454aSMarc-André Lureau VUGPU_FILL_CMD(t2d); 212*d52c454aSMarc-André Lureau 213*d52c454aSMarc-André Lureau box.x = t2d.r.x; 214*d52c454aSMarc-André Lureau box.y = t2d.r.y; 215*d52c454aSMarc-André Lureau box.z = 0; 216*d52c454aSMarc-André Lureau box.w = t2d.r.width; 217*d52c454aSMarc-André Lureau box.h = t2d.r.height; 218*d52c454aSMarc-André Lureau box.d = 1; 219*d52c454aSMarc-André Lureau 220*d52c454aSMarc-André Lureau virgl_renderer_transfer_write_iov(t2d.resource_id, 221*d52c454aSMarc-André Lureau 0, 222*d52c454aSMarc-André Lureau 0, 223*d52c454aSMarc-André Lureau 0, 224*d52c454aSMarc-André Lureau 0, 225*d52c454aSMarc-André Lureau (struct virgl_box *)&box, 226*d52c454aSMarc-André Lureau t2d.offset, NULL, 0); 227*d52c454aSMarc-André Lureau } 228*d52c454aSMarc-André Lureau 229*d52c454aSMarc-André Lureau static void 230*d52c454aSMarc-André Lureau virgl_cmd_transfer_to_host_3d(VuGpu *g, 231*d52c454aSMarc-André Lureau struct virtio_gpu_ctrl_command *cmd) 232*d52c454aSMarc-André Lureau { 233*d52c454aSMarc-André Lureau struct virtio_gpu_transfer_host_3d t3d; 234*d52c454aSMarc-André Lureau 235*d52c454aSMarc-André Lureau VUGPU_FILL_CMD(t3d); 236*d52c454aSMarc-André Lureau 237*d52c454aSMarc-André Lureau virgl_renderer_transfer_write_iov(t3d.resource_id, 238*d52c454aSMarc-André Lureau t3d.hdr.ctx_id, 239*d52c454aSMarc-André Lureau t3d.level, 240*d52c454aSMarc-André Lureau t3d.stride, 241*d52c454aSMarc-André Lureau t3d.layer_stride, 242*d52c454aSMarc-André Lureau (struct virgl_box *)&t3d.box, 243*d52c454aSMarc-André Lureau t3d.offset, NULL, 0); 244*d52c454aSMarc-André Lureau } 245*d52c454aSMarc-André Lureau 246*d52c454aSMarc-André Lureau static void 247*d52c454aSMarc-André Lureau virgl_cmd_transfer_from_host_3d(VuGpu *g, 248*d52c454aSMarc-André Lureau struct virtio_gpu_ctrl_command *cmd) 249*d52c454aSMarc-André Lureau { 250*d52c454aSMarc-André Lureau struct virtio_gpu_transfer_host_3d tf3d; 251*d52c454aSMarc-André Lureau 252*d52c454aSMarc-André Lureau VUGPU_FILL_CMD(tf3d); 253*d52c454aSMarc-André Lureau 254*d52c454aSMarc-André Lureau virgl_renderer_transfer_read_iov(tf3d.resource_id, 255*d52c454aSMarc-André Lureau tf3d.hdr.ctx_id, 256*d52c454aSMarc-André Lureau tf3d.level, 257*d52c454aSMarc-André Lureau tf3d.stride, 258*d52c454aSMarc-André Lureau tf3d.layer_stride, 259*d52c454aSMarc-André Lureau (struct virgl_box *)&tf3d.box, 260*d52c454aSMarc-André Lureau tf3d.offset, NULL, 0); 261*d52c454aSMarc-André Lureau } 262*d52c454aSMarc-André Lureau 263*d52c454aSMarc-André Lureau static void 264*d52c454aSMarc-André Lureau virgl_resource_attach_backing(VuGpu *g, 265*d52c454aSMarc-André Lureau struct virtio_gpu_ctrl_command *cmd) 266*d52c454aSMarc-André Lureau { 267*d52c454aSMarc-André Lureau struct virtio_gpu_resource_attach_backing att_rb; 268*d52c454aSMarc-André Lureau struct iovec *res_iovs; 269*d52c454aSMarc-André Lureau int ret; 270*d52c454aSMarc-André Lureau 271*d52c454aSMarc-André Lureau VUGPU_FILL_CMD(att_rb); 272*d52c454aSMarc-André Lureau 273*d52c454aSMarc-André Lureau ret = vg_create_mapping_iov(g, &att_rb, cmd, &res_iovs); 274*d52c454aSMarc-André Lureau if (ret != 0) { 275*d52c454aSMarc-André Lureau cmd->error = VIRTIO_GPU_RESP_ERR_UNSPEC; 276*d52c454aSMarc-André Lureau return; 277*d52c454aSMarc-André Lureau } 278*d52c454aSMarc-André Lureau 279*d52c454aSMarc-André Lureau virgl_renderer_resource_attach_iov(att_rb.resource_id, 280*d52c454aSMarc-André Lureau res_iovs, att_rb.nr_entries); 281*d52c454aSMarc-André Lureau } 282*d52c454aSMarc-André Lureau 283*d52c454aSMarc-André Lureau static void 284*d52c454aSMarc-André Lureau virgl_resource_detach_backing(VuGpu *g, 285*d52c454aSMarc-André Lureau struct virtio_gpu_ctrl_command *cmd) 286*d52c454aSMarc-André Lureau { 287*d52c454aSMarc-André Lureau struct virtio_gpu_resource_detach_backing detach_rb; 288*d52c454aSMarc-André Lureau struct iovec *res_iovs = NULL; 289*d52c454aSMarc-André Lureau int num_iovs = 0; 290*d52c454aSMarc-André Lureau 291*d52c454aSMarc-André Lureau VUGPU_FILL_CMD(detach_rb); 292*d52c454aSMarc-André Lureau 293*d52c454aSMarc-André Lureau virgl_renderer_resource_detach_iov(detach_rb.resource_id, 294*d52c454aSMarc-André Lureau &res_iovs, 295*d52c454aSMarc-André Lureau &num_iovs); 296*d52c454aSMarc-André Lureau if (res_iovs == NULL || num_iovs == 0) { 297*d52c454aSMarc-André Lureau return; 298*d52c454aSMarc-André Lureau } 299*d52c454aSMarc-André Lureau g_free(res_iovs); 300*d52c454aSMarc-André Lureau } 301*d52c454aSMarc-André Lureau 302*d52c454aSMarc-André Lureau static void 303*d52c454aSMarc-André Lureau virgl_cmd_set_scanout(VuGpu *g, 304*d52c454aSMarc-André Lureau struct virtio_gpu_ctrl_command *cmd) 305*d52c454aSMarc-André Lureau { 306*d52c454aSMarc-André Lureau struct virtio_gpu_set_scanout ss; 307*d52c454aSMarc-André Lureau struct virgl_renderer_resource_info info; 308*d52c454aSMarc-André Lureau int ret; 309*d52c454aSMarc-André Lureau 310*d52c454aSMarc-André Lureau VUGPU_FILL_CMD(ss); 311*d52c454aSMarc-André Lureau 312*d52c454aSMarc-André Lureau if (ss.scanout_id >= VIRTIO_GPU_MAX_SCANOUTS) { 313*d52c454aSMarc-André Lureau g_critical("%s: illegal scanout id specified %d", 314*d52c454aSMarc-André Lureau __func__, ss.scanout_id); 315*d52c454aSMarc-André Lureau cmd->error = VIRTIO_GPU_RESP_ERR_INVALID_SCANOUT_ID; 316*d52c454aSMarc-André Lureau return; 317*d52c454aSMarc-André Lureau } 318*d52c454aSMarc-André Lureau 319*d52c454aSMarc-André Lureau memset(&info, 0, sizeof(info)); 320*d52c454aSMarc-André Lureau 321*d52c454aSMarc-André Lureau if (ss.resource_id && ss.r.width && ss.r.height) { 322*d52c454aSMarc-André Lureau ret = virgl_renderer_resource_get_info(ss.resource_id, &info); 323*d52c454aSMarc-André Lureau if (ret == -1) { 324*d52c454aSMarc-André Lureau g_critical("%s: illegal resource specified %d\n", 325*d52c454aSMarc-André Lureau __func__, ss.resource_id); 326*d52c454aSMarc-André Lureau cmd->error = VIRTIO_GPU_RESP_ERR_INVALID_RESOURCE_ID; 327*d52c454aSMarc-André Lureau return; 328*d52c454aSMarc-André Lureau } 329*d52c454aSMarc-André Lureau 330*d52c454aSMarc-André Lureau int fd = -1; 331*d52c454aSMarc-André Lureau if (virgl_renderer_get_fd_for_texture(info.tex_id, &fd) < 0) { 332*d52c454aSMarc-André Lureau g_critical("%s: failed to get fd for texture\n", __func__); 333*d52c454aSMarc-André Lureau cmd->error = VIRTIO_GPU_RESP_ERR_INVALID_RESOURCE_ID; 334*d52c454aSMarc-André Lureau return; 335*d52c454aSMarc-André Lureau } 336*d52c454aSMarc-André Lureau assert(fd >= 0); 337*d52c454aSMarc-André Lureau VhostUserGpuMsg msg = { 338*d52c454aSMarc-André Lureau .request = VHOST_USER_GPU_DMABUF_SCANOUT, 339*d52c454aSMarc-André Lureau .size = sizeof(VhostUserGpuDMABUFScanout), 340*d52c454aSMarc-André Lureau .payload.dmabuf_scanout.scanout_id = ss.scanout_id, 341*d52c454aSMarc-André Lureau .payload.dmabuf_scanout.x = ss.r.x, 342*d52c454aSMarc-André Lureau .payload.dmabuf_scanout.y = ss.r.y, 343*d52c454aSMarc-André Lureau .payload.dmabuf_scanout.width = ss.r.width, 344*d52c454aSMarc-André Lureau .payload.dmabuf_scanout.height = ss.r.height, 345*d52c454aSMarc-André Lureau .payload.dmabuf_scanout.fd_width = info.width, 346*d52c454aSMarc-André Lureau .payload.dmabuf_scanout.fd_height = info.height, 347*d52c454aSMarc-André Lureau .payload.dmabuf_scanout.fd_stride = info.stride, 348*d52c454aSMarc-André Lureau .payload.dmabuf_scanout.fd_flags = info.flags, 349*d52c454aSMarc-André Lureau .payload.dmabuf_scanout.fd_drm_fourcc = info.drm_fourcc 350*d52c454aSMarc-André Lureau }; 351*d52c454aSMarc-André Lureau vg_send_msg(g, &msg, fd); 352*d52c454aSMarc-André Lureau close(fd); 353*d52c454aSMarc-André Lureau } else { 354*d52c454aSMarc-André Lureau VhostUserGpuMsg msg = { 355*d52c454aSMarc-André Lureau .request = VHOST_USER_GPU_DMABUF_SCANOUT, 356*d52c454aSMarc-André Lureau .size = sizeof(VhostUserGpuDMABUFScanout), 357*d52c454aSMarc-André Lureau .payload.dmabuf_scanout.scanout_id = ss.scanout_id, 358*d52c454aSMarc-André Lureau }; 359*d52c454aSMarc-André Lureau g_debug("disable scanout"); 360*d52c454aSMarc-André Lureau vg_send_msg(g, &msg, -1); 361*d52c454aSMarc-André Lureau } 362*d52c454aSMarc-André Lureau g->scanout[ss.scanout_id].resource_id = ss.resource_id; 363*d52c454aSMarc-André Lureau } 364*d52c454aSMarc-André Lureau 365*d52c454aSMarc-André Lureau static void 366*d52c454aSMarc-André Lureau virgl_cmd_resource_flush(VuGpu *g, 367*d52c454aSMarc-André Lureau struct virtio_gpu_ctrl_command *cmd) 368*d52c454aSMarc-André Lureau { 369*d52c454aSMarc-André Lureau struct virtio_gpu_resource_flush rf; 370*d52c454aSMarc-André Lureau int i; 371*d52c454aSMarc-André Lureau 372*d52c454aSMarc-André Lureau VUGPU_FILL_CMD(rf); 373*d52c454aSMarc-André Lureau 374*d52c454aSMarc-André Lureau if (!rf.resource_id) { 375*d52c454aSMarc-André Lureau g_debug("bad resource id for flush..?"); 376*d52c454aSMarc-André Lureau return; 377*d52c454aSMarc-André Lureau } 378*d52c454aSMarc-André Lureau for (i = 0; i < VIRTIO_GPU_MAX_SCANOUTS; i++) { 379*d52c454aSMarc-André Lureau if (g->scanout[i].resource_id != rf.resource_id) { 380*d52c454aSMarc-André Lureau continue; 381*d52c454aSMarc-André Lureau } 382*d52c454aSMarc-André Lureau VhostUserGpuMsg msg = { 383*d52c454aSMarc-André Lureau .request = VHOST_USER_GPU_DMABUF_UPDATE, 384*d52c454aSMarc-André Lureau .size = sizeof(VhostUserGpuUpdate), 385*d52c454aSMarc-André Lureau .payload.update.scanout_id = i, 386*d52c454aSMarc-André Lureau .payload.update.x = rf.r.x, 387*d52c454aSMarc-André Lureau .payload.update.y = rf.r.y, 388*d52c454aSMarc-André Lureau .payload.update.width = rf.r.width, 389*d52c454aSMarc-André Lureau .payload.update.height = rf.r.height 390*d52c454aSMarc-André Lureau }; 391*d52c454aSMarc-André Lureau vg_send_msg(g, &msg, -1); 392*d52c454aSMarc-André Lureau vg_wait_ok(g); 393*d52c454aSMarc-André Lureau } 394*d52c454aSMarc-André Lureau } 395*d52c454aSMarc-André Lureau 396*d52c454aSMarc-André Lureau static void 397*d52c454aSMarc-André Lureau virgl_cmd_ctx_attach_resource(VuGpu *g, 398*d52c454aSMarc-André Lureau struct virtio_gpu_ctrl_command *cmd) 399*d52c454aSMarc-André Lureau { 400*d52c454aSMarc-André Lureau struct virtio_gpu_ctx_resource att_res; 401*d52c454aSMarc-André Lureau 402*d52c454aSMarc-André Lureau VUGPU_FILL_CMD(att_res); 403*d52c454aSMarc-André Lureau 404*d52c454aSMarc-André Lureau virgl_renderer_ctx_attach_resource(att_res.hdr.ctx_id, att_res.resource_id); 405*d52c454aSMarc-André Lureau } 406*d52c454aSMarc-André Lureau 407*d52c454aSMarc-André Lureau static void 408*d52c454aSMarc-André Lureau virgl_cmd_ctx_detach_resource(VuGpu *g, 409*d52c454aSMarc-André Lureau struct virtio_gpu_ctrl_command *cmd) 410*d52c454aSMarc-André Lureau { 411*d52c454aSMarc-André Lureau struct virtio_gpu_ctx_resource det_res; 412*d52c454aSMarc-André Lureau 413*d52c454aSMarc-André Lureau VUGPU_FILL_CMD(det_res); 414*d52c454aSMarc-André Lureau 415*d52c454aSMarc-André Lureau virgl_renderer_ctx_detach_resource(det_res.hdr.ctx_id, det_res.resource_id); 416*d52c454aSMarc-André Lureau } 417*d52c454aSMarc-André Lureau 418*d52c454aSMarc-André Lureau void vg_virgl_process_cmd(VuGpu *g, struct virtio_gpu_ctrl_command *cmd) 419*d52c454aSMarc-André Lureau { 420*d52c454aSMarc-André Lureau virgl_renderer_force_ctx_0(); 421*d52c454aSMarc-André Lureau switch (cmd->cmd_hdr.type) { 422*d52c454aSMarc-André Lureau case VIRTIO_GPU_CMD_CTX_CREATE: 423*d52c454aSMarc-André Lureau virgl_cmd_context_create(g, cmd); 424*d52c454aSMarc-André Lureau break; 425*d52c454aSMarc-André Lureau case VIRTIO_GPU_CMD_CTX_DESTROY: 426*d52c454aSMarc-André Lureau virgl_cmd_context_destroy(g, cmd); 427*d52c454aSMarc-André Lureau break; 428*d52c454aSMarc-André Lureau case VIRTIO_GPU_CMD_RESOURCE_CREATE_2D: 429*d52c454aSMarc-André Lureau virgl_cmd_create_resource_2d(g, cmd); 430*d52c454aSMarc-André Lureau break; 431*d52c454aSMarc-André Lureau case VIRTIO_GPU_CMD_RESOURCE_CREATE_3D: 432*d52c454aSMarc-André Lureau virgl_cmd_create_resource_3d(g, cmd); 433*d52c454aSMarc-André Lureau break; 434*d52c454aSMarc-André Lureau case VIRTIO_GPU_CMD_SUBMIT_3D: 435*d52c454aSMarc-André Lureau virgl_cmd_submit_3d(g, cmd); 436*d52c454aSMarc-André Lureau break; 437*d52c454aSMarc-André Lureau case VIRTIO_GPU_CMD_TRANSFER_TO_HOST_2D: 438*d52c454aSMarc-André Lureau virgl_cmd_transfer_to_host_2d(g, cmd); 439*d52c454aSMarc-André Lureau break; 440*d52c454aSMarc-André Lureau case VIRTIO_GPU_CMD_TRANSFER_TO_HOST_3D: 441*d52c454aSMarc-André Lureau virgl_cmd_transfer_to_host_3d(g, cmd); 442*d52c454aSMarc-André Lureau break; 443*d52c454aSMarc-André Lureau case VIRTIO_GPU_CMD_TRANSFER_FROM_HOST_3D: 444*d52c454aSMarc-André Lureau virgl_cmd_transfer_from_host_3d(g, cmd); 445*d52c454aSMarc-André Lureau break; 446*d52c454aSMarc-André Lureau case VIRTIO_GPU_CMD_RESOURCE_ATTACH_BACKING: 447*d52c454aSMarc-André Lureau virgl_resource_attach_backing(g, cmd); 448*d52c454aSMarc-André Lureau break; 449*d52c454aSMarc-André Lureau case VIRTIO_GPU_CMD_RESOURCE_DETACH_BACKING: 450*d52c454aSMarc-André Lureau virgl_resource_detach_backing(g, cmd); 451*d52c454aSMarc-André Lureau break; 452*d52c454aSMarc-André Lureau case VIRTIO_GPU_CMD_SET_SCANOUT: 453*d52c454aSMarc-André Lureau virgl_cmd_set_scanout(g, cmd); 454*d52c454aSMarc-André Lureau break; 455*d52c454aSMarc-André Lureau case VIRTIO_GPU_CMD_RESOURCE_FLUSH: 456*d52c454aSMarc-André Lureau virgl_cmd_resource_flush(g, cmd); 457*d52c454aSMarc-André Lureau break; 458*d52c454aSMarc-André Lureau case VIRTIO_GPU_CMD_RESOURCE_UNREF: 459*d52c454aSMarc-André Lureau virgl_cmd_resource_unref(g, cmd); 460*d52c454aSMarc-André Lureau break; 461*d52c454aSMarc-André Lureau case VIRTIO_GPU_CMD_CTX_ATTACH_RESOURCE: 462*d52c454aSMarc-André Lureau /* TODO add security */ 463*d52c454aSMarc-André Lureau virgl_cmd_ctx_attach_resource(g, cmd); 464*d52c454aSMarc-André Lureau break; 465*d52c454aSMarc-André Lureau case VIRTIO_GPU_CMD_CTX_DETACH_RESOURCE: 466*d52c454aSMarc-André Lureau /* TODO add security */ 467*d52c454aSMarc-André Lureau virgl_cmd_ctx_detach_resource(g, cmd); 468*d52c454aSMarc-André Lureau break; 469*d52c454aSMarc-André Lureau case VIRTIO_GPU_CMD_GET_CAPSET_INFO: 470*d52c454aSMarc-André Lureau virgl_cmd_get_capset_info(g, cmd); 471*d52c454aSMarc-André Lureau break; 472*d52c454aSMarc-André Lureau case VIRTIO_GPU_CMD_GET_CAPSET: 473*d52c454aSMarc-André Lureau virgl_cmd_get_capset(g, cmd); 474*d52c454aSMarc-André Lureau break; 475*d52c454aSMarc-André Lureau case VIRTIO_GPU_CMD_GET_DISPLAY_INFO: 476*d52c454aSMarc-André Lureau vg_get_display_info(g, cmd); 477*d52c454aSMarc-André Lureau break; 478*d52c454aSMarc-André Lureau default: 479*d52c454aSMarc-André Lureau g_debug("TODO handle ctrl %x\n", cmd->cmd_hdr.type); 480*d52c454aSMarc-André Lureau cmd->error = VIRTIO_GPU_RESP_ERR_UNSPEC; 481*d52c454aSMarc-André Lureau break; 482*d52c454aSMarc-André Lureau } 483*d52c454aSMarc-André Lureau 484*d52c454aSMarc-André Lureau if (cmd->finished) { 485*d52c454aSMarc-André Lureau return; 486*d52c454aSMarc-André Lureau } 487*d52c454aSMarc-André Lureau 488*d52c454aSMarc-André Lureau if (cmd->error) { 489*d52c454aSMarc-André Lureau g_warning("%s: ctrl 0x%x, error 0x%x\n", __func__, 490*d52c454aSMarc-André Lureau cmd->cmd_hdr.type, cmd->error); 491*d52c454aSMarc-André Lureau vg_ctrl_response_nodata(g, cmd, cmd->error); 492*d52c454aSMarc-André Lureau return; 493*d52c454aSMarc-André Lureau } 494*d52c454aSMarc-André Lureau 495*d52c454aSMarc-André Lureau if (!(cmd->cmd_hdr.flags & VIRTIO_GPU_FLAG_FENCE)) { 496*d52c454aSMarc-André Lureau vg_ctrl_response_nodata(g, cmd, VIRTIO_GPU_RESP_OK_NODATA); 497*d52c454aSMarc-André Lureau return; 498*d52c454aSMarc-André Lureau } 499*d52c454aSMarc-André Lureau 500*d52c454aSMarc-André Lureau g_debug("Creating fence id:%" PRId64 " type:%d", 501*d52c454aSMarc-André Lureau cmd->cmd_hdr.fence_id, cmd->cmd_hdr.type); 502*d52c454aSMarc-André Lureau virgl_renderer_create_fence(cmd->cmd_hdr.fence_id, cmd->cmd_hdr.type); 503*d52c454aSMarc-André Lureau } 504*d52c454aSMarc-André Lureau 505*d52c454aSMarc-André Lureau static void 506*d52c454aSMarc-André Lureau virgl_write_fence(void *opaque, uint32_t fence) 507*d52c454aSMarc-André Lureau { 508*d52c454aSMarc-André Lureau VuGpu *g = opaque; 509*d52c454aSMarc-André Lureau struct virtio_gpu_ctrl_command *cmd, *tmp; 510*d52c454aSMarc-André Lureau 511*d52c454aSMarc-André Lureau QTAILQ_FOREACH_SAFE(cmd, &g->fenceq, next, tmp) { 512*d52c454aSMarc-André Lureau /* 513*d52c454aSMarc-André Lureau * the guest can end up emitting fences out of order 514*d52c454aSMarc-André Lureau * so we should check all fenced cmds not just the first one. 515*d52c454aSMarc-André Lureau */ 516*d52c454aSMarc-André Lureau if (cmd->cmd_hdr.fence_id > fence) { 517*d52c454aSMarc-André Lureau continue; 518*d52c454aSMarc-André Lureau } 519*d52c454aSMarc-André Lureau g_debug("FENCE %" PRIu64, cmd->cmd_hdr.fence_id); 520*d52c454aSMarc-André Lureau vg_ctrl_response_nodata(g, cmd, VIRTIO_GPU_RESP_OK_NODATA); 521*d52c454aSMarc-André Lureau QTAILQ_REMOVE(&g->fenceq, cmd, next); 522*d52c454aSMarc-André Lureau g_free(cmd); 523*d52c454aSMarc-André Lureau g->inflight--; 524*d52c454aSMarc-André Lureau } 525*d52c454aSMarc-André Lureau } 526*d52c454aSMarc-André Lureau 527*d52c454aSMarc-André Lureau #if defined(VIRGL_RENDERER_CALLBACKS_VERSION) && \ 528*d52c454aSMarc-André Lureau VIRGL_RENDERER_CALLBACKS_VERSION >= 2 529*d52c454aSMarc-André Lureau static int 530*d52c454aSMarc-André Lureau virgl_get_drm_fd(void *opaque) 531*d52c454aSMarc-André Lureau { 532*d52c454aSMarc-André Lureau VuGpu *g = opaque; 533*d52c454aSMarc-André Lureau 534*d52c454aSMarc-André Lureau return g->drm_rnode_fd; 535*d52c454aSMarc-André Lureau } 536*d52c454aSMarc-André Lureau #endif 537*d52c454aSMarc-André Lureau 538*d52c454aSMarc-André Lureau static struct virgl_renderer_callbacks virgl_cbs = { 539*d52c454aSMarc-André Lureau #if defined(VIRGL_RENDERER_CALLBACKS_VERSION) && \ 540*d52c454aSMarc-André Lureau VIRGL_RENDERER_CALLBACKS_VERSION >= 2 541*d52c454aSMarc-André Lureau .get_drm_fd = virgl_get_drm_fd, 542*d52c454aSMarc-André Lureau .version = 2, 543*d52c454aSMarc-André Lureau #else 544*d52c454aSMarc-André Lureau .version = 1, 545*d52c454aSMarc-André Lureau #endif 546*d52c454aSMarc-André Lureau .write_fence = virgl_write_fence, 547*d52c454aSMarc-André Lureau }; 548*d52c454aSMarc-André Lureau 549*d52c454aSMarc-André Lureau static void 550*d52c454aSMarc-André Lureau vg_virgl_poll(VuDev *dev, int condition, void *data) 551*d52c454aSMarc-André Lureau { 552*d52c454aSMarc-André Lureau virgl_renderer_poll(); 553*d52c454aSMarc-André Lureau } 554*d52c454aSMarc-André Lureau 555*d52c454aSMarc-André Lureau bool 556*d52c454aSMarc-André Lureau vg_virgl_init(VuGpu *g) 557*d52c454aSMarc-André Lureau { 558*d52c454aSMarc-André Lureau int ret; 559*d52c454aSMarc-André Lureau 560*d52c454aSMarc-André Lureau if (g->drm_rnode_fd && virgl_cbs.version == 1) { 561*d52c454aSMarc-André Lureau g_warning("virgl will use the default rendernode"); 562*d52c454aSMarc-André Lureau } 563*d52c454aSMarc-André Lureau 564*d52c454aSMarc-André Lureau ret = virgl_renderer_init(g, 565*d52c454aSMarc-André Lureau VIRGL_RENDERER_USE_EGL | 566*d52c454aSMarc-André Lureau VIRGL_RENDERER_THREAD_SYNC, 567*d52c454aSMarc-André Lureau &virgl_cbs); 568*d52c454aSMarc-André Lureau if (ret != 0) { 569*d52c454aSMarc-André Lureau return false; 570*d52c454aSMarc-André Lureau } 571*d52c454aSMarc-André Lureau 572*d52c454aSMarc-André Lureau ret = virgl_renderer_get_poll_fd(); 573*d52c454aSMarc-André Lureau if (ret != -1) { 574*d52c454aSMarc-André Lureau g->renderer_source = 575*d52c454aSMarc-André Lureau vug_source_new(&g->dev, ret, G_IO_IN, vg_virgl_poll, g); 576*d52c454aSMarc-André Lureau } 577*d52c454aSMarc-André Lureau 578*d52c454aSMarc-André Lureau return true; 579*d52c454aSMarc-André Lureau } 580