142a623c7SBlue Swirl /* 242a623c7SBlue Swirl * User emulator execution 342a623c7SBlue Swirl * 442a623c7SBlue Swirl * Copyright (c) 2003-2005 Fabrice Bellard 542a623c7SBlue Swirl * 642a623c7SBlue Swirl * This library is free software; you can redistribute it and/or 742a623c7SBlue Swirl * modify it under the terms of the GNU Lesser General Public 842a623c7SBlue Swirl * License as published by the Free Software Foundation; either 9fb0343d5SThomas Huth * version 2.1 of the License, or (at your option) any later version. 1042a623c7SBlue Swirl * 1142a623c7SBlue Swirl * This library is distributed in the hope that it will be useful, 1242a623c7SBlue Swirl * but WITHOUT ANY WARRANTY; without even the implied warranty of 1342a623c7SBlue Swirl * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1442a623c7SBlue Swirl * Lesser General Public License for more details. 1542a623c7SBlue Swirl * 1642a623c7SBlue Swirl * You should have received a copy of the GNU Lesser General Public 1742a623c7SBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1842a623c7SBlue Swirl */ 19d38ea87aSPeter Maydell #include "qemu/osdep.h" 2078271684SClaudio Fontana #include "hw/core/tcg-cpu-ops.h" 2176cad711SPaolo Bonzini #include "disas/disas.h" 2263c91552SPaolo Bonzini #include "exec/exec-all.h" 23dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg.h" 24023b0ae3SPeter Maydell #include "qemu/bitops.h" 25177a8cb8SRichard Henderson #include "qemu/rcu.h" 26f08b6170SPaolo Bonzini #include "exec/cpu_ldst.h" 273b9bd3f4SPaolo Bonzini #include "exec/translate-all.h" 28a411d296SPhilippe Mathieu-Daudé #include "exec/helper-proto.h" 29e6cd4bb5SRichard Henderson #include "qemu/atomic128.h" 30243af022SPaolo Bonzini #include "trace/trace-root.h" 3137e891e3SRichard Henderson #include "tcg/tcg-ldst.h" 320583f775SRichard Henderson #include "internal.h" 3342a623c7SBlue Swirl 34ec603b55SRichard Henderson __thread uintptr_t helper_retaddr; 35ec603b55SRichard Henderson 3642a623c7SBlue Swirl //#define DEBUG_SIGNAL 3742a623c7SBlue Swirl 380fdbb7d2SRichard Henderson /* 390fdbb7d2SRichard Henderson * Adjust the pc to pass to cpu_restore_state; return the memop type. 400fdbb7d2SRichard Henderson */ 410fdbb7d2SRichard Henderson MMUAccessType adjust_signal_pc(uintptr_t *pc, bool is_write) 4242a623c7SBlue Swirl { 4352ba13f0SRichard Henderson switch (helper_retaddr) { 4452ba13f0SRichard Henderson default: 4552ba13f0SRichard Henderson /* 4652ba13f0SRichard Henderson * Fault during host memory operation within a helper function. 4752ba13f0SRichard Henderson * The helper's host return address, saved here, gives us a 4852ba13f0SRichard Henderson * pointer into the generated code that will unwind to the 4952ba13f0SRichard Henderson * correct guest pc. 50ec603b55SRichard Henderson */ 510fdbb7d2SRichard Henderson *pc = helper_retaddr; 5252ba13f0SRichard Henderson break; 5352ba13f0SRichard Henderson 5452ba13f0SRichard Henderson case 0: 5552ba13f0SRichard Henderson /* 5652ba13f0SRichard Henderson * Fault during host memory operation within generated code. 5752ba13f0SRichard Henderson * (Or, a unrelated bug within qemu, but we can't tell from here). 5852ba13f0SRichard Henderson * 5952ba13f0SRichard Henderson * We take the host pc from the signal frame. However, we cannot 6052ba13f0SRichard Henderson * use that value directly. Within cpu_restore_state_from_tb, we 6152ba13f0SRichard Henderson * assume PC comes from GETPC(), as used by the helper functions, 6252ba13f0SRichard Henderson * so we adjust the address by -GETPC_ADJ to form an address that 63e3a6e0daSzhaolichang * is within the call insn, so that the address does not accidentally 6452ba13f0SRichard Henderson * match the beginning of the next guest insn. However, when the 6552ba13f0SRichard Henderson * pc comes from the signal frame it points to the actual faulting 6652ba13f0SRichard Henderson * host memory insn and not the return from a call insn. 6752ba13f0SRichard Henderson * 6852ba13f0SRichard Henderson * Therefore, adjust to compensate for what will be done later 6952ba13f0SRichard Henderson * by cpu_restore_state_from_tb. 7052ba13f0SRichard Henderson */ 710fdbb7d2SRichard Henderson *pc += GETPC_ADJ; 7252ba13f0SRichard Henderson break; 7352ba13f0SRichard Henderson 7452ba13f0SRichard Henderson case 1: 7552ba13f0SRichard Henderson /* 7652ba13f0SRichard Henderson * Fault during host read for translation, or loosely, "execution". 7752ba13f0SRichard Henderson * 7852ba13f0SRichard Henderson * The guest pc is already pointing to the start of the TB for which 7952ba13f0SRichard Henderson * code is being generated. If the guest translator manages the 8052ba13f0SRichard Henderson * page crossings correctly, this is exactly the correct address 8152ba13f0SRichard Henderson * (and if the translator doesn't handle page boundaries correctly 8252ba13f0SRichard Henderson * there's little we can do about that here). Therefore, do not 8352ba13f0SRichard Henderson * trigger the unwinder. 8452ba13f0SRichard Henderson */ 850fdbb7d2SRichard Henderson *pc = 0; 860fdbb7d2SRichard Henderson return MMU_INST_FETCH; 87ec603b55SRichard Henderson } 88ec603b55SRichard Henderson 890fdbb7d2SRichard Henderson return is_write ? MMU_DATA_STORE : MMU_DATA_LOAD; 900fdbb7d2SRichard Henderson } 910fdbb7d2SRichard Henderson 925e38ba7dSRichard Henderson /** 935e38ba7dSRichard Henderson * handle_sigsegv_accerr_write: 945e38ba7dSRichard Henderson * @cpu: the cpu context 955e38ba7dSRichard Henderson * @old_set: the sigset_t from the signal ucontext_t 965e38ba7dSRichard Henderson * @host_pc: the host pc, adjusted for the signal 975e38ba7dSRichard Henderson * @guest_addr: the guest address of the fault 985e38ba7dSRichard Henderson * 995e38ba7dSRichard Henderson * Return true if the write fault has been handled, and should be re-tried. 1005e38ba7dSRichard Henderson * 1015e38ba7dSRichard Henderson * Note that it is important that we don't call page_unprotect() unless 1029323e79fSPeter Maydell * this is really a "write to nonwritable page" fault, because 1035e38ba7dSRichard Henderson * page_unprotect() assumes that if it is called for an access to 1049323e79fSPeter Maydell * a page that's writable this means we had two threads racing and 1059323e79fSPeter Maydell * another thread got there first and already made the page writable; 1065e38ba7dSRichard Henderson * so we will retry the access. If we were to call page_unprotect() 1075e38ba7dSRichard Henderson * for some other kind of fault that should really be passed to the 1085e38ba7dSRichard Henderson * guest, we'd end up in an infinite loop of retrying the faulting access. 1095e38ba7dSRichard Henderson */ 1105e38ba7dSRichard Henderson bool handle_sigsegv_accerr_write(CPUState *cpu, sigset_t *old_set, 1115e38ba7dSRichard Henderson uintptr_t host_pc, abi_ptr guest_addr) 1125e38ba7dSRichard Henderson { 1135e38ba7dSRichard Henderson switch (page_unprotect(guest_addr, host_pc)) { 1145e38ba7dSRichard Henderson case 0: 1155e38ba7dSRichard Henderson /* 1165e38ba7dSRichard Henderson * Fault not caused by a page marked unwritable to protect 1175e38ba7dSRichard Henderson * cached translations, must be the guest binary's problem. 1185e38ba7dSRichard Henderson */ 1195e38ba7dSRichard Henderson return false; 1205e38ba7dSRichard Henderson case 1: 1215e38ba7dSRichard Henderson /* 1225e38ba7dSRichard Henderson * Fault caused by protection of cached translation; TBs 1235e38ba7dSRichard Henderson * invalidated, so resume execution. 1245e38ba7dSRichard Henderson */ 1255e38ba7dSRichard Henderson return true; 1265e38ba7dSRichard Henderson case 2: 1275e38ba7dSRichard Henderson /* 1285e38ba7dSRichard Henderson * Fault caused by protection of cached translation, and the 1295e38ba7dSRichard Henderson * currently executing TB was modified and must be exited immediately. 1305e38ba7dSRichard Henderson */ 131940b3090SRichard Henderson sigprocmask(SIG_SETMASK, old_set, NULL); 132940b3090SRichard Henderson cpu_loop_exit_noexc(cpu); 1335e38ba7dSRichard Henderson /* NORETURN */ 1345e38ba7dSRichard Henderson default: 1355e38ba7dSRichard Henderson g_assert_not_reached(); 1365e38ba7dSRichard Henderson } 1375e38ba7dSRichard Henderson } 1385e38ba7dSRichard Henderson 13967ff2186SRichard Henderson typedef struct PageFlagsNode { 140177a8cb8SRichard Henderson struct rcu_head rcu; 14167ff2186SRichard Henderson IntervalTreeNode itree; 14267ff2186SRichard Henderson int flags; 14367ff2186SRichard Henderson } PageFlagsNode; 144d941c086SRichard Henderson 14567ff2186SRichard Henderson static IntervalTreeRoot pageflags_root; 14667ff2186SRichard Henderson 14767ff2186SRichard Henderson static PageFlagsNode *pageflags_find(target_ulong start, target_long last) 148d941c086SRichard Henderson { 14967ff2186SRichard Henderson IntervalTreeNode *n; 15067ff2186SRichard Henderson 15167ff2186SRichard Henderson n = interval_tree_iter_first(&pageflags_root, start, last); 15267ff2186SRichard Henderson return n ? container_of(n, PageFlagsNode, itree) : NULL; 153d941c086SRichard Henderson } 154d941c086SRichard Henderson 15567ff2186SRichard Henderson static PageFlagsNode *pageflags_next(PageFlagsNode *p, target_ulong start, 15667ff2186SRichard Henderson target_long last) 157d941c086SRichard Henderson { 15867ff2186SRichard Henderson IntervalTreeNode *n; 159d941c086SRichard Henderson 16067ff2186SRichard Henderson n = interval_tree_iter_next(&p->itree, start, last); 16167ff2186SRichard Henderson return n ? container_of(n, PageFlagsNode, itree) : NULL; 162d941c086SRichard Henderson } 163d941c086SRichard Henderson 164d941c086SRichard Henderson int walk_memory_regions(void *priv, walk_memory_regions_fn fn) 165d941c086SRichard Henderson { 16667ff2186SRichard Henderson IntervalTreeNode *n; 16767ff2186SRichard Henderson int rc = 0; 168d941c086SRichard Henderson 16967ff2186SRichard Henderson mmap_lock(); 17067ff2186SRichard Henderson for (n = interval_tree_iter_first(&pageflags_root, 0, -1); 17167ff2186SRichard Henderson n != NULL; 17267ff2186SRichard Henderson n = interval_tree_iter_next(n, 0, -1)) { 17367ff2186SRichard Henderson PageFlagsNode *p = container_of(n, PageFlagsNode, itree); 174d941c086SRichard Henderson 17567ff2186SRichard Henderson rc = fn(priv, n->start, n->last + 1, p->flags); 176d941c086SRichard Henderson if (rc != 0) { 17767ff2186SRichard Henderson break; 178d941c086SRichard Henderson } 179d941c086SRichard Henderson } 18067ff2186SRichard Henderson mmap_unlock(); 181d941c086SRichard Henderson 18267ff2186SRichard Henderson return rc; 183d941c086SRichard Henderson } 184d941c086SRichard Henderson 185d941c086SRichard Henderson static int dump_region(void *priv, target_ulong start, 186d941c086SRichard Henderson target_ulong end, unsigned long prot) 187d941c086SRichard Henderson { 188d941c086SRichard Henderson FILE *f = (FILE *)priv; 189d941c086SRichard Henderson 19067ff2186SRichard Henderson fprintf(f, TARGET_FMT_lx"-"TARGET_FMT_lx" "TARGET_FMT_lx" %c%c%c\n", 191d941c086SRichard Henderson start, end, end - start, 192d941c086SRichard Henderson ((prot & PAGE_READ) ? 'r' : '-'), 193d941c086SRichard Henderson ((prot & PAGE_WRITE) ? 'w' : '-'), 194d941c086SRichard Henderson ((prot & PAGE_EXEC) ? 'x' : '-')); 195d941c086SRichard Henderson return 0; 196d941c086SRichard Henderson } 197d941c086SRichard Henderson 198d941c086SRichard Henderson /* dump memory mappings */ 199d941c086SRichard Henderson void page_dump(FILE *f) 200d941c086SRichard Henderson { 201d941c086SRichard Henderson const int length = sizeof(target_ulong) * 2; 20267ff2186SRichard Henderson 20367ff2186SRichard Henderson fprintf(f, "%-*s %-*s %-*s %s\n", 204d941c086SRichard Henderson length, "start", length, "end", length, "size", "prot"); 205d941c086SRichard Henderson walk_memory_regions(f, dump_region); 206d941c086SRichard Henderson } 207d941c086SRichard Henderson 208d941c086SRichard Henderson int page_get_flags(target_ulong address) 209d941c086SRichard Henderson { 21067ff2186SRichard Henderson PageFlagsNode *p = pageflags_find(address, address); 211d941c086SRichard Henderson 21267ff2186SRichard Henderson /* 21367ff2186SRichard Henderson * See util/interval-tree.c re lockless lookups: no false positives but 21467ff2186SRichard Henderson * there are false negatives. If we find nothing, retry with the mmap 21567ff2186SRichard Henderson * lock acquired. 21667ff2186SRichard Henderson */ 21767ff2186SRichard Henderson if (p) { 21867ff2186SRichard Henderson return p->flags; 21967ff2186SRichard Henderson } 22067ff2186SRichard Henderson if (have_mmap_lock()) { 221d941c086SRichard Henderson return 0; 222d941c086SRichard Henderson } 22367ff2186SRichard Henderson 22467ff2186SRichard Henderson mmap_lock(); 22567ff2186SRichard Henderson p = pageflags_find(address, address); 22667ff2186SRichard Henderson mmap_unlock(); 22767ff2186SRichard Henderson return p ? p->flags : 0; 22867ff2186SRichard Henderson } 22967ff2186SRichard Henderson 23067ff2186SRichard Henderson /* A subroutine of page_set_flags: insert a new node for [start,last]. */ 23167ff2186SRichard Henderson static void pageflags_create(target_ulong start, target_ulong last, int flags) 23267ff2186SRichard Henderson { 23367ff2186SRichard Henderson PageFlagsNode *p = g_new(PageFlagsNode, 1); 23467ff2186SRichard Henderson 23567ff2186SRichard Henderson p->itree.start = start; 23667ff2186SRichard Henderson p->itree.last = last; 23767ff2186SRichard Henderson p->flags = flags; 23867ff2186SRichard Henderson interval_tree_insert(&p->itree, &pageflags_root); 23967ff2186SRichard Henderson } 24067ff2186SRichard Henderson 24167ff2186SRichard Henderson /* A subroutine of page_set_flags: remove everything in [start,last]. */ 24267ff2186SRichard Henderson static bool pageflags_unset(target_ulong start, target_ulong last) 24367ff2186SRichard Henderson { 24467ff2186SRichard Henderson bool inval_tb = false; 24567ff2186SRichard Henderson 24667ff2186SRichard Henderson while (true) { 24767ff2186SRichard Henderson PageFlagsNode *p = pageflags_find(start, last); 24867ff2186SRichard Henderson target_ulong p_last; 24967ff2186SRichard Henderson 25067ff2186SRichard Henderson if (!p) { 25167ff2186SRichard Henderson break; 25267ff2186SRichard Henderson } 25367ff2186SRichard Henderson 25467ff2186SRichard Henderson if (p->flags & PAGE_EXEC) { 25567ff2186SRichard Henderson inval_tb = true; 25667ff2186SRichard Henderson } 25767ff2186SRichard Henderson 25867ff2186SRichard Henderson interval_tree_remove(&p->itree, &pageflags_root); 25967ff2186SRichard Henderson p_last = p->itree.last; 26067ff2186SRichard Henderson 26167ff2186SRichard Henderson if (p->itree.start < start) { 26267ff2186SRichard Henderson /* Truncate the node from the end, or split out the middle. */ 26367ff2186SRichard Henderson p->itree.last = start - 1; 26467ff2186SRichard Henderson interval_tree_insert(&p->itree, &pageflags_root); 26567ff2186SRichard Henderson if (last < p_last) { 26667ff2186SRichard Henderson pageflags_create(last + 1, p_last, p->flags); 26767ff2186SRichard Henderson break; 26867ff2186SRichard Henderson } 26967ff2186SRichard Henderson } else if (p_last <= last) { 27067ff2186SRichard Henderson /* Range completely covers node -- remove it. */ 271177a8cb8SRichard Henderson g_free_rcu(p, rcu); 27267ff2186SRichard Henderson } else { 27367ff2186SRichard Henderson /* Truncate the node from the start. */ 27467ff2186SRichard Henderson p->itree.start = last + 1; 27567ff2186SRichard Henderson interval_tree_insert(&p->itree, &pageflags_root); 27667ff2186SRichard Henderson break; 27767ff2186SRichard Henderson } 27867ff2186SRichard Henderson } 27967ff2186SRichard Henderson 28067ff2186SRichard Henderson return inval_tb; 28167ff2186SRichard Henderson } 28267ff2186SRichard Henderson 28367ff2186SRichard Henderson /* 28467ff2186SRichard Henderson * A subroutine of page_set_flags: nothing overlaps [start,last], 28567ff2186SRichard Henderson * but check adjacent mappings and maybe merge into a single range. 28667ff2186SRichard Henderson */ 28767ff2186SRichard Henderson static void pageflags_create_merge(target_ulong start, target_ulong last, 28867ff2186SRichard Henderson int flags) 28967ff2186SRichard Henderson { 29067ff2186SRichard Henderson PageFlagsNode *next = NULL, *prev = NULL; 29167ff2186SRichard Henderson 29267ff2186SRichard Henderson if (start > 0) { 29367ff2186SRichard Henderson prev = pageflags_find(start - 1, start - 1); 29467ff2186SRichard Henderson if (prev) { 29567ff2186SRichard Henderson if (prev->flags == flags) { 29667ff2186SRichard Henderson interval_tree_remove(&prev->itree, &pageflags_root); 29767ff2186SRichard Henderson } else { 29867ff2186SRichard Henderson prev = NULL; 29967ff2186SRichard Henderson } 30067ff2186SRichard Henderson } 30167ff2186SRichard Henderson } 30267ff2186SRichard Henderson if (last + 1 != 0) { 30367ff2186SRichard Henderson next = pageflags_find(last + 1, last + 1); 30467ff2186SRichard Henderson if (next) { 30567ff2186SRichard Henderson if (next->flags == flags) { 30667ff2186SRichard Henderson interval_tree_remove(&next->itree, &pageflags_root); 30767ff2186SRichard Henderson } else { 30867ff2186SRichard Henderson next = NULL; 30967ff2186SRichard Henderson } 31067ff2186SRichard Henderson } 31167ff2186SRichard Henderson } 31267ff2186SRichard Henderson 31367ff2186SRichard Henderson if (prev) { 31467ff2186SRichard Henderson if (next) { 31567ff2186SRichard Henderson prev->itree.last = next->itree.last; 316177a8cb8SRichard Henderson g_free_rcu(next, rcu); 31767ff2186SRichard Henderson } else { 31867ff2186SRichard Henderson prev->itree.last = last; 31967ff2186SRichard Henderson } 32067ff2186SRichard Henderson interval_tree_insert(&prev->itree, &pageflags_root); 32167ff2186SRichard Henderson } else if (next) { 32267ff2186SRichard Henderson next->itree.start = start; 32367ff2186SRichard Henderson interval_tree_insert(&next->itree, &pageflags_root); 32467ff2186SRichard Henderson } else { 32567ff2186SRichard Henderson pageflags_create(start, last, flags); 32667ff2186SRichard Henderson } 327d941c086SRichard Henderson } 328d941c086SRichard Henderson 329d941c086SRichard Henderson /* 330d941c086SRichard Henderson * Allow the target to decide if PAGE_TARGET_[12] may be reset. 331d941c086SRichard Henderson * By default, they are not kept. 332d941c086SRichard Henderson */ 333d941c086SRichard Henderson #ifndef PAGE_TARGET_STICKY 334d941c086SRichard Henderson #define PAGE_TARGET_STICKY 0 335d941c086SRichard Henderson #endif 336d941c086SRichard Henderson #define PAGE_STICKY (PAGE_ANON | PAGE_PASSTHROUGH | PAGE_TARGET_STICKY) 337d941c086SRichard Henderson 33867ff2186SRichard Henderson /* A subroutine of page_set_flags: add flags to [start,last]. */ 33967ff2186SRichard Henderson static bool pageflags_set_clear(target_ulong start, target_ulong last, 34067ff2186SRichard Henderson int set_flags, int clear_flags) 34167ff2186SRichard Henderson { 34267ff2186SRichard Henderson PageFlagsNode *p; 34367ff2186SRichard Henderson target_ulong p_start, p_last; 34467ff2186SRichard Henderson int p_flags, merge_flags; 34567ff2186SRichard Henderson bool inval_tb = false; 34667ff2186SRichard Henderson 34767ff2186SRichard Henderson restart: 34867ff2186SRichard Henderson p = pageflags_find(start, last); 34967ff2186SRichard Henderson if (!p) { 35067ff2186SRichard Henderson if (set_flags) { 35167ff2186SRichard Henderson pageflags_create_merge(start, last, set_flags); 35267ff2186SRichard Henderson } 35367ff2186SRichard Henderson goto done; 35467ff2186SRichard Henderson } 35567ff2186SRichard Henderson 35667ff2186SRichard Henderson p_start = p->itree.start; 35767ff2186SRichard Henderson p_last = p->itree.last; 35867ff2186SRichard Henderson p_flags = p->flags; 35967ff2186SRichard Henderson /* Using mprotect on a page does not change sticky bits. */ 36067ff2186SRichard Henderson merge_flags = (p_flags & ~clear_flags) | set_flags; 36167ff2186SRichard Henderson 36267ff2186SRichard Henderson /* 36367ff2186SRichard Henderson * Need to flush if an overlapping executable region 36467ff2186SRichard Henderson * removes exec, or adds write. 36567ff2186SRichard Henderson */ 36667ff2186SRichard Henderson if ((p_flags & PAGE_EXEC) 36767ff2186SRichard Henderson && (!(merge_flags & PAGE_EXEC) 36867ff2186SRichard Henderson || (merge_flags & ~p_flags & PAGE_WRITE))) { 36967ff2186SRichard Henderson inval_tb = true; 37067ff2186SRichard Henderson } 37167ff2186SRichard Henderson 37267ff2186SRichard Henderson /* 37367ff2186SRichard Henderson * If there is an exact range match, update and return without 37467ff2186SRichard Henderson * attempting to merge with adjacent regions. 37567ff2186SRichard Henderson */ 37667ff2186SRichard Henderson if (start == p_start && last == p_last) { 37767ff2186SRichard Henderson if (merge_flags) { 37867ff2186SRichard Henderson p->flags = merge_flags; 37967ff2186SRichard Henderson } else { 38067ff2186SRichard Henderson interval_tree_remove(&p->itree, &pageflags_root); 381177a8cb8SRichard Henderson g_free_rcu(p, rcu); 38267ff2186SRichard Henderson } 38367ff2186SRichard Henderson goto done; 38467ff2186SRichard Henderson } 38567ff2186SRichard Henderson 38667ff2186SRichard Henderson /* 38767ff2186SRichard Henderson * If sticky bits affect the original mapping, then we must be more 38867ff2186SRichard Henderson * careful about the existing intervals and the separate flags. 38967ff2186SRichard Henderson */ 39067ff2186SRichard Henderson if (set_flags != merge_flags) { 39167ff2186SRichard Henderson if (p_start < start) { 39267ff2186SRichard Henderson interval_tree_remove(&p->itree, &pageflags_root); 39367ff2186SRichard Henderson p->itree.last = start - 1; 39467ff2186SRichard Henderson interval_tree_insert(&p->itree, &pageflags_root); 39567ff2186SRichard Henderson 39667ff2186SRichard Henderson if (last < p_last) { 39767ff2186SRichard Henderson if (merge_flags) { 39867ff2186SRichard Henderson pageflags_create(start, last, merge_flags); 39967ff2186SRichard Henderson } 40067ff2186SRichard Henderson pageflags_create(last + 1, p_last, p_flags); 40167ff2186SRichard Henderson } else { 40267ff2186SRichard Henderson if (merge_flags) { 40367ff2186SRichard Henderson pageflags_create(start, p_last, merge_flags); 40467ff2186SRichard Henderson } 40567ff2186SRichard Henderson if (p_last < last) { 40667ff2186SRichard Henderson start = p_last + 1; 40767ff2186SRichard Henderson goto restart; 40867ff2186SRichard Henderson } 40967ff2186SRichard Henderson } 41067ff2186SRichard Henderson } else { 41167ff2186SRichard Henderson if (start < p_start && set_flags) { 41267ff2186SRichard Henderson pageflags_create(start, p_start - 1, set_flags); 41367ff2186SRichard Henderson } 41467ff2186SRichard Henderson if (last < p_last) { 41567ff2186SRichard Henderson interval_tree_remove(&p->itree, &pageflags_root); 41667ff2186SRichard Henderson p->itree.start = last + 1; 41767ff2186SRichard Henderson interval_tree_insert(&p->itree, &pageflags_root); 41867ff2186SRichard Henderson if (merge_flags) { 41967ff2186SRichard Henderson pageflags_create(start, last, merge_flags); 42067ff2186SRichard Henderson } 42167ff2186SRichard Henderson } else { 42267ff2186SRichard Henderson if (merge_flags) { 42367ff2186SRichard Henderson p->flags = merge_flags; 42467ff2186SRichard Henderson } else { 42567ff2186SRichard Henderson interval_tree_remove(&p->itree, &pageflags_root); 426177a8cb8SRichard Henderson g_free_rcu(p, rcu); 42767ff2186SRichard Henderson } 42867ff2186SRichard Henderson if (p_last < last) { 42967ff2186SRichard Henderson start = p_last + 1; 43067ff2186SRichard Henderson goto restart; 43167ff2186SRichard Henderson } 43267ff2186SRichard Henderson } 43367ff2186SRichard Henderson } 43467ff2186SRichard Henderson goto done; 43567ff2186SRichard Henderson } 43667ff2186SRichard Henderson 43767ff2186SRichard Henderson /* If flags are not changing for this range, incorporate it. */ 43867ff2186SRichard Henderson if (set_flags == p_flags) { 43967ff2186SRichard Henderson if (start < p_start) { 44067ff2186SRichard Henderson interval_tree_remove(&p->itree, &pageflags_root); 44167ff2186SRichard Henderson p->itree.start = start; 44267ff2186SRichard Henderson interval_tree_insert(&p->itree, &pageflags_root); 44367ff2186SRichard Henderson } 44467ff2186SRichard Henderson if (p_last < last) { 44567ff2186SRichard Henderson start = p_last + 1; 44667ff2186SRichard Henderson goto restart; 44767ff2186SRichard Henderson } 44867ff2186SRichard Henderson goto done; 44967ff2186SRichard Henderson } 45067ff2186SRichard Henderson 45167ff2186SRichard Henderson /* Maybe split out head and/or tail ranges with the original flags. */ 45267ff2186SRichard Henderson interval_tree_remove(&p->itree, &pageflags_root); 45367ff2186SRichard Henderson if (p_start < start) { 45467ff2186SRichard Henderson p->itree.last = start - 1; 45567ff2186SRichard Henderson interval_tree_insert(&p->itree, &pageflags_root); 45667ff2186SRichard Henderson 45767ff2186SRichard Henderson if (p_last < last) { 45867ff2186SRichard Henderson goto restart; 45967ff2186SRichard Henderson } 46067ff2186SRichard Henderson if (last < p_last) { 46167ff2186SRichard Henderson pageflags_create(last + 1, p_last, p_flags); 46267ff2186SRichard Henderson } 46367ff2186SRichard Henderson } else if (last < p_last) { 46467ff2186SRichard Henderson p->itree.start = last + 1; 46567ff2186SRichard Henderson interval_tree_insert(&p->itree, &pageflags_root); 46667ff2186SRichard Henderson } else { 467177a8cb8SRichard Henderson g_free_rcu(p, rcu); 46867ff2186SRichard Henderson goto restart; 46967ff2186SRichard Henderson } 47067ff2186SRichard Henderson if (set_flags) { 47167ff2186SRichard Henderson pageflags_create(start, last, set_flags); 47267ff2186SRichard Henderson } 47367ff2186SRichard Henderson 47467ff2186SRichard Henderson done: 47567ff2186SRichard Henderson return inval_tb; 47667ff2186SRichard Henderson } 47767ff2186SRichard Henderson 478d941c086SRichard Henderson /* 479d941c086SRichard Henderson * Modify the flags of a page and invalidate the code if necessary. 480d941c086SRichard Henderson * The flag PAGE_WRITE_ORG is positioned automatically depending 481d941c086SRichard Henderson * on PAGE_WRITE. The mmap_lock should already be held. 482d941c086SRichard Henderson */ 48349840a4aSRichard Henderson void page_set_flags(target_ulong start, target_ulong last, int flags) 484d941c086SRichard Henderson { 48567ff2186SRichard Henderson bool reset = false; 48667ff2186SRichard Henderson bool inval_tb = false; 487d941c086SRichard Henderson 488d941c086SRichard Henderson /* This function should never be called with addresses outside the 489d941c086SRichard Henderson guest address space. If this assert fires, it probably indicates 490d941c086SRichard Henderson a missing call to h2g_valid. */ 49149840a4aSRichard Henderson assert(start <= last); 49249840a4aSRichard Henderson assert(last <= GUEST_ADDR_MAX); 493d941c086SRichard Henderson /* Only set PAGE_ANON with new mappings. */ 494d941c086SRichard Henderson assert(!(flags & PAGE_ANON) || (flags & PAGE_RESET)); 495d941c086SRichard Henderson assert_memory_lock(); 496d941c086SRichard Henderson 49749840a4aSRichard Henderson start &= TARGET_PAGE_MASK; 49849840a4aSRichard Henderson last |= ~TARGET_PAGE_MASK; 499d941c086SRichard Henderson 50067ff2186SRichard Henderson if (!(flags & PAGE_VALID)) { 50167ff2186SRichard Henderson flags = 0; 50267ff2186SRichard Henderson } else { 50367ff2186SRichard Henderson reset = flags & PAGE_RESET; 50467ff2186SRichard Henderson flags &= ~PAGE_RESET; 505d941c086SRichard Henderson if (flags & PAGE_WRITE) { 506d941c086SRichard Henderson flags |= PAGE_WRITE_ORG; 507d941c086SRichard Henderson } 50867ff2186SRichard Henderson } 50967ff2186SRichard Henderson 51067ff2186SRichard Henderson if (!flags || reset) { 51110310cbdSRichard Henderson page_reset_target_data(start, last); 51267ff2186SRichard Henderson inval_tb |= pageflags_unset(start, last); 513d941c086SRichard Henderson } 51467ff2186SRichard Henderson if (flags) { 51567ff2186SRichard Henderson inval_tb |= pageflags_set_clear(start, last, flags, 51667ff2186SRichard Henderson ~(reset ? 0 : PAGE_STICKY)); 517d941c086SRichard Henderson } 518d941c086SRichard Henderson if (inval_tb) { 519e506ad6aSRichard Henderson tb_invalidate_phys_range(start, last); 520d941c086SRichard Henderson } 521d941c086SRichard Henderson } 522d941c086SRichard Henderson 523d941c086SRichard Henderson int page_check_range(target_ulong start, target_ulong len, int flags) 524d941c086SRichard Henderson { 52567ff2186SRichard Henderson target_ulong last; 526e630c012SRichard Henderson int locked; /* tri-state: =0: unlocked, +1: global, -1: local */ 527e630c012SRichard Henderson int ret; 528d941c086SRichard Henderson 529d941c086SRichard Henderson if (len == 0) { 53067ff2186SRichard Henderson return 0; /* trivial length */ 531d941c086SRichard Henderson } 532d941c086SRichard Henderson 53367ff2186SRichard Henderson last = start + len - 1; 53467ff2186SRichard Henderson if (last < start) { 53567ff2186SRichard Henderson return -1; /* wrap around */ 53667ff2186SRichard Henderson } 537d941c086SRichard Henderson 538e630c012SRichard Henderson locked = have_mmap_lock(); 53967ff2186SRichard Henderson while (true) { 54067ff2186SRichard Henderson PageFlagsNode *p = pageflags_find(start, last); 54167ff2186SRichard Henderson int missing; 54267ff2186SRichard Henderson 543d941c086SRichard Henderson if (!p) { 544e630c012SRichard Henderson if (!locked) { 545e630c012SRichard Henderson /* 546e630c012SRichard Henderson * Lockless lookups have false negatives. 547e630c012SRichard Henderson * Retry with the lock held. 548e630c012SRichard Henderson */ 549e630c012SRichard Henderson mmap_lock(); 550e630c012SRichard Henderson locked = -1; 551e630c012SRichard Henderson p = pageflags_find(start, last); 552e630c012SRichard Henderson } 553e630c012SRichard Henderson if (!p) { 554e630c012SRichard Henderson ret = -1; /* entire region invalid */ 555e630c012SRichard Henderson break; 556e630c012SRichard Henderson } 557d941c086SRichard Henderson } 55867ff2186SRichard Henderson if (start < p->itree.start) { 559e630c012SRichard Henderson ret = -1; /* initial bytes invalid */ 560e630c012SRichard Henderson break; 561d941c086SRichard Henderson } 562d941c086SRichard Henderson 56367ff2186SRichard Henderson missing = flags & ~p->flags; 56467ff2186SRichard Henderson if (missing & PAGE_READ) { 565e630c012SRichard Henderson ret = -1; /* page not readable */ 566e630c012SRichard Henderson break; 567d941c086SRichard Henderson } 56867ff2186SRichard Henderson if (missing & PAGE_WRITE) { 569d941c086SRichard Henderson if (!(p->flags & PAGE_WRITE_ORG)) { 570e630c012SRichard Henderson ret = -1; /* page not writable */ 571e630c012SRichard Henderson break; 57267ff2186SRichard Henderson } 57367ff2186SRichard Henderson /* Asking about writable, but has been protected: undo. */ 57467ff2186SRichard Henderson if (!page_unprotect(start, 0)) { 575e630c012SRichard Henderson ret = -1; 576e630c012SRichard Henderson break; 577d941c086SRichard Henderson } 57867ff2186SRichard Henderson /* TODO: page_unprotect should take a range, not a single page. */ 57967ff2186SRichard Henderson if (last - start < TARGET_PAGE_SIZE) { 580e630c012SRichard Henderson ret = 0; /* ok */ 581e630c012SRichard Henderson break; 582d941c086SRichard Henderson } 58367ff2186SRichard Henderson start += TARGET_PAGE_SIZE; 584d941c086SRichard Henderson continue; 585d941c086SRichard Henderson } 58667ff2186SRichard Henderson 58767ff2186SRichard Henderson if (last <= p->itree.last) { 588e630c012SRichard Henderson ret = 0; /* ok */ 589e630c012SRichard Henderson break; 590d941c086SRichard Henderson } 59167ff2186SRichard Henderson start = p->itree.last + 1; 59267ff2186SRichard Henderson } 593e630c012SRichard Henderson 594e630c012SRichard Henderson /* Release the lock if acquired locally. */ 595e630c012SRichard Henderson if (locked < 0) { 596e630c012SRichard Henderson mmap_unlock(); 597e630c012SRichard Henderson } 598e630c012SRichard Henderson return ret; 59967ff2186SRichard Henderson } 60067ff2186SRichard Henderson 601c2281ddcSRichard Henderson bool page_check_range_empty(target_ulong start, target_ulong last) 602c2281ddcSRichard Henderson { 603c2281ddcSRichard Henderson assert(last >= start); 604c2281ddcSRichard Henderson assert_memory_lock(); 605c2281ddcSRichard Henderson return pageflags_find(start, last) == NULL; 606c2281ddcSRichard Henderson } 607c2281ddcSRichard Henderson 608*f2bb7cf2SRichard Henderson target_ulong page_find_range_empty(target_ulong min, target_ulong max, 609*f2bb7cf2SRichard Henderson target_ulong len, target_ulong align) 610*f2bb7cf2SRichard Henderson { 611*f2bb7cf2SRichard Henderson target_ulong len_m1, align_m1; 612*f2bb7cf2SRichard Henderson 613*f2bb7cf2SRichard Henderson assert(min <= max); 614*f2bb7cf2SRichard Henderson assert(max <= GUEST_ADDR_MAX); 615*f2bb7cf2SRichard Henderson assert(len != 0); 616*f2bb7cf2SRichard Henderson assert(is_power_of_2(align)); 617*f2bb7cf2SRichard Henderson assert_memory_lock(); 618*f2bb7cf2SRichard Henderson 619*f2bb7cf2SRichard Henderson len_m1 = len - 1; 620*f2bb7cf2SRichard Henderson align_m1 = align - 1; 621*f2bb7cf2SRichard Henderson 622*f2bb7cf2SRichard Henderson /* Iteratively narrow the search region. */ 623*f2bb7cf2SRichard Henderson while (1) { 624*f2bb7cf2SRichard Henderson PageFlagsNode *p; 625*f2bb7cf2SRichard Henderson 626*f2bb7cf2SRichard Henderson /* Align min and double-check there's enough space remaining. */ 627*f2bb7cf2SRichard Henderson min = (min + align_m1) & ~align_m1; 628*f2bb7cf2SRichard Henderson if (min > max) { 629*f2bb7cf2SRichard Henderson return -1; 630*f2bb7cf2SRichard Henderson } 631*f2bb7cf2SRichard Henderson if (len_m1 > max - min) { 632*f2bb7cf2SRichard Henderson return -1; 633*f2bb7cf2SRichard Henderson } 634*f2bb7cf2SRichard Henderson 635*f2bb7cf2SRichard Henderson p = pageflags_find(min, min + len_m1); 636*f2bb7cf2SRichard Henderson if (p == NULL) { 637*f2bb7cf2SRichard Henderson /* Found! */ 638*f2bb7cf2SRichard Henderson return min; 639*f2bb7cf2SRichard Henderson } 640*f2bb7cf2SRichard Henderson if (max <= p->itree.last) { 641*f2bb7cf2SRichard Henderson /* Existing allocation fills the remainder of the search region. */ 642*f2bb7cf2SRichard Henderson return -1; 643*f2bb7cf2SRichard Henderson } 644*f2bb7cf2SRichard Henderson /* Skip across existing allocation. */ 645*f2bb7cf2SRichard Henderson min = p->itree.last + 1; 646*f2bb7cf2SRichard Henderson } 647*f2bb7cf2SRichard Henderson } 648*f2bb7cf2SRichard Henderson 64967ff2186SRichard Henderson void page_protect(tb_page_addr_t address) 65067ff2186SRichard Henderson { 65167ff2186SRichard Henderson PageFlagsNode *p; 65267ff2186SRichard Henderson target_ulong start, last; 65367ff2186SRichard Henderson int prot; 65467ff2186SRichard Henderson 65567ff2186SRichard Henderson assert_memory_lock(); 65667ff2186SRichard Henderson 65767ff2186SRichard Henderson if (qemu_host_page_size <= TARGET_PAGE_SIZE) { 65867ff2186SRichard Henderson start = address & TARGET_PAGE_MASK; 65967ff2186SRichard Henderson last = start + TARGET_PAGE_SIZE - 1; 66067ff2186SRichard Henderson } else { 66167ff2186SRichard Henderson start = address & qemu_host_page_mask; 66267ff2186SRichard Henderson last = start + qemu_host_page_size - 1; 66367ff2186SRichard Henderson } 66467ff2186SRichard Henderson 66567ff2186SRichard Henderson p = pageflags_find(start, last); 66667ff2186SRichard Henderson if (!p) { 66767ff2186SRichard Henderson return; 66867ff2186SRichard Henderson } 66967ff2186SRichard Henderson prot = p->flags; 67067ff2186SRichard Henderson 67167ff2186SRichard Henderson if (unlikely(p->itree.last < last)) { 67267ff2186SRichard Henderson /* More than one protection region covers the one host page. */ 67367ff2186SRichard Henderson assert(TARGET_PAGE_SIZE < qemu_host_page_size); 67467ff2186SRichard Henderson while ((p = pageflags_next(p, start, last)) != NULL) { 67567ff2186SRichard Henderson prot |= p->flags; 67667ff2186SRichard Henderson } 67767ff2186SRichard Henderson } 67867ff2186SRichard Henderson 67967ff2186SRichard Henderson if (prot & PAGE_WRITE) { 68067ff2186SRichard Henderson pageflags_set_clear(start, last, 0, PAGE_WRITE); 68167ff2186SRichard Henderson mprotect(g2h_untagged(start), qemu_host_page_size, 68267ff2186SRichard Henderson prot & (PAGE_READ | PAGE_EXEC) ? PROT_READ : PROT_NONE); 683d941c086SRichard Henderson } 684d941c086SRichard Henderson } 685d941c086SRichard Henderson 686d941c086SRichard Henderson /* 687d941c086SRichard Henderson * Called from signal handler: invalidate the code and unprotect the 688d941c086SRichard Henderson * page. Return 0 if the fault was not handled, 1 if it was handled, 689d941c086SRichard Henderson * and 2 if it was handled but the caller must cause the TB to be 690d941c086SRichard Henderson * immediately exited. (We can only return 2 if the 'pc' argument is 691d941c086SRichard Henderson * non-zero.) 692d941c086SRichard Henderson */ 693d941c086SRichard Henderson int page_unprotect(target_ulong address, uintptr_t pc) 694d941c086SRichard Henderson { 69567ff2186SRichard Henderson PageFlagsNode *p; 696d941c086SRichard Henderson bool current_tb_invalidated; 697d941c086SRichard Henderson 698d941c086SRichard Henderson /* 699d941c086SRichard Henderson * Technically this isn't safe inside a signal handler. However we 700d941c086SRichard Henderson * know this only ever happens in a synchronous SEGV handler, so in 701d941c086SRichard Henderson * practice it seems to be ok. 702d941c086SRichard Henderson */ 703d941c086SRichard Henderson mmap_lock(); 704d941c086SRichard Henderson 70567ff2186SRichard Henderson p = pageflags_find(address, address); 70667ff2186SRichard Henderson 70767ff2186SRichard Henderson /* If this address was not really writable, nothing to do. */ 70867ff2186SRichard Henderson if (!p || !(p->flags & PAGE_WRITE_ORG)) { 709d941c086SRichard Henderson mmap_unlock(); 710d941c086SRichard Henderson return 0; 711d941c086SRichard Henderson } 712d941c086SRichard Henderson 713d941c086SRichard Henderson current_tb_invalidated = false; 714d941c086SRichard Henderson if (p->flags & PAGE_WRITE) { 715d941c086SRichard Henderson /* 716d941c086SRichard Henderson * If the page is actually marked WRITE then assume this is because 717d941c086SRichard Henderson * this thread raced with another one which got here first and 718d941c086SRichard Henderson * set the page to PAGE_WRITE and did the TB invalidate for us. 719d941c086SRichard Henderson */ 720d941c086SRichard Henderson #ifdef TARGET_HAS_PRECISE_SMC 721d941c086SRichard Henderson TranslationBlock *current_tb = tcg_tb_lookup(pc); 722d941c086SRichard Henderson if (current_tb) { 723d941c086SRichard Henderson current_tb_invalidated = tb_cflags(current_tb) & CF_INVALID; 724d941c086SRichard Henderson } 725d941c086SRichard Henderson #endif 726d941c086SRichard Henderson } else { 72767ff2186SRichard Henderson target_ulong start, len, i; 72867ff2186SRichard Henderson int prot; 729d941c086SRichard Henderson 73067ff2186SRichard Henderson if (qemu_host_page_size <= TARGET_PAGE_SIZE) { 73167ff2186SRichard Henderson start = address & TARGET_PAGE_MASK; 73267ff2186SRichard Henderson len = TARGET_PAGE_SIZE; 73367ff2186SRichard Henderson prot = p->flags | PAGE_WRITE; 73467ff2186SRichard Henderson pageflags_set_clear(start, start + len - 1, PAGE_WRITE, 0); 73567ff2186SRichard Henderson current_tb_invalidated = tb_invalidate_phys_page_unwind(start, pc); 73667ff2186SRichard Henderson } else { 73767ff2186SRichard Henderson start = address & qemu_host_page_mask; 73867ff2186SRichard Henderson len = qemu_host_page_size; 739d941c086SRichard Henderson prot = 0; 740d941c086SRichard Henderson 74167ff2186SRichard Henderson for (i = 0; i < len; i += TARGET_PAGE_SIZE) { 74267ff2186SRichard Henderson target_ulong addr = start + i; 74367ff2186SRichard Henderson 74467ff2186SRichard Henderson p = pageflags_find(addr, addr); 74567ff2186SRichard Henderson if (p) { 74667ff2186SRichard Henderson prot |= p->flags; 74767ff2186SRichard Henderson if (p->flags & PAGE_WRITE_ORG) { 74867ff2186SRichard Henderson prot |= PAGE_WRITE; 74967ff2186SRichard Henderson pageflags_set_clear(addr, addr + TARGET_PAGE_SIZE - 1, 75067ff2186SRichard Henderson PAGE_WRITE, 0); 75167ff2186SRichard Henderson } 75267ff2186SRichard Henderson } 753d941c086SRichard Henderson /* 754d941c086SRichard Henderson * Since the content will be modified, we must invalidate 755d941c086SRichard Henderson * the corresponding translated code. 756d941c086SRichard Henderson */ 757d941c086SRichard Henderson current_tb_invalidated |= 758d941c086SRichard Henderson tb_invalidate_phys_page_unwind(addr, pc); 759d941c086SRichard Henderson } 76067ff2186SRichard Henderson } 76167ff2186SRichard Henderson if (prot & PAGE_EXEC) { 76267ff2186SRichard Henderson prot = (prot & ~PAGE_EXEC) | PAGE_READ; 76367ff2186SRichard Henderson } 76467ff2186SRichard Henderson mprotect((void *)g2h_untagged(start), len, prot & PAGE_BITS); 765d941c086SRichard Henderson } 766d941c086SRichard Henderson mmap_unlock(); 76767ff2186SRichard Henderson 768d941c086SRichard Henderson /* If current TB was invalidated return to main loop */ 769d941c086SRichard Henderson return current_tb_invalidated ? 2 : 1; 770d941c086SRichard Henderson } 771d941c086SRichard Henderson 7724f8f4127SAnton Johansson static int probe_access_internal(CPUArchState *env, vaddr addr, 773069cfe77SRichard Henderson int fault_size, MMUAccessType access_type, 774069cfe77SRichard Henderson bool nonfault, uintptr_t ra) 77559e96ac6SDavid Hildenbrand { 77672d2bbf9SRichard Henderson int acc_flag; 77772d2bbf9SRichard Henderson bool maperr; 778c25c283dSDavid Hildenbrand 779c25c283dSDavid Hildenbrand switch (access_type) { 780c25c283dSDavid Hildenbrand case MMU_DATA_STORE: 78172d2bbf9SRichard Henderson acc_flag = PAGE_WRITE_ORG; 782c25c283dSDavid Hildenbrand break; 783c25c283dSDavid Hildenbrand case MMU_DATA_LOAD: 78472d2bbf9SRichard Henderson acc_flag = PAGE_READ; 785c25c283dSDavid Hildenbrand break; 786c25c283dSDavid Hildenbrand case MMU_INST_FETCH: 78772d2bbf9SRichard Henderson acc_flag = PAGE_EXEC; 788c25c283dSDavid Hildenbrand break; 789c25c283dSDavid Hildenbrand default: 790c25c283dSDavid Hildenbrand g_assert_not_reached(); 791c25c283dSDavid Hildenbrand } 792c25c283dSDavid Hildenbrand 79372d2bbf9SRichard Henderson if (guest_addr_valid_untagged(addr)) { 79472d2bbf9SRichard Henderson int page_flags = page_get_flags(addr); 79572d2bbf9SRichard Henderson if (page_flags & acc_flag) { 7966d03226bSAlex Bennée if ((acc_flag == PAGE_READ || acc_flag == PAGE_WRITE) 7976d03226bSAlex Bennée && cpu_plugin_mem_cbs_enabled(env_cpu(env))) { 7986d03226bSAlex Bennée return TLB_MMIO; 7996d03226bSAlex Bennée } 80072d2bbf9SRichard Henderson return 0; /* success */ 80172d2bbf9SRichard Henderson } 80272d2bbf9SRichard Henderson maperr = !(page_flags & PAGE_VALID); 80372d2bbf9SRichard Henderson } else { 80472d2bbf9SRichard Henderson maperr = true; 80572d2bbf9SRichard Henderson } 80672d2bbf9SRichard Henderson 807069cfe77SRichard Henderson if (nonfault) { 808069cfe77SRichard Henderson return TLB_INVALID_MASK; 80959e96ac6SDavid Hildenbrand } 81072d2bbf9SRichard Henderson 81172d2bbf9SRichard Henderson cpu_loop_exit_sigsegv(env_cpu(env), addr, access_type, maperr, ra); 812069cfe77SRichard Henderson } 813069cfe77SRichard Henderson 8144f8f4127SAnton Johansson int probe_access_flags(CPUArchState *env, vaddr addr, int size, 815069cfe77SRichard Henderson MMUAccessType access_type, int mmu_idx, 816069cfe77SRichard Henderson bool nonfault, void **phost, uintptr_t ra) 817069cfe77SRichard Henderson { 818069cfe77SRichard Henderson int flags; 819069cfe77SRichard Henderson 8201770b2f2SDaniel Henrique Barboza g_assert(-(addr | TARGET_PAGE_MASK) >= size); 8211770b2f2SDaniel Henrique Barboza flags = probe_access_internal(env, addr, size, access_type, nonfault, ra); 8226d03226bSAlex Bennée *phost = (flags & TLB_INVALID_MASK) ? NULL : g2h(env_cpu(env), addr); 823069cfe77SRichard Henderson return flags; 824069cfe77SRichard Henderson } 825069cfe77SRichard Henderson 8264f8f4127SAnton Johansson void *probe_access(CPUArchState *env, vaddr addr, int size, 827069cfe77SRichard Henderson MMUAccessType access_type, int mmu_idx, uintptr_t ra) 828069cfe77SRichard Henderson { 829069cfe77SRichard Henderson int flags; 830069cfe77SRichard Henderson 831069cfe77SRichard Henderson g_assert(-(addr | TARGET_PAGE_MASK) >= size); 832069cfe77SRichard Henderson flags = probe_access_internal(env, addr, size, access_type, false, ra); 8336d03226bSAlex Bennée g_assert((flags & ~TLB_MMIO) == 0); 834fef39ccdSDavid Hildenbrand 8353e8f1628SRichard Henderson return size ? g2h(env_cpu(env), addr) : NULL; 83659e96ac6SDavid Hildenbrand } 83759e96ac6SDavid Hildenbrand 8384f8f4127SAnton Johansson tb_page_addr_t get_page_addr_code_hostp(CPUArchState *env, vaddr addr, 839cdf71308SRichard Henderson void **hostp) 840cdf71308SRichard Henderson { 841cdf71308SRichard Henderson int flags; 842cdf71308SRichard Henderson 843cdf71308SRichard Henderson flags = probe_access_internal(env, addr, 1, MMU_INST_FETCH, false, 0); 844cdf71308SRichard Henderson g_assert(flags == 0); 845cdf71308SRichard Henderson 846cdf71308SRichard Henderson if (hostp) { 847cdf71308SRichard Henderson *hostp = g2h_untagged(addr); 848cdf71308SRichard Henderson } 849cdf71308SRichard Henderson return addr; 850cdf71308SRichard Henderson } 851cdf71308SRichard Henderson 852f88f3ac9SRichard Henderson #ifdef TARGET_PAGE_DATA_SIZE 853f88f3ac9SRichard Henderson /* 854f88f3ac9SRichard Henderson * Allocate chunks of target data together. For the only current user, 855f88f3ac9SRichard Henderson * if we allocate one hunk per page, we have overhead of 40/128 or 40%. 856f88f3ac9SRichard Henderson * Therefore, allocate memory for 64 pages at a time for overhead < 1%. 857f88f3ac9SRichard Henderson */ 858f88f3ac9SRichard Henderson #define TPD_PAGES 64 859f88f3ac9SRichard Henderson #define TBD_MASK (TARGET_PAGE_MASK * TPD_PAGES) 860f88f3ac9SRichard Henderson 861f88f3ac9SRichard Henderson typedef struct TargetPageDataNode { 862177a8cb8SRichard Henderson struct rcu_head rcu; 863f88f3ac9SRichard Henderson IntervalTreeNode itree; 864f88f3ac9SRichard Henderson char data[TPD_PAGES][TARGET_PAGE_DATA_SIZE] __attribute__((aligned)); 865f88f3ac9SRichard Henderson } TargetPageDataNode; 866f88f3ac9SRichard Henderson 867f88f3ac9SRichard Henderson static IntervalTreeRoot targetdata_root; 868f88f3ac9SRichard Henderson 86910310cbdSRichard Henderson void page_reset_target_data(target_ulong start, target_ulong last) 8700fe61084SRichard Henderson { 871f88f3ac9SRichard Henderson IntervalTreeNode *n, *next; 8720fe61084SRichard Henderson 8730fe61084SRichard Henderson assert_memory_lock(); 8740fe61084SRichard Henderson 87510310cbdSRichard Henderson start &= TARGET_PAGE_MASK; 87610310cbdSRichard Henderson last |= ~TARGET_PAGE_MASK; 8770fe61084SRichard Henderson 878f88f3ac9SRichard Henderson for (n = interval_tree_iter_first(&targetdata_root, start, last), 879f88f3ac9SRichard Henderson next = n ? interval_tree_iter_next(n, start, last) : NULL; 880f88f3ac9SRichard Henderson n != NULL; 881f88f3ac9SRichard Henderson n = next, 882f88f3ac9SRichard Henderson next = next ? interval_tree_iter_next(n, start, last) : NULL) { 883f88f3ac9SRichard Henderson target_ulong n_start, n_last, p_ofs, p_len; 884177a8cb8SRichard Henderson TargetPageDataNode *t = container_of(n, TargetPageDataNode, itree); 8850fe61084SRichard Henderson 886f88f3ac9SRichard Henderson if (n->start >= start && n->last <= last) { 887f88f3ac9SRichard Henderson interval_tree_remove(n, &targetdata_root); 888177a8cb8SRichard Henderson g_free_rcu(t, rcu); 889f88f3ac9SRichard Henderson continue; 8900fe61084SRichard Henderson } 8910fe61084SRichard Henderson 892f88f3ac9SRichard Henderson if (n->start < start) { 893f88f3ac9SRichard Henderson n_start = start; 894f88f3ac9SRichard Henderson p_ofs = (start - n->start) >> TARGET_PAGE_BITS; 895f88f3ac9SRichard Henderson } else { 896f88f3ac9SRichard Henderson n_start = n->start; 897f88f3ac9SRichard Henderson p_ofs = 0; 898f88f3ac9SRichard Henderson } 899f88f3ac9SRichard Henderson n_last = MIN(last, n->last); 900f88f3ac9SRichard Henderson p_len = (n_last + 1 - n_start) >> TARGET_PAGE_BITS; 901f88f3ac9SRichard Henderson 902f88f3ac9SRichard Henderson memset(t->data[p_ofs], 0, p_len * TARGET_PAGE_DATA_SIZE); 903f88f3ac9SRichard Henderson } 904f88f3ac9SRichard Henderson } 905f88f3ac9SRichard Henderson 9060fe61084SRichard Henderson void *page_get_target_data(target_ulong address) 9070fe61084SRichard Henderson { 908f88f3ac9SRichard Henderson IntervalTreeNode *n; 909f88f3ac9SRichard Henderson TargetPageDataNode *t; 910f88f3ac9SRichard Henderson target_ulong page, region; 9110fe61084SRichard Henderson 912f88f3ac9SRichard Henderson page = address & TARGET_PAGE_MASK; 913f88f3ac9SRichard Henderson region = address & TBD_MASK; 914f88f3ac9SRichard Henderson 915f88f3ac9SRichard Henderson n = interval_tree_iter_first(&targetdata_root, page, page); 916f88f3ac9SRichard Henderson if (!n) { 917f88f3ac9SRichard Henderson /* 918f88f3ac9SRichard Henderson * See util/interval-tree.c re lockless lookups: no false positives 919f88f3ac9SRichard Henderson * but there are false negatives. If we find nothing, retry with 920f88f3ac9SRichard Henderson * the mmap lock acquired. We also need the lock for the 921f88f3ac9SRichard Henderson * allocation + insert. 922f88f3ac9SRichard Henderson */ 923f88f3ac9SRichard Henderson mmap_lock(); 924f88f3ac9SRichard Henderson n = interval_tree_iter_first(&targetdata_root, page, page); 925f88f3ac9SRichard Henderson if (!n) { 926f88f3ac9SRichard Henderson t = g_new0(TargetPageDataNode, 1); 927f88f3ac9SRichard Henderson n = &t->itree; 928f88f3ac9SRichard Henderson n->start = region; 929f88f3ac9SRichard Henderson n->last = region | ~TBD_MASK; 930f88f3ac9SRichard Henderson interval_tree_insert(n, &targetdata_root); 9310fe61084SRichard Henderson } 932f88f3ac9SRichard Henderson mmap_unlock(); 9330fe61084SRichard Henderson } 934f88f3ac9SRichard Henderson 935f88f3ac9SRichard Henderson t = container_of(n, TargetPageDataNode, itree); 936f88f3ac9SRichard Henderson return t->data[(page - region) >> TARGET_PAGE_BITS]; 937f88f3ac9SRichard Henderson } 938f88f3ac9SRichard Henderson #else 93910310cbdSRichard Henderson void page_reset_target_data(target_ulong start, target_ulong last) { } 940f88f3ac9SRichard Henderson #endif /* TARGET_PAGE_DATA_SIZE */ 9410fe61084SRichard Henderson 942a411d296SPhilippe Mathieu-Daudé /* The softmmu versions of these helpers are in cputlb.c. */ 943a411d296SPhilippe Mathieu-Daudé 944b0326eb9SAnton Johansson static void *cpu_mmu_lookup(CPUArchState *env, vaddr addr, 945de95016dSRichard Henderson MemOp mop, uintptr_t ra, MMUAccessType type) 946f83bcecbSRichard Henderson { 9479395cd0aSRichard Henderson int a_bits = get_alignment_bits(mop); 948f83bcecbSRichard Henderson void *ret; 949f83bcecbSRichard Henderson 9509395cd0aSRichard Henderson /* Enforce guest required alignment. */ 9519395cd0aSRichard Henderson if (unlikely(addr & ((1 << a_bits) - 1))) { 9529395cd0aSRichard Henderson cpu_loop_exit_sigbus(env_cpu(env), addr, type, ra); 9539395cd0aSRichard Henderson } 954f83bcecbSRichard Henderson 955f83bcecbSRichard Henderson ret = g2h(env_cpu(env), addr); 956f83bcecbSRichard Henderson set_helper_retaddr(ra); 957ed4cfbcdSRichard Henderson return ret; 958ed4cfbcdSRichard Henderson } 959ed4cfbcdSRichard Henderson 960cdfac37bSRichard Henderson #include "ldst_atomicity.c.inc" 961cdfac37bSRichard Henderson 962de95016dSRichard Henderson static uint8_t do_ld1_mmu(CPUArchState *env, abi_ptr addr, 963de95016dSRichard Henderson MemOp mop, uintptr_t ra) 964ed4cfbcdSRichard Henderson { 965f83bcecbSRichard Henderson void *haddr; 966f83bcecbSRichard Henderson uint8_t ret; 967ed4cfbcdSRichard Henderson 968de95016dSRichard Henderson tcg_debug_assert((mop & MO_SIZE) == MO_8); 969f86e8f3dSRichard Henderson cpu_req_mo(TCG_MO_LD_LD | TCG_MO_ST_LD); 970de95016dSRichard Henderson haddr = cpu_mmu_lookup(env, addr, mop, ra, MMU_DATA_LOAD); 971f83bcecbSRichard Henderson ret = ldub_p(haddr); 972f83bcecbSRichard Henderson clear_helper_retaddr(); 973de95016dSRichard Henderson return ret; 974de95016dSRichard Henderson } 975de95016dSRichard Henderson 97624e46e6cSRichard Henderson tcg_target_ulong helper_ldub_mmu(CPUArchState *env, uint64_t addr, 977de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 978de95016dSRichard Henderson { 979de95016dSRichard Henderson return do_ld1_mmu(env, addr, get_memop(oi), ra); 980de95016dSRichard Henderson } 981de95016dSRichard Henderson 98224e46e6cSRichard Henderson tcg_target_ulong helper_ldsb_mmu(CPUArchState *env, uint64_t addr, 983de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 984de95016dSRichard Henderson { 985de95016dSRichard Henderson return (int8_t)do_ld1_mmu(env, addr, get_memop(oi), ra); 986de95016dSRichard Henderson } 987de95016dSRichard Henderson 988de95016dSRichard Henderson uint8_t cpu_ldb_mmu(CPUArchState *env, abi_ptr addr, 989de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 990de95016dSRichard Henderson { 991de95016dSRichard Henderson uint8_t ret = do_ld1_mmu(env, addr, get_memop(oi), ra); 992f83bcecbSRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_R); 993ed4cfbcdSRichard Henderson return ret; 994ed4cfbcdSRichard Henderson } 995ed4cfbcdSRichard Henderson 996fbea7a40SRichard Henderson static uint16_t do_ld2_mmu(CPUArchState *env, abi_ptr addr, 997de95016dSRichard Henderson MemOp mop, uintptr_t ra) 998de95016dSRichard Henderson { 999de95016dSRichard Henderson void *haddr; 1000de95016dSRichard Henderson uint16_t ret; 1001de95016dSRichard Henderson 1002de95016dSRichard Henderson tcg_debug_assert((mop & MO_SIZE) == MO_16); 1003f86e8f3dSRichard Henderson cpu_req_mo(TCG_MO_LD_LD | TCG_MO_ST_LD); 1004de95016dSRichard Henderson haddr = cpu_mmu_lookup(env, addr, mop, ra, MMU_DATA_LOAD); 1005de95016dSRichard Henderson ret = load_atom_2(env, ra, haddr, mop); 1006de95016dSRichard Henderson clear_helper_retaddr(); 1007fbea7a40SRichard Henderson 1008fbea7a40SRichard Henderson if (mop & MO_BSWAP) { 1009fbea7a40SRichard Henderson ret = bswap16(ret); 1010fbea7a40SRichard Henderson } 1011de95016dSRichard Henderson return ret; 1012de95016dSRichard Henderson } 1013de95016dSRichard Henderson 101424e46e6cSRichard Henderson tcg_target_ulong helper_lduw_mmu(CPUArchState *env, uint64_t addr, 1015de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 1016de95016dSRichard Henderson { 1017fbea7a40SRichard Henderson return do_ld2_mmu(env, addr, get_memop(oi), ra); 1018de95016dSRichard Henderson } 1019de95016dSRichard Henderson 102024e46e6cSRichard Henderson tcg_target_ulong helper_ldsw_mmu(CPUArchState *env, uint64_t addr, 1021de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 1022de95016dSRichard Henderson { 1023fbea7a40SRichard Henderson return (int16_t)do_ld2_mmu(env, addr, get_memop(oi), ra); 1024de95016dSRichard Henderson } 1025fbea7a40SRichard Henderson 1026fbea7a40SRichard Henderson uint16_t cpu_ldw_mmu(CPUArchState *env, abi_ptr addr, 1027fbea7a40SRichard Henderson MemOpIdx oi, uintptr_t ra) 1028fbea7a40SRichard Henderson { 1029fbea7a40SRichard Henderson uint16_t ret = do_ld2_mmu(env, addr, get_memop(oi), ra); 1030fbea7a40SRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_R); 1031de95016dSRichard Henderson return ret; 1032de95016dSRichard Henderson } 1033de95016dSRichard Henderson 1034fbea7a40SRichard Henderson static uint32_t do_ld4_mmu(CPUArchState *env, abi_ptr addr, 1035de95016dSRichard Henderson MemOp mop, uintptr_t ra) 1036de95016dSRichard Henderson { 1037de95016dSRichard Henderson void *haddr; 1038de95016dSRichard Henderson uint32_t ret; 1039de95016dSRichard Henderson 1040de95016dSRichard Henderson tcg_debug_assert((mop & MO_SIZE) == MO_32); 1041f86e8f3dSRichard Henderson cpu_req_mo(TCG_MO_LD_LD | TCG_MO_ST_LD); 1042de95016dSRichard Henderson haddr = cpu_mmu_lookup(env, addr, mop, ra, MMU_DATA_LOAD); 1043de95016dSRichard Henderson ret = load_atom_4(env, ra, haddr, mop); 1044de95016dSRichard Henderson clear_helper_retaddr(); 1045fbea7a40SRichard Henderson 1046fbea7a40SRichard Henderson if (mop & MO_BSWAP) { 1047fbea7a40SRichard Henderson ret = bswap32(ret); 1048fbea7a40SRichard Henderson } 1049de95016dSRichard Henderson return ret; 1050de95016dSRichard Henderson } 1051de95016dSRichard Henderson 105224e46e6cSRichard Henderson tcg_target_ulong helper_ldul_mmu(CPUArchState *env, uint64_t addr, 1053de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 1054de95016dSRichard Henderson { 1055fbea7a40SRichard Henderson return do_ld4_mmu(env, addr, get_memop(oi), ra); 1056de95016dSRichard Henderson } 1057de95016dSRichard Henderson 105824e46e6cSRichard Henderson tcg_target_ulong helper_ldsl_mmu(CPUArchState *env, uint64_t addr, 1059de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 1060de95016dSRichard Henderson { 1061fbea7a40SRichard Henderson return (int32_t)do_ld4_mmu(env, addr, get_memop(oi), ra); 1062de95016dSRichard Henderson } 1063fbea7a40SRichard Henderson 1064fbea7a40SRichard Henderson uint32_t cpu_ldl_mmu(CPUArchState *env, abi_ptr addr, 1065fbea7a40SRichard Henderson MemOpIdx oi, uintptr_t ra) 1066fbea7a40SRichard Henderson { 1067fbea7a40SRichard Henderson uint32_t ret = do_ld4_mmu(env, addr, get_memop(oi), ra); 1068fbea7a40SRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_R); 1069de95016dSRichard Henderson return ret; 1070de95016dSRichard Henderson } 1071de95016dSRichard Henderson 1072fbea7a40SRichard Henderson static uint64_t do_ld8_mmu(CPUArchState *env, abi_ptr addr, 1073de95016dSRichard Henderson MemOp mop, uintptr_t ra) 1074de95016dSRichard Henderson { 1075de95016dSRichard Henderson void *haddr; 1076de95016dSRichard Henderson uint64_t ret; 1077de95016dSRichard Henderson 1078de95016dSRichard Henderson tcg_debug_assert((mop & MO_SIZE) == MO_64); 1079f86e8f3dSRichard Henderson cpu_req_mo(TCG_MO_LD_LD | TCG_MO_ST_LD); 1080de95016dSRichard Henderson haddr = cpu_mmu_lookup(env, addr, mop, ra, MMU_DATA_LOAD); 1081de95016dSRichard Henderson ret = load_atom_8(env, ra, haddr, mop); 1082de95016dSRichard Henderson clear_helper_retaddr(); 1083de95016dSRichard Henderson 1084de95016dSRichard Henderson if (mop & MO_BSWAP) { 1085de95016dSRichard Henderson ret = bswap64(ret); 1086de95016dSRichard Henderson } 1087de95016dSRichard Henderson return ret; 1088de95016dSRichard Henderson } 1089de95016dSRichard Henderson 1090fbea7a40SRichard Henderson uint64_t helper_ldq_mmu(CPUArchState *env, uint64_t addr, 1091de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 1092de95016dSRichard Henderson { 1093fbea7a40SRichard Henderson return do_ld8_mmu(env, addr, get_memop(oi), ra); 1094de95016dSRichard Henderson } 1095de95016dSRichard Henderson 1096fbea7a40SRichard Henderson uint64_t cpu_ldq_mmu(CPUArchState *env, abi_ptr addr, 1097f83bcecbSRichard Henderson MemOpIdx oi, uintptr_t ra) 1098b9e60257SRichard Henderson { 1099fbea7a40SRichard Henderson uint64_t ret = do_ld8_mmu(env, addr, get_memop(oi), ra); 1100f83bcecbSRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_R); 1101fbea7a40SRichard Henderson return ret; 1102ed4cfbcdSRichard Henderson } 1103ed4cfbcdSRichard Henderson 1104fbea7a40SRichard Henderson static Int128 do_ld16_mmu(CPUArchState *env, abi_ptr addr, 110535c653c4SRichard Henderson MemOp mop, uintptr_t ra) 1106cb48f365SRichard Henderson { 1107cb48f365SRichard Henderson void *haddr; 1108cb48f365SRichard Henderson Int128 ret; 1109cb48f365SRichard Henderson 111035c653c4SRichard Henderson tcg_debug_assert((mop & MO_SIZE) == MO_128); 1111f86e8f3dSRichard Henderson cpu_req_mo(TCG_MO_LD_LD | TCG_MO_ST_LD); 111235c653c4SRichard Henderson haddr = cpu_mmu_lookup(env, addr, mop, ra, MMU_DATA_LOAD); 111335c653c4SRichard Henderson ret = load_atom_16(env, ra, haddr, mop); 1114cb48f365SRichard Henderson clear_helper_retaddr(); 111535c653c4SRichard Henderson 111635c653c4SRichard Henderson if (mop & MO_BSWAP) { 111735c653c4SRichard Henderson ret = bswap128(ret); 111835c653c4SRichard Henderson } 111935c653c4SRichard Henderson return ret; 112035c653c4SRichard Henderson } 112135c653c4SRichard Henderson 1122fbea7a40SRichard Henderson Int128 helper_ld16_mmu(CPUArchState *env, uint64_t addr, 1123fbea7a40SRichard Henderson MemOpIdx oi, uintptr_t ra) 1124fbea7a40SRichard Henderson { 1125fbea7a40SRichard Henderson return do_ld16_mmu(env, addr, get_memop(oi), ra); 1126fbea7a40SRichard Henderson } 1127fbea7a40SRichard Henderson 1128e570597aSRichard Henderson Int128 helper_ld_i128(CPUArchState *env, uint64_t addr, MemOpIdx oi) 112935c653c4SRichard Henderson { 113035c653c4SRichard Henderson return helper_ld16_mmu(env, addr, oi, GETPC()); 113135c653c4SRichard Henderson } 113235c653c4SRichard Henderson 1133fbea7a40SRichard Henderson Int128 cpu_ld16_mmu(CPUArchState *env, abi_ptr addr, 113435c653c4SRichard Henderson MemOpIdx oi, uintptr_t ra) 113535c653c4SRichard Henderson { 1136fbea7a40SRichard Henderson Int128 ret = do_ld16_mmu(env, addr, get_memop(oi), ra); 113735c653c4SRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_R); 1138cb48f365SRichard Henderson return ret; 1139cb48f365SRichard Henderson } 1140cb48f365SRichard Henderson 1141de95016dSRichard Henderson static void do_st1_mmu(CPUArchState *env, abi_ptr addr, uint8_t val, 1142de95016dSRichard Henderson MemOp mop, uintptr_t ra) 1143ed4cfbcdSRichard Henderson { 1144f83bcecbSRichard Henderson void *haddr; 1145ed4cfbcdSRichard Henderson 1146de95016dSRichard Henderson tcg_debug_assert((mop & MO_SIZE) == MO_8); 1147f86e8f3dSRichard Henderson cpu_req_mo(TCG_MO_LD_ST | TCG_MO_ST_ST); 1148de95016dSRichard Henderson haddr = cpu_mmu_lookup(env, addr, mop, ra, MMU_DATA_STORE); 1149f83bcecbSRichard Henderson stb_p(haddr, val); 1150ed4cfbcdSRichard Henderson clear_helper_retaddr(); 1151de95016dSRichard Henderson } 1152de95016dSRichard Henderson 115324e46e6cSRichard Henderson void helper_stb_mmu(CPUArchState *env, uint64_t addr, uint32_t val, 1154de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 1155de95016dSRichard Henderson { 1156de95016dSRichard Henderson do_st1_mmu(env, addr, val, get_memop(oi), ra); 1157de95016dSRichard Henderson } 1158de95016dSRichard Henderson 1159de95016dSRichard Henderson void cpu_stb_mmu(CPUArchState *env, abi_ptr addr, uint8_t val, 1160de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 1161de95016dSRichard Henderson { 1162de95016dSRichard Henderson do_st1_mmu(env, addr, val, get_memop(oi), ra); 1163f83bcecbSRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_W); 1164ed4cfbcdSRichard Henderson } 1165ed4cfbcdSRichard Henderson 1166fbea7a40SRichard Henderson static void do_st2_mmu(CPUArchState *env, abi_ptr addr, uint16_t val, 1167de95016dSRichard Henderson MemOp mop, uintptr_t ra) 1168de95016dSRichard Henderson { 1169de95016dSRichard Henderson void *haddr; 1170de95016dSRichard Henderson 1171de95016dSRichard Henderson tcg_debug_assert((mop & MO_SIZE) == MO_16); 1172f86e8f3dSRichard Henderson cpu_req_mo(TCG_MO_LD_ST | TCG_MO_ST_ST); 1173de95016dSRichard Henderson haddr = cpu_mmu_lookup(env, addr, mop, ra, MMU_DATA_STORE); 1174fbea7a40SRichard Henderson 1175fbea7a40SRichard Henderson if (mop & MO_BSWAP) { 1176fbea7a40SRichard Henderson val = bswap16(val); 1177fbea7a40SRichard Henderson } 1178de95016dSRichard Henderson store_atom_2(env, ra, haddr, mop, val); 1179de95016dSRichard Henderson clear_helper_retaddr(); 1180de95016dSRichard Henderson } 1181de95016dSRichard Henderson 118224e46e6cSRichard Henderson void helper_stw_mmu(CPUArchState *env, uint64_t addr, uint32_t val, 1183de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 1184de95016dSRichard Henderson { 1185fbea7a40SRichard Henderson do_st2_mmu(env, addr, val, get_memop(oi), ra); 1186de95016dSRichard Henderson } 1187de95016dSRichard Henderson 1188fbea7a40SRichard Henderson void cpu_stw_mmu(CPUArchState *env, abi_ptr addr, uint16_t val, 1189f83bcecbSRichard Henderson MemOpIdx oi, uintptr_t ra) 1190ed4cfbcdSRichard Henderson { 1191fbea7a40SRichard Henderson do_st2_mmu(env, addr, val, get_memop(oi), ra); 1192f83bcecbSRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_W); 1193b9e60257SRichard Henderson } 1194b9e60257SRichard Henderson 1195fbea7a40SRichard Henderson static void do_st4_mmu(CPUArchState *env, abi_ptr addr, uint32_t val, 1196de95016dSRichard Henderson MemOp mop, uintptr_t ra) 1197de95016dSRichard Henderson { 1198f83bcecbSRichard Henderson void *haddr; 1199b9e60257SRichard Henderson 1200de95016dSRichard Henderson tcg_debug_assert((mop & MO_SIZE) == MO_32); 1201f86e8f3dSRichard Henderson cpu_req_mo(TCG_MO_LD_ST | TCG_MO_ST_ST); 1202de95016dSRichard Henderson haddr = cpu_mmu_lookup(env, addr, mop, ra, MMU_DATA_STORE); 1203fbea7a40SRichard Henderson 1204fbea7a40SRichard Henderson if (mop & MO_BSWAP) { 1205fbea7a40SRichard Henderson val = bswap32(val); 1206fbea7a40SRichard Henderson } 1207de95016dSRichard Henderson store_atom_4(env, ra, haddr, mop, val); 1208b9e60257SRichard Henderson clear_helper_retaddr(); 1209de95016dSRichard Henderson } 1210de95016dSRichard Henderson 121124e46e6cSRichard Henderson void helper_stl_mmu(CPUArchState *env, uint64_t addr, uint32_t val, 1212de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 1213de95016dSRichard Henderson { 1214fbea7a40SRichard Henderson do_st4_mmu(env, addr, val, get_memop(oi), ra); 1215de95016dSRichard Henderson } 1216de95016dSRichard Henderson 1217fbea7a40SRichard Henderson void cpu_stl_mmu(CPUArchState *env, abi_ptr addr, uint32_t val, 1218de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 1219de95016dSRichard Henderson { 1220fbea7a40SRichard Henderson do_st4_mmu(env, addr, val, get_memop(oi), ra); 1221f83bcecbSRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_W); 1222b9e60257SRichard Henderson } 1223b9e60257SRichard Henderson 1224fbea7a40SRichard Henderson static void do_st8_mmu(CPUArchState *env, abi_ptr addr, uint64_t val, 1225de95016dSRichard Henderson MemOp mop, uintptr_t ra) 1226de95016dSRichard Henderson { 1227f83bcecbSRichard Henderson void *haddr; 1228b9e60257SRichard Henderson 1229de95016dSRichard Henderson tcg_debug_assert((mop & MO_SIZE) == MO_64); 1230f86e8f3dSRichard Henderson cpu_req_mo(TCG_MO_LD_ST | TCG_MO_ST_ST); 1231de95016dSRichard Henderson haddr = cpu_mmu_lookup(env, addr, mop, ra, MMU_DATA_STORE); 1232fbea7a40SRichard Henderson 1233fbea7a40SRichard Henderson if (mop & MO_BSWAP) { 1234fbea7a40SRichard Henderson val = bswap64(val); 1235fbea7a40SRichard Henderson } 1236de95016dSRichard Henderson store_atom_8(env, ra, haddr, mop, val); 1237b9e60257SRichard Henderson clear_helper_retaddr(); 1238de95016dSRichard Henderson } 1239de95016dSRichard Henderson 124024e46e6cSRichard Henderson void helper_stq_mmu(CPUArchState *env, uint64_t addr, uint64_t val, 1241de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 1242de95016dSRichard Henderson { 1243fbea7a40SRichard Henderson do_st8_mmu(env, addr, val, get_memop(oi), ra); 1244de95016dSRichard Henderson } 1245de95016dSRichard Henderson 1246fbea7a40SRichard Henderson void cpu_stq_mmu(CPUArchState *env, abi_ptr addr, uint64_t val, 1247de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 1248de95016dSRichard Henderson { 1249fbea7a40SRichard Henderson do_st8_mmu(env, addr, val, get_memop(oi), ra); 1250f83bcecbSRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_W); 1251b9e60257SRichard Henderson } 1252b9e60257SRichard Henderson 1253fbea7a40SRichard Henderson static void do_st16_mmu(CPUArchState *env, abi_ptr addr, Int128 val, 125435c653c4SRichard Henderson MemOp mop, uintptr_t ra) 1255cb48f365SRichard Henderson { 1256cb48f365SRichard Henderson void *haddr; 1257cb48f365SRichard Henderson 125835c653c4SRichard Henderson tcg_debug_assert((mop & MO_SIZE) == MO_128); 1259f86e8f3dSRichard Henderson cpu_req_mo(TCG_MO_LD_ST | TCG_MO_ST_ST); 126035c653c4SRichard Henderson haddr = cpu_mmu_lookup(env, addr, mop, ra, MMU_DATA_STORE); 1261fbea7a40SRichard Henderson 1262fbea7a40SRichard Henderson if (mop & MO_BSWAP) { 1263fbea7a40SRichard Henderson val = bswap128(val); 1264fbea7a40SRichard Henderson } 126535c653c4SRichard Henderson store_atom_16(env, ra, haddr, mop, val); 126635c653c4SRichard Henderson clear_helper_retaddr(); 126735c653c4SRichard Henderson } 126835c653c4SRichard Henderson 126924e46e6cSRichard Henderson void helper_st16_mmu(CPUArchState *env, uint64_t addr, Int128 val, 127035c653c4SRichard Henderson MemOpIdx oi, uintptr_t ra) 127135c653c4SRichard Henderson { 1272fbea7a40SRichard Henderson do_st16_mmu(env, addr, val, get_memop(oi), ra); 127335c653c4SRichard Henderson } 127435c653c4SRichard Henderson 1275e570597aSRichard Henderson void helper_st_i128(CPUArchState *env, uint64_t addr, Int128 val, MemOpIdx oi) 127635c653c4SRichard Henderson { 127735c653c4SRichard Henderson helper_st16_mmu(env, addr, val, oi, GETPC()); 127835c653c4SRichard Henderson } 127935c653c4SRichard Henderson 1280fbea7a40SRichard Henderson void cpu_st16_mmu(CPUArchState *env, abi_ptr addr, 128135c653c4SRichard Henderson Int128 val, MemOpIdx oi, uintptr_t ra) 128235c653c4SRichard Henderson { 1283fbea7a40SRichard Henderson do_st16_mmu(env, addr, val, get_memop(oi), ra); 1284cb48f365SRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_W); 1285cb48f365SRichard Henderson } 1286cb48f365SRichard Henderson 1287ed4cfbcdSRichard Henderson uint32_t cpu_ldub_code(CPUArchState *env, abi_ptr ptr) 1288ed4cfbcdSRichard Henderson { 1289ed4cfbcdSRichard Henderson uint32_t ret; 1290ed4cfbcdSRichard Henderson 1291ed4cfbcdSRichard Henderson set_helper_retaddr(1); 12923e8f1628SRichard Henderson ret = ldub_p(g2h_untagged(ptr)); 1293ed4cfbcdSRichard Henderson clear_helper_retaddr(); 1294ed4cfbcdSRichard Henderson return ret; 1295ed4cfbcdSRichard Henderson } 1296ed4cfbcdSRichard Henderson 1297ed4cfbcdSRichard Henderson uint32_t cpu_lduw_code(CPUArchState *env, abi_ptr ptr) 1298ed4cfbcdSRichard Henderson { 1299ed4cfbcdSRichard Henderson uint32_t ret; 1300ed4cfbcdSRichard Henderson 1301ed4cfbcdSRichard Henderson set_helper_retaddr(1); 13023e8f1628SRichard Henderson ret = lduw_p(g2h_untagged(ptr)); 1303ed4cfbcdSRichard Henderson clear_helper_retaddr(); 1304ed4cfbcdSRichard Henderson return ret; 1305ed4cfbcdSRichard Henderson } 1306ed4cfbcdSRichard Henderson 1307ed4cfbcdSRichard Henderson uint32_t cpu_ldl_code(CPUArchState *env, abi_ptr ptr) 1308ed4cfbcdSRichard Henderson { 1309ed4cfbcdSRichard Henderson uint32_t ret; 1310ed4cfbcdSRichard Henderson 1311ed4cfbcdSRichard Henderson set_helper_retaddr(1); 13123e8f1628SRichard Henderson ret = ldl_p(g2h_untagged(ptr)); 1313ed4cfbcdSRichard Henderson clear_helper_retaddr(); 1314ed4cfbcdSRichard Henderson return ret; 1315ed4cfbcdSRichard Henderson } 1316ed4cfbcdSRichard Henderson 1317ed4cfbcdSRichard Henderson uint64_t cpu_ldq_code(CPUArchState *env, abi_ptr ptr) 1318ed4cfbcdSRichard Henderson { 1319ed4cfbcdSRichard Henderson uint64_t ret; 1320ed4cfbcdSRichard Henderson 1321ed4cfbcdSRichard Henderson set_helper_retaddr(1); 13223e8f1628SRichard Henderson ret = ldq_p(g2h_untagged(ptr)); 1323ed4cfbcdSRichard Henderson clear_helper_retaddr(); 1324ed4cfbcdSRichard Henderson return ret; 1325ed4cfbcdSRichard Henderson } 1326ed4cfbcdSRichard Henderson 132728990626SRichard Henderson uint8_t cpu_ldb_code_mmu(CPUArchState *env, abi_ptr addr, 132828990626SRichard Henderson MemOpIdx oi, uintptr_t ra) 132928990626SRichard Henderson { 133028990626SRichard Henderson void *haddr; 133128990626SRichard Henderson uint8_t ret; 133228990626SRichard Henderson 133328990626SRichard Henderson haddr = cpu_mmu_lookup(env, addr, oi, ra, MMU_INST_FETCH); 133428990626SRichard Henderson ret = ldub_p(haddr); 133528990626SRichard Henderson clear_helper_retaddr(); 133628990626SRichard Henderson return ret; 133728990626SRichard Henderson } 133828990626SRichard Henderson 133928990626SRichard Henderson uint16_t cpu_ldw_code_mmu(CPUArchState *env, abi_ptr addr, 134028990626SRichard Henderson MemOpIdx oi, uintptr_t ra) 134128990626SRichard Henderson { 134228990626SRichard Henderson void *haddr; 134328990626SRichard Henderson uint16_t ret; 134428990626SRichard Henderson 134528990626SRichard Henderson haddr = cpu_mmu_lookup(env, addr, oi, ra, MMU_INST_FETCH); 134628990626SRichard Henderson ret = lduw_p(haddr); 134728990626SRichard Henderson clear_helper_retaddr(); 134828990626SRichard Henderson if (get_memop(oi) & MO_BSWAP) { 134928990626SRichard Henderson ret = bswap16(ret); 135028990626SRichard Henderson } 135128990626SRichard Henderson return ret; 135228990626SRichard Henderson } 135328990626SRichard Henderson 135428990626SRichard Henderson uint32_t cpu_ldl_code_mmu(CPUArchState *env, abi_ptr addr, 135528990626SRichard Henderson MemOpIdx oi, uintptr_t ra) 135628990626SRichard Henderson { 135728990626SRichard Henderson void *haddr; 135828990626SRichard Henderson uint32_t ret; 135928990626SRichard Henderson 136028990626SRichard Henderson haddr = cpu_mmu_lookup(env, addr, oi, ra, MMU_INST_FETCH); 136128990626SRichard Henderson ret = ldl_p(haddr); 136228990626SRichard Henderson clear_helper_retaddr(); 136328990626SRichard Henderson if (get_memop(oi) & MO_BSWAP) { 136428990626SRichard Henderson ret = bswap32(ret); 136528990626SRichard Henderson } 136628990626SRichard Henderson return ret; 136728990626SRichard Henderson } 136828990626SRichard Henderson 136928990626SRichard Henderson uint64_t cpu_ldq_code_mmu(CPUArchState *env, abi_ptr addr, 137028990626SRichard Henderson MemOpIdx oi, uintptr_t ra) 137128990626SRichard Henderson { 137228990626SRichard Henderson void *haddr; 137328990626SRichard Henderson uint64_t ret; 137428990626SRichard Henderson 137528990626SRichard Henderson haddr = cpu_mmu_lookup(env, addr, oi, ra, MMU_DATA_LOAD); 137628990626SRichard Henderson ret = ldq_p(haddr); 137728990626SRichard Henderson clear_helper_retaddr(); 137828990626SRichard Henderson if (get_memop(oi) & MO_BSWAP) { 137928990626SRichard Henderson ret = bswap64(ret); 138028990626SRichard Henderson } 138128990626SRichard Henderson return ret; 138228990626SRichard Henderson } 138328990626SRichard Henderson 1384f83bcecbSRichard Henderson #include "ldst_common.c.inc" 1385f83bcecbSRichard Henderson 1386a754f7f3SRichard Henderson /* 1387a754f7f3SRichard Henderson * Do not allow unaligned operations to proceed. Return the host address. 1388a754f7f3SRichard Henderson */ 1389b0326eb9SAnton Johansson static void *atomic_mmu_lookup(CPUArchState *env, vaddr addr, MemOpIdx oi, 1390b0326eb9SAnton Johansson int size, uintptr_t retaddr) 1391a411d296SPhilippe Mathieu-Daudé { 1392fce3f474SRichard Henderson MemOp mop = get_memop(oi); 1393fce3f474SRichard Henderson int a_bits = get_alignment_bits(mop); 1394fce3f474SRichard Henderson void *ret; 1395fce3f474SRichard Henderson 1396fce3f474SRichard Henderson /* Enforce guest required alignment. */ 1397fce3f474SRichard Henderson if (unlikely(addr & ((1 << a_bits) - 1))) { 13987bedee32SRichard Henderson cpu_loop_exit_sigbus(env_cpu(env), addr, MMU_DATA_STORE, retaddr); 1399fce3f474SRichard Henderson } 1400fce3f474SRichard Henderson 1401a411d296SPhilippe Mathieu-Daudé /* Enforce qemu required alignment. */ 1402a411d296SPhilippe Mathieu-Daudé if (unlikely(addr & (size - 1))) { 140329a0af61SRichard Henderson cpu_loop_exit_atomic(env_cpu(env), retaddr); 1404a411d296SPhilippe Mathieu-Daudé } 1405fce3f474SRichard Henderson 1406fce3f474SRichard Henderson ret = g2h(env_cpu(env), addr); 140708b97f7fSRichard Henderson set_helper_retaddr(retaddr); 140808b97f7fSRichard Henderson return ret; 1409a411d296SPhilippe Mathieu-Daudé } 1410a411d296SPhilippe Mathieu-Daudé 1411be9568b4SRichard Henderson #include "atomic_common.c.inc" 1412be9568b4SRichard Henderson 1413be9568b4SRichard Henderson /* 1414be9568b4SRichard Henderson * First set of functions passes in OI and RETADDR. 1415be9568b4SRichard Henderson * This makes them callable from other helpers. 1416be9568b4SRichard Henderson */ 1417be9568b4SRichard Henderson 1418be9568b4SRichard Henderson #define ATOMIC_NAME(X) \ 1419be9568b4SRichard Henderson glue(glue(glue(cpu_atomic_ ## X, SUFFIX), END), _mmu) 142008b97f7fSRichard Henderson #define ATOMIC_MMU_CLEANUP do { clear_helper_retaddr(); } while (0) 1421a411d296SPhilippe Mathieu-Daudé 1422a411d296SPhilippe Mathieu-Daudé #define DATA_SIZE 1 1423a411d296SPhilippe Mathieu-Daudé #include "atomic_template.h" 1424a411d296SPhilippe Mathieu-Daudé 1425a411d296SPhilippe Mathieu-Daudé #define DATA_SIZE 2 1426a411d296SPhilippe Mathieu-Daudé #include "atomic_template.h" 1427a411d296SPhilippe Mathieu-Daudé 1428a411d296SPhilippe Mathieu-Daudé #define DATA_SIZE 4 1429a411d296SPhilippe Mathieu-Daudé #include "atomic_template.h" 1430a411d296SPhilippe Mathieu-Daudé 1431a411d296SPhilippe Mathieu-Daudé #ifdef CONFIG_ATOMIC64 1432a411d296SPhilippe Mathieu-Daudé #define DATA_SIZE 8 1433a411d296SPhilippe Mathieu-Daudé #include "atomic_template.h" 1434a411d296SPhilippe Mathieu-Daudé #endif 1435a411d296SPhilippe Mathieu-Daudé 14364deb39ebSRichard Henderson #if defined(CONFIG_ATOMIC128) || defined(CONFIG_CMPXCHG128) 1437be9568b4SRichard Henderson #define DATA_SIZE 16 1438be9568b4SRichard Henderson #include "atomic_template.h" 1439be9568b4SRichard Henderson #endif 1440