xref: /qemu/accel/tcg/user-exec.c (revision f190bf05f83c378958da84fe85c4df91c3941ce8)
142a623c7SBlue Swirl /*
242a623c7SBlue Swirl  *  User emulator execution
342a623c7SBlue Swirl  *
442a623c7SBlue Swirl  *  Copyright (c) 2003-2005 Fabrice Bellard
542a623c7SBlue Swirl  *
642a623c7SBlue Swirl  * This library is free software; you can redistribute it and/or
742a623c7SBlue Swirl  * modify it under the terms of the GNU Lesser General Public
842a623c7SBlue Swirl  * License as published by the Free Software Foundation; either
9fb0343d5SThomas Huth  * version 2.1 of the License, or (at your option) any later version.
1042a623c7SBlue Swirl  *
1142a623c7SBlue Swirl  * This library is distributed in the hope that it will be useful,
1242a623c7SBlue Swirl  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1342a623c7SBlue Swirl  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1442a623c7SBlue Swirl  * Lesser General Public License for more details.
1542a623c7SBlue Swirl  *
1642a623c7SBlue Swirl  * You should have received a copy of the GNU Lesser General Public
1742a623c7SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1842a623c7SBlue Swirl  */
19d38ea87aSPeter Maydell #include "qemu/osdep.h"
203e457172SBlue Swirl #include "cpu.h"
2176cad711SPaolo Bonzini #include "disas/disas.h"
2263c91552SPaolo Bonzini #include "exec/exec-all.h"
23dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg.h"
24023b0ae3SPeter Maydell #include "qemu/bitops.h"
25f08b6170SPaolo Bonzini #include "exec/cpu_ldst.h"
261652b974SPaolo Bonzini #include "translate-all.h"
27a411d296SPhilippe Mathieu-Daudé #include "exec/helper-proto.h"
28e6cd4bb5SRichard Henderson #include "qemu/atomic128.h"
29243af022SPaolo Bonzini #include "trace/trace-root.h"
30ed4cfbcdSRichard Henderson #include "trace/mem.h"
3142a623c7SBlue Swirl 
3242a623c7SBlue Swirl #undef EAX
3342a623c7SBlue Swirl #undef ECX
3442a623c7SBlue Swirl #undef EDX
3542a623c7SBlue Swirl #undef EBX
3642a623c7SBlue Swirl #undef ESP
3742a623c7SBlue Swirl #undef EBP
3842a623c7SBlue Swirl #undef ESI
3942a623c7SBlue Swirl #undef EDI
4042a623c7SBlue Swirl #undef EIP
4142a623c7SBlue Swirl #ifdef __linux__
4242a623c7SBlue Swirl #include <sys/ucontext.h>
4342a623c7SBlue Swirl #endif
4442a623c7SBlue Swirl 
45ec603b55SRichard Henderson __thread uintptr_t helper_retaddr;
46ec603b55SRichard Henderson 
4742a623c7SBlue Swirl //#define DEBUG_SIGNAL
4842a623c7SBlue Swirl 
4942a623c7SBlue Swirl /* exit the current TB from a signal handler. The host registers are
5042a623c7SBlue Swirl    restored in a state compatible with the CPU emulator
5142a623c7SBlue Swirl  */
52*f190bf05SChen Qun static void QEMU_NORETURN cpu_exit_tb_from_sighandler(CPUState *cpu,
53*f190bf05SChen Qun                                                       sigset_t *old_set)
5442a623c7SBlue Swirl {
5542a623c7SBlue Swirl     /* XXX: use siglongjmp ? */
56a5852dc5SPeter Maydell     sigprocmask(SIG_SETMASK, old_set, NULL);
576886b980SPeter Maydell     cpu_loop_exit_noexc(cpu);
5842a623c7SBlue Swirl }
5942a623c7SBlue Swirl 
6042a623c7SBlue Swirl /* 'pc' is the host PC at which the exception was raised. 'address' is
6142a623c7SBlue Swirl    the effective address of the memory exception. 'is_write' is 1 if a
6242a623c7SBlue Swirl    write caused the exception and otherwise 0'. 'old_set' is the
6342a623c7SBlue Swirl    signal set which should be restored */
64a78b1299SPeter Maydell static inline int handle_cpu_signal(uintptr_t pc, siginfo_t *info,
65a5852dc5SPeter Maydell                                     int is_write, sigset_t *old_set)
6642a623c7SBlue Swirl {
6702bed6bdSAlex Bennée     CPUState *cpu = current_cpu;
687510454eSAndreas Färber     CPUClass *cc;
69a78b1299SPeter Maydell     unsigned long address = (unsigned long)info->si_addr;
7052ba13f0SRichard Henderson     MMUAccessType access_type = is_write ? MMU_DATA_STORE : MMU_DATA_LOAD;
7142a623c7SBlue Swirl 
7252ba13f0SRichard Henderson     switch (helper_retaddr) {
7352ba13f0SRichard Henderson     default:
7452ba13f0SRichard Henderson         /*
7552ba13f0SRichard Henderson          * Fault during host memory operation within a helper function.
7652ba13f0SRichard Henderson          * The helper's host return address, saved here, gives us a
7752ba13f0SRichard Henderson          * pointer into the generated code that will unwind to the
7852ba13f0SRichard Henderson          * correct guest pc.
79ec603b55SRichard Henderson          */
80ec603b55SRichard Henderson         pc = helper_retaddr;
8152ba13f0SRichard Henderson         break;
8252ba13f0SRichard Henderson 
8352ba13f0SRichard Henderson     case 0:
8452ba13f0SRichard Henderson         /*
8552ba13f0SRichard Henderson          * Fault during host memory operation within generated code.
8652ba13f0SRichard Henderson          * (Or, a unrelated bug within qemu, but we can't tell from here).
8752ba13f0SRichard Henderson          *
8852ba13f0SRichard Henderson          * We take the host pc from the signal frame.  However, we cannot
8952ba13f0SRichard Henderson          * use that value directly.  Within cpu_restore_state_from_tb, we
9052ba13f0SRichard Henderson          * assume PC comes from GETPC(), as used by the helper functions,
9152ba13f0SRichard Henderson          * so we adjust the address by -GETPC_ADJ to form an address that
92e3a6e0daSzhaolichang          * is within the call insn, so that the address does not accidentally
9352ba13f0SRichard Henderson          * match the beginning of the next guest insn.  However, when the
9452ba13f0SRichard Henderson          * pc comes from the signal frame it points to the actual faulting
9552ba13f0SRichard Henderson          * host memory insn and not the return from a call insn.
9652ba13f0SRichard Henderson          *
9752ba13f0SRichard Henderson          * Therefore, adjust to compensate for what will be done later
9852ba13f0SRichard Henderson          * by cpu_restore_state_from_tb.
9952ba13f0SRichard Henderson          */
100ec603b55SRichard Henderson         pc += GETPC_ADJ;
10152ba13f0SRichard Henderson         break;
10252ba13f0SRichard Henderson 
10352ba13f0SRichard Henderson     case 1:
10452ba13f0SRichard Henderson         /*
10552ba13f0SRichard Henderson          * Fault during host read for translation, or loosely, "execution".
10652ba13f0SRichard Henderson          *
10752ba13f0SRichard Henderson          * The guest pc is already pointing to the start of the TB for which
10852ba13f0SRichard Henderson          * code is being generated.  If the guest translator manages the
10952ba13f0SRichard Henderson          * page crossings correctly, this is exactly the correct address
11052ba13f0SRichard Henderson          * (and if the translator doesn't handle page boundaries correctly
11152ba13f0SRichard Henderson          * there's little we can do about that here).  Therefore, do not
11252ba13f0SRichard Henderson          * trigger the unwinder.
11352ba13f0SRichard Henderson          *
11452ba13f0SRichard Henderson          * Like tb_gen_code, release the memory lock before cpu_loop_exit.
11552ba13f0SRichard Henderson          */
11652ba13f0SRichard Henderson         pc = 0;
11752ba13f0SRichard Henderson         access_type = MMU_INST_FETCH;
11852ba13f0SRichard Henderson         mmap_unlock();
11952ba13f0SRichard Henderson         break;
120ec603b55SRichard Henderson     }
121ec603b55SRichard Henderson 
12202bed6bdSAlex Bennée     /* For synchronous signals we expect to be coming from the vCPU
12302bed6bdSAlex Bennée      * thread (so current_cpu should be valid) and either from running
12402bed6bdSAlex Bennée      * code or during translation which can fault as we cross pages.
12502bed6bdSAlex Bennée      *
12602bed6bdSAlex Bennée      * If neither is true then something has gone wrong and we should
12702bed6bdSAlex Bennée      * abort rather than try and restart the vCPU execution.
12802bed6bdSAlex Bennée      */
12902bed6bdSAlex Bennée     if (!cpu || !cpu->running) {
13002bed6bdSAlex Bennée         printf("qemu:%s received signal outside vCPU context @ pc=0x%"
13102bed6bdSAlex Bennée                PRIxPTR "\n",  __func__, pc);
13202bed6bdSAlex Bennée         abort();
13302bed6bdSAlex Bennée     }
13402bed6bdSAlex Bennée 
13542a623c7SBlue Swirl #if defined(DEBUG_SIGNAL)
13671baf787SPeter Maydell     printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
13742a623c7SBlue Swirl            pc, address, is_write, *(unsigned long *)old_set);
13842a623c7SBlue Swirl #endif
13942a623c7SBlue Swirl     /* XXX: locking issue */
1409c4bbee9SPeter Maydell     /* Note that it is important that we don't call page_unprotect() unless
1419c4bbee9SPeter Maydell      * this is really a "write to nonwriteable page" fault, because
1429c4bbee9SPeter Maydell      * page_unprotect() assumes that if it is called for an access to
1439c4bbee9SPeter Maydell      * a page that's writeable this means we had two threads racing and
1449c4bbee9SPeter Maydell      * another thread got there first and already made the page writeable;
1459c4bbee9SPeter Maydell      * so we will retry the access. If we were to call page_unprotect()
1469c4bbee9SPeter Maydell      * for some other kind of fault that should really be passed to the
1479c4bbee9SPeter Maydell      * guest, we'd end up in an infinite loop of retrying the faulting
1489c4bbee9SPeter Maydell      * access.
1499c4bbee9SPeter Maydell      */
1509c4bbee9SPeter Maydell     if (is_write && info->si_signo == SIGSEGV && info->si_code == SEGV_ACCERR &&
1519c4bbee9SPeter Maydell         h2g_valid(address)) {
152f213e72fSPeter Maydell         switch (page_unprotect(h2g(address), pc)) {
153f213e72fSPeter Maydell         case 0:
154f213e72fSPeter Maydell             /* Fault not caused by a page marked unwritable to protect
155ec603b55SRichard Henderson              * cached translations, must be the guest binary's problem.
156f213e72fSPeter Maydell              */
157f213e72fSPeter Maydell             break;
158f213e72fSPeter Maydell         case 1:
159f213e72fSPeter Maydell             /* Fault caused by protection of cached translation; TBs
160ec603b55SRichard Henderson              * invalidated, so resume execution.  Retain helper_retaddr
161ec603b55SRichard Henderson              * for a possible second fault.
162f213e72fSPeter Maydell              */
16342a623c7SBlue Swirl             return 1;
164f213e72fSPeter Maydell         case 2:
165f213e72fSPeter Maydell             /* Fault caused by protection of cached translation, and the
166f213e72fSPeter Maydell              * currently executing TB was modified and must be exited
167ec603b55SRichard Henderson              * immediately.  Clear helper_retaddr for next execution.
168f213e72fSPeter Maydell              */
16908b97f7fSRichard Henderson             clear_helper_retaddr();
17002bed6bdSAlex Bennée             cpu_exit_tb_from_sighandler(cpu, old_set);
171ec603b55SRichard Henderson             /* NORETURN */
172ec603b55SRichard Henderson 
173f213e72fSPeter Maydell         default:
174f213e72fSPeter Maydell             g_assert_not_reached();
175f213e72fSPeter Maydell         }
17642a623c7SBlue Swirl     }
17742a623c7SBlue Swirl 
178732f9e89SAlexander Graf     /* Convert forcefully to guest address space, invalid addresses
179732f9e89SAlexander Graf        are still valid segv ones */
180732f9e89SAlexander Graf     address = h2g_nocheck(address);
181732f9e89SAlexander Graf 
182da6bbf85SRichard Henderson     /*
183da6bbf85SRichard Henderson      * There is no way the target can handle this other than raising
184da6bbf85SRichard Henderson      * an exception.  Undo signal and retaddr state prior to longjmp.
185ec603b55SRichard Henderson      */
186da6bbf85SRichard Henderson     sigprocmask(SIG_SETMASK, old_set, NULL);
18708b97f7fSRichard Henderson     clear_helper_retaddr();
188ec603b55SRichard Henderson 
189da6bbf85SRichard Henderson     cc = CPU_GET_CLASS(cpu);
190da6bbf85SRichard Henderson     cc->tlb_fill(cpu, address, 0, access_type, MMU_USER_IDX, false, pc);
191da6bbf85SRichard Henderson     g_assert_not_reached();
19242a623c7SBlue Swirl }
19342a623c7SBlue Swirl 
194069cfe77SRichard Henderson static int probe_access_internal(CPUArchState *env, target_ulong addr,
195069cfe77SRichard Henderson                                  int fault_size, MMUAccessType access_type,
196069cfe77SRichard Henderson                                  bool nonfault, uintptr_t ra)
19759e96ac6SDavid Hildenbrand {
198c25c283dSDavid Hildenbrand     int flags;
199c25c283dSDavid Hildenbrand 
200c25c283dSDavid Hildenbrand     switch (access_type) {
201c25c283dSDavid Hildenbrand     case MMU_DATA_STORE:
202c25c283dSDavid Hildenbrand         flags = PAGE_WRITE;
203c25c283dSDavid Hildenbrand         break;
204c25c283dSDavid Hildenbrand     case MMU_DATA_LOAD:
205c25c283dSDavid Hildenbrand         flags = PAGE_READ;
206c25c283dSDavid Hildenbrand         break;
207c25c283dSDavid Hildenbrand     case MMU_INST_FETCH:
208c25c283dSDavid Hildenbrand         flags = PAGE_EXEC;
209c25c283dSDavid Hildenbrand         break;
210c25c283dSDavid Hildenbrand     default:
211c25c283dSDavid Hildenbrand         g_assert_not_reached();
212c25c283dSDavid Hildenbrand     }
213c25c283dSDavid Hildenbrand 
2147a1bfee6SRichard Henderson     if (!guest_addr_valid(addr) || page_check_range(addr, 1, flags) < 0) {
215069cfe77SRichard Henderson         if (nonfault) {
216069cfe77SRichard Henderson             return TLB_INVALID_MASK;
217069cfe77SRichard Henderson         } else {
21859e96ac6SDavid Hildenbrand             CPUState *cpu = env_cpu(env);
21959e96ac6SDavid Hildenbrand             CPUClass *cc = CPU_GET_CLASS(cpu);
220069cfe77SRichard Henderson             cc->tlb_fill(cpu, addr, fault_size, access_type,
221069cfe77SRichard Henderson                          MMU_USER_IDX, false, ra);
22259e96ac6SDavid Hildenbrand             g_assert_not_reached();
22359e96ac6SDavid Hildenbrand         }
224069cfe77SRichard Henderson     }
225069cfe77SRichard Henderson     return 0;
226069cfe77SRichard Henderson }
227069cfe77SRichard Henderson 
228069cfe77SRichard Henderson int probe_access_flags(CPUArchState *env, target_ulong addr,
229069cfe77SRichard Henderson                        MMUAccessType access_type, int mmu_idx,
230069cfe77SRichard Henderson                        bool nonfault, void **phost, uintptr_t ra)
231069cfe77SRichard Henderson {
232069cfe77SRichard Henderson     int flags;
233069cfe77SRichard Henderson 
234069cfe77SRichard Henderson     flags = probe_access_internal(env, addr, 0, access_type, nonfault, ra);
235069cfe77SRichard Henderson     *phost = flags ? NULL : g2h(addr);
236069cfe77SRichard Henderson     return flags;
237069cfe77SRichard Henderson }
238069cfe77SRichard Henderson 
239069cfe77SRichard Henderson void *probe_access(CPUArchState *env, target_ulong addr, int size,
240069cfe77SRichard Henderson                    MMUAccessType access_type, int mmu_idx, uintptr_t ra)
241069cfe77SRichard Henderson {
242069cfe77SRichard Henderson     int flags;
243069cfe77SRichard Henderson 
244069cfe77SRichard Henderson     g_assert(-(addr | TARGET_PAGE_MASK) >= size);
245069cfe77SRichard Henderson     flags = probe_access_internal(env, addr, size, access_type, false, ra);
246069cfe77SRichard Henderson     g_assert(flags == 0);
247fef39ccdSDavid Hildenbrand 
248fef39ccdSDavid Hildenbrand     return size ? g2h(addr) : NULL;
24959e96ac6SDavid Hildenbrand }
25059e96ac6SDavid Hildenbrand 
25142a623c7SBlue Swirl #if defined(__i386__)
25242a623c7SBlue Swirl 
253c5679026SPeter Maydell #if defined(__NetBSD__)
25442a623c7SBlue Swirl #include <ucontext.h>
25542a623c7SBlue Swirl 
25642a623c7SBlue Swirl #define EIP_sig(context)     ((context)->uc_mcontext.__gregs[_REG_EIP])
25742a623c7SBlue Swirl #define TRAP_sig(context)    ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
25842a623c7SBlue Swirl #define ERROR_sig(context)   ((context)->uc_mcontext.__gregs[_REG_ERR])
25942a623c7SBlue Swirl #define MASK_sig(context)    ((context)->uc_sigmask)
26042a623c7SBlue Swirl #elif defined(__FreeBSD__) || defined(__DragonFly__)
26142a623c7SBlue Swirl #include <ucontext.h>
26242a623c7SBlue Swirl 
26342a623c7SBlue Swirl #define EIP_sig(context)  (*((unsigned long *)&(context)->uc_mcontext.mc_eip))
26442a623c7SBlue Swirl #define TRAP_sig(context)    ((context)->uc_mcontext.mc_trapno)
26542a623c7SBlue Swirl #define ERROR_sig(context)   ((context)->uc_mcontext.mc_err)
26642a623c7SBlue Swirl #define MASK_sig(context)    ((context)->uc_sigmask)
26742a623c7SBlue Swirl #elif defined(__OpenBSD__)
26842a623c7SBlue Swirl #define EIP_sig(context)     ((context)->sc_eip)
26942a623c7SBlue Swirl #define TRAP_sig(context)    ((context)->sc_trapno)
27042a623c7SBlue Swirl #define ERROR_sig(context)   ((context)->sc_err)
27142a623c7SBlue Swirl #define MASK_sig(context)    ((context)->sc_mask)
27242a623c7SBlue Swirl #else
27342a623c7SBlue Swirl #define EIP_sig(context)     ((context)->uc_mcontext.gregs[REG_EIP])
27442a623c7SBlue Swirl #define TRAP_sig(context)    ((context)->uc_mcontext.gregs[REG_TRAPNO])
27542a623c7SBlue Swirl #define ERROR_sig(context)   ((context)->uc_mcontext.gregs[REG_ERR])
27642a623c7SBlue Swirl #define MASK_sig(context)    ((context)->uc_sigmask)
27742a623c7SBlue Swirl #endif
27842a623c7SBlue Swirl 
27942a623c7SBlue Swirl int cpu_signal_handler(int host_signum, void *pinfo,
28042a623c7SBlue Swirl                        void *puc)
28142a623c7SBlue Swirl {
28242a623c7SBlue Swirl     siginfo_t *info = pinfo;
28342a623c7SBlue Swirl #if defined(__NetBSD__) || defined(__FreeBSD__) || defined(__DragonFly__)
28442a623c7SBlue Swirl     ucontext_t *uc = puc;
28542a623c7SBlue Swirl #elif defined(__OpenBSD__)
28642a623c7SBlue Swirl     struct sigcontext *uc = puc;
28742a623c7SBlue Swirl #else
28804b33e21SKhem Raj     ucontext_t *uc = puc;
28942a623c7SBlue Swirl #endif
29042a623c7SBlue Swirl     unsigned long pc;
29142a623c7SBlue Swirl     int trapno;
29242a623c7SBlue Swirl 
29342a623c7SBlue Swirl #ifndef REG_EIP
29442a623c7SBlue Swirl /* for glibc 2.1 */
29542a623c7SBlue Swirl #define REG_EIP    EIP
29642a623c7SBlue Swirl #define REG_ERR    ERR
29742a623c7SBlue Swirl #define REG_TRAPNO TRAPNO
29842a623c7SBlue Swirl #endif
29942a623c7SBlue Swirl     pc = EIP_sig(uc);
30042a623c7SBlue Swirl     trapno = TRAP_sig(uc);
301a78b1299SPeter Maydell     return handle_cpu_signal(pc, info,
302a78b1299SPeter Maydell                              trapno == 0xe ? (ERROR_sig(uc) >> 1) & 1 : 0,
303a5852dc5SPeter Maydell                              &MASK_sig(uc));
30442a623c7SBlue Swirl }
30542a623c7SBlue Swirl 
30642a623c7SBlue Swirl #elif defined(__x86_64__)
30742a623c7SBlue Swirl 
30842a623c7SBlue Swirl #ifdef __NetBSD__
30942a623c7SBlue Swirl #define PC_sig(context)       _UC_MACHINE_PC(context)
31042a623c7SBlue Swirl #define TRAP_sig(context)     ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
31142a623c7SBlue Swirl #define ERROR_sig(context)    ((context)->uc_mcontext.__gregs[_REG_ERR])
31242a623c7SBlue Swirl #define MASK_sig(context)     ((context)->uc_sigmask)
31342a623c7SBlue Swirl #elif defined(__OpenBSD__)
31442a623c7SBlue Swirl #define PC_sig(context)       ((context)->sc_rip)
31542a623c7SBlue Swirl #define TRAP_sig(context)     ((context)->sc_trapno)
31642a623c7SBlue Swirl #define ERROR_sig(context)    ((context)->sc_err)
31742a623c7SBlue Swirl #define MASK_sig(context)     ((context)->sc_mask)
31842a623c7SBlue Swirl #elif defined(__FreeBSD__) || defined(__DragonFly__)
31942a623c7SBlue Swirl #include <ucontext.h>
32042a623c7SBlue Swirl 
32142a623c7SBlue Swirl #define PC_sig(context)  (*((unsigned long *)&(context)->uc_mcontext.mc_rip))
32242a623c7SBlue Swirl #define TRAP_sig(context)     ((context)->uc_mcontext.mc_trapno)
32342a623c7SBlue Swirl #define ERROR_sig(context)    ((context)->uc_mcontext.mc_err)
32442a623c7SBlue Swirl #define MASK_sig(context)     ((context)->uc_sigmask)
32542a623c7SBlue Swirl #else
32642a623c7SBlue Swirl #define PC_sig(context)       ((context)->uc_mcontext.gregs[REG_RIP])
32742a623c7SBlue Swirl #define TRAP_sig(context)     ((context)->uc_mcontext.gregs[REG_TRAPNO])
32842a623c7SBlue Swirl #define ERROR_sig(context)    ((context)->uc_mcontext.gregs[REG_ERR])
32942a623c7SBlue Swirl #define MASK_sig(context)     ((context)->uc_sigmask)
33042a623c7SBlue Swirl #endif
33142a623c7SBlue Swirl 
33242a623c7SBlue Swirl int cpu_signal_handler(int host_signum, void *pinfo,
33342a623c7SBlue Swirl                        void *puc)
33442a623c7SBlue Swirl {
33542a623c7SBlue Swirl     siginfo_t *info = pinfo;
33642a623c7SBlue Swirl     unsigned long pc;
33742a623c7SBlue Swirl #if defined(__NetBSD__) || defined(__FreeBSD__) || defined(__DragonFly__)
33842a623c7SBlue Swirl     ucontext_t *uc = puc;
33942a623c7SBlue Swirl #elif defined(__OpenBSD__)
34042a623c7SBlue Swirl     struct sigcontext *uc = puc;
34142a623c7SBlue Swirl #else
34204b33e21SKhem Raj     ucontext_t *uc = puc;
34342a623c7SBlue Swirl #endif
34442a623c7SBlue Swirl 
34542a623c7SBlue Swirl     pc = PC_sig(uc);
346a78b1299SPeter Maydell     return handle_cpu_signal(pc, info,
347a78b1299SPeter Maydell                              TRAP_sig(uc) == 0xe ? (ERROR_sig(uc) >> 1) & 1 : 0,
348a5852dc5SPeter Maydell                              &MASK_sig(uc));
34942a623c7SBlue Swirl }
35042a623c7SBlue Swirl 
35142a623c7SBlue Swirl #elif defined(_ARCH_PPC)
35242a623c7SBlue Swirl 
35342a623c7SBlue Swirl /***********************************************************************
35442a623c7SBlue Swirl  * signal context platform-specific definitions
35542a623c7SBlue Swirl  * From Wine
35642a623c7SBlue Swirl  */
35742a623c7SBlue Swirl #ifdef linux
35842a623c7SBlue Swirl /* All Registers access - only for local access */
35942a623c7SBlue Swirl #define REG_sig(reg_name, context)              \
36042a623c7SBlue Swirl     ((context)->uc_mcontext.regs->reg_name)
36142a623c7SBlue Swirl /* Gpr Registers access  */
36242a623c7SBlue Swirl #define GPR_sig(reg_num, context)              REG_sig(gpr[reg_num], context)
36342a623c7SBlue Swirl /* Program counter */
36442a623c7SBlue Swirl #define IAR_sig(context)                       REG_sig(nip, context)
36542a623c7SBlue Swirl /* Machine State Register (Supervisor) */
36642a623c7SBlue Swirl #define MSR_sig(context)                       REG_sig(msr, context)
36742a623c7SBlue Swirl /* Count register */
36842a623c7SBlue Swirl #define CTR_sig(context)                       REG_sig(ctr, context)
36942a623c7SBlue Swirl /* User's integer exception register */
37042a623c7SBlue Swirl #define XER_sig(context)                       REG_sig(xer, context)
37142a623c7SBlue Swirl /* Link register */
37242a623c7SBlue Swirl #define LR_sig(context)                        REG_sig(link, context)
37342a623c7SBlue Swirl /* Condition register */
37442a623c7SBlue Swirl #define CR_sig(context)                        REG_sig(ccr, context)
37542a623c7SBlue Swirl 
37642a623c7SBlue Swirl /* Float Registers access  */
37742a623c7SBlue Swirl #define FLOAT_sig(reg_num, context)                                     \
37842a623c7SBlue Swirl     (((double *)((char *)((context)->uc_mcontext.regs + 48 * 4)))[reg_num])
37942a623c7SBlue Swirl #define FPSCR_sig(context) \
38042a623c7SBlue Swirl     (*(int *)((char *)((context)->uc_mcontext.regs + (48 + 32 * 2) * 4)))
38142a623c7SBlue Swirl /* Exception Registers access */
38242a623c7SBlue Swirl #define DAR_sig(context)                       REG_sig(dar, context)
38342a623c7SBlue Swirl #define DSISR_sig(context)                     REG_sig(dsisr, context)
38442a623c7SBlue Swirl #define TRAP_sig(context)                      REG_sig(trap, context)
38542a623c7SBlue Swirl #endif /* linux */
38642a623c7SBlue Swirl 
38742a623c7SBlue Swirl #if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
38842a623c7SBlue Swirl #include <ucontext.h>
38942a623c7SBlue Swirl #define IAR_sig(context)               ((context)->uc_mcontext.mc_srr0)
39042a623c7SBlue Swirl #define MSR_sig(context)               ((context)->uc_mcontext.mc_srr1)
39142a623c7SBlue Swirl #define CTR_sig(context)               ((context)->uc_mcontext.mc_ctr)
39242a623c7SBlue Swirl #define XER_sig(context)               ((context)->uc_mcontext.mc_xer)
39342a623c7SBlue Swirl #define LR_sig(context)                ((context)->uc_mcontext.mc_lr)
39442a623c7SBlue Swirl #define CR_sig(context)                ((context)->uc_mcontext.mc_cr)
39542a623c7SBlue Swirl /* Exception Registers access */
39642a623c7SBlue Swirl #define DAR_sig(context)               ((context)->uc_mcontext.mc_dar)
39742a623c7SBlue Swirl #define DSISR_sig(context)             ((context)->uc_mcontext.mc_dsisr)
39842a623c7SBlue Swirl #define TRAP_sig(context)              ((context)->uc_mcontext.mc_exc)
39942a623c7SBlue Swirl #endif /* __FreeBSD__|| __FreeBSD_kernel__ */
40042a623c7SBlue Swirl 
40142a623c7SBlue Swirl int cpu_signal_handler(int host_signum, void *pinfo,
40242a623c7SBlue Swirl                        void *puc)
40342a623c7SBlue Swirl {
40442a623c7SBlue Swirl     siginfo_t *info = pinfo;
40542a623c7SBlue Swirl #if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
40642a623c7SBlue Swirl     ucontext_t *uc = puc;
40742a623c7SBlue Swirl #else
40804b33e21SKhem Raj     ucontext_t *uc = puc;
40942a623c7SBlue Swirl #endif
41042a623c7SBlue Swirl     unsigned long pc;
41142a623c7SBlue Swirl     int is_write;
41242a623c7SBlue Swirl 
41342a623c7SBlue Swirl     pc = IAR_sig(uc);
41442a623c7SBlue Swirl     is_write = 0;
41542a623c7SBlue Swirl #if 0
41642a623c7SBlue Swirl     /* ppc 4xx case */
41742a623c7SBlue Swirl     if (DSISR_sig(uc) & 0x00800000) {
41842a623c7SBlue Swirl         is_write = 1;
41942a623c7SBlue Swirl     }
42042a623c7SBlue Swirl #else
42142a623c7SBlue Swirl     if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000)) {
42242a623c7SBlue Swirl         is_write = 1;
42342a623c7SBlue Swirl     }
42442a623c7SBlue Swirl #endif
425a78b1299SPeter Maydell     return handle_cpu_signal(pc, info, is_write, &uc->uc_sigmask);
42642a623c7SBlue Swirl }
42742a623c7SBlue Swirl 
42842a623c7SBlue Swirl #elif defined(__alpha__)
42942a623c7SBlue Swirl 
43042a623c7SBlue Swirl int cpu_signal_handler(int host_signum, void *pinfo,
43142a623c7SBlue Swirl                            void *puc)
43242a623c7SBlue Swirl {
43342a623c7SBlue Swirl     siginfo_t *info = pinfo;
43404b33e21SKhem Raj     ucontext_t *uc = puc;
43542a623c7SBlue Swirl     uint32_t *pc = uc->uc_mcontext.sc_pc;
43642a623c7SBlue Swirl     uint32_t insn = *pc;
43742a623c7SBlue Swirl     int is_write = 0;
43842a623c7SBlue Swirl 
43942a623c7SBlue Swirl     /* XXX: need kernel patch to get write flag faster */
44042a623c7SBlue Swirl     switch (insn >> 26) {
44142a623c7SBlue Swirl     case 0x0d: /* stw */
44242a623c7SBlue Swirl     case 0x0e: /* stb */
44342a623c7SBlue Swirl     case 0x0f: /* stq_u */
44442a623c7SBlue Swirl     case 0x24: /* stf */
44542a623c7SBlue Swirl     case 0x25: /* stg */
44642a623c7SBlue Swirl     case 0x26: /* sts */
44742a623c7SBlue Swirl     case 0x27: /* stt */
44842a623c7SBlue Swirl     case 0x2c: /* stl */
44942a623c7SBlue Swirl     case 0x2d: /* stq */
45042a623c7SBlue Swirl     case 0x2e: /* stl_c */
45142a623c7SBlue Swirl     case 0x2f: /* stq_c */
45242a623c7SBlue Swirl         is_write = 1;
45342a623c7SBlue Swirl     }
45442a623c7SBlue Swirl 
455a78b1299SPeter Maydell     return handle_cpu_signal(pc, info, is_write, &uc->uc_sigmask);
45642a623c7SBlue Swirl }
45742a623c7SBlue Swirl #elif defined(__sparc__)
45842a623c7SBlue Swirl 
45942a623c7SBlue Swirl int cpu_signal_handler(int host_signum, void *pinfo,
46042a623c7SBlue Swirl                        void *puc)
46142a623c7SBlue Swirl {
46242a623c7SBlue Swirl     siginfo_t *info = pinfo;
46342a623c7SBlue Swirl     int is_write;
46442a623c7SBlue Swirl     uint32_t insn;
46542a623c7SBlue Swirl #if !defined(__arch64__) || defined(CONFIG_SOLARIS)
46642a623c7SBlue Swirl     uint32_t *regs = (uint32_t *)(info + 1);
46742a623c7SBlue Swirl     void *sigmask = (regs + 20);
46842a623c7SBlue Swirl     /* XXX: is there a standard glibc define ? */
46942a623c7SBlue Swirl     unsigned long pc = regs[1];
47042a623c7SBlue Swirl #else
47142a623c7SBlue Swirl #ifdef __linux__
47242a623c7SBlue Swirl     struct sigcontext *sc = puc;
47342a623c7SBlue Swirl     unsigned long pc = sc->sigc_regs.tpc;
47442a623c7SBlue Swirl     void *sigmask = (void *)sc->sigc_mask;
47542a623c7SBlue Swirl #elif defined(__OpenBSD__)
47642a623c7SBlue Swirl     struct sigcontext *uc = puc;
47742a623c7SBlue Swirl     unsigned long pc = uc->sc_pc;
47842a623c7SBlue Swirl     void *sigmask = (void *)(long)uc->sc_mask;
4797ccfb495STobias Nygren #elif defined(__NetBSD__)
4807ccfb495STobias Nygren     ucontext_t *uc = puc;
4817ccfb495STobias Nygren     unsigned long pc = _UC_MACHINE_PC(uc);
4827ccfb495STobias Nygren     void *sigmask = (void *)&uc->uc_sigmask;
48342a623c7SBlue Swirl #endif
48442a623c7SBlue Swirl #endif
48542a623c7SBlue Swirl 
48642a623c7SBlue Swirl     /* XXX: need kernel patch to get write flag faster */
48742a623c7SBlue Swirl     is_write = 0;
48842a623c7SBlue Swirl     insn = *(uint32_t *)pc;
48942a623c7SBlue Swirl     if ((insn >> 30) == 3) {
49042a623c7SBlue Swirl         switch ((insn >> 19) & 0x3f) {
49142a623c7SBlue Swirl         case 0x05: /* stb */
49242a623c7SBlue Swirl         case 0x15: /* stba */
49342a623c7SBlue Swirl         case 0x06: /* sth */
49442a623c7SBlue Swirl         case 0x16: /* stha */
49542a623c7SBlue Swirl         case 0x04: /* st */
49642a623c7SBlue Swirl         case 0x14: /* sta */
49742a623c7SBlue Swirl         case 0x07: /* std */
49842a623c7SBlue Swirl         case 0x17: /* stda */
49942a623c7SBlue Swirl         case 0x0e: /* stx */
50042a623c7SBlue Swirl         case 0x1e: /* stxa */
50142a623c7SBlue Swirl         case 0x24: /* stf */
50242a623c7SBlue Swirl         case 0x34: /* stfa */
50342a623c7SBlue Swirl         case 0x27: /* stdf */
50442a623c7SBlue Swirl         case 0x37: /* stdfa */
50542a623c7SBlue Swirl         case 0x26: /* stqf */
50642a623c7SBlue Swirl         case 0x36: /* stqfa */
50742a623c7SBlue Swirl         case 0x25: /* stfsr */
50842a623c7SBlue Swirl         case 0x3c: /* casa */
50942a623c7SBlue Swirl         case 0x3e: /* casxa */
51042a623c7SBlue Swirl             is_write = 1;
51142a623c7SBlue Swirl             break;
51242a623c7SBlue Swirl         }
51342a623c7SBlue Swirl     }
514a78b1299SPeter Maydell     return handle_cpu_signal(pc, info, is_write, sigmask);
51542a623c7SBlue Swirl }
51642a623c7SBlue Swirl 
51742a623c7SBlue Swirl #elif defined(__arm__)
51842a623c7SBlue Swirl 
5197ccfb495STobias Nygren #if defined(__NetBSD__)
5207ccfb495STobias Nygren #include <ucontext.h>
521853d9a4bSNick Hudson #include <sys/siginfo.h>
5227ccfb495STobias Nygren #endif
5237ccfb495STobias Nygren 
52442a623c7SBlue Swirl int cpu_signal_handler(int host_signum, void *pinfo,
52542a623c7SBlue Swirl                        void *puc)
52642a623c7SBlue Swirl {
52742a623c7SBlue Swirl     siginfo_t *info = pinfo;
5287ccfb495STobias Nygren #if defined(__NetBSD__)
5297ccfb495STobias Nygren     ucontext_t *uc = puc;
530853d9a4bSNick Hudson     siginfo_t *si = pinfo;
5317ccfb495STobias Nygren #else
53204b33e21SKhem Raj     ucontext_t *uc = puc;
5337ccfb495STobias Nygren #endif
53442a623c7SBlue Swirl     unsigned long pc;
535853d9a4bSNick Hudson     uint32_t fsr;
53642a623c7SBlue Swirl     int is_write;
53742a623c7SBlue Swirl 
5387ccfb495STobias Nygren #if defined(__NetBSD__)
5397ccfb495STobias Nygren     pc = uc->uc_mcontext.__gregs[_REG_R15];
5407ccfb495STobias Nygren #elif defined(__GLIBC__) && (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
54142a623c7SBlue Swirl     pc = uc->uc_mcontext.gregs[R15];
54242a623c7SBlue Swirl #else
54342a623c7SBlue Swirl     pc = uc->uc_mcontext.arm_pc;
54442a623c7SBlue Swirl #endif
545023b0ae3SPeter Maydell 
546853d9a4bSNick Hudson #ifdef __NetBSD__
547853d9a4bSNick Hudson     fsr = si->si_trap;
548853d9a4bSNick Hudson #else
549853d9a4bSNick Hudson     fsr = uc->uc_mcontext.error_code;
550853d9a4bSNick Hudson #endif
551853d9a4bSNick Hudson     /*
552853d9a4bSNick Hudson      * In the FSR, bit 11 is WnR, assuming a v6 or
553853d9a4bSNick Hudson      * later processor.  On v5 we will always report
554853d9a4bSNick Hudson      * this as a read, which will fail later.
555023b0ae3SPeter Maydell      */
556853d9a4bSNick Hudson     is_write = extract32(fsr, 11, 1);
557a78b1299SPeter Maydell     return handle_cpu_signal(pc, info, is_write, &uc->uc_sigmask);
55842a623c7SBlue Swirl }
55942a623c7SBlue Swirl 
560f129061cSClaudio Fontana #elif defined(__aarch64__)
561f129061cSClaudio Fontana 
56271b04329SNick Hudson #if defined(__NetBSD__)
56371b04329SNick Hudson 
56471b04329SNick Hudson #include <ucontext.h>
56571b04329SNick Hudson #include <sys/siginfo.h>
56671b04329SNick Hudson 
56771b04329SNick Hudson int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
56871b04329SNick Hudson {
56971b04329SNick Hudson     ucontext_t *uc = puc;
57071b04329SNick Hudson     siginfo_t *si = pinfo;
57171b04329SNick Hudson     unsigned long pc;
57271b04329SNick Hudson     int is_write;
57371b04329SNick Hudson     uint32_t esr;
57471b04329SNick Hudson 
57571b04329SNick Hudson     pc = uc->uc_mcontext.__gregs[_REG_PC];
57671b04329SNick Hudson     esr = si->si_trap;
57771b04329SNick Hudson 
57871b04329SNick Hudson     /*
57971b04329SNick Hudson      * siginfo_t::si_trap is the ESR value, for data aborts ESR.EC
58071b04329SNick Hudson      * is 0b10010x: then bit 6 is the WnR bit
58171b04329SNick Hudson      */
58271b04329SNick Hudson     is_write = extract32(esr, 27, 5) == 0x12 && extract32(esr, 6, 1) == 1;
58371b04329SNick Hudson     return handle_cpu_signal(pc, si, is_write, &uc->uc_sigmask);
58471b04329SNick Hudson }
58571b04329SNick Hudson 
58671b04329SNick Hudson #else
58771b04329SNick Hudson 
588f454a54fSPeter Maydell #ifndef ESR_MAGIC
589f454a54fSPeter Maydell /* Pre-3.16 kernel headers don't have these, so provide fallback definitions */
590f454a54fSPeter Maydell #define ESR_MAGIC 0x45535201
591f454a54fSPeter Maydell struct esr_context {
592f454a54fSPeter Maydell     struct _aarch64_ctx head;
593f454a54fSPeter Maydell     uint64_t esr;
594f454a54fSPeter Maydell };
595f454a54fSPeter Maydell #endif
596f454a54fSPeter Maydell 
597f454a54fSPeter Maydell static inline struct _aarch64_ctx *first_ctx(ucontext_t *uc)
598f454a54fSPeter Maydell {
599f454a54fSPeter Maydell     return (struct _aarch64_ctx *)&uc->uc_mcontext.__reserved;
600f454a54fSPeter Maydell }
601f454a54fSPeter Maydell 
602f454a54fSPeter Maydell static inline struct _aarch64_ctx *next_ctx(struct _aarch64_ctx *hdr)
603f454a54fSPeter Maydell {
604f454a54fSPeter Maydell     return (struct _aarch64_ctx *)((char *)hdr + hdr->size);
605f454a54fSPeter Maydell }
606f454a54fSPeter Maydell 
607661f7fa4SRichard Henderson int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
608f129061cSClaudio Fontana {
609f129061cSClaudio Fontana     siginfo_t *info = pinfo;
61004b33e21SKhem Raj     ucontext_t *uc = puc;
611661f7fa4SRichard Henderson     uintptr_t pc = uc->uc_mcontext.pc;
612661f7fa4SRichard Henderson     bool is_write;
613f454a54fSPeter Maydell     struct _aarch64_ctx *hdr;
614f454a54fSPeter Maydell     struct esr_context const *esrctx = NULL;
615f129061cSClaudio Fontana 
616f454a54fSPeter Maydell     /* Find the esr_context, which has the WnR bit in it */
617f454a54fSPeter Maydell     for (hdr = first_ctx(uc); hdr->magic; hdr = next_ctx(hdr)) {
618f454a54fSPeter Maydell         if (hdr->magic == ESR_MAGIC) {
619f454a54fSPeter Maydell             esrctx = (struct esr_context const *)hdr;
620f454a54fSPeter Maydell             break;
621f454a54fSPeter Maydell         }
622f454a54fSPeter Maydell     }
623f454a54fSPeter Maydell 
624f454a54fSPeter Maydell     if (esrctx) {
625f454a54fSPeter Maydell         /* For data aborts ESR.EC is 0b10010x: then bit 6 is the WnR bit */
626f454a54fSPeter Maydell         uint64_t esr = esrctx->esr;
627f454a54fSPeter Maydell         is_write = extract32(esr, 27, 5) == 0x12 && extract32(esr, 6, 1) == 1;
628f454a54fSPeter Maydell     } else {
629f454a54fSPeter Maydell         /*
630f454a54fSPeter Maydell          * Fall back to parsing instructions; will only be needed
631f454a54fSPeter Maydell          * for really ancient (pre-3.16) kernels.
632f454a54fSPeter Maydell          */
633f454a54fSPeter Maydell         uint32_t insn = *(uint32_t *)pc;
634f454a54fSPeter Maydell 
635661f7fa4SRichard Henderson         is_write = ((insn & 0xbfff0000) == 0x0c000000   /* C3.3.1 */
636661f7fa4SRichard Henderson                     || (insn & 0xbfe00000) == 0x0c800000   /* C3.3.2 */
637661f7fa4SRichard Henderson                     || (insn & 0xbfdf0000) == 0x0d000000   /* C3.3.3 */
638661f7fa4SRichard Henderson                     || (insn & 0xbfc00000) == 0x0d800000   /* C3.3.4 */
639661f7fa4SRichard Henderson                     || (insn & 0x3f400000) == 0x08000000   /* C3.3.6 */
640661f7fa4SRichard Henderson                     || (insn & 0x3bc00000) == 0x39000000   /* C3.3.13 */
641661f7fa4SRichard Henderson                     || (insn & 0x3fc00000) == 0x3d800000   /* ... 128bit */
642f454a54fSPeter Maydell                     /* Ignore bits 10, 11 & 21, controlling indexing.  */
643661f7fa4SRichard Henderson                     || (insn & 0x3bc00000) == 0x38000000   /* C3.3.8-12 */
644661f7fa4SRichard Henderson                     || (insn & 0x3fe00000) == 0x3c800000   /* ... 128bit */
645661f7fa4SRichard Henderson                     /* Ignore bits 23 & 24, controlling indexing.  */
646661f7fa4SRichard Henderson                     || (insn & 0x3a400000) == 0x28000000); /* C3.3.7,14-16 */
647f454a54fSPeter Maydell     }
648a78b1299SPeter Maydell     return handle_cpu_signal(pc, info, is_write, &uc->uc_sigmask);
649f129061cSClaudio Fontana }
65071b04329SNick Hudson #endif
651f129061cSClaudio Fontana 
65242a623c7SBlue Swirl #elif defined(__s390__)
65342a623c7SBlue Swirl 
65442a623c7SBlue Swirl int cpu_signal_handler(int host_signum, void *pinfo,
65542a623c7SBlue Swirl                        void *puc)
65642a623c7SBlue Swirl {
65742a623c7SBlue Swirl     siginfo_t *info = pinfo;
65804b33e21SKhem Raj     ucontext_t *uc = puc;
65942a623c7SBlue Swirl     unsigned long pc;
66042a623c7SBlue Swirl     uint16_t *pinsn;
66142a623c7SBlue Swirl     int is_write = 0;
66242a623c7SBlue Swirl 
66342a623c7SBlue Swirl     pc = uc->uc_mcontext.psw.addr;
66442a623c7SBlue Swirl 
66542a623c7SBlue Swirl     /* ??? On linux, the non-rt signal handler has 4 (!) arguments instead
66642a623c7SBlue Swirl        of the normal 2 arguments.  The 3rd argument contains the "int_code"
66742a623c7SBlue Swirl        from the hardware which does in fact contain the is_write value.
66842a623c7SBlue Swirl        The rt signal handler, as far as I can tell, does not give this value
66942a623c7SBlue Swirl        at all.  Not that we could get to it from here even if it were.  */
67042a623c7SBlue Swirl     /* ??? This is not even close to complete, since it ignores all
67142a623c7SBlue Swirl        of the read-modify-write instructions.  */
67242a623c7SBlue Swirl     pinsn = (uint16_t *)pc;
67342a623c7SBlue Swirl     switch (pinsn[0] >> 8) {
67442a623c7SBlue Swirl     case 0x50: /* ST */
67542a623c7SBlue Swirl     case 0x42: /* STC */
67642a623c7SBlue Swirl     case 0x40: /* STH */
67742a623c7SBlue Swirl         is_write = 1;
67842a623c7SBlue Swirl         break;
67942a623c7SBlue Swirl     case 0xc4: /* RIL format insns */
68042a623c7SBlue Swirl         switch (pinsn[0] & 0xf) {
68142a623c7SBlue Swirl         case 0xf: /* STRL */
68242a623c7SBlue Swirl         case 0xb: /* STGRL */
68342a623c7SBlue Swirl         case 0x7: /* STHRL */
68442a623c7SBlue Swirl             is_write = 1;
68542a623c7SBlue Swirl         }
68642a623c7SBlue Swirl         break;
68742a623c7SBlue Swirl     case 0xe3: /* RXY format insns */
68842a623c7SBlue Swirl         switch (pinsn[2] & 0xff) {
68942a623c7SBlue Swirl         case 0x50: /* STY */
69042a623c7SBlue Swirl         case 0x24: /* STG */
69142a623c7SBlue Swirl         case 0x72: /* STCY */
69242a623c7SBlue Swirl         case 0x70: /* STHY */
69342a623c7SBlue Swirl         case 0x8e: /* STPQ */
69442a623c7SBlue Swirl         case 0x3f: /* STRVH */
69542a623c7SBlue Swirl         case 0x3e: /* STRV */
69642a623c7SBlue Swirl         case 0x2f: /* STRVG */
69742a623c7SBlue Swirl             is_write = 1;
69842a623c7SBlue Swirl         }
69942a623c7SBlue Swirl         break;
70042a623c7SBlue Swirl     }
701a78b1299SPeter Maydell     return handle_cpu_signal(pc, info, is_write, &uc->uc_sigmask);
70242a623c7SBlue Swirl }
70342a623c7SBlue Swirl 
70442a623c7SBlue Swirl #elif defined(__mips__)
70542a623c7SBlue Swirl 
70662475e9dSKele Huang #if defined(__misp16) || defined(__mips_micromips)
70762475e9dSKele Huang #error "Unsupported encoding"
70862475e9dSKele Huang #endif
70962475e9dSKele Huang 
71042a623c7SBlue Swirl int cpu_signal_handler(int host_signum, void *pinfo,
71142a623c7SBlue Swirl                        void *puc)
71242a623c7SBlue Swirl {
71342a623c7SBlue Swirl     siginfo_t *info = pinfo;
71404b33e21SKhem Raj     ucontext_t *uc = puc;
71562475e9dSKele Huang     uintptr_t pc = uc->uc_mcontext.pc;
71662475e9dSKele Huang     uint32_t insn = *(uint32_t *)pc;
71762475e9dSKele Huang     int is_write = 0;
71842a623c7SBlue Swirl 
71962475e9dSKele Huang     /* Detect all store instructions at program counter. */
72062475e9dSKele Huang     switch((insn >> 26) & 077) {
72162475e9dSKele Huang     case 050: /* SB */
72262475e9dSKele Huang     case 051: /* SH */
72362475e9dSKele Huang     case 052: /* SWL */
72462475e9dSKele Huang     case 053: /* SW */
72562475e9dSKele Huang     case 054: /* SDL */
72662475e9dSKele Huang     case 055: /* SDR */
72762475e9dSKele Huang     case 056: /* SWR */
72862475e9dSKele Huang     case 070: /* SC */
72962475e9dSKele Huang     case 071: /* SWC1 */
73062475e9dSKele Huang     case 074: /* SCD */
73162475e9dSKele Huang     case 075: /* SDC1 */
73262475e9dSKele Huang     case 077: /* SD */
73362475e9dSKele Huang #if !defined(__mips_isa_rev) || __mips_isa_rev < 6
73462475e9dSKele Huang     case 072: /* SWC2 */
73562475e9dSKele Huang     case 076: /* SDC2 */
73662475e9dSKele Huang #endif
73762475e9dSKele Huang         is_write = 1;
73862475e9dSKele Huang         break;
73962475e9dSKele Huang     case 023: /* COP1X */
74062475e9dSKele Huang         /* Required in all versions of MIPS64 since
74162475e9dSKele Huang            MIPS64r1 and subsequent versions of MIPS32r2. */
74262475e9dSKele Huang         switch (insn & 077) {
74362475e9dSKele Huang         case 010: /* SWXC1 */
74462475e9dSKele Huang         case 011: /* SDXC1 */
74562475e9dSKele Huang         case 015: /* SUXC1 */
74662475e9dSKele Huang             is_write = 1;
74762475e9dSKele Huang         }
74862475e9dSKele Huang         break;
74962475e9dSKele Huang     }
75062475e9dSKele Huang 
751a78b1299SPeter Maydell     return handle_cpu_signal(pc, info, is_write, &uc->uc_sigmask);
75242a623c7SBlue Swirl }
75342a623c7SBlue Swirl 
754464e447aSAlistair Francis #elif defined(__riscv)
755464e447aSAlistair Francis 
756464e447aSAlistair Francis int cpu_signal_handler(int host_signum, void *pinfo,
757464e447aSAlistair Francis                        void *puc)
758464e447aSAlistair Francis {
759464e447aSAlistair Francis     siginfo_t *info = pinfo;
760464e447aSAlistair Francis     ucontext_t *uc = puc;
761464e447aSAlistair Francis     greg_t pc = uc->uc_mcontext.__gregs[REG_PC];
762464e447aSAlistair Francis     uint32_t insn = *(uint32_t *)pc;
763464e447aSAlistair Francis     int is_write = 0;
764464e447aSAlistair Francis 
765464e447aSAlistair Francis     /* Detect store by reading the instruction at the program
766464e447aSAlistair Francis        counter. Note: we currently only generate 32-bit
767464e447aSAlistair Francis        instructions so we thus only detect 32-bit stores */
768464e447aSAlistair Francis     switch (((insn >> 0) & 0b11)) {
769464e447aSAlistair Francis     case 3:
770464e447aSAlistair Francis         switch (((insn >> 2) & 0b11111)) {
771464e447aSAlistair Francis         case 8:
772464e447aSAlistair Francis             switch (((insn >> 12) & 0b111)) {
773464e447aSAlistair Francis             case 0: /* sb */
774464e447aSAlistair Francis             case 1: /* sh */
775464e447aSAlistair Francis             case 2: /* sw */
776464e447aSAlistair Francis             case 3: /* sd */
777464e447aSAlistair Francis             case 4: /* sq */
778464e447aSAlistair Francis                 is_write = 1;
779464e447aSAlistair Francis                 break;
780464e447aSAlistair Francis             default:
781464e447aSAlistair Francis                 break;
782464e447aSAlistair Francis             }
783464e447aSAlistair Francis             break;
784464e447aSAlistair Francis         case 9:
785464e447aSAlistair Francis             switch (((insn >> 12) & 0b111)) {
786464e447aSAlistair Francis             case 2: /* fsw */
787464e447aSAlistair Francis             case 3: /* fsd */
788464e447aSAlistair Francis             case 4: /* fsq */
789464e447aSAlistair Francis                 is_write = 1;
790464e447aSAlistair Francis                 break;
791464e447aSAlistair Francis             default:
792464e447aSAlistair Francis                 break;
793464e447aSAlistair Francis             }
794464e447aSAlistair Francis             break;
795464e447aSAlistair Francis         default:
796464e447aSAlistair Francis             break;
797464e447aSAlistair Francis         }
798464e447aSAlistair Francis     }
799464e447aSAlistair Francis 
800464e447aSAlistair Francis     /* Check for compressed instructions */
801464e447aSAlistair Francis     switch (((insn >> 13) & 0b111)) {
802464e447aSAlistair Francis     case 7:
803464e447aSAlistair Francis         switch (insn & 0b11) {
804464e447aSAlistair Francis         case 0: /*c.sd */
805464e447aSAlistair Francis         case 2: /* c.sdsp */
806464e447aSAlistair Francis             is_write = 1;
807464e447aSAlistair Francis             break;
808464e447aSAlistair Francis         default:
809464e447aSAlistair Francis             break;
810464e447aSAlistair Francis         }
811464e447aSAlistair Francis         break;
812464e447aSAlistair Francis     case 6:
813464e447aSAlistair Francis         switch (insn & 0b11) {
814464e447aSAlistair Francis         case 0: /* c.sw */
815464e447aSAlistair Francis         case 3: /* c.swsp */
816464e447aSAlistair Francis             is_write = 1;
817464e447aSAlistair Francis             break;
818464e447aSAlistair Francis         default:
819464e447aSAlistair Francis             break;
820464e447aSAlistair Francis         }
821464e447aSAlistair Francis         break;
822464e447aSAlistair Francis     default:
823464e447aSAlistair Francis         break;
824464e447aSAlistair Francis     }
825464e447aSAlistair Francis 
826464e447aSAlistair Francis     return handle_cpu_signal(pc, info, is_write, &uc->uc_sigmask);
827464e447aSAlistair Francis }
828464e447aSAlistair Francis 
82942a623c7SBlue Swirl #else
83042a623c7SBlue Swirl 
83142a623c7SBlue Swirl #error host CPU specific signal handler needed
83242a623c7SBlue Swirl 
83342a623c7SBlue Swirl #endif
834a411d296SPhilippe Mathieu-Daudé 
835a411d296SPhilippe Mathieu-Daudé /* The softmmu versions of these helpers are in cputlb.c.  */
836a411d296SPhilippe Mathieu-Daudé 
837ed4cfbcdSRichard Henderson uint32_t cpu_ldub_data(CPUArchState *env, abi_ptr ptr)
838ed4cfbcdSRichard Henderson {
839ed4cfbcdSRichard Henderson     uint32_t ret;
840ed4cfbcdSRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_UB, MMU_USER_IDX, false);
841ed4cfbcdSRichard Henderson 
842ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
843ed4cfbcdSRichard Henderson     ret = ldub_p(g2h(ptr));
844ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
845ed4cfbcdSRichard Henderson     return ret;
846ed4cfbcdSRichard Henderson }
847ed4cfbcdSRichard Henderson 
848ed4cfbcdSRichard Henderson int cpu_ldsb_data(CPUArchState *env, abi_ptr ptr)
849ed4cfbcdSRichard Henderson {
850ed4cfbcdSRichard Henderson     int ret;
851ed4cfbcdSRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_SB, MMU_USER_IDX, false);
852ed4cfbcdSRichard Henderson 
853ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
854ed4cfbcdSRichard Henderson     ret = ldsb_p(g2h(ptr));
855ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
856ed4cfbcdSRichard Henderson     return ret;
857ed4cfbcdSRichard Henderson }
858ed4cfbcdSRichard Henderson 
859b9e60257SRichard Henderson uint32_t cpu_lduw_be_data(CPUArchState *env, abi_ptr ptr)
860ed4cfbcdSRichard Henderson {
861ed4cfbcdSRichard Henderson     uint32_t ret;
862b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_BEUW, MMU_USER_IDX, false);
863ed4cfbcdSRichard Henderson 
864ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
865b9e60257SRichard Henderson     ret = lduw_be_p(g2h(ptr));
866ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
867ed4cfbcdSRichard Henderson     return ret;
868ed4cfbcdSRichard Henderson }
869ed4cfbcdSRichard Henderson 
870b9e60257SRichard Henderson int cpu_ldsw_be_data(CPUArchState *env, abi_ptr ptr)
871ed4cfbcdSRichard Henderson {
872ed4cfbcdSRichard Henderson     int ret;
873b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_BESW, MMU_USER_IDX, false);
874ed4cfbcdSRichard Henderson 
875ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
876b9e60257SRichard Henderson     ret = ldsw_be_p(g2h(ptr));
877ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
878ed4cfbcdSRichard Henderson     return ret;
879ed4cfbcdSRichard Henderson }
880ed4cfbcdSRichard Henderson 
881b9e60257SRichard Henderson uint32_t cpu_ldl_be_data(CPUArchState *env, abi_ptr ptr)
882ed4cfbcdSRichard Henderson {
883ed4cfbcdSRichard Henderson     uint32_t ret;
884b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_BEUL, MMU_USER_IDX, false);
885ed4cfbcdSRichard Henderson 
886ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
887b9e60257SRichard Henderson     ret = ldl_be_p(g2h(ptr));
888ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
889ed4cfbcdSRichard Henderson     return ret;
890ed4cfbcdSRichard Henderson }
891ed4cfbcdSRichard Henderson 
892b9e60257SRichard Henderson uint64_t cpu_ldq_be_data(CPUArchState *env, abi_ptr ptr)
893ed4cfbcdSRichard Henderson {
894ed4cfbcdSRichard Henderson     uint64_t ret;
895b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_BEQ, MMU_USER_IDX, false);
896ed4cfbcdSRichard Henderson 
897ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
898b9e60257SRichard Henderson     ret = ldq_be_p(g2h(ptr));
899b9e60257SRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
900b9e60257SRichard Henderson     return ret;
901b9e60257SRichard Henderson }
902b9e60257SRichard Henderson 
903b9e60257SRichard Henderson uint32_t cpu_lduw_le_data(CPUArchState *env, abi_ptr ptr)
904b9e60257SRichard Henderson {
905b9e60257SRichard Henderson     uint32_t ret;
906b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_LEUW, MMU_USER_IDX, false);
907b9e60257SRichard Henderson 
908b9e60257SRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
909b9e60257SRichard Henderson     ret = lduw_le_p(g2h(ptr));
910b9e60257SRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
911b9e60257SRichard Henderson     return ret;
912b9e60257SRichard Henderson }
913b9e60257SRichard Henderson 
914b9e60257SRichard Henderson int cpu_ldsw_le_data(CPUArchState *env, abi_ptr ptr)
915b9e60257SRichard Henderson {
916b9e60257SRichard Henderson     int ret;
917b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_LESW, MMU_USER_IDX, false);
918b9e60257SRichard Henderson 
919b9e60257SRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
920b9e60257SRichard Henderson     ret = ldsw_le_p(g2h(ptr));
921b9e60257SRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
922b9e60257SRichard Henderson     return ret;
923b9e60257SRichard Henderson }
924b9e60257SRichard Henderson 
925b9e60257SRichard Henderson uint32_t cpu_ldl_le_data(CPUArchState *env, abi_ptr ptr)
926b9e60257SRichard Henderson {
927b9e60257SRichard Henderson     uint32_t ret;
928b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_LEUL, MMU_USER_IDX, false);
929b9e60257SRichard Henderson 
930b9e60257SRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
931b9e60257SRichard Henderson     ret = ldl_le_p(g2h(ptr));
932b9e60257SRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
933b9e60257SRichard Henderson     return ret;
934b9e60257SRichard Henderson }
935b9e60257SRichard Henderson 
936b9e60257SRichard Henderson uint64_t cpu_ldq_le_data(CPUArchState *env, abi_ptr ptr)
937b9e60257SRichard Henderson {
938b9e60257SRichard Henderson     uint64_t ret;
939b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_LEQ, MMU_USER_IDX, false);
940b9e60257SRichard Henderson 
941b9e60257SRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
942b9e60257SRichard Henderson     ret = ldq_le_p(g2h(ptr));
943ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
944ed4cfbcdSRichard Henderson     return ret;
945ed4cfbcdSRichard Henderson }
946ed4cfbcdSRichard Henderson 
947ed4cfbcdSRichard Henderson uint32_t cpu_ldub_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr)
948ed4cfbcdSRichard Henderson {
949ed4cfbcdSRichard Henderson     uint32_t ret;
950ed4cfbcdSRichard Henderson 
951ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
952ed4cfbcdSRichard Henderson     ret = cpu_ldub_data(env, ptr);
953ed4cfbcdSRichard Henderson     clear_helper_retaddr();
954ed4cfbcdSRichard Henderson     return ret;
955ed4cfbcdSRichard Henderson }
956ed4cfbcdSRichard Henderson 
957ed4cfbcdSRichard Henderson int cpu_ldsb_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr)
958ed4cfbcdSRichard Henderson {
959ed4cfbcdSRichard Henderson     int ret;
960ed4cfbcdSRichard Henderson 
961ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
962ed4cfbcdSRichard Henderson     ret = cpu_ldsb_data(env, ptr);
963ed4cfbcdSRichard Henderson     clear_helper_retaddr();
964ed4cfbcdSRichard Henderson     return ret;
965ed4cfbcdSRichard Henderson }
966ed4cfbcdSRichard Henderson 
967b9e60257SRichard Henderson uint32_t cpu_lduw_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr)
968ed4cfbcdSRichard Henderson {
969ed4cfbcdSRichard Henderson     uint32_t ret;
970ed4cfbcdSRichard Henderson 
971ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
972b9e60257SRichard Henderson     ret = cpu_lduw_be_data(env, ptr);
973ed4cfbcdSRichard Henderson     clear_helper_retaddr();
974ed4cfbcdSRichard Henderson     return ret;
975ed4cfbcdSRichard Henderson }
976ed4cfbcdSRichard Henderson 
977b9e60257SRichard Henderson int cpu_ldsw_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr)
978ed4cfbcdSRichard Henderson {
979ed4cfbcdSRichard Henderson     int ret;
980ed4cfbcdSRichard Henderson 
981ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
982b9e60257SRichard Henderson     ret = cpu_ldsw_be_data(env, ptr);
983ed4cfbcdSRichard Henderson     clear_helper_retaddr();
984ed4cfbcdSRichard Henderson     return ret;
985ed4cfbcdSRichard Henderson }
986ed4cfbcdSRichard Henderson 
987b9e60257SRichard Henderson uint32_t cpu_ldl_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr)
988ed4cfbcdSRichard Henderson {
989ed4cfbcdSRichard Henderson     uint32_t ret;
990ed4cfbcdSRichard Henderson 
991ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
992b9e60257SRichard Henderson     ret = cpu_ldl_be_data(env, ptr);
993ed4cfbcdSRichard Henderson     clear_helper_retaddr();
994ed4cfbcdSRichard Henderson     return ret;
995ed4cfbcdSRichard Henderson }
996ed4cfbcdSRichard Henderson 
997b9e60257SRichard Henderson uint64_t cpu_ldq_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr)
998ed4cfbcdSRichard Henderson {
999ed4cfbcdSRichard Henderson     uint64_t ret;
1000ed4cfbcdSRichard Henderson 
1001ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
1002b9e60257SRichard Henderson     ret = cpu_ldq_be_data(env, ptr);
1003b9e60257SRichard Henderson     clear_helper_retaddr();
1004b9e60257SRichard Henderson     return ret;
1005b9e60257SRichard Henderson }
1006b9e60257SRichard Henderson 
1007b9e60257SRichard Henderson uint32_t cpu_lduw_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr)
1008b9e60257SRichard Henderson {
1009b9e60257SRichard Henderson     uint32_t ret;
1010b9e60257SRichard Henderson 
1011b9e60257SRichard Henderson     set_helper_retaddr(retaddr);
1012b9e60257SRichard Henderson     ret = cpu_lduw_le_data(env, ptr);
1013b9e60257SRichard Henderson     clear_helper_retaddr();
1014b9e60257SRichard Henderson     return ret;
1015b9e60257SRichard Henderson }
1016b9e60257SRichard Henderson 
1017b9e60257SRichard Henderson int cpu_ldsw_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr)
1018b9e60257SRichard Henderson {
1019b9e60257SRichard Henderson     int ret;
1020b9e60257SRichard Henderson 
1021b9e60257SRichard Henderson     set_helper_retaddr(retaddr);
1022b9e60257SRichard Henderson     ret = cpu_ldsw_le_data(env, ptr);
1023b9e60257SRichard Henderson     clear_helper_retaddr();
1024b9e60257SRichard Henderson     return ret;
1025b9e60257SRichard Henderson }
1026b9e60257SRichard Henderson 
1027b9e60257SRichard Henderson uint32_t cpu_ldl_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr)
1028b9e60257SRichard Henderson {
1029b9e60257SRichard Henderson     uint32_t ret;
1030b9e60257SRichard Henderson 
1031b9e60257SRichard Henderson     set_helper_retaddr(retaddr);
1032b9e60257SRichard Henderson     ret = cpu_ldl_le_data(env, ptr);
1033b9e60257SRichard Henderson     clear_helper_retaddr();
1034b9e60257SRichard Henderson     return ret;
1035b9e60257SRichard Henderson }
1036b9e60257SRichard Henderson 
1037b9e60257SRichard Henderson uint64_t cpu_ldq_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr)
1038b9e60257SRichard Henderson {
1039b9e60257SRichard Henderson     uint64_t ret;
1040b9e60257SRichard Henderson 
1041b9e60257SRichard Henderson     set_helper_retaddr(retaddr);
1042b9e60257SRichard Henderson     ret = cpu_ldq_le_data(env, ptr);
1043ed4cfbcdSRichard Henderson     clear_helper_retaddr();
1044ed4cfbcdSRichard Henderson     return ret;
1045ed4cfbcdSRichard Henderson }
1046ed4cfbcdSRichard Henderson 
1047ed4cfbcdSRichard Henderson void cpu_stb_data(CPUArchState *env, abi_ptr ptr, uint32_t val)
1048ed4cfbcdSRichard Henderson {
1049ed4cfbcdSRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_UB, MMU_USER_IDX, true);
1050ed4cfbcdSRichard Henderson 
1051ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
1052ed4cfbcdSRichard Henderson     stb_p(g2h(ptr), val);
1053ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
1054ed4cfbcdSRichard Henderson }
1055ed4cfbcdSRichard Henderson 
1056b9e60257SRichard Henderson void cpu_stw_be_data(CPUArchState *env, abi_ptr ptr, uint32_t val)
1057ed4cfbcdSRichard Henderson {
1058b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_BEUW, MMU_USER_IDX, true);
1059ed4cfbcdSRichard Henderson 
1060ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
1061b9e60257SRichard Henderson     stw_be_p(g2h(ptr), val);
1062ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
1063ed4cfbcdSRichard Henderson }
1064ed4cfbcdSRichard Henderson 
1065b9e60257SRichard Henderson void cpu_stl_be_data(CPUArchState *env, abi_ptr ptr, uint32_t val)
1066ed4cfbcdSRichard Henderson {
1067b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_BEUL, MMU_USER_IDX, true);
1068ed4cfbcdSRichard Henderson 
1069ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
1070b9e60257SRichard Henderson     stl_be_p(g2h(ptr), val);
1071ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
1072ed4cfbcdSRichard Henderson }
1073ed4cfbcdSRichard Henderson 
1074b9e60257SRichard Henderson void cpu_stq_be_data(CPUArchState *env, abi_ptr ptr, uint64_t val)
1075ed4cfbcdSRichard Henderson {
1076b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_BEQ, MMU_USER_IDX, true);
1077ed4cfbcdSRichard Henderson 
1078ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
1079b9e60257SRichard Henderson     stq_be_p(g2h(ptr), val);
1080b9e60257SRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
1081b9e60257SRichard Henderson }
1082b9e60257SRichard Henderson 
1083b9e60257SRichard Henderson void cpu_stw_le_data(CPUArchState *env, abi_ptr ptr, uint32_t val)
1084b9e60257SRichard Henderson {
1085b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_LEUW, MMU_USER_IDX, true);
1086b9e60257SRichard Henderson 
1087b9e60257SRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
1088b9e60257SRichard Henderson     stw_le_p(g2h(ptr), val);
1089b9e60257SRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
1090b9e60257SRichard Henderson }
1091b9e60257SRichard Henderson 
1092b9e60257SRichard Henderson void cpu_stl_le_data(CPUArchState *env, abi_ptr ptr, uint32_t val)
1093b9e60257SRichard Henderson {
1094b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_LEUL, MMU_USER_IDX, true);
1095b9e60257SRichard Henderson 
1096b9e60257SRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
1097b9e60257SRichard Henderson     stl_le_p(g2h(ptr), val);
1098b9e60257SRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
1099b9e60257SRichard Henderson }
1100b9e60257SRichard Henderson 
1101b9e60257SRichard Henderson void cpu_stq_le_data(CPUArchState *env, abi_ptr ptr, uint64_t val)
1102b9e60257SRichard Henderson {
1103b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_LEQ, MMU_USER_IDX, true);
1104b9e60257SRichard Henderson 
1105b9e60257SRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
1106b9e60257SRichard Henderson     stq_le_p(g2h(ptr), val);
1107ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
1108ed4cfbcdSRichard Henderson }
1109ed4cfbcdSRichard Henderson 
1110ed4cfbcdSRichard Henderson void cpu_stb_data_ra(CPUArchState *env, abi_ptr ptr,
1111ed4cfbcdSRichard Henderson                      uint32_t val, uintptr_t retaddr)
1112ed4cfbcdSRichard Henderson {
1113ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
1114ed4cfbcdSRichard Henderson     cpu_stb_data(env, ptr, val);
1115ed4cfbcdSRichard Henderson     clear_helper_retaddr();
1116ed4cfbcdSRichard Henderson }
1117ed4cfbcdSRichard Henderson 
1118b9e60257SRichard Henderson void cpu_stw_be_data_ra(CPUArchState *env, abi_ptr ptr,
1119ed4cfbcdSRichard Henderson                         uint32_t val, uintptr_t retaddr)
1120ed4cfbcdSRichard Henderson {
1121ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
1122b9e60257SRichard Henderson     cpu_stw_be_data(env, ptr, val);
1123ed4cfbcdSRichard Henderson     clear_helper_retaddr();
1124ed4cfbcdSRichard Henderson }
1125ed4cfbcdSRichard Henderson 
1126b9e60257SRichard Henderson void cpu_stl_be_data_ra(CPUArchState *env, abi_ptr ptr,
1127ed4cfbcdSRichard Henderson                         uint32_t val, uintptr_t retaddr)
1128ed4cfbcdSRichard Henderson {
1129ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
1130b9e60257SRichard Henderson     cpu_stl_be_data(env, ptr, val);
1131ed4cfbcdSRichard Henderson     clear_helper_retaddr();
1132ed4cfbcdSRichard Henderson }
1133ed4cfbcdSRichard Henderson 
1134b9e60257SRichard Henderson void cpu_stq_be_data_ra(CPUArchState *env, abi_ptr ptr,
1135ed4cfbcdSRichard Henderson                         uint64_t val, uintptr_t retaddr)
1136ed4cfbcdSRichard Henderson {
1137ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
1138b9e60257SRichard Henderson     cpu_stq_be_data(env, ptr, val);
1139b9e60257SRichard Henderson     clear_helper_retaddr();
1140b9e60257SRichard Henderson }
1141b9e60257SRichard Henderson 
1142b9e60257SRichard Henderson void cpu_stw_le_data_ra(CPUArchState *env, abi_ptr ptr,
1143b9e60257SRichard Henderson                         uint32_t val, uintptr_t retaddr)
1144b9e60257SRichard Henderson {
1145b9e60257SRichard Henderson     set_helper_retaddr(retaddr);
1146b9e60257SRichard Henderson     cpu_stw_le_data(env, ptr, val);
1147b9e60257SRichard Henderson     clear_helper_retaddr();
1148b9e60257SRichard Henderson }
1149b9e60257SRichard Henderson 
1150b9e60257SRichard Henderson void cpu_stl_le_data_ra(CPUArchState *env, abi_ptr ptr,
1151b9e60257SRichard Henderson                         uint32_t val, uintptr_t retaddr)
1152b9e60257SRichard Henderson {
1153b9e60257SRichard Henderson     set_helper_retaddr(retaddr);
1154b9e60257SRichard Henderson     cpu_stl_le_data(env, ptr, val);
1155b9e60257SRichard Henderson     clear_helper_retaddr();
1156b9e60257SRichard Henderson }
1157b9e60257SRichard Henderson 
1158b9e60257SRichard Henderson void cpu_stq_le_data_ra(CPUArchState *env, abi_ptr ptr,
1159b9e60257SRichard Henderson                         uint64_t val, uintptr_t retaddr)
1160b9e60257SRichard Henderson {
1161b9e60257SRichard Henderson     set_helper_retaddr(retaddr);
1162b9e60257SRichard Henderson     cpu_stq_le_data(env, ptr, val);
1163ed4cfbcdSRichard Henderson     clear_helper_retaddr();
1164ed4cfbcdSRichard Henderson }
1165ed4cfbcdSRichard Henderson 
1166ed4cfbcdSRichard Henderson uint32_t cpu_ldub_code(CPUArchState *env, abi_ptr ptr)
1167ed4cfbcdSRichard Henderson {
1168ed4cfbcdSRichard Henderson     uint32_t ret;
1169ed4cfbcdSRichard Henderson 
1170ed4cfbcdSRichard Henderson     set_helper_retaddr(1);
1171ed4cfbcdSRichard Henderson     ret = ldub_p(g2h(ptr));
1172ed4cfbcdSRichard Henderson     clear_helper_retaddr();
1173ed4cfbcdSRichard Henderson     return ret;
1174ed4cfbcdSRichard Henderson }
1175ed4cfbcdSRichard Henderson 
1176ed4cfbcdSRichard Henderson uint32_t cpu_lduw_code(CPUArchState *env, abi_ptr ptr)
1177ed4cfbcdSRichard Henderson {
1178ed4cfbcdSRichard Henderson     uint32_t ret;
1179ed4cfbcdSRichard Henderson 
1180ed4cfbcdSRichard Henderson     set_helper_retaddr(1);
1181ed4cfbcdSRichard Henderson     ret = lduw_p(g2h(ptr));
1182ed4cfbcdSRichard Henderson     clear_helper_retaddr();
1183ed4cfbcdSRichard Henderson     return ret;
1184ed4cfbcdSRichard Henderson }
1185ed4cfbcdSRichard Henderson 
1186ed4cfbcdSRichard Henderson uint32_t cpu_ldl_code(CPUArchState *env, abi_ptr ptr)
1187ed4cfbcdSRichard Henderson {
1188ed4cfbcdSRichard Henderson     uint32_t ret;
1189ed4cfbcdSRichard Henderson 
1190ed4cfbcdSRichard Henderson     set_helper_retaddr(1);
1191ed4cfbcdSRichard Henderson     ret = ldl_p(g2h(ptr));
1192ed4cfbcdSRichard Henderson     clear_helper_retaddr();
1193ed4cfbcdSRichard Henderson     return ret;
1194ed4cfbcdSRichard Henderson }
1195ed4cfbcdSRichard Henderson 
1196ed4cfbcdSRichard Henderson uint64_t cpu_ldq_code(CPUArchState *env, abi_ptr ptr)
1197ed4cfbcdSRichard Henderson {
1198ed4cfbcdSRichard Henderson     uint64_t ret;
1199ed4cfbcdSRichard Henderson 
1200ed4cfbcdSRichard Henderson     set_helper_retaddr(1);
1201ed4cfbcdSRichard Henderson     ret = ldq_p(g2h(ptr));
1202ed4cfbcdSRichard Henderson     clear_helper_retaddr();
1203ed4cfbcdSRichard Henderson     return ret;
1204ed4cfbcdSRichard Henderson }
1205ed4cfbcdSRichard Henderson 
1206a411d296SPhilippe Mathieu-Daudé /* Do not allow unaligned operations to proceed.  Return the host address.  */
1207a411d296SPhilippe Mathieu-Daudé static void *atomic_mmu_lookup(CPUArchState *env, target_ulong addr,
1208a411d296SPhilippe Mathieu-Daudé                                int size, uintptr_t retaddr)
1209a411d296SPhilippe Mathieu-Daudé {
1210a411d296SPhilippe Mathieu-Daudé     /* Enforce qemu required alignment.  */
1211a411d296SPhilippe Mathieu-Daudé     if (unlikely(addr & (size - 1))) {
121229a0af61SRichard Henderson         cpu_loop_exit_atomic(env_cpu(env), retaddr);
1213a411d296SPhilippe Mathieu-Daudé     }
121408b97f7fSRichard Henderson     void *ret = g2h(addr);
121508b97f7fSRichard Henderson     set_helper_retaddr(retaddr);
121608b97f7fSRichard Henderson     return ret;
1217a411d296SPhilippe Mathieu-Daudé }
1218a411d296SPhilippe Mathieu-Daudé 
1219a411d296SPhilippe Mathieu-Daudé /* Macro to call the above, with local variables from the use context.  */
122034d49937SPeter Maydell #define ATOMIC_MMU_DECLS do {} while (0)
1221a411d296SPhilippe Mathieu-Daudé #define ATOMIC_MMU_LOOKUP  atomic_mmu_lookup(env, addr, DATA_SIZE, GETPC())
122208b97f7fSRichard Henderson #define ATOMIC_MMU_CLEANUP do { clear_helper_retaddr(); } while (0)
1223504f73f7SAlex Bennée #define ATOMIC_MMU_IDX MMU_USER_IDX
1224a411d296SPhilippe Mathieu-Daudé 
1225a411d296SPhilippe Mathieu-Daudé #define ATOMIC_NAME(X)   HELPER(glue(glue(atomic_ ## X, SUFFIX), END))
1226a411d296SPhilippe Mathieu-Daudé #define EXTRA_ARGS
1227a411d296SPhilippe Mathieu-Daudé 
1228139c1837SPaolo Bonzini #include "atomic_common.c.inc"
1229cfec3885SEmilio G. Cota 
1230a411d296SPhilippe Mathieu-Daudé #define DATA_SIZE 1
1231a411d296SPhilippe Mathieu-Daudé #include "atomic_template.h"
1232a411d296SPhilippe Mathieu-Daudé 
1233a411d296SPhilippe Mathieu-Daudé #define DATA_SIZE 2
1234a411d296SPhilippe Mathieu-Daudé #include "atomic_template.h"
1235a411d296SPhilippe Mathieu-Daudé 
1236a411d296SPhilippe Mathieu-Daudé #define DATA_SIZE 4
1237a411d296SPhilippe Mathieu-Daudé #include "atomic_template.h"
1238a411d296SPhilippe Mathieu-Daudé 
1239a411d296SPhilippe Mathieu-Daudé #ifdef CONFIG_ATOMIC64
1240a411d296SPhilippe Mathieu-Daudé #define DATA_SIZE 8
1241a411d296SPhilippe Mathieu-Daudé #include "atomic_template.h"
1242a411d296SPhilippe Mathieu-Daudé #endif
1243a411d296SPhilippe Mathieu-Daudé 
1244a411d296SPhilippe Mathieu-Daudé /* The following is only callable from other helpers, and matches up
1245a411d296SPhilippe Mathieu-Daudé    with the softmmu version.  */
1246a411d296SPhilippe Mathieu-Daudé 
1247e6cd4bb5SRichard Henderson #if HAVE_ATOMIC128 || HAVE_CMPXCHG128
1248a411d296SPhilippe Mathieu-Daudé 
1249a411d296SPhilippe Mathieu-Daudé #undef EXTRA_ARGS
1250a411d296SPhilippe Mathieu-Daudé #undef ATOMIC_NAME
1251a411d296SPhilippe Mathieu-Daudé #undef ATOMIC_MMU_LOOKUP
1252a411d296SPhilippe Mathieu-Daudé 
1253a411d296SPhilippe Mathieu-Daudé #define EXTRA_ARGS     , TCGMemOpIdx oi, uintptr_t retaddr
1254a411d296SPhilippe Mathieu-Daudé #define ATOMIC_NAME(X) \
1255a411d296SPhilippe Mathieu-Daudé     HELPER(glue(glue(glue(atomic_ ## X, SUFFIX), END), _mmu))
1256a411d296SPhilippe Mathieu-Daudé #define ATOMIC_MMU_LOOKUP  atomic_mmu_lookup(env, addr, DATA_SIZE, retaddr)
1257a411d296SPhilippe Mathieu-Daudé 
1258a411d296SPhilippe Mathieu-Daudé #define DATA_SIZE 16
1259a411d296SPhilippe Mathieu-Daudé #include "atomic_template.h"
1260e6cd4bb5SRichard Henderson #endif
1261