xref: /qemu/accel/tcg/user-exec.c (revision 78271684719f34c1cc19f895e089f2f19b69698d)
142a623c7SBlue Swirl /*
242a623c7SBlue Swirl  *  User emulator execution
342a623c7SBlue Swirl  *
442a623c7SBlue Swirl  *  Copyright (c) 2003-2005 Fabrice Bellard
542a623c7SBlue Swirl  *
642a623c7SBlue Swirl  * This library is free software; you can redistribute it and/or
742a623c7SBlue Swirl  * modify it under the terms of the GNU Lesser General Public
842a623c7SBlue Swirl  * License as published by the Free Software Foundation; either
9fb0343d5SThomas Huth  * version 2.1 of the License, or (at your option) any later version.
1042a623c7SBlue Swirl  *
1142a623c7SBlue Swirl  * This library is distributed in the hope that it will be useful,
1242a623c7SBlue Swirl  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1342a623c7SBlue Swirl  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1442a623c7SBlue Swirl  * Lesser General Public License for more details.
1542a623c7SBlue Swirl  *
1642a623c7SBlue Swirl  * You should have received a copy of the GNU Lesser General Public
1742a623c7SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1842a623c7SBlue Swirl  */
19d38ea87aSPeter Maydell #include "qemu/osdep.h"
203e457172SBlue Swirl #include "cpu.h"
21*78271684SClaudio Fontana #include "hw/core/tcg-cpu-ops.h"
2276cad711SPaolo Bonzini #include "disas/disas.h"
2363c91552SPaolo Bonzini #include "exec/exec-all.h"
24dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg.h"
25023b0ae3SPeter Maydell #include "qemu/bitops.h"
26f08b6170SPaolo Bonzini #include "exec/cpu_ldst.h"
273b9bd3f4SPaolo Bonzini #include "exec/translate-all.h"
28a411d296SPhilippe Mathieu-Daudé #include "exec/helper-proto.h"
29e6cd4bb5SRichard Henderson #include "qemu/atomic128.h"
30243af022SPaolo Bonzini #include "trace/trace-root.h"
31ed4cfbcdSRichard Henderson #include "trace/mem.h"
3242a623c7SBlue Swirl 
3342a623c7SBlue Swirl #undef EAX
3442a623c7SBlue Swirl #undef ECX
3542a623c7SBlue Swirl #undef EDX
3642a623c7SBlue Swirl #undef EBX
3742a623c7SBlue Swirl #undef ESP
3842a623c7SBlue Swirl #undef EBP
3942a623c7SBlue Swirl #undef ESI
4042a623c7SBlue Swirl #undef EDI
4142a623c7SBlue Swirl #undef EIP
4242a623c7SBlue Swirl #ifdef __linux__
4342a623c7SBlue Swirl #include <sys/ucontext.h>
4442a623c7SBlue Swirl #endif
4542a623c7SBlue Swirl 
46ec603b55SRichard Henderson __thread uintptr_t helper_retaddr;
47ec603b55SRichard Henderson 
4842a623c7SBlue Swirl //#define DEBUG_SIGNAL
4942a623c7SBlue Swirl 
5042a623c7SBlue Swirl /* exit the current TB from a signal handler. The host registers are
5142a623c7SBlue Swirl    restored in a state compatible with the CPU emulator
5242a623c7SBlue Swirl  */
53f190bf05SChen Qun static void QEMU_NORETURN cpu_exit_tb_from_sighandler(CPUState *cpu,
54f190bf05SChen Qun                                                       sigset_t *old_set)
5542a623c7SBlue Swirl {
5642a623c7SBlue Swirl     /* XXX: use siglongjmp ? */
57a5852dc5SPeter Maydell     sigprocmask(SIG_SETMASK, old_set, NULL);
586886b980SPeter Maydell     cpu_loop_exit_noexc(cpu);
5942a623c7SBlue Swirl }
6042a623c7SBlue Swirl 
6142a623c7SBlue Swirl /* 'pc' is the host PC at which the exception was raised. 'address' is
6242a623c7SBlue Swirl    the effective address of the memory exception. 'is_write' is 1 if a
6342a623c7SBlue Swirl    write caused the exception and otherwise 0'. 'old_set' is the
6442a623c7SBlue Swirl    signal set which should be restored */
65a78b1299SPeter Maydell static inline int handle_cpu_signal(uintptr_t pc, siginfo_t *info,
66a5852dc5SPeter Maydell                                     int is_write, sigset_t *old_set)
6742a623c7SBlue Swirl {
6802bed6bdSAlex Bennée     CPUState *cpu = current_cpu;
697510454eSAndreas Färber     CPUClass *cc;
70a78b1299SPeter Maydell     unsigned long address = (unsigned long)info->si_addr;
7152ba13f0SRichard Henderson     MMUAccessType access_type = is_write ? MMU_DATA_STORE : MMU_DATA_LOAD;
7242a623c7SBlue Swirl 
7352ba13f0SRichard Henderson     switch (helper_retaddr) {
7452ba13f0SRichard Henderson     default:
7552ba13f0SRichard Henderson         /*
7652ba13f0SRichard Henderson          * Fault during host memory operation within a helper function.
7752ba13f0SRichard Henderson          * The helper's host return address, saved here, gives us a
7852ba13f0SRichard Henderson          * pointer into the generated code that will unwind to the
7952ba13f0SRichard Henderson          * correct guest pc.
80ec603b55SRichard Henderson          */
81ec603b55SRichard Henderson         pc = helper_retaddr;
8252ba13f0SRichard Henderson         break;
8352ba13f0SRichard Henderson 
8452ba13f0SRichard Henderson     case 0:
8552ba13f0SRichard Henderson         /*
8652ba13f0SRichard Henderson          * Fault during host memory operation within generated code.
8752ba13f0SRichard Henderson          * (Or, a unrelated bug within qemu, but we can't tell from here).
8852ba13f0SRichard Henderson          *
8952ba13f0SRichard Henderson          * We take the host pc from the signal frame.  However, we cannot
9052ba13f0SRichard Henderson          * use that value directly.  Within cpu_restore_state_from_tb, we
9152ba13f0SRichard Henderson          * assume PC comes from GETPC(), as used by the helper functions,
9252ba13f0SRichard Henderson          * so we adjust the address by -GETPC_ADJ to form an address that
93e3a6e0daSzhaolichang          * is within the call insn, so that the address does not accidentally
9452ba13f0SRichard Henderson          * match the beginning of the next guest insn.  However, when the
9552ba13f0SRichard Henderson          * pc comes from the signal frame it points to the actual faulting
9652ba13f0SRichard Henderson          * host memory insn and not the return from a call insn.
9752ba13f0SRichard Henderson          *
9852ba13f0SRichard Henderson          * Therefore, adjust to compensate for what will be done later
9952ba13f0SRichard Henderson          * by cpu_restore_state_from_tb.
10052ba13f0SRichard Henderson          */
101ec603b55SRichard Henderson         pc += GETPC_ADJ;
10252ba13f0SRichard Henderson         break;
10352ba13f0SRichard Henderson 
10452ba13f0SRichard Henderson     case 1:
10552ba13f0SRichard Henderson         /*
10652ba13f0SRichard Henderson          * Fault during host read for translation, or loosely, "execution".
10752ba13f0SRichard Henderson          *
10852ba13f0SRichard Henderson          * The guest pc is already pointing to the start of the TB for which
10952ba13f0SRichard Henderson          * code is being generated.  If the guest translator manages the
11052ba13f0SRichard Henderson          * page crossings correctly, this is exactly the correct address
11152ba13f0SRichard Henderson          * (and if the translator doesn't handle page boundaries correctly
11252ba13f0SRichard Henderson          * there's little we can do about that here).  Therefore, do not
11352ba13f0SRichard Henderson          * trigger the unwinder.
11452ba13f0SRichard Henderson          *
11552ba13f0SRichard Henderson          * Like tb_gen_code, release the memory lock before cpu_loop_exit.
11652ba13f0SRichard Henderson          */
11752ba13f0SRichard Henderson         pc = 0;
11852ba13f0SRichard Henderson         access_type = MMU_INST_FETCH;
11952ba13f0SRichard Henderson         mmap_unlock();
12052ba13f0SRichard Henderson         break;
121ec603b55SRichard Henderson     }
122ec603b55SRichard Henderson 
12302bed6bdSAlex Bennée     /* For synchronous signals we expect to be coming from the vCPU
12402bed6bdSAlex Bennée      * thread (so current_cpu should be valid) and either from running
12502bed6bdSAlex Bennée      * code or during translation which can fault as we cross pages.
12602bed6bdSAlex Bennée      *
12702bed6bdSAlex Bennée      * If neither is true then something has gone wrong and we should
12802bed6bdSAlex Bennée      * abort rather than try and restart the vCPU execution.
12902bed6bdSAlex Bennée      */
13002bed6bdSAlex Bennée     if (!cpu || !cpu->running) {
13102bed6bdSAlex Bennée         printf("qemu:%s received signal outside vCPU context @ pc=0x%"
13202bed6bdSAlex Bennée                PRIxPTR "\n",  __func__, pc);
13302bed6bdSAlex Bennée         abort();
13402bed6bdSAlex Bennée     }
13502bed6bdSAlex Bennée 
13642a623c7SBlue Swirl #if defined(DEBUG_SIGNAL)
13771baf787SPeter Maydell     printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
13842a623c7SBlue Swirl            pc, address, is_write, *(unsigned long *)old_set);
13942a623c7SBlue Swirl #endif
14042a623c7SBlue Swirl     /* XXX: locking issue */
1419c4bbee9SPeter Maydell     /* Note that it is important that we don't call page_unprotect() unless
1429c4bbee9SPeter Maydell      * this is really a "write to nonwriteable page" fault, because
1439c4bbee9SPeter Maydell      * page_unprotect() assumes that if it is called for an access to
1449c4bbee9SPeter Maydell      * a page that's writeable this means we had two threads racing and
1459c4bbee9SPeter Maydell      * another thread got there first and already made the page writeable;
1469c4bbee9SPeter Maydell      * so we will retry the access. If we were to call page_unprotect()
1479c4bbee9SPeter Maydell      * for some other kind of fault that should really be passed to the
1489c4bbee9SPeter Maydell      * guest, we'd end up in an infinite loop of retrying the faulting
1499c4bbee9SPeter Maydell      * access.
1509c4bbee9SPeter Maydell      */
1519c4bbee9SPeter Maydell     if (is_write && info->si_signo == SIGSEGV && info->si_code == SEGV_ACCERR &&
1529c4bbee9SPeter Maydell         h2g_valid(address)) {
153f213e72fSPeter Maydell         switch (page_unprotect(h2g(address), pc)) {
154f213e72fSPeter Maydell         case 0:
155f213e72fSPeter Maydell             /* Fault not caused by a page marked unwritable to protect
156ec603b55SRichard Henderson              * cached translations, must be the guest binary's problem.
157f213e72fSPeter Maydell              */
158f213e72fSPeter Maydell             break;
159f213e72fSPeter Maydell         case 1:
160f213e72fSPeter Maydell             /* Fault caused by protection of cached translation; TBs
161ec603b55SRichard Henderson              * invalidated, so resume execution.  Retain helper_retaddr
162ec603b55SRichard Henderson              * for a possible second fault.
163f213e72fSPeter Maydell              */
16442a623c7SBlue Swirl             return 1;
165f213e72fSPeter Maydell         case 2:
166f213e72fSPeter Maydell             /* Fault caused by protection of cached translation, and the
167f213e72fSPeter Maydell              * currently executing TB was modified and must be exited
168ec603b55SRichard Henderson              * immediately.  Clear helper_retaddr for next execution.
169f213e72fSPeter Maydell              */
17008b97f7fSRichard Henderson             clear_helper_retaddr();
17102bed6bdSAlex Bennée             cpu_exit_tb_from_sighandler(cpu, old_set);
172ec603b55SRichard Henderson             /* NORETURN */
173ec603b55SRichard Henderson 
174f213e72fSPeter Maydell         default:
175f213e72fSPeter Maydell             g_assert_not_reached();
176f213e72fSPeter Maydell         }
17742a623c7SBlue Swirl     }
17842a623c7SBlue Swirl 
179732f9e89SAlexander Graf     /* Convert forcefully to guest address space, invalid addresses
180732f9e89SAlexander Graf        are still valid segv ones */
181732f9e89SAlexander Graf     address = h2g_nocheck(address);
182732f9e89SAlexander Graf 
183da6bbf85SRichard Henderson     /*
184da6bbf85SRichard Henderson      * There is no way the target can handle this other than raising
185da6bbf85SRichard Henderson      * an exception.  Undo signal and retaddr state prior to longjmp.
186ec603b55SRichard Henderson      */
187da6bbf85SRichard Henderson     sigprocmask(SIG_SETMASK, old_set, NULL);
18808b97f7fSRichard Henderson     clear_helper_retaddr();
189ec603b55SRichard Henderson 
190da6bbf85SRichard Henderson     cc = CPU_GET_CLASS(cpu);
191*78271684SClaudio Fontana     cc->tcg_ops->tlb_fill(cpu, address, 0, access_type,
192c73bdb35SClaudio Fontana                           MMU_USER_IDX, false, pc);
193da6bbf85SRichard Henderson     g_assert_not_reached();
19442a623c7SBlue Swirl }
19542a623c7SBlue Swirl 
196069cfe77SRichard Henderson static int probe_access_internal(CPUArchState *env, target_ulong addr,
197069cfe77SRichard Henderson                                  int fault_size, MMUAccessType access_type,
198069cfe77SRichard Henderson                                  bool nonfault, uintptr_t ra)
19959e96ac6SDavid Hildenbrand {
200c25c283dSDavid Hildenbrand     int flags;
201c25c283dSDavid Hildenbrand 
202c25c283dSDavid Hildenbrand     switch (access_type) {
203c25c283dSDavid Hildenbrand     case MMU_DATA_STORE:
204c25c283dSDavid Hildenbrand         flags = PAGE_WRITE;
205c25c283dSDavid Hildenbrand         break;
206c25c283dSDavid Hildenbrand     case MMU_DATA_LOAD:
207c25c283dSDavid Hildenbrand         flags = PAGE_READ;
208c25c283dSDavid Hildenbrand         break;
209c25c283dSDavid Hildenbrand     case MMU_INST_FETCH:
210c25c283dSDavid Hildenbrand         flags = PAGE_EXEC;
211c25c283dSDavid Hildenbrand         break;
212c25c283dSDavid Hildenbrand     default:
213c25c283dSDavid Hildenbrand         g_assert_not_reached();
214c25c283dSDavid Hildenbrand     }
215c25c283dSDavid Hildenbrand 
2167a1bfee6SRichard Henderson     if (!guest_addr_valid(addr) || page_check_range(addr, 1, flags) < 0) {
217069cfe77SRichard Henderson         if (nonfault) {
218069cfe77SRichard Henderson             return TLB_INVALID_MASK;
219069cfe77SRichard Henderson         } else {
22059e96ac6SDavid Hildenbrand             CPUState *cpu = env_cpu(env);
22159e96ac6SDavid Hildenbrand             CPUClass *cc = CPU_GET_CLASS(cpu);
222*78271684SClaudio Fontana             cc->tcg_ops->tlb_fill(cpu, addr, fault_size, access_type,
223069cfe77SRichard Henderson                                   MMU_USER_IDX, false, ra);
22459e96ac6SDavid Hildenbrand             g_assert_not_reached();
22559e96ac6SDavid Hildenbrand         }
226069cfe77SRichard Henderson     }
227069cfe77SRichard Henderson     return 0;
228069cfe77SRichard Henderson }
229069cfe77SRichard Henderson 
230069cfe77SRichard Henderson int probe_access_flags(CPUArchState *env, target_ulong addr,
231069cfe77SRichard Henderson                        MMUAccessType access_type, int mmu_idx,
232069cfe77SRichard Henderson                        bool nonfault, void **phost, uintptr_t ra)
233069cfe77SRichard Henderson {
234069cfe77SRichard Henderson     int flags;
235069cfe77SRichard Henderson 
236069cfe77SRichard Henderson     flags = probe_access_internal(env, addr, 0, access_type, nonfault, ra);
237069cfe77SRichard Henderson     *phost = flags ? NULL : g2h(addr);
238069cfe77SRichard Henderson     return flags;
239069cfe77SRichard Henderson }
240069cfe77SRichard Henderson 
241069cfe77SRichard Henderson void *probe_access(CPUArchState *env, target_ulong addr, int size,
242069cfe77SRichard Henderson                    MMUAccessType access_type, int mmu_idx, uintptr_t ra)
243069cfe77SRichard Henderson {
244069cfe77SRichard Henderson     int flags;
245069cfe77SRichard Henderson 
246069cfe77SRichard Henderson     g_assert(-(addr | TARGET_PAGE_MASK) >= size);
247069cfe77SRichard Henderson     flags = probe_access_internal(env, addr, size, access_type, false, ra);
248069cfe77SRichard Henderson     g_assert(flags == 0);
249fef39ccdSDavid Hildenbrand 
250fef39ccdSDavid Hildenbrand     return size ? g2h(addr) : NULL;
25159e96ac6SDavid Hildenbrand }
25259e96ac6SDavid Hildenbrand 
25342a623c7SBlue Swirl #if defined(__i386__)
25442a623c7SBlue Swirl 
255c5679026SPeter Maydell #if defined(__NetBSD__)
25642a623c7SBlue Swirl #include <ucontext.h>
25742a623c7SBlue Swirl 
25842a623c7SBlue Swirl #define EIP_sig(context)     ((context)->uc_mcontext.__gregs[_REG_EIP])
25942a623c7SBlue Swirl #define TRAP_sig(context)    ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
26042a623c7SBlue Swirl #define ERROR_sig(context)   ((context)->uc_mcontext.__gregs[_REG_ERR])
26142a623c7SBlue Swirl #define MASK_sig(context)    ((context)->uc_sigmask)
26242a623c7SBlue Swirl #elif defined(__FreeBSD__) || defined(__DragonFly__)
26342a623c7SBlue Swirl #include <ucontext.h>
26442a623c7SBlue Swirl 
26542a623c7SBlue Swirl #define EIP_sig(context)  (*((unsigned long *)&(context)->uc_mcontext.mc_eip))
26642a623c7SBlue Swirl #define TRAP_sig(context)    ((context)->uc_mcontext.mc_trapno)
26742a623c7SBlue Swirl #define ERROR_sig(context)   ((context)->uc_mcontext.mc_err)
26842a623c7SBlue Swirl #define MASK_sig(context)    ((context)->uc_sigmask)
26942a623c7SBlue Swirl #elif defined(__OpenBSD__)
27042a623c7SBlue Swirl #define EIP_sig(context)     ((context)->sc_eip)
27142a623c7SBlue Swirl #define TRAP_sig(context)    ((context)->sc_trapno)
27242a623c7SBlue Swirl #define ERROR_sig(context)   ((context)->sc_err)
27342a623c7SBlue Swirl #define MASK_sig(context)    ((context)->sc_mask)
27442a623c7SBlue Swirl #else
27542a623c7SBlue Swirl #define EIP_sig(context)     ((context)->uc_mcontext.gregs[REG_EIP])
27642a623c7SBlue Swirl #define TRAP_sig(context)    ((context)->uc_mcontext.gregs[REG_TRAPNO])
27742a623c7SBlue Swirl #define ERROR_sig(context)   ((context)->uc_mcontext.gregs[REG_ERR])
27842a623c7SBlue Swirl #define MASK_sig(context)    ((context)->uc_sigmask)
27942a623c7SBlue Swirl #endif
28042a623c7SBlue Swirl 
28142a623c7SBlue Swirl int cpu_signal_handler(int host_signum, void *pinfo,
28242a623c7SBlue Swirl                        void *puc)
28342a623c7SBlue Swirl {
28442a623c7SBlue Swirl     siginfo_t *info = pinfo;
28542a623c7SBlue Swirl #if defined(__NetBSD__) || defined(__FreeBSD__) || defined(__DragonFly__)
28642a623c7SBlue Swirl     ucontext_t *uc = puc;
28742a623c7SBlue Swirl #elif defined(__OpenBSD__)
28842a623c7SBlue Swirl     struct sigcontext *uc = puc;
28942a623c7SBlue Swirl #else
29004b33e21SKhem Raj     ucontext_t *uc = puc;
29142a623c7SBlue Swirl #endif
29242a623c7SBlue Swirl     unsigned long pc;
29342a623c7SBlue Swirl     int trapno;
29442a623c7SBlue Swirl 
29542a623c7SBlue Swirl #ifndef REG_EIP
29642a623c7SBlue Swirl /* for glibc 2.1 */
29742a623c7SBlue Swirl #define REG_EIP    EIP
29842a623c7SBlue Swirl #define REG_ERR    ERR
29942a623c7SBlue Swirl #define REG_TRAPNO TRAPNO
30042a623c7SBlue Swirl #endif
30142a623c7SBlue Swirl     pc = EIP_sig(uc);
30242a623c7SBlue Swirl     trapno = TRAP_sig(uc);
303a78b1299SPeter Maydell     return handle_cpu_signal(pc, info,
304a78b1299SPeter Maydell                              trapno == 0xe ? (ERROR_sig(uc) >> 1) & 1 : 0,
305a5852dc5SPeter Maydell                              &MASK_sig(uc));
30642a623c7SBlue Swirl }
30742a623c7SBlue Swirl 
30842a623c7SBlue Swirl #elif defined(__x86_64__)
30942a623c7SBlue Swirl 
31042a623c7SBlue Swirl #ifdef __NetBSD__
31142a623c7SBlue Swirl #define PC_sig(context)       _UC_MACHINE_PC(context)
31242a623c7SBlue Swirl #define TRAP_sig(context)     ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
31342a623c7SBlue Swirl #define ERROR_sig(context)    ((context)->uc_mcontext.__gregs[_REG_ERR])
31442a623c7SBlue Swirl #define MASK_sig(context)     ((context)->uc_sigmask)
31542a623c7SBlue Swirl #elif defined(__OpenBSD__)
31642a623c7SBlue Swirl #define PC_sig(context)       ((context)->sc_rip)
31742a623c7SBlue Swirl #define TRAP_sig(context)     ((context)->sc_trapno)
31842a623c7SBlue Swirl #define ERROR_sig(context)    ((context)->sc_err)
31942a623c7SBlue Swirl #define MASK_sig(context)     ((context)->sc_mask)
32042a623c7SBlue Swirl #elif defined(__FreeBSD__) || defined(__DragonFly__)
32142a623c7SBlue Swirl #include <ucontext.h>
32242a623c7SBlue Swirl 
32342a623c7SBlue Swirl #define PC_sig(context)  (*((unsigned long *)&(context)->uc_mcontext.mc_rip))
32442a623c7SBlue Swirl #define TRAP_sig(context)     ((context)->uc_mcontext.mc_trapno)
32542a623c7SBlue Swirl #define ERROR_sig(context)    ((context)->uc_mcontext.mc_err)
32642a623c7SBlue Swirl #define MASK_sig(context)     ((context)->uc_sigmask)
32742a623c7SBlue Swirl #else
32842a623c7SBlue Swirl #define PC_sig(context)       ((context)->uc_mcontext.gregs[REG_RIP])
32942a623c7SBlue Swirl #define TRAP_sig(context)     ((context)->uc_mcontext.gregs[REG_TRAPNO])
33042a623c7SBlue Swirl #define ERROR_sig(context)    ((context)->uc_mcontext.gregs[REG_ERR])
33142a623c7SBlue Swirl #define MASK_sig(context)     ((context)->uc_sigmask)
33242a623c7SBlue Swirl #endif
33342a623c7SBlue Swirl 
33442a623c7SBlue Swirl int cpu_signal_handler(int host_signum, void *pinfo,
33542a623c7SBlue Swirl                        void *puc)
33642a623c7SBlue Swirl {
33742a623c7SBlue Swirl     siginfo_t *info = pinfo;
33842a623c7SBlue Swirl     unsigned long pc;
33942a623c7SBlue Swirl #if defined(__NetBSD__) || defined(__FreeBSD__) || defined(__DragonFly__)
34042a623c7SBlue Swirl     ucontext_t *uc = puc;
34142a623c7SBlue Swirl #elif defined(__OpenBSD__)
34242a623c7SBlue Swirl     struct sigcontext *uc = puc;
34342a623c7SBlue Swirl #else
34404b33e21SKhem Raj     ucontext_t *uc = puc;
34542a623c7SBlue Swirl #endif
34642a623c7SBlue Swirl 
34742a623c7SBlue Swirl     pc = PC_sig(uc);
348a78b1299SPeter Maydell     return handle_cpu_signal(pc, info,
349a78b1299SPeter Maydell                              TRAP_sig(uc) == 0xe ? (ERROR_sig(uc) >> 1) & 1 : 0,
350a5852dc5SPeter Maydell                              &MASK_sig(uc));
35142a623c7SBlue Swirl }
35242a623c7SBlue Swirl 
35342a623c7SBlue Swirl #elif defined(_ARCH_PPC)
35442a623c7SBlue Swirl 
35542a623c7SBlue Swirl /***********************************************************************
35642a623c7SBlue Swirl  * signal context platform-specific definitions
35742a623c7SBlue Swirl  * From Wine
35842a623c7SBlue Swirl  */
35942a623c7SBlue Swirl #ifdef linux
36042a623c7SBlue Swirl /* All Registers access - only for local access */
36142a623c7SBlue Swirl #define REG_sig(reg_name, context)              \
36242a623c7SBlue Swirl     ((context)->uc_mcontext.regs->reg_name)
36342a623c7SBlue Swirl /* Gpr Registers access  */
36442a623c7SBlue Swirl #define GPR_sig(reg_num, context)              REG_sig(gpr[reg_num], context)
36542a623c7SBlue Swirl /* Program counter */
36642a623c7SBlue Swirl #define IAR_sig(context)                       REG_sig(nip, context)
36742a623c7SBlue Swirl /* Machine State Register (Supervisor) */
36842a623c7SBlue Swirl #define MSR_sig(context)                       REG_sig(msr, context)
36942a623c7SBlue Swirl /* Count register */
37042a623c7SBlue Swirl #define CTR_sig(context)                       REG_sig(ctr, context)
37142a623c7SBlue Swirl /* User's integer exception register */
37242a623c7SBlue Swirl #define XER_sig(context)                       REG_sig(xer, context)
37342a623c7SBlue Swirl /* Link register */
37442a623c7SBlue Swirl #define LR_sig(context)                        REG_sig(link, context)
37542a623c7SBlue Swirl /* Condition register */
37642a623c7SBlue Swirl #define CR_sig(context)                        REG_sig(ccr, context)
37742a623c7SBlue Swirl 
37842a623c7SBlue Swirl /* Float Registers access  */
37942a623c7SBlue Swirl #define FLOAT_sig(reg_num, context)                                     \
38042a623c7SBlue Swirl     (((double *)((char *)((context)->uc_mcontext.regs + 48 * 4)))[reg_num])
38142a623c7SBlue Swirl #define FPSCR_sig(context) \
38242a623c7SBlue Swirl     (*(int *)((char *)((context)->uc_mcontext.regs + (48 + 32 * 2) * 4)))
38342a623c7SBlue Swirl /* Exception Registers access */
38442a623c7SBlue Swirl #define DAR_sig(context)                       REG_sig(dar, context)
38542a623c7SBlue Swirl #define DSISR_sig(context)                     REG_sig(dsisr, context)
38642a623c7SBlue Swirl #define TRAP_sig(context)                      REG_sig(trap, context)
38742a623c7SBlue Swirl #endif /* linux */
38842a623c7SBlue Swirl 
38942a623c7SBlue Swirl #if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
39042a623c7SBlue Swirl #include <ucontext.h>
39142a623c7SBlue Swirl #define IAR_sig(context)               ((context)->uc_mcontext.mc_srr0)
39242a623c7SBlue Swirl #define MSR_sig(context)               ((context)->uc_mcontext.mc_srr1)
39342a623c7SBlue Swirl #define CTR_sig(context)               ((context)->uc_mcontext.mc_ctr)
39442a623c7SBlue Swirl #define XER_sig(context)               ((context)->uc_mcontext.mc_xer)
39542a623c7SBlue Swirl #define LR_sig(context)                ((context)->uc_mcontext.mc_lr)
39642a623c7SBlue Swirl #define CR_sig(context)                ((context)->uc_mcontext.mc_cr)
39742a623c7SBlue Swirl /* Exception Registers access */
39842a623c7SBlue Swirl #define DAR_sig(context)               ((context)->uc_mcontext.mc_dar)
39942a623c7SBlue Swirl #define DSISR_sig(context)             ((context)->uc_mcontext.mc_dsisr)
40042a623c7SBlue Swirl #define TRAP_sig(context)              ((context)->uc_mcontext.mc_exc)
40142a623c7SBlue Swirl #endif /* __FreeBSD__|| __FreeBSD_kernel__ */
40242a623c7SBlue Swirl 
40342a623c7SBlue Swirl int cpu_signal_handler(int host_signum, void *pinfo,
40442a623c7SBlue Swirl                        void *puc)
40542a623c7SBlue Swirl {
40642a623c7SBlue Swirl     siginfo_t *info = pinfo;
40742a623c7SBlue Swirl #if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
40842a623c7SBlue Swirl     ucontext_t *uc = puc;
40942a623c7SBlue Swirl #else
41004b33e21SKhem Raj     ucontext_t *uc = puc;
41142a623c7SBlue Swirl #endif
41242a623c7SBlue Swirl     unsigned long pc;
41342a623c7SBlue Swirl     int is_write;
41442a623c7SBlue Swirl 
41542a623c7SBlue Swirl     pc = IAR_sig(uc);
41642a623c7SBlue Swirl     is_write = 0;
41742a623c7SBlue Swirl #if 0
41842a623c7SBlue Swirl     /* ppc 4xx case */
41942a623c7SBlue Swirl     if (DSISR_sig(uc) & 0x00800000) {
42042a623c7SBlue Swirl         is_write = 1;
42142a623c7SBlue Swirl     }
42242a623c7SBlue Swirl #else
42342a623c7SBlue Swirl     if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000)) {
42442a623c7SBlue Swirl         is_write = 1;
42542a623c7SBlue Swirl     }
42642a623c7SBlue Swirl #endif
427a78b1299SPeter Maydell     return handle_cpu_signal(pc, info, is_write, &uc->uc_sigmask);
42842a623c7SBlue Swirl }
42942a623c7SBlue Swirl 
43042a623c7SBlue Swirl #elif defined(__alpha__)
43142a623c7SBlue Swirl 
43242a623c7SBlue Swirl int cpu_signal_handler(int host_signum, void *pinfo,
43342a623c7SBlue Swirl                            void *puc)
43442a623c7SBlue Swirl {
43542a623c7SBlue Swirl     siginfo_t *info = pinfo;
43604b33e21SKhem Raj     ucontext_t *uc = puc;
43742a623c7SBlue Swirl     uint32_t *pc = uc->uc_mcontext.sc_pc;
43842a623c7SBlue Swirl     uint32_t insn = *pc;
43942a623c7SBlue Swirl     int is_write = 0;
44042a623c7SBlue Swirl 
44142a623c7SBlue Swirl     /* XXX: need kernel patch to get write flag faster */
44242a623c7SBlue Swirl     switch (insn >> 26) {
44342a623c7SBlue Swirl     case 0x0d: /* stw */
44442a623c7SBlue Swirl     case 0x0e: /* stb */
44542a623c7SBlue Swirl     case 0x0f: /* stq_u */
44642a623c7SBlue Swirl     case 0x24: /* stf */
44742a623c7SBlue Swirl     case 0x25: /* stg */
44842a623c7SBlue Swirl     case 0x26: /* sts */
44942a623c7SBlue Swirl     case 0x27: /* stt */
45042a623c7SBlue Swirl     case 0x2c: /* stl */
45142a623c7SBlue Swirl     case 0x2d: /* stq */
45242a623c7SBlue Swirl     case 0x2e: /* stl_c */
45342a623c7SBlue Swirl     case 0x2f: /* stq_c */
45442a623c7SBlue Swirl         is_write = 1;
45542a623c7SBlue Swirl     }
45642a623c7SBlue Swirl 
457a78b1299SPeter Maydell     return handle_cpu_signal(pc, info, is_write, &uc->uc_sigmask);
45842a623c7SBlue Swirl }
45942a623c7SBlue Swirl #elif defined(__sparc__)
46042a623c7SBlue Swirl 
46142a623c7SBlue Swirl int cpu_signal_handler(int host_signum, void *pinfo,
46242a623c7SBlue Swirl                        void *puc)
46342a623c7SBlue Swirl {
46442a623c7SBlue Swirl     siginfo_t *info = pinfo;
46542a623c7SBlue Swirl     int is_write;
46642a623c7SBlue Swirl     uint32_t insn;
46742a623c7SBlue Swirl #if !defined(__arch64__) || defined(CONFIG_SOLARIS)
46842a623c7SBlue Swirl     uint32_t *regs = (uint32_t *)(info + 1);
46942a623c7SBlue Swirl     void *sigmask = (regs + 20);
47042a623c7SBlue Swirl     /* XXX: is there a standard glibc define ? */
47142a623c7SBlue Swirl     unsigned long pc = regs[1];
47242a623c7SBlue Swirl #else
47342a623c7SBlue Swirl #ifdef __linux__
47442a623c7SBlue Swirl     struct sigcontext *sc = puc;
47542a623c7SBlue Swirl     unsigned long pc = sc->sigc_regs.tpc;
47642a623c7SBlue Swirl     void *sigmask = (void *)sc->sigc_mask;
47742a623c7SBlue Swirl #elif defined(__OpenBSD__)
47842a623c7SBlue Swirl     struct sigcontext *uc = puc;
47942a623c7SBlue Swirl     unsigned long pc = uc->sc_pc;
48042a623c7SBlue Swirl     void *sigmask = (void *)(long)uc->sc_mask;
4817ccfb495STobias Nygren #elif defined(__NetBSD__)
4827ccfb495STobias Nygren     ucontext_t *uc = puc;
4837ccfb495STobias Nygren     unsigned long pc = _UC_MACHINE_PC(uc);
4847ccfb495STobias Nygren     void *sigmask = (void *)&uc->uc_sigmask;
48542a623c7SBlue Swirl #endif
48642a623c7SBlue Swirl #endif
48742a623c7SBlue Swirl 
48842a623c7SBlue Swirl     /* XXX: need kernel patch to get write flag faster */
48942a623c7SBlue Swirl     is_write = 0;
49042a623c7SBlue Swirl     insn = *(uint32_t *)pc;
49142a623c7SBlue Swirl     if ((insn >> 30) == 3) {
49242a623c7SBlue Swirl         switch ((insn >> 19) & 0x3f) {
49342a623c7SBlue Swirl         case 0x05: /* stb */
49442a623c7SBlue Swirl         case 0x15: /* stba */
49542a623c7SBlue Swirl         case 0x06: /* sth */
49642a623c7SBlue Swirl         case 0x16: /* stha */
49742a623c7SBlue Swirl         case 0x04: /* st */
49842a623c7SBlue Swirl         case 0x14: /* sta */
49942a623c7SBlue Swirl         case 0x07: /* std */
50042a623c7SBlue Swirl         case 0x17: /* stda */
50142a623c7SBlue Swirl         case 0x0e: /* stx */
50242a623c7SBlue Swirl         case 0x1e: /* stxa */
50342a623c7SBlue Swirl         case 0x24: /* stf */
50442a623c7SBlue Swirl         case 0x34: /* stfa */
50542a623c7SBlue Swirl         case 0x27: /* stdf */
50642a623c7SBlue Swirl         case 0x37: /* stdfa */
50742a623c7SBlue Swirl         case 0x26: /* stqf */
50842a623c7SBlue Swirl         case 0x36: /* stqfa */
50942a623c7SBlue Swirl         case 0x25: /* stfsr */
51042a623c7SBlue Swirl         case 0x3c: /* casa */
51142a623c7SBlue Swirl         case 0x3e: /* casxa */
51242a623c7SBlue Swirl             is_write = 1;
51342a623c7SBlue Swirl             break;
51442a623c7SBlue Swirl         }
51542a623c7SBlue Swirl     }
516a78b1299SPeter Maydell     return handle_cpu_signal(pc, info, is_write, sigmask);
51742a623c7SBlue Swirl }
51842a623c7SBlue Swirl 
51942a623c7SBlue Swirl #elif defined(__arm__)
52042a623c7SBlue Swirl 
5217ccfb495STobias Nygren #if defined(__NetBSD__)
5227ccfb495STobias Nygren #include <ucontext.h>
523853d9a4bSNick Hudson #include <sys/siginfo.h>
5247ccfb495STobias Nygren #endif
5257ccfb495STobias Nygren 
52642a623c7SBlue Swirl int cpu_signal_handler(int host_signum, void *pinfo,
52742a623c7SBlue Swirl                        void *puc)
52842a623c7SBlue Swirl {
52942a623c7SBlue Swirl     siginfo_t *info = pinfo;
5307ccfb495STobias Nygren #if defined(__NetBSD__)
5317ccfb495STobias Nygren     ucontext_t *uc = puc;
532853d9a4bSNick Hudson     siginfo_t *si = pinfo;
5337ccfb495STobias Nygren #else
53404b33e21SKhem Raj     ucontext_t *uc = puc;
5357ccfb495STobias Nygren #endif
53642a623c7SBlue Swirl     unsigned long pc;
537853d9a4bSNick Hudson     uint32_t fsr;
53842a623c7SBlue Swirl     int is_write;
53942a623c7SBlue Swirl 
5407ccfb495STobias Nygren #if defined(__NetBSD__)
5417ccfb495STobias Nygren     pc = uc->uc_mcontext.__gregs[_REG_R15];
5427ccfb495STobias Nygren #elif defined(__GLIBC__) && (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
54342a623c7SBlue Swirl     pc = uc->uc_mcontext.gregs[R15];
54442a623c7SBlue Swirl #else
54542a623c7SBlue Swirl     pc = uc->uc_mcontext.arm_pc;
54642a623c7SBlue Swirl #endif
547023b0ae3SPeter Maydell 
548853d9a4bSNick Hudson #ifdef __NetBSD__
549853d9a4bSNick Hudson     fsr = si->si_trap;
550853d9a4bSNick Hudson #else
551853d9a4bSNick Hudson     fsr = uc->uc_mcontext.error_code;
552853d9a4bSNick Hudson #endif
553853d9a4bSNick Hudson     /*
554853d9a4bSNick Hudson      * In the FSR, bit 11 is WnR, assuming a v6 or
555853d9a4bSNick Hudson      * later processor.  On v5 we will always report
556853d9a4bSNick Hudson      * this as a read, which will fail later.
557023b0ae3SPeter Maydell      */
558853d9a4bSNick Hudson     is_write = extract32(fsr, 11, 1);
559a78b1299SPeter Maydell     return handle_cpu_signal(pc, info, is_write, &uc->uc_sigmask);
56042a623c7SBlue Swirl }
56142a623c7SBlue Swirl 
562f129061cSClaudio Fontana #elif defined(__aarch64__)
563f129061cSClaudio Fontana 
56471b04329SNick Hudson #if defined(__NetBSD__)
56571b04329SNick Hudson 
56671b04329SNick Hudson #include <ucontext.h>
56771b04329SNick Hudson #include <sys/siginfo.h>
56871b04329SNick Hudson 
56971b04329SNick Hudson int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
57071b04329SNick Hudson {
57171b04329SNick Hudson     ucontext_t *uc = puc;
57271b04329SNick Hudson     siginfo_t *si = pinfo;
57371b04329SNick Hudson     unsigned long pc;
57471b04329SNick Hudson     int is_write;
57571b04329SNick Hudson     uint32_t esr;
57671b04329SNick Hudson 
57771b04329SNick Hudson     pc = uc->uc_mcontext.__gregs[_REG_PC];
57871b04329SNick Hudson     esr = si->si_trap;
57971b04329SNick Hudson 
58071b04329SNick Hudson     /*
58171b04329SNick Hudson      * siginfo_t::si_trap is the ESR value, for data aborts ESR.EC
58271b04329SNick Hudson      * is 0b10010x: then bit 6 is the WnR bit
58371b04329SNick Hudson      */
58471b04329SNick Hudson     is_write = extract32(esr, 27, 5) == 0x12 && extract32(esr, 6, 1) == 1;
58571b04329SNick Hudson     return handle_cpu_signal(pc, si, is_write, &uc->uc_sigmask);
58671b04329SNick Hudson }
58771b04329SNick Hudson 
58871b04329SNick Hudson #else
58971b04329SNick Hudson 
590f454a54fSPeter Maydell #ifndef ESR_MAGIC
591f454a54fSPeter Maydell /* Pre-3.16 kernel headers don't have these, so provide fallback definitions */
592f454a54fSPeter Maydell #define ESR_MAGIC 0x45535201
593f454a54fSPeter Maydell struct esr_context {
594f454a54fSPeter Maydell     struct _aarch64_ctx head;
595f454a54fSPeter Maydell     uint64_t esr;
596f454a54fSPeter Maydell };
597f454a54fSPeter Maydell #endif
598f454a54fSPeter Maydell 
599f454a54fSPeter Maydell static inline struct _aarch64_ctx *first_ctx(ucontext_t *uc)
600f454a54fSPeter Maydell {
601f454a54fSPeter Maydell     return (struct _aarch64_ctx *)&uc->uc_mcontext.__reserved;
602f454a54fSPeter Maydell }
603f454a54fSPeter Maydell 
604f454a54fSPeter Maydell static inline struct _aarch64_ctx *next_ctx(struct _aarch64_ctx *hdr)
605f454a54fSPeter Maydell {
606f454a54fSPeter Maydell     return (struct _aarch64_ctx *)((char *)hdr + hdr->size);
607f454a54fSPeter Maydell }
608f454a54fSPeter Maydell 
609661f7fa4SRichard Henderson int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
610f129061cSClaudio Fontana {
611f129061cSClaudio Fontana     siginfo_t *info = pinfo;
61204b33e21SKhem Raj     ucontext_t *uc = puc;
613661f7fa4SRichard Henderson     uintptr_t pc = uc->uc_mcontext.pc;
614661f7fa4SRichard Henderson     bool is_write;
615f454a54fSPeter Maydell     struct _aarch64_ctx *hdr;
616f454a54fSPeter Maydell     struct esr_context const *esrctx = NULL;
617f129061cSClaudio Fontana 
618f454a54fSPeter Maydell     /* Find the esr_context, which has the WnR bit in it */
619f454a54fSPeter Maydell     for (hdr = first_ctx(uc); hdr->magic; hdr = next_ctx(hdr)) {
620f454a54fSPeter Maydell         if (hdr->magic == ESR_MAGIC) {
621f454a54fSPeter Maydell             esrctx = (struct esr_context const *)hdr;
622f454a54fSPeter Maydell             break;
623f454a54fSPeter Maydell         }
624f454a54fSPeter Maydell     }
625f454a54fSPeter Maydell 
626f454a54fSPeter Maydell     if (esrctx) {
627f454a54fSPeter Maydell         /* For data aborts ESR.EC is 0b10010x: then bit 6 is the WnR bit */
628f454a54fSPeter Maydell         uint64_t esr = esrctx->esr;
629f454a54fSPeter Maydell         is_write = extract32(esr, 27, 5) == 0x12 && extract32(esr, 6, 1) == 1;
630f454a54fSPeter Maydell     } else {
631f454a54fSPeter Maydell         /*
632f454a54fSPeter Maydell          * Fall back to parsing instructions; will only be needed
633f454a54fSPeter Maydell          * for really ancient (pre-3.16) kernels.
634f454a54fSPeter Maydell          */
635f454a54fSPeter Maydell         uint32_t insn = *(uint32_t *)pc;
636f454a54fSPeter Maydell 
637661f7fa4SRichard Henderson         is_write = ((insn & 0xbfff0000) == 0x0c000000   /* C3.3.1 */
638661f7fa4SRichard Henderson                     || (insn & 0xbfe00000) == 0x0c800000   /* C3.3.2 */
639661f7fa4SRichard Henderson                     || (insn & 0xbfdf0000) == 0x0d000000   /* C3.3.3 */
640661f7fa4SRichard Henderson                     || (insn & 0xbfc00000) == 0x0d800000   /* C3.3.4 */
641661f7fa4SRichard Henderson                     || (insn & 0x3f400000) == 0x08000000   /* C3.3.6 */
642661f7fa4SRichard Henderson                     || (insn & 0x3bc00000) == 0x39000000   /* C3.3.13 */
643661f7fa4SRichard Henderson                     || (insn & 0x3fc00000) == 0x3d800000   /* ... 128bit */
644f454a54fSPeter Maydell                     /* Ignore bits 10, 11 & 21, controlling indexing.  */
645661f7fa4SRichard Henderson                     || (insn & 0x3bc00000) == 0x38000000   /* C3.3.8-12 */
646661f7fa4SRichard Henderson                     || (insn & 0x3fe00000) == 0x3c800000   /* ... 128bit */
647661f7fa4SRichard Henderson                     /* Ignore bits 23 & 24, controlling indexing.  */
648661f7fa4SRichard Henderson                     || (insn & 0x3a400000) == 0x28000000); /* C3.3.7,14-16 */
649f454a54fSPeter Maydell     }
650a78b1299SPeter Maydell     return handle_cpu_signal(pc, info, is_write, &uc->uc_sigmask);
651f129061cSClaudio Fontana }
65271b04329SNick Hudson #endif
653f129061cSClaudio Fontana 
65442a623c7SBlue Swirl #elif defined(__s390__)
65542a623c7SBlue Swirl 
65642a623c7SBlue Swirl int cpu_signal_handler(int host_signum, void *pinfo,
65742a623c7SBlue Swirl                        void *puc)
65842a623c7SBlue Swirl {
65942a623c7SBlue Swirl     siginfo_t *info = pinfo;
66004b33e21SKhem Raj     ucontext_t *uc = puc;
66142a623c7SBlue Swirl     unsigned long pc;
66242a623c7SBlue Swirl     uint16_t *pinsn;
66342a623c7SBlue Swirl     int is_write = 0;
66442a623c7SBlue Swirl 
66542a623c7SBlue Swirl     pc = uc->uc_mcontext.psw.addr;
66642a623c7SBlue Swirl 
66742a623c7SBlue Swirl     /* ??? On linux, the non-rt signal handler has 4 (!) arguments instead
66842a623c7SBlue Swirl        of the normal 2 arguments.  The 3rd argument contains the "int_code"
66942a623c7SBlue Swirl        from the hardware which does in fact contain the is_write value.
67042a623c7SBlue Swirl        The rt signal handler, as far as I can tell, does not give this value
67142a623c7SBlue Swirl        at all.  Not that we could get to it from here even if it were.  */
67242a623c7SBlue Swirl     /* ??? This is not even close to complete, since it ignores all
67342a623c7SBlue Swirl        of the read-modify-write instructions.  */
67442a623c7SBlue Swirl     pinsn = (uint16_t *)pc;
67542a623c7SBlue Swirl     switch (pinsn[0] >> 8) {
67642a623c7SBlue Swirl     case 0x50: /* ST */
67742a623c7SBlue Swirl     case 0x42: /* STC */
67842a623c7SBlue Swirl     case 0x40: /* STH */
67942a623c7SBlue Swirl         is_write = 1;
68042a623c7SBlue Swirl         break;
68142a623c7SBlue Swirl     case 0xc4: /* RIL format insns */
68242a623c7SBlue Swirl         switch (pinsn[0] & 0xf) {
68342a623c7SBlue Swirl         case 0xf: /* STRL */
68442a623c7SBlue Swirl         case 0xb: /* STGRL */
68542a623c7SBlue Swirl         case 0x7: /* STHRL */
68642a623c7SBlue Swirl             is_write = 1;
68742a623c7SBlue Swirl         }
68842a623c7SBlue Swirl         break;
68942a623c7SBlue Swirl     case 0xe3: /* RXY format insns */
69042a623c7SBlue Swirl         switch (pinsn[2] & 0xff) {
69142a623c7SBlue Swirl         case 0x50: /* STY */
69242a623c7SBlue Swirl         case 0x24: /* STG */
69342a623c7SBlue Swirl         case 0x72: /* STCY */
69442a623c7SBlue Swirl         case 0x70: /* STHY */
69542a623c7SBlue Swirl         case 0x8e: /* STPQ */
69642a623c7SBlue Swirl         case 0x3f: /* STRVH */
69742a623c7SBlue Swirl         case 0x3e: /* STRV */
69842a623c7SBlue Swirl         case 0x2f: /* STRVG */
69942a623c7SBlue Swirl             is_write = 1;
70042a623c7SBlue Swirl         }
70142a623c7SBlue Swirl         break;
70242a623c7SBlue Swirl     }
703a78b1299SPeter Maydell     return handle_cpu_signal(pc, info, is_write, &uc->uc_sigmask);
70442a623c7SBlue Swirl }
70542a623c7SBlue Swirl 
70642a623c7SBlue Swirl #elif defined(__mips__)
70742a623c7SBlue Swirl 
70862475e9dSKele Huang #if defined(__misp16) || defined(__mips_micromips)
70962475e9dSKele Huang #error "Unsupported encoding"
71062475e9dSKele Huang #endif
71162475e9dSKele Huang 
71242a623c7SBlue Swirl int cpu_signal_handler(int host_signum, void *pinfo,
71342a623c7SBlue Swirl                        void *puc)
71442a623c7SBlue Swirl {
71542a623c7SBlue Swirl     siginfo_t *info = pinfo;
71604b33e21SKhem Raj     ucontext_t *uc = puc;
71762475e9dSKele Huang     uintptr_t pc = uc->uc_mcontext.pc;
71862475e9dSKele Huang     uint32_t insn = *(uint32_t *)pc;
71962475e9dSKele Huang     int is_write = 0;
72042a623c7SBlue Swirl 
72162475e9dSKele Huang     /* Detect all store instructions at program counter. */
72262475e9dSKele Huang     switch((insn >> 26) & 077) {
72362475e9dSKele Huang     case 050: /* SB */
72462475e9dSKele Huang     case 051: /* SH */
72562475e9dSKele Huang     case 052: /* SWL */
72662475e9dSKele Huang     case 053: /* SW */
72762475e9dSKele Huang     case 054: /* SDL */
72862475e9dSKele Huang     case 055: /* SDR */
72962475e9dSKele Huang     case 056: /* SWR */
73062475e9dSKele Huang     case 070: /* SC */
73162475e9dSKele Huang     case 071: /* SWC1 */
73262475e9dSKele Huang     case 074: /* SCD */
73362475e9dSKele Huang     case 075: /* SDC1 */
73462475e9dSKele Huang     case 077: /* SD */
73562475e9dSKele Huang #if !defined(__mips_isa_rev) || __mips_isa_rev < 6
73662475e9dSKele Huang     case 072: /* SWC2 */
73762475e9dSKele Huang     case 076: /* SDC2 */
73862475e9dSKele Huang #endif
73962475e9dSKele Huang         is_write = 1;
74062475e9dSKele Huang         break;
74162475e9dSKele Huang     case 023: /* COP1X */
74262475e9dSKele Huang         /* Required in all versions of MIPS64 since
74362475e9dSKele Huang            MIPS64r1 and subsequent versions of MIPS32r2. */
74462475e9dSKele Huang         switch (insn & 077) {
74562475e9dSKele Huang         case 010: /* SWXC1 */
74662475e9dSKele Huang         case 011: /* SDXC1 */
74762475e9dSKele Huang         case 015: /* SUXC1 */
74862475e9dSKele Huang             is_write = 1;
74962475e9dSKele Huang         }
75062475e9dSKele Huang         break;
75162475e9dSKele Huang     }
75262475e9dSKele Huang 
753a78b1299SPeter Maydell     return handle_cpu_signal(pc, info, is_write, &uc->uc_sigmask);
75442a623c7SBlue Swirl }
75542a623c7SBlue Swirl 
756464e447aSAlistair Francis #elif defined(__riscv)
757464e447aSAlistair Francis 
758464e447aSAlistair Francis int cpu_signal_handler(int host_signum, void *pinfo,
759464e447aSAlistair Francis                        void *puc)
760464e447aSAlistair Francis {
761464e447aSAlistair Francis     siginfo_t *info = pinfo;
762464e447aSAlistair Francis     ucontext_t *uc = puc;
763464e447aSAlistair Francis     greg_t pc = uc->uc_mcontext.__gregs[REG_PC];
764464e447aSAlistair Francis     uint32_t insn = *(uint32_t *)pc;
765464e447aSAlistair Francis     int is_write = 0;
766464e447aSAlistair Francis 
767464e447aSAlistair Francis     /* Detect store by reading the instruction at the program
768464e447aSAlistair Francis        counter. Note: we currently only generate 32-bit
769464e447aSAlistair Francis        instructions so we thus only detect 32-bit stores */
770464e447aSAlistair Francis     switch (((insn >> 0) & 0b11)) {
771464e447aSAlistair Francis     case 3:
772464e447aSAlistair Francis         switch (((insn >> 2) & 0b11111)) {
773464e447aSAlistair Francis         case 8:
774464e447aSAlistair Francis             switch (((insn >> 12) & 0b111)) {
775464e447aSAlistair Francis             case 0: /* sb */
776464e447aSAlistair Francis             case 1: /* sh */
777464e447aSAlistair Francis             case 2: /* sw */
778464e447aSAlistair Francis             case 3: /* sd */
779464e447aSAlistair Francis             case 4: /* sq */
780464e447aSAlistair Francis                 is_write = 1;
781464e447aSAlistair Francis                 break;
782464e447aSAlistair Francis             default:
783464e447aSAlistair Francis                 break;
784464e447aSAlistair Francis             }
785464e447aSAlistair Francis             break;
786464e447aSAlistair Francis         case 9:
787464e447aSAlistair Francis             switch (((insn >> 12) & 0b111)) {
788464e447aSAlistair Francis             case 2: /* fsw */
789464e447aSAlistair Francis             case 3: /* fsd */
790464e447aSAlistair Francis             case 4: /* fsq */
791464e447aSAlistair Francis                 is_write = 1;
792464e447aSAlistair Francis                 break;
793464e447aSAlistair Francis             default:
794464e447aSAlistair Francis                 break;
795464e447aSAlistair Francis             }
796464e447aSAlistair Francis             break;
797464e447aSAlistair Francis         default:
798464e447aSAlistair Francis             break;
799464e447aSAlistair Francis         }
800464e447aSAlistair Francis     }
801464e447aSAlistair Francis 
802464e447aSAlistair Francis     /* Check for compressed instructions */
803464e447aSAlistair Francis     switch (((insn >> 13) & 0b111)) {
804464e447aSAlistair Francis     case 7:
805464e447aSAlistair Francis         switch (insn & 0b11) {
806464e447aSAlistair Francis         case 0: /*c.sd */
807464e447aSAlistair Francis         case 2: /* c.sdsp */
808464e447aSAlistair Francis             is_write = 1;
809464e447aSAlistair Francis             break;
810464e447aSAlistair Francis         default:
811464e447aSAlistair Francis             break;
812464e447aSAlistair Francis         }
813464e447aSAlistair Francis         break;
814464e447aSAlistair Francis     case 6:
815464e447aSAlistair Francis         switch (insn & 0b11) {
816464e447aSAlistair Francis         case 0: /* c.sw */
817464e447aSAlistair Francis         case 3: /* c.swsp */
818464e447aSAlistair Francis             is_write = 1;
819464e447aSAlistair Francis             break;
820464e447aSAlistair Francis         default:
821464e447aSAlistair Francis             break;
822464e447aSAlistair Francis         }
823464e447aSAlistair Francis         break;
824464e447aSAlistair Francis     default:
825464e447aSAlistair Francis         break;
826464e447aSAlistair Francis     }
827464e447aSAlistair Francis 
828464e447aSAlistair Francis     return handle_cpu_signal(pc, info, is_write, &uc->uc_sigmask);
829464e447aSAlistair Francis }
830464e447aSAlistair Francis 
83142a623c7SBlue Swirl #else
83242a623c7SBlue Swirl 
83342a623c7SBlue Swirl #error host CPU specific signal handler needed
83442a623c7SBlue Swirl 
83542a623c7SBlue Swirl #endif
836a411d296SPhilippe Mathieu-Daudé 
837a411d296SPhilippe Mathieu-Daudé /* The softmmu versions of these helpers are in cputlb.c.  */
838a411d296SPhilippe Mathieu-Daudé 
839ed4cfbcdSRichard Henderson uint32_t cpu_ldub_data(CPUArchState *env, abi_ptr ptr)
840ed4cfbcdSRichard Henderson {
841ed4cfbcdSRichard Henderson     uint32_t ret;
842ed4cfbcdSRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_UB, MMU_USER_IDX, false);
843ed4cfbcdSRichard Henderson 
844ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
845ed4cfbcdSRichard Henderson     ret = ldub_p(g2h(ptr));
846ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
847ed4cfbcdSRichard Henderson     return ret;
848ed4cfbcdSRichard Henderson }
849ed4cfbcdSRichard Henderson 
850ed4cfbcdSRichard Henderson int cpu_ldsb_data(CPUArchState *env, abi_ptr ptr)
851ed4cfbcdSRichard Henderson {
852ed4cfbcdSRichard Henderson     int ret;
853ed4cfbcdSRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_SB, MMU_USER_IDX, false);
854ed4cfbcdSRichard Henderson 
855ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
856ed4cfbcdSRichard Henderson     ret = ldsb_p(g2h(ptr));
857ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
858ed4cfbcdSRichard Henderson     return ret;
859ed4cfbcdSRichard Henderson }
860ed4cfbcdSRichard Henderson 
861b9e60257SRichard Henderson uint32_t cpu_lduw_be_data(CPUArchState *env, abi_ptr ptr)
862ed4cfbcdSRichard Henderson {
863ed4cfbcdSRichard Henderson     uint32_t ret;
864b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_BEUW, MMU_USER_IDX, false);
865ed4cfbcdSRichard Henderson 
866ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
867b9e60257SRichard Henderson     ret = lduw_be_p(g2h(ptr));
868ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
869ed4cfbcdSRichard Henderson     return ret;
870ed4cfbcdSRichard Henderson }
871ed4cfbcdSRichard Henderson 
872b9e60257SRichard Henderson int cpu_ldsw_be_data(CPUArchState *env, abi_ptr ptr)
873ed4cfbcdSRichard Henderson {
874ed4cfbcdSRichard Henderson     int ret;
875b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_BESW, MMU_USER_IDX, false);
876ed4cfbcdSRichard Henderson 
877ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
878b9e60257SRichard Henderson     ret = ldsw_be_p(g2h(ptr));
879ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
880ed4cfbcdSRichard Henderson     return ret;
881ed4cfbcdSRichard Henderson }
882ed4cfbcdSRichard Henderson 
883b9e60257SRichard Henderson uint32_t cpu_ldl_be_data(CPUArchState *env, abi_ptr ptr)
884ed4cfbcdSRichard Henderson {
885ed4cfbcdSRichard Henderson     uint32_t ret;
886b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_BEUL, MMU_USER_IDX, false);
887ed4cfbcdSRichard Henderson 
888ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
889b9e60257SRichard Henderson     ret = ldl_be_p(g2h(ptr));
890ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
891ed4cfbcdSRichard Henderson     return ret;
892ed4cfbcdSRichard Henderson }
893ed4cfbcdSRichard Henderson 
894b9e60257SRichard Henderson uint64_t cpu_ldq_be_data(CPUArchState *env, abi_ptr ptr)
895ed4cfbcdSRichard Henderson {
896ed4cfbcdSRichard Henderson     uint64_t ret;
897b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_BEQ, MMU_USER_IDX, false);
898ed4cfbcdSRichard Henderson 
899ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
900b9e60257SRichard Henderson     ret = ldq_be_p(g2h(ptr));
901b9e60257SRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
902b9e60257SRichard Henderson     return ret;
903b9e60257SRichard Henderson }
904b9e60257SRichard Henderson 
905b9e60257SRichard Henderson uint32_t cpu_lduw_le_data(CPUArchState *env, abi_ptr ptr)
906b9e60257SRichard Henderson {
907b9e60257SRichard Henderson     uint32_t ret;
908b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_LEUW, MMU_USER_IDX, false);
909b9e60257SRichard Henderson 
910b9e60257SRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
911b9e60257SRichard Henderson     ret = lduw_le_p(g2h(ptr));
912b9e60257SRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
913b9e60257SRichard Henderson     return ret;
914b9e60257SRichard Henderson }
915b9e60257SRichard Henderson 
916b9e60257SRichard Henderson int cpu_ldsw_le_data(CPUArchState *env, abi_ptr ptr)
917b9e60257SRichard Henderson {
918b9e60257SRichard Henderson     int ret;
919b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_LESW, MMU_USER_IDX, false);
920b9e60257SRichard Henderson 
921b9e60257SRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
922b9e60257SRichard Henderson     ret = ldsw_le_p(g2h(ptr));
923b9e60257SRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
924b9e60257SRichard Henderson     return ret;
925b9e60257SRichard Henderson }
926b9e60257SRichard Henderson 
927b9e60257SRichard Henderson uint32_t cpu_ldl_le_data(CPUArchState *env, abi_ptr ptr)
928b9e60257SRichard Henderson {
929b9e60257SRichard Henderson     uint32_t ret;
930b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_LEUL, MMU_USER_IDX, false);
931b9e60257SRichard Henderson 
932b9e60257SRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
933b9e60257SRichard Henderson     ret = ldl_le_p(g2h(ptr));
934b9e60257SRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
935b9e60257SRichard Henderson     return ret;
936b9e60257SRichard Henderson }
937b9e60257SRichard Henderson 
938b9e60257SRichard Henderson uint64_t cpu_ldq_le_data(CPUArchState *env, abi_ptr ptr)
939b9e60257SRichard Henderson {
940b9e60257SRichard Henderson     uint64_t ret;
941b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_LEQ, MMU_USER_IDX, false);
942b9e60257SRichard Henderson 
943b9e60257SRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
944b9e60257SRichard Henderson     ret = ldq_le_p(g2h(ptr));
945ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
946ed4cfbcdSRichard Henderson     return ret;
947ed4cfbcdSRichard Henderson }
948ed4cfbcdSRichard Henderson 
949ed4cfbcdSRichard Henderson uint32_t cpu_ldub_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr)
950ed4cfbcdSRichard Henderson {
951ed4cfbcdSRichard Henderson     uint32_t ret;
952ed4cfbcdSRichard Henderson 
953ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
954ed4cfbcdSRichard Henderson     ret = cpu_ldub_data(env, ptr);
955ed4cfbcdSRichard Henderson     clear_helper_retaddr();
956ed4cfbcdSRichard Henderson     return ret;
957ed4cfbcdSRichard Henderson }
958ed4cfbcdSRichard Henderson 
959ed4cfbcdSRichard Henderson int cpu_ldsb_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr)
960ed4cfbcdSRichard Henderson {
961ed4cfbcdSRichard Henderson     int ret;
962ed4cfbcdSRichard Henderson 
963ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
964ed4cfbcdSRichard Henderson     ret = cpu_ldsb_data(env, ptr);
965ed4cfbcdSRichard Henderson     clear_helper_retaddr();
966ed4cfbcdSRichard Henderson     return ret;
967ed4cfbcdSRichard Henderson }
968ed4cfbcdSRichard Henderson 
969b9e60257SRichard Henderson uint32_t cpu_lduw_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr)
970ed4cfbcdSRichard Henderson {
971ed4cfbcdSRichard Henderson     uint32_t ret;
972ed4cfbcdSRichard Henderson 
973ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
974b9e60257SRichard Henderson     ret = cpu_lduw_be_data(env, ptr);
975ed4cfbcdSRichard Henderson     clear_helper_retaddr();
976ed4cfbcdSRichard Henderson     return ret;
977ed4cfbcdSRichard Henderson }
978ed4cfbcdSRichard Henderson 
979b9e60257SRichard Henderson int cpu_ldsw_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr)
980ed4cfbcdSRichard Henderson {
981ed4cfbcdSRichard Henderson     int ret;
982ed4cfbcdSRichard Henderson 
983ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
984b9e60257SRichard Henderson     ret = cpu_ldsw_be_data(env, ptr);
985ed4cfbcdSRichard Henderson     clear_helper_retaddr();
986ed4cfbcdSRichard Henderson     return ret;
987ed4cfbcdSRichard Henderson }
988ed4cfbcdSRichard Henderson 
989b9e60257SRichard Henderson uint32_t cpu_ldl_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr)
990ed4cfbcdSRichard Henderson {
991ed4cfbcdSRichard Henderson     uint32_t ret;
992ed4cfbcdSRichard Henderson 
993ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
994b9e60257SRichard Henderson     ret = cpu_ldl_be_data(env, ptr);
995ed4cfbcdSRichard Henderson     clear_helper_retaddr();
996ed4cfbcdSRichard Henderson     return ret;
997ed4cfbcdSRichard Henderson }
998ed4cfbcdSRichard Henderson 
999b9e60257SRichard Henderson uint64_t cpu_ldq_be_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr)
1000ed4cfbcdSRichard Henderson {
1001ed4cfbcdSRichard Henderson     uint64_t ret;
1002ed4cfbcdSRichard Henderson 
1003ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
1004b9e60257SRichard Henderson     ret = cpu_ldq_be_data(env, ptr);
1005b9e60257SRichard Henderson     clear_helper_retaddr();
1006b9e60257SRichard Henderson     return ret;
1007b9e60257SRichard Henderson }
1008b9e60257SRichard Henderson 
1009b9e60257SRichard Henderson uint32_t cpu_lduw_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr)
1010b9e60257SRichard Henderson {
1011b9e60257SRichard Henderson     uint32_t ret;
1012b9e60257SRichard Henderson 
1013b9e60257SRichard Henderson     set_helper_retaddr(retaddr);
1014b9e60257SRichard Henderson     ret = cpu_lduw_le_data(env, ptr);
1015b9e60257SRichard Henderson     clear_helper_retaddr();
1016b9e60257SRichard Henderson     return ret;
1017b9e60257SRichard Henderson }
1018b9e60257SRichard Henderson 
1019b9e60257SRichard Henderson int cpu_ldsw_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr)
1020b9e60257SRichard Henderson {
1021b9e60257SRichard Henderson     int ret;
1022b9e60257SRichard Henderson 
1023b9e60257SRichard Henderson     set_helper_retaddr(retaddr);
1024b9e60257SRichard Henderson     ret = cpu_ldsw_le_data(env, ptr);
1025b9e60257SRichard Henderson     clear_helper_retaddr();
1026b9e60257SRichard Henderson     return ret;
1027b9e60257SRichard Henderson }
1028b9e60257SRichard Henderson 
1029b9e60257SRichard Henderson uint32_t cpu_ldl_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr)
1030b9e60257SRichard Henderson {
1031b9e60257SRichard Henderson     uint32_t ret;
1032b9e60257SRichard Henderson 
1033b9e60257SRichard Henderson     set_helper_retaddr(retaddr);
1034b9e60257SRichard Henderson     ret = cpu_ldl_le_data(env, ptr);
1035b9e60257SRichard Henderson     clear_helper_retaddr();
1036b9e60257SRichard Henderson     return ret;
1037b9e60257SRichard Henderson }
1038b9e60257SRichard Henderson 
1039b9e60257SRichard Henderson uint64_t cpu_ldq_le_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr)
1040b9e60257SRichard Henderson {
1041b9e60257SRichard Henderson     uint64_t ret;
1042b9e60257SRichard Henderson 
1043b9e60257SRichard Henderson     set_helper_retaddr(retaddr);
1044b9e60257SRichard Henderson     ret = cpu_ldq_le_data(env, ptr);
1045ed4cfbcdSRichard Henderson     clear_helper_retaddr();
1046ed4cfbcdSRichard Henderson     return ret;
1047ed4cfbcdSRichard Henderson }
1048ed4cfbcdSRichard Henderson 
1049ed4cfbcdSRichard Henderson void cpu_stb_data(CPUArchState *env, abi_ptr ptr, uint32_t val)
1050ed4cfbcdSRichard Henderson {
1051ed4cfbcdSRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_UB, MMU_USER_IDX, true);
1052ed4cfbcdSRichard Henderson 
1053ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
1054ed4cfbcdSRichard Henderson     stb_p(g2h(ptr), val);
1055ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
1056ed4cfbcdSRichard Henderson }
1057ed4cfbcdSRichard Henderson 
1058b9e60257SRichard Henderson void cpu_stw_be_data(CPUArchState *env, abi_ptr ptr, uint32_t val)
1059ed4cfbcdSRichard Henderson {
1060b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_BEUW, MMU_USER_IDX, true);
1061ed4cfbcdSRichard Henderson 
1062ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
1063b9e60257SRichard Henderson     stw_be_p(g2h(ptr), val);
1064ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
1065ed4cfbcdSRichard Henderson }
1066ed4cfbcdSRichard Henderson 
1067b9e60257SRichard Henderson void cpu_stl_be_data(CPUArchState *env, abi_ptr ptr, uint32_t val)
1068ed4cfbcdSRichard Henderson {
1069b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_BEUL, MMU_USER_IDX, true);
1070ed4cfbcdSRichard Henderson 
1071ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
1072b9e60257SRichard Henderson     stl_be_p(g2h(ptr), val);
1073ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
1074ed4cfbcdSRichard Henderson }
1075ed4cfbcdSRichard Henderson 
1076b9e60257SRichard Henderson void cpu_stq_be_data(CPUArchState *env, abi_ptr ptr, uint64_t val)
1077ed4cfbcdSRichard Henderson {
1078b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_BEQ, MMU_USER_IDX, true);
1079ed4cfbcdSRichard Henderson 
1080ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
1081b9e60257SRichard Henderson     stq_be_p(g2h(ptr), val);
1082b9e60257SRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
1083b9e60257SRichard Henderson }
1084b9e60257SRichard Henderson 
1085b9e60257SRichard Henderson void cpu_stw_le_data(CPUArchState *env, abi_ptr ptr, uint32_t val)
1086b9e60257SRichard Henderson {
1087b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_LEUW, MMU_USER_IDX, true);
1088b9e60257SRichard Henderson 
1089b9e60257SRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
1090b9e60257SRichard Henderson     stw_le_p(g2h(ptr), val);
1091b9e60257SRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
1092b9e60257SRichard Henderson }
1093b9e60257SRichard Henderson 
1094b9e60257SRichard Henderson void cpu_stl_le_data(CPUArchState *env, abi_ptr ptr, uint32_t val)
1095b9e60257SRichard Henderson {
1096b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_LEUL, MMU_USER_IDX, true);
1097b9e60257SRichard Henderson 
1098b9e60257SRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
1099b9e60257SRichard Henderson     stl_le_p(g2h(ptr), val);
1100b9e60257SRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
1101b9e60257SRichard Henderson }
1102b9e60257SRichard Henderson 
1103b9e60257SRichard Henderson void cpu_stq_le_data(CPUArchState *env, abi_ptr ptr, uint64_t val)
1104b9e60257SRichard Henderson {
1105b9e60257SRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_LEQ, MMU_USER_IDX, true);
1106b9e60257SRichard Henderson 
1107b9e60257SRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
1108b9e60257SRichard Henderson     stq_le_p(g2h(ptr), val);
1109ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
1110ed4cfbcdSRichard Henderson }
1111ed4cfbcdSRichard Henderson 
1112ed4cfbcdSRichard Henderson void cpu_stb_data_ra(CPUArchState *env, abi_ptr ptr,
1113ed4cfbcdSRichard Henderson                      uint32_t val, uintptr_t retaddr)
1114ed4cfbcdSRichard Henderson {
1115ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
1116ed4cfbcdSRichard Henderson     cpu_stb_data(env, ptr, val);
1117ed4cfbcdSRichard Henderson     clear_helper_retaddr();
1118ed4cfbcdSRichard Henderson }
1119ed4cfbcdSRichard Henderson 
1120b9e60257SRichard Henderson void cpu_stw_be_data_ra(CPUArchState *env, abi_ptr ptr,
1121ed4cfbcdSRichard Henderson                         uint32_t val, uintptr_t retaddr)
1122ed4cfbcdSRichard Henderson {
1123ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
1124b9e60257SRichard Henderson     cpu_stw_be_data(env, ptr, val);
1125ed4cfbcdSRichard Henderson     clear_helper_retaddr();
1126ed4cfbcdSRichard Henderson }
1127ed4cfbcdSRichard Henderson 
1128b9e60257SRichard Henderson void cpu_stl_be_data_ra(CPUArchState *env, abi_ptr ptr,
1129ed4cfbcdSRichard Henderson                         uint32_t val, uintptr_t retaddr)
1130ed4cfbcdSRichard Henderson {
1131ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
1132b9e60257SRichard Henderson     cpu_stl_be_data(env, ptr, val);
1133ed4cfbcdSRichard Henderson     clear_helper_retaddr();
1134ed4cfbcdSRichard Henderson }
1135ed4cfbcdSRichard Henderson 
1136b9e60257SRichard Henderson void cpu_stq_be_data_ra(CPUArchState *env, abi_ptr ptr,
1137ed4cfbcdSRichard Henderson                         uint64_t val, uintptr_t retaddr)
1138ed4cfbcdSRichard Henderson {
1139ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
1140b9e60257SRichard Henderson     cpu_stq_be_data(env, ptr, val);
1141b9e60257SRichard Henderson     clear_helper_retaddr();
1142b9e60257SRichard Henderson }
1143b9e60257SRichard Henderson 
1144b9e60257SRichard Henderson void cpu_stw_le_data_ra(CPUArchState *env, abi_ptr ptr,
1145b9e60257SRichard Henderson                         uint32_t val, uintptr_t retaddr)
1146b9e60257SRichard Henderson {
1147b9e60257SRichard Henderson     set_helper_retaddr(retaddr);
1148b9e60257SRichard Henderson     cpu_stw_le_data(env, ptr, val);
1149b9e60257SRichard Henderson     clear_helper_retaddr();
1150b9e60257SRichard Henderson }
1151b9e60257SRichard Henderson 
1152b9e60257SRichard Henderson void cpu_stl_le_data_ra(CPUArchState *env, abi_ptr ptr,
1153b9e60257SRichard Henderson                         uint32_t val, uintptr_t retaddr)
1154b9e60257SRichard Henderson {
1155b9e60257SRichard Henderson     set_helper_retaddr(retaddr);
1156b9e60257SRichard Henderson     cpu_stl_le_data(env, ptr, val);
1157b9e60257SRichard Henderson     clear_helper_retaddr();
1158b9e60257SRichard Henderson }
1159b9e60257SRichard Henderson 
1160b9e60257SRichard Henderson void cpu_stq_le_data_ra(CPUArchState *env, abi_ptr ptr,
1161b9e60257SRichard Henderson                         uint64_t val, uintptr_t retaddr)
1162b9e60257SRichard Henderson {
1163b9e60257SRichard Henderson     set_helper_retaddr(retaddr);
1164b9e60257SRichard Henderson     cpu_stq_le_data(env, ptr, val);
1165ed4cfbcdSRichard Henderson     clear_helper_retaddr();
1166ed4cfbcdSRichard Henderson }
1167ed4cfbcdSRichard Henderson 
1168ed4cfbcdSRichard Henderson uint32_t cpu_ldub_code(CPUArchState *env, abi_ptr ptr)
1169ed4cfbcdSRichard Henderson {
1170ed4cfbcdSRichard Henderson     uint32_t ret;
1171ed4cfbcdSRichard Henderson 
1172ed4cfbcdSRichard Henderson     set_helper_retaddr(1);
1173ed4cfbcdSRichard Henderson     ret = ldub_p(g2h(ptr));
1174ed4cfbcdSRichard Henderson     clear_helper_retaddr();
1175ed4cfbcdSRichard Henderson     return ret;
1176ed4cfbcdSRichard Henderson }
1177ed4cfbcdSRichard Henderson 
1178ed4cfbcdSRichard Henderson uint32_t cpu_lduw_code(CPUArchState *env, abi_ptr ptr)
1179ed4cfbcdSRichard Henderson {
1180ed4cfbcdSRichard Henderson     uint32_t ret;
1181ed4cfbcdSRichard Henderson 
1182ed4cfbcdSRichard Henderson     set_helper_retaddr(1);
1183ed4cfbcdSRichard Henderson     ret = lduw_p(g2h(ptr));
1184ed4cfbcdSRichard Henderson     clear_helper_retaddr();
1185ed4cfbcdSRichard Henderson     return ret;
1186ed4cfbcdSRichard Henderson }
1187ed4cfbcdSRichard Henderson 
1188ed4cfbcdSRichard Henderson uint32_t cpu_ldl_code(CPUArchState *env, abi_ptr ptr)
1189ed4cfbcdSRichard Henderson {
1190ed4cfbcdSRichard Henderson     uint32_t ret;
1191ed4cfbcdSRichard Henderson 
1192ed4cfbcdSRichard Henderson     set_helper_retaddr(1);
1193ed4cfbcdSRichard Henderson     ret = ldl_p(g2h(ptr));
1194ed4cfbcdSRichard Henderson     clear_helper_retaddr();
1195ed4cfbcdSRichard Henderson     return ret;
1196ed4cfbcdSRichard Henderson }
1197ed4cfbcdSRichard Henderson 
1198ed4cfbcdSRichard Henderson uint64_t cpu_ldq_code(CPUArchState *env, abi_ptr ptr)
1199ed4cfbcdSRichard Henderson {
1200ed4cfbcdSRichard Henderson     uint64_t ret;
1201ed4cfbcdSRichard Henderson 
1202ed4cfbcdSRichard Henderson     set_helper_retaddr(1);
1203ed4cfbcdSRichard Henderson     ret = ldq_p(g2h(ptr));
1204ed4cfbcdSRichard Henderson     clear_helper_retaddr();
1205ed4cfbcdSRichard Henderson     return ret;
1206ed4cfbcdSRichard Henderson }
1207ed4cfbcdSRichard Henderson 
1208a411d296SPhilippe Mathieu-Daudé /* Do not allow unaligned operations to proceed.  Return the host address.  */
1209a411d296SPhilippe Mathieu-Daudé static void *atomic_mmu_lookup(CPUArchState *env, target_ulong addr,
1210a411d296SPhilippe Mathieu-Daudé                                int size, uintptr_t retaddr)
1211a411d296SPhilippe Mathieu-Daudé {
1212a411d296SPhilippe Mathieu-Daudé     /* Enforce qemu required alignment.  */
1213a411d296SPhilippe Mathieu-Daudé     if (unlikely(addr & (size - 1))) {
121429a0af61SRichard Henderson         cpu_loop_exit_atomic(env_cpu(env), retaddr);
1215a411d296SPhilippe Mathieu-Daudé     }
121608b97f7fSRichard Henderson     void *ret = g2h(addr);
121708b97f7fSRichard Henderson     set_helper_retaddr(retaddr);
121808b97f7fSRichard Henderson     return ret;
1219a411d296SPhilippe Mathieu-Daudé }
1220a411d296SPhilippe Mathieu-Daudé 
1221a411d296SPhilippe Mathieu-Daudé /* Macro to call the above, with local variables from the use context.  */
122234d49937SPeter Maydell #define ATOMIC_MMU_DECLS do {} while (0)
1223a411d296SPhilippe Mathieu-Daudé #define ATOMIC_MMU_LOOKUP  atomic_mmu_lookup(env, addr, DATA_SIZE, GETPC())
122408b97f7fSRichard Henderson #define ATOMIC_MMU_CLEANUP do { clear_helper_retaddr(); } while (0)
1225504f73f7SAlex Bennée #define ATOMIC_MMU_IDX MMU_USER_IDX
1226a411d296SPhilippe Mathieu-Daudé 
1227a411d296SPhilippe Mathieu-Daudé #define ATOMIC_NAME(X)   HELPER(glue(glue(atomic_ ## X, SUFFIX), END))
1228a411d296SPhilippe Mathieu-Daudé #define EXTRA_ARGS
1229a411d296SPhilippe Mathieu-Daudé 
1230139c1837SPaolo Bonzini #include "atomic_common.c.inc"
1231cfec3885SEmilio G. Cota 
1232a411d296SPhilippe Mathieu-Daudé #define DATA_SIZE 1
1233a411d296SPhilippe Mathieu-Daudé #include "atomic_template.h"
1234a411d296SPhilippe Mathieu-Daudé 
1235a411d296SPhilippe Mathieu-Daudé #define DATA_SIZE 2
1236a411d296SPhilippe Mathieu-Daudé #include "atomic_template.h"
1237a411d296SPhilippe Mathieu-Daudé 
1238a411d296SPhilippe Mathieu-Daudé #define DATA_SIZE 4
1239a411d296SPhilippe Mathieu-Daudé #include "atomic_template.h"
1240a411d296SPhilippe Mathieu-Daudé 
1241a411d296SPhilippe Mathieu-Daudé #ifdef CONFIG_ATOMIC64
1242a411d296SPhilippe Mathieu-Daudé #define DATA_SIZE 8
1243a411d296SPhilippe Mathieu-Daudé #include "atomic_template.h"
1244a411d296SPhilippe Mathieu-Daudé #endif
1245a411d296SPhilippe Mathieu-Daudé 
1246a411d296SPhilippe Mathieu-Daudé /* The following is only callable from other helpers, and matches up
1247a411d296SPhilippe Mathieu-Daudé    with the softmmu version.  */
1248a411d296SPhilippe Mathieu-Daudé 
1249e6cd4bb5SRichard Henderson #if HAVE_ATOMIC128 || HAVE_CMPXCHG128
1250a411d296SPhilippe Mathieu-Daudé 
1251a411d296SPhilippe Mathieu-Daudé #undef EXTRA_ARGS
1252a411d296SPhilippe Mathieu-Daudé #undef ATOMIC_NAME
1253a411d296SPhilippe Mathieu-Daudé #undef ATOMIC_MMU_LOOKUP
1254a411d296SPhilippe Mathieu-Daudé 
1255a411d296SPhilippe Mathieu-Daudé #define EXTRA_ARGS     , TCGMemOpIdx oi, uintptr_t retaddr
1256a411d296SPhilippe Mathieu-Daudé #define ATOMIC_NAME(X) \
1257a411d296SPhilippe Mathieu-Daudé     HELPER(glue(glue(glue(atomic_ ## X, SUFFIX), END), _mmu))
1258a411d296SPhilippe Mathieu-Daudé #define ATOMIC_MMU_LOOKUP  atomic_mmu_lookup(env, addr, DATA_SIZE, retaddr)
1259a411d296SPhilippe Mathieu-Daudé 
1260a411d296SPhilippe Mathieu-Daudé #define DATA_SIZE 16
1261a411d296SPhilippe Mathieu-Daudé #include "atomic_template.h"
1262e6cd4bb5SRichard Henderson #endif
1263