142a623c7SBlue Swirl /* 242a623c7SBlue Swirl * User emulator execution 342a623c7SBlue Swirl * 442a623c7SBlue Swirl * Copyright (c) 2003-2005 Fabrice Bellard 542a623c7SBlue Swirl * 642a623c7SBlue Swirl * This library is free software; you can redistribute it and/or 742a623c7SBlue Swirl * modify it under the terms of the GNU Lesser General Public 842a623c7SBlue Swirl * License as published by the Free Software Foundation; either 9fb0343d5SThomas Huth * version 2.1 of the License, or (at your option) any later version. 1042a623c7SBlue Swirl * 1142a623c7SBlue Swirl * This library is distributed in the hope that it will be useful, 1242a623c7SBlue Swirl * but WITHOUT ANY WARRANTY; without even the implied warranty of 1342a623c7SBlue Swirl * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 1442a623c7SBlue Swirl * Lesser General Public License for more details. 1542a623c7SBlue Swirl * 1642a623c7SBlue Swirl * You should have received a copy of the GNU Lesser General Public 1742a623c7SBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 1842a623c7SBlue Swirl */ 19d38ea87aSPeter Maydell #include "qemu/osdep.h" 2078271684SClaudio Fontana #include "hw/core/tcg-cpu-ops.h" 2176cad711SPaolo Bonzini #include "disas/disas.h" 2263c91552SPaolo Bonzini #include "exec/exec-all.h" 23dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg.h" 24023b0ae3SPeter Maydell #include "qemu/bitops.h" 25177a8cb8SRichard Henderson #include "qemu/rcu.h" 26f08b6170SPaolo Bonzini #include "exec/cpu_ldst.h" 273b9bd3f4SPaolo Bonzini #include "exec/translate-all.h" 28a411d296SPhilippe Mathieu-Daudé #include "exec/helper-proto.h" 29e6cd4bb5SRichard Henderson #include "qemu/atomic128.h" 30243af022SPaolo Bonzini #include "trace/trace-root.h" 3137e891e3SRichard Henderson #include "tcg/tcg-ldst.h" 320583f775SRichard Henderson #include "internal.h" 3342a623c7SBlue Swirl 34ec603b55SRichard Henderson __thread uintptr_t helper_retaddr; 35ec603b55SRichard Henderson 3642a623c7SBlue Swirl //#define DEBUG_SIGNAL 3742a623c7SBlue Swirl 380fdbb7d2SRichard Henderson /* 390fdbb7d2SRichard Henderson * Adjust the pc to pass to cpu_restore_state; return the memop type. 400fdbb7d2SRichard Henderson */ 410fdbb7d2SRichard Henderson MMUAccessType adjust_signal_pc(uintptr_t *pc, bool is_write) 4242a623c7SBlue Swirl { 4352ba13f0SRichard Henderson switch (helper_retaddr) { 4452ba13f0SRichard Henderson default: 4552ba13f0SRichard Henderson /* 4652ba13f0SRichard Henderson * Fault during host memory operation within a helper function. 4752ba13f0SRichard Henderson * The helper's host return address, saved here, gives us a 4852ba13f0SRichard Henderson * pointer into the generated code that will unwind to the 4952ba13f0SRichard Henderson * correct guest pc. 50ec603b55SRichard Henderson */ 510fdbb7d2SRichard Henderson *pc = helper_retaddr; 5252ba13f0SRichard Henderson break; 5352ba13f0SRichard Henderson 5452ba13f0SRichard Henderson case 0: 5552ba13f0SRichard Henderson /* 5652ba13f0SRichard Henderson * Fault during host memory operation within generated code. 5752ba13f0SRichard Henderson * (Or, a unrelated bug within qemu, but we can't tell from here). 5852ba13f0SRichard Henderson * 5952ba13f0SRichard Henderson * We take the host pc from the signal frame. However, we cannot 6052ba13f0SRichard Henderson * use that value directly. Within cpu_restore_state_from_tb, we 6152ba13f0SRichard Henderson * assume PC comes from GETPC(), as used by the helper functions, 6252ba13f0SRichard Henderson * so we adjust the address by -GETPC_ADJ to form an address that 63e3a6e0daSzhaolichang * is within the call insn, so that the address does not accidentally 6452ba13f0SRichard Henderson * match the beginning of the next guest insn. However, when the 6552ba13f0SRichard Henderson * pc comes from the signal frame it points to the actual faulting 6652ba13f0SRichard Henderson * host memory insn and not the return from a call insn. 6752ba13f0SRichard Henderson * 6852ba13f0SRichard Henderson * Therefore, adjust to compensate for what will be done later 6952ba13f0SRichard Henderson * by cpu_restore_state_from_tb. 7052ba13f0SRichard Henderson */ 710fdbb7d2SRichard Henderson *pc += GETPC_ADJ; 7252ba13f0SRichard Henderson break; 7352ba13f0SRichard Henderson 7452ba13f0SRichard Henderson case 1: 7552ba13f0SRichard Henderson /* 7652ba13f0SRichard Henderson * Fault during host read for translation, or loosely, "execution". 7752ba13f0SRichard Henderson * 7852ba13f0SRichard Henderson * The guest pc is already pointing to the start of the TB for which 7952ba13f0SRichard Henderson * code is being generated. If the guest translator manages the 8052ba13f0SRichard Henderson * page crossings correctly, this is exactly the correct address 8152ba13f0SRichard Henderson * (and if the translator doesn't handle page boundaries correctly 8252ba13f0SRichard Henderson * there's little we can do about that here). Therefore, do not 8352ba13f0SRichard Henderson * trigger the unwinder. 8452ba13f0SRichard Henderson */ 850fdbb7d2SRichard Henderson *pc = 0; 860fdbb7d2SRichard Henderson return MMU_INST_FETCH; 87ec603b55SRichard Henderson } 88ec603b55SRichard Henderson 890fdbb7d2SRichard Henderson return is_write ? MMU_DATA_STORE : MMU_DATA_LOAD; 900fdbb7d2SRichard Henderson } 910fdbb7d2SRichard Henderson 925e38ba7dSRichard Henderson /** 935e38ba7dSRichard Henderson * handle_sigsegv_accerr_write: 945e38ba7dSRichard Henderson * @cpu: the cpu context 955e38ba7dSRichard Henderson * @old_set: the sigset_t from the signal ucontext_t 965e38ba7dSRichard Henderson * @host_pc: the host pc, adjusted for the signal 975e38ba7dSRichard Henderson * @guest_addr: the guest address of the fault 985e38ba7dSRichard Henderson * 995e38ba7dSRichard Henderson * Return true if the write fault has been handled, and should be re-tried. 1005e38ba7dSRichard Henderson * 1015e38ba7dSRichard Henderson * Note that it is important that we don't call page_unprotect() unless 1029323e79fSPeter Maydell * this is really a "write to nonwritable page" fault, because 1035e38ba7dSRichard Henderson * page_unprotect() assumes that if it is called for an access to 1049323e79fSPeter Maydell * a page that's writable this means we had two threads racing and 1059323e79fSPeter Maydell * another thread got there first and already made the page writable; 1065e38ba7dSRichard Henderson * so we will retry the access. If we were to call page_unprotect() 1075e38ba7dSRichard Henderson * for some other kind of fault that should really be passed to the 1085e38ba7dSRichard Henderson * guest, we'd end up in an infinite loop of retrying the faulting access. 1095e38ba7dSRichard Henderson */ 1105e38ba7dSRichard Henderson bool handle_sigsegv_accerr_write(CPUState *cpu, sigset_t *old_set, 1115e38ba7dSRichard Henderson uintptr_t host_pc, abi_ptr guest_addr) 1125e38ba7dSRichard Henderson { 1135e38ba7dSRichard Henderson switch (page_unprotect(guest_addr, host_pc)) { 1145e38ba7dSRichard Henderson case 0: 1155e38ba7dSRichard Henderson /* 1165e38ba7dSRichard Henderson * Fault not caused by a page marked unwritable to protect 1175e38ba7dSRichard Henderson * cached translations, must be the guest binary's problem. 1185e38ba7dSRichard Henderson */ 1195e38ba7dSRichard Henderson return false; 1205e38ba7dSRichard Henderson case 1: 1215e38ba7dSRichard Henderson /* 1225e38ba7dSRichard Henderson * Fault caused by protection of cached translation; TBs 1235e38ba7dSRichard Henderson * invalidated, so resume execution. 1245e38ba7dSRichard Henderson */ 1255e38ba7dSRichard Henderson return true; 1265e38ba7dSRichard Henderson case 2: 1275e38ba7dSRichard Henderson /* 1285e38ba7dSRichard Henderson * Fault caused by protection of cached translation, and the 1295e38ba7dSRichard Henderson * currently executing TB was modified and must be exited immediately. 1305e38ba7dSRichard Henderson */ 131940b3090SRichard Henderson sigprocmask(SIG_SETMASK, old_set, NULL); 132940b3090SRichard Henderson cpu_loop_exit_noexc(cpu); 1335e38ba7dSRichard Henderson /* NORETURN */ 1345e38ba7dSRichard Henderson default: 1355e38ba7dSRichard Henderson g_assert_not_reached(); 1365e38ba7dSRichard Henderson } 1375e38ba7dSRichard Henderson } 1385e38ba7dSRichard Henderson 13967ff2186SRichard Henderson typedef struct PageFlagsNode { 140177a8cb8SRichard Henderson struct rcu_head rcu; 14167ff2186SRichard Henderson IntervalTreeNode itree; 14267ff2186SRichard Henderson int flags; 14367ff2186SRichard Henderson } PageFlagsNode; 144d941c086SRichard Henderson 14567ff2186SRichard Henderson static IntervalTreeRoot pageflags_root; 14667ff2186SRichard Henderson 14767ff2186SRichard Henderson static PageFlagsNode *pageflags_find(target_ulong start, target_long last) 148d941c086SRichard Henderson { 14967ff2186SRichard Henderson IntervalTreeNode *n; 15067ff2186SRichard Henderson 15167ff2186SRichard Henderson n = interval_tree_iter_first(&pageflags_root, start, last); 15267ff2186SRichard Henderson return n ? container_of(n, PageFlagsNode, itree) : NULL; 153d941c086SRichard Henderson } 154d941c086SRichard Henderson 15567ff2186SRichard Henderson static PageFlagsNode *pageflags_next(PageFlagsNode *p, target_ulong start, 15667ff2186SRichard Henderson target_long last) 157d941c086SRichard Henderson { 15867ff2186SRichard Henderson IntervalTreeNode *n; 159d941c086SRichard Henderson 16067ff2186SRichard Henderson n = interval_tree_iter_next(&p->itree, start, last); 16167ff2186SRichard Henderson return n ? container_of(n, PageFlagsNode, itree) : NULL; 162d941c086SRichard Henderson } 163d941c086SRichard Henderson 164d941c086SRichard Henderson int walk_memory_regions(void *priv, walk_memory_regions_fn fn) 165d941c086SRichard Henderson { 16667ff2186SRichard Henderson IntervalTreeNode *n; 16767ff2186SRichard Henderson int rc = 0; 168d941c086SRichard Henderson 16967ff2186SRichard Henderson mmap_lock(); 17067ff2186SRichard Henderson for (n = interval_tree_iter_first(&pageflags_root, 0, -1); 17167ff2186SRichard Henderson n != NULL; 17267ff2186SRichard Henderson n = interval_tree_iter_next(n, 0, -1)) { 17367ff2186SRichard Henderson PageFlagsNode *p = container_of(n, PageFlagsNode, itree); 174d941c086SRichard Henderson 17567ff2186SRichard Henderson rc = fn(priv, n->start, n->last + 1, p->flags); 176d941c086SRichard Henderson if (rc != 0) { 17767ff2186SRichard Henderson break; 178d941c086SRichard Henderson } 179d941c086SRichard Henderson } 18067ff2186SRichard Henderson mmap_unlock(); 181d941c086SRichard Henderson 18267ff2186SRichard Henderson return rc; 183d941c086SRichard Henderson } 184d941c086SRichard Henderson 185d941c086SRichard Henderson static int dump_region(void *priv, target_ulong start, 186d941c086SRichard Henderson target_ulong end, unsigned long prot) 187d941c086SRichard Henderson { 188d941c086SRichard Henderson FILE *f = (FILE *)priv; 189d941c086SRichard Henderson 19067ff2186SRichard Henderson fprintf(f, TARGET_FMT_lx"-"TARGET_FMT_lx" "TARGET_FMT_lx" %c%c%c\n", 191d941c086SRichard Henderson start, end, end - start, 192d941c086SRichard Henderson ((prot & PAGE_READ) ? 'r' : '-'), 193d941c086SRichard Henderson ((prot & PAGE_WRITE) ? 'w' : '-'), 194d941c086SRichard Henderson ((prot & PAGE_EXEC) ? 'x' : '-')); 195d941c086SRichard Henderson return 0; 196d941c086SRichard Henderson } 197d941c086SRichard Henderson 198d941c086SRichard Henderson /* dump memory mappings */ 199d941c086SRichard Henderson void page_dump(FILE *f) 200d941c086SRichard Henderson { 201d941c086SRichard Henderson const int length = sizeof(target_ulong) * 2; 20267ff2186SRichard Henderson 20367ff2186SRichard Henderson fprintf(f, "%-*s %-*s %-*s %s\n", 204d941c086SRichard Henderson length, "start", length, "end", length, "size", "prot"); 205d941c086SRichard Henderson walk_memory_regions(f, dump_region); 206d941c086SRichard Henderson } 207d941c086SRichard Henderson 208d941c086SRichard Henderson int page_get_flags(target_ulong address) 209d941c086SRichard Henderson { 21067ff2186SRichard Henderson PageFlagsNode *p = pageflags_find(address, address); 211d941c086SRichard Henderson 21267ff2186SRichard Henderson /* 21367ff2186SRichard Henderson * See util/interval-tree.c re lockless lookups: no false positives but 21467ff2186SRichard Henderson * there are false negatives. If we find nothing, retry with the mmap 21567ff2186SRichard Henderson * lock acquired. 21667ff2186SRichard Henderson */ 21767ff2186SRichard Henderson if (p) { 21867ff2186SRichard Henderson return p->flags; 21967ff2186SRichard Henderson } 22067ff2186SRichard Henderson if (have_mmap_lock()) { 221d941c086SRichard Henderson return 0; 222d941c086SRichard Henderson } 22367ff2186SRichard Henderson 22467ff2186SRichard Henderson mmap_lock(); 22567ff2186SRichard Henderson p = pageflags_find(address, address); 22667ff2186SRichard Henderson mmap_unlock(); 22767ff2186SRichard Henderson return p ? p->flags : 0; 22867ff2186SRichard Henderson } 22967ff2186SRichard Henderson 23067ff2186SRichard Henderson /* A subroutine of page_set_flags: insert a new node for [start,last]. */ 23167ff2186SRichard Henderson static void pageflags_create(target_ulong start, target_ulong last, int flags) 23267ff2186SRichard Henderson { 23367ff2186SRichard Henderson PageFlagsNode *p = g_new(PageFlagsNode, 1); 23467ff2186SRichard Henderson 23567ff2186SRichard Henderson p->itree.start = start; 23667ff2186SRichard Henderson p->itree.last = last; 23767ff2186SRichard Henderson p->flags = flags; 23867ff2186SRichard Henderson interval_tree_insert(&p->itree, &pageflags_root); 23967ff2186SRichard Henderson } 24067ff2186SRichard Henderson 24167ff2186SRichard Henderson /* A subroutine of page_set_flags: remove everything in [start,last]. */ 24267ff2186SRichard Henderson static bool pageflags_unset(target_ulong start, target_ulong last) 24367ff2186SRichard Henderson { 24467ff2186SRichard Henderson bool inval_tb = false; 24567ff2186SRichard Henderson 24667ff2186SRichard Henderson while (true) { 24767ff2186SRichard Henderson PageFlagsNode *p = pageflags_find(start, last); 24867ff2186SRichard Henderson target_ulong p_last; 24967ff2186SRichard Henderson 25067ff2186SRichard Henderson if (!p) { 25167ff2186SRichard Henderson break; 25267ff2186SRichard Henderson } 25367ff2186SRichard Henderson 25467ff2186SRichard Henderson if (p->flags & PAGE_EXEC) { 25567ff2186SRichard Henderson inval_tb = true; 25667ff2186SRichard Henderson } 25767ff2186SRichard Henderson 25867ff2186SRichard Henderson interval_tree_remove(&p->itree, &pageflags_root); 25967ff2186SRichard Henderson p_last = p->itree.last; 26067ff2186SRichard Henderson 26167ff2186SRichard Henderson if (p->itree.start < start) { 26267ff2186SRichard Henderson /* Truncate the node from the end, or split out the middle. */ 26367ff2186SRichard Henderson p->itree.last = start - 1; 26467ff2186SRichard Henderson interval_tree_insert(&p->itree, &pageflags_root); 26567ff2186SRichard Henderson if (last < p_last) { 26667ff2186SRichard Henderson pageflags_create(last + 1, p_last, p->flags); 26767ff2186SRichard Henderson break; 26867ff2186SRichard Henderson } 26967ff2186SRichard Henderson } else if (p_last <= last) { 27067ff2186SRichard Henderson /* Range completely covers node -- remove it. */ 271177a8cb8SRichard Henderson g_free_rcu(p, rcu); 27267ff2186SRichard Henderson } else { 27367ff2186SRichard Henderson /* Truncate the node from the start. */ 27467ff2186SRichard Henderson p->itree.start = last + 1; 27567ff2186SRichard Henderson interval_tree_insert(&p->itree, &pageflags_root); 27667ff2186SRichard Henderson break; 27767ff2186SRichard Henderson } 27867ff2186SRichard Henderson } 27967ff2186SRichard Henderson 28067ff2186SRichard Henderson return inval_tb; 28167ff2186SRichard Henderson } 28267ff2186SRichard Henderson 28367ff2186SRichard Henderson /* 28467ff2186SRichard Henderson * A subroutine of page_set_flags: nothing overlaps [start,last], 28567ff2186SRichard Henderson * but check adjacent mappings and maybe merge into a single range. 28667ff2186SRichard Henderson */ 28767ff2186SRichard Henderson static void pageflags_create_merge(target_ulong start, target_ulong last, 28867ff2186SRichard Henderson int flags) 28967ff2186SRichard Henderson { 29067ff2186SRichard Henderson PageFlagsNode *next = NULL, *prev = NULL; 29167ff2186SRichard Henderson 29267ff2186SRichard Henderson if (start > 0) { 29367ff2186SRichard Henderson prev = pageflags_find(start - 1, start - 1); 29467ff2186SRichard Henderson if (prev) { 29567ff2186SRichard Henderson if (prev->flags == flags) { 29667ff2186SRichard Henderson interval_tree_remove(&prev->itree, &pageflags_root); 29767ff2186SRichard Henderson } else { 29867ff2186SRichard Henderson prev = NULL; 29967ff2186SRichard Henderson } 30067ff2186SRichard Henderson } 30167ff2186SRichard Henderson } 30267ff2186SRichard Henderson if (last + 1 != 0) { 30367ff2186SRichard Henderson next = pageflags_find(last + 1, last + 1); 30467ff2186SRichard Henderson if (next) { 30567ff2186SRichard Henderson if (next->flags == flags) { 30667ff2186SRichard Henderson interval_tree_remove(&next->itree, &pageflags_root); 30767ff2186SRichard Henderson } else { 30867ff2186SRichard Henderson next = NULL; 30967ff2186SRichard Henderson } 31067ff2186SRichard Henderson } 31167ff2186SRichard Henderson } 31267ff2186SRichard Henderson 31367ff2186SRichard Henderson if (prev) { 31467ff2186SRichard Henderson if (next) { 31567ff2186SRichard Henderson prev->itree.last = next->itree.last; 316177a8cb8SRichard Henderson g_free_rcu(next, rcu); 31767ff2186SRichard Henderson } else { 31867ff2186SRichard Henderson prev->itree.last = last; 31967ff2186SRichard Henderson } 32067ff2186SRichard Henderson interval_tree_insert(&prev->itree, &pageflags_root); 32167ff2186SRichard Henderson } else if (next) { 32267ff2186SRichard Henderson next->itree.start = start; 32367ff2186SRichard Henderson interval_tree_insert(&next->itree, &pageflags_root); 32467ff2186SRichard Henderson } else { 32567ff2186SRichard Henderson pageflags_create(start, last, flags); 32667ff2186SRichard Henderson } 327d941c086SRichard Henderson } 328d941c086SRichard Henderson 329d941c086SRichard Henderson /* 330d941c086SRichard Henderson * Allow the target to decide if PAGE_TARGET_[12] may be reset. 331d941c086SRichard Henderson * By default, they are not kept. 332d941c086SRichard Henderson */ 333d941c086SRichard Henderson #ifndef PAGE_TARGET_STICKY 334d941c086SRichard Henderson #define PAGE_TARGET_STICKY 0 335d941c086SRichard Henderson #endif 336d941c086SRichard Henderson #define PAGE_STICKY (PAGE_ANON | PAGE_PASSTHROUGH | PAGE_TARGET_STICKY) 337d941c086SRichard Henderson 33867ff2186SRichard Henderson /* A subroutine of page_set_flags: add flags to [start,last]. */ 33967ff2186SRichard Henderson static bool pageflags_set_clear(target_ulong start, target_ulong last, 34067ff2186SRichard Henderson int set_flags, int clear_flags) 34167ff2186SRichard Henderson { 34267ff2186SRichard Henderson PageFlagsNode *p; 34367ff2186SRichard Henderson target_ulong p_start, p_last; 34467ff2186SRichard Henderson int p_flags, merge_flags; 34567ff2186SRichard Henderson bool inval_tb = false; 34667ff2186SRichard Henderson 34767ff2186SRichard Henderson restart: 34867ff2186SRichard Henderson p = pageflags_find(start, last); 34967ff2186SRichard Henderson if (!p) { 35067ff2186SRichard Henderson if (set_flags) { 35167ff2186SRichard Henderson pageflags_create_merge(start, last, set_flags); 35267ff2186SRichard Henderson } 35367ff2186SRichard Henderson goto done; 35467ff2186SRichard Henderson } 35567ff2186SRichard Henderson 35667ff2186SRichard Henderson p_start = p->itree.start; 35767ff2186SRichard Henderson p_last = p->itree.last; 35867ff2186SRichard Henderson p_flags = p->flags; 35967ff2186SRichard Henderson /* Using mprotect on a page does not change sticky bits. */ 36067ff2186SRichard Henderson merge_flags = (p_flags & ~clear_flags) | set_flags; 36167ff2186SRichard Henderson 36267ff2186SRichard Henderson /* 36367ff2186SRichard Henderson * Need to flush if an overlapping executable region 36467ff2186SRichard Henderson * removes exec, or adds write. 36567ff2186SRichard Henderson */ 36667ff2186SRichard Henderson if ((p_flags & PAGE_EXEC) 36767ff2186SRichard Henderson && (!(merge_flags & PAGE_EXEC) 36867ff2186SRichard Henderson || (merge_flags & ~p_flags & PAGE_WRITE))) { 36967ff2186SRichard Henderson inval_tb = true; 37067ff2186SRichard Henderson } 37167ff2186SRichard Henderson 37267ff2186SRichard Henderson /* 37367ff2186SRichard Henderson * If there is an exact range match, update and return without 37467ff2186SRichard Henderson * attempting to merge with adjacent regions. 37567ff2186SRichard Henderson */ 37667ff2186SRichard Henderson if (start == p_start && last == p_last) { 37767ff2186SRichard Henderson if (merge_flags) { 37867ff2186SRichard Henderson p->flags = merge_flags; 37967ff2186SRichard Henderson } else { 38067ff2186SRichard Henderson interval_tree_remove(&p->itree, &pageflags_root); 381177a8cb8SRichard Henderson g_free_rcu(p, rcu); 38267ff2186SRichard Henderson } 38367ff2186SRichard Henderson goto done; 38467ff2186SRichard Henderson } 38567ff2186SRichard Henderson 38667ff2186SRichard Henderson /* 38767ff2186SRichard Henderson * If sticky bits affect the original mapping, then we must be more 38867ff2186SRichard Henderson * careful about the existing intervals and the separate flags. 38967ff2186SRichard Henderson */ 39067ff2186SRichard Henderson if (set_flags != merge_flags) { 39167ff2186SRichard Henderson if (p_start < start) { 39267ff2186SRichard Henderson interval_tree_remove(&p->itree, &pageflags_root); 39367ff2186SRichard Henderson p->itree.last = start - 1; 39467ff2186SRichard Henderson interval_tree_insert(&p->itree, &pageflags_root); 39567ff2186SRichard Henderson 39667ff2186SRichard Henderson if (last < p_last) { 39767ff2186SRichard Henderson if (merge_flags) { 39867ff2186SRichard Henderson pageflags_create(start, last, merge_flags); 39967ff2186SRichard Henderson } 40067ff2186SRichard Henderson pageflags_create(last + 1, p_last, p_flags); 40167ff2186SRichard Henderson } else { 40267ff2186SRichard Henderson if (merge_flags) { 40367ff2186SRichard Henderson pageflags_create(start, p_last, merge_flags); 40467ff2186SRichard Henderson } 40567ff2186SRichard Henderson if (p_last < last) { 40667ff2186SRichard Henderson start = p_last + 1; 40767ff2186SRichard Henderson goto restart; 40867ff2186SRichard Henderson } 40967ff2186SRichard Henderson } 41067ff2186SRichard Henderson } else { 41167ff2186SRichard Henderson if (start < p_start && set_flags) { 41267ff2186SRichard Henderson pageflags_create(start, p_start - 1, set_flags); 41367ff2186SRichard Henderson } 41467ff2186SRichard Henderson if (last < p_last) { 41567ff2186SRichard Henderson interval_tree_remove(&p->itree, &pageflags_root); 41667ff2186SRichard Henderson p->itree.start = last + 1; 41767ff2186SRichard Henderson interval_tree_insert(&p->itree, &pageflags_root); 41867ff2186SRichard Henderson if (merge_flags) { 41967ff2186SRichard Henderson pageflags_create(start, last, merge_flags); 42067ff2186SRichard Henderson } 42167ff2186SRichard Henderson } else { 42267ff2186SRichard Henderson if (merge_flags) { 42367ff2186SRichard Henderson p->flags = merge_flags; 42467ff2186SRichard Henderson } else { 42567ff2186SRichard Henderson interval_tree_remove(&p->itree, &pageflags_root); 426177a8cb8SRichard Henderson g_free_rcu(p, rcu); 42767ff2186SRichard Henderson } 42867ff2186SRichard Henderson if (p_last < last) { 42967ff2186SRichard Henderson start = p_last + 1; 43067ff2186SRichard Henderson goto restart; 43167ff2186SRichard Henderson } 43267ff2186SRichard Henderson } 43367ff2186SRichard Henderson } 43467ff2186SRichard Henderson goto done; 43567ff2186SRichard Henderson } 43667ff2186SRichard Henderson 43767ff2186SRichard Henderson /* If flags are not changing for this range, incorporate it. */ 43867ff2186SRichard Henderson if (set_flags == p_flags) { 43967ff2186SRichard Henderson if (start < p_start) { 44067ff2186SRichard Henderson interval_tree_remove(&p->itree, &pageflags_root); 44167ff2186SRichard Henderson p->itree.start = start; 44267ff2186SRichard Henderson interval_tree_insert(&p->itree, &pageflags_root); 44367ff2186SRichard Henderson } 44467ff2186SRichard Henderson if (p_last < last) { 44567ff2186SRichard Henderson start = p_last + 1; 44667ff2186SRichard Henderson goto restart; 44767ff2186SRichard Henderson } 44867ff2186SRichard Henderson goto done; 44967ff2186SRichard Henderson } 45067ff2186SRichard Henderson 45167ff2186SRichard Henderson /* Maybe split out head and/or tail ranges with the original flags. */ 45267ff2186SRichard Henderson interval_tree_remove(&p->itree, &pageflags_root); 45367ff2186SRichard Henderson if (p_start < start) { 45467ff2186SRichard Henderson p->itree.last = start - 1; 45567ff2186SRichard Henderson interval_tree_insert(&p->itree, &pageflags_root); 45667ff2186SRichard Henderson 45767ff2186SRichard Henderson if (p_last < last) { 45867ff2186SRichard Henderson goto restart; 45967ff2186SRichard Henderson } 46067ff2186SRichard Henderson if (last < p_last) { 46167ff2186SRichard Henderson pageflags_create(last + 1, p_last, p_flags); 46267ff2186SRichard Henderson } 46367ff2186SRichard Henderson } else if (last < p_last) { 46467ff2186SRichard Henderson p->itree.start = last + 1; 46567ff2186SRichard Henderson interval_tree_insert(&p->itree, &pageflags_root); 46667ff2186SRichard Henderson } else { 467177a8cb8SRichard Henderson g_free_rcu(p, rcu); 46867ff2186SRichard Henderson goto restart; 46967ff2186SRichard Henderson } 47067ff2186SRichard Henderson if (set_flags) { 47167ff2186SRichard Henderson pageflags_create(start, last, set_flags); 47267ff2186SRichard Henderson } 47367ff2186SRichard Henderson 47467ff2186SRichard Henderson done: 47567ff2186SRichard Henderson return inval_tb; 47667ff2186SRichard Henderson } 47767ff2186SRichard Henderson 478d941c086SRichard Henderson /* 479d941c086SRichard Henderson * Modify the flags of a page and invalidate the code if necessary. 480d941c086SRichard Henderson * The flag PAGE_WRITE_ORG is positioned automatically depending 481d941c086SRichard Henderson * on PAGE_WRITE. The mmap_lock should already be held. 482d941c086SRichard Henderson */ 48349840a4aSRichard Henderson void page_set_flags(target_ulong start, target_ulong last, int flags) 484d941c086SRichard Henderson { 48567ff2186SRichard Henderson bool reset = false; 48667ff2186SRichard Henderson bool inval_tb = false; 487d941c086SRichard Henderson 488d941c086SRichard Henderson /* This function should never be called with addresses outside the 489d941c086SRichard Henderson guest address space. If this assert fires, it probably indicates 490d941c086SRichard Henderson a missing call to h2g_valid. */ 49149840a4aSRichard Henderson assert(start <= last); 49249840a4aSRichard Henderson assert(last <= GUEST_ADDR_MAX); 493d941c086SRichard Henderson /* Only set PAGE_ANON with new mappings. */ 494d941c086SRichard Henderson assert(!(flags & PAGE_ANON) || (flags & PAGE_RESET)); 495d941c086SRichard Henderson assert_memory_lock(); 496d941c086SRichard Henderson 49749840a4aSRichard Henderson start &= TARGET_PAGE_MASK; 49849840a4aSRichard Henderson last |= ~TARGET_PAGE_MASK; 499d941c086SRichard Henderson 50067ff2186SRichard Henderson if (!(flags & PAGE_VALID)) { 50167ff2186SRichard Henderson flags = 0; 50267ff2186SRichard Henderson } else { 50367ff2186SRichard Henderson reset = flags & PAGE_RESET; 50467ff2186SRichard Henderson flags &= ~PAGE_RESET; 505d941c086SRichard Henderson if (flags & PAGE_WRITE) { 506d941c086SRichard Henderson flags |= PAGE_WRITE_ORG; 507d941c086SRichard Henderson } 50867ff2186SRichard Henderson } 50967ff2186SRichard Henderson 51067ff2186SRichard Henderson if (!flags || reset) { 51110310cbdSRichard Henderson page_reset_target_data(start, last); 51267ff2186SRichard Henderson inval_tb |= pageflags_unset(start, last); 513d941c086SRichard Henderson } 51467ff2186SRichard Henderson if (flags) { 51567ff2186SRichard Henderson inval_tb |= pageflags_set_clear(start, last, flags, 51667ff2186SRichard Henderson ~(reset ? 0 : PAGE_STICKY)); 517d941c086SRichard Henderson } 518d941c086SRichard Henderson if (inval_tb) { 519e506ad6aSRichard Henderson tb_invalidate_phys_range(start, last); 520d941c086SRichard Henderson } 521d941c086SRichard Henderson } 522d941c086SRichard Henderson 523d941c086SRichard Henderson int page_check_range(target_ulong start, target_ulong len, int flags) 524d941c086SRichard Henderson { 52567ff2186SRichard Henderson target_ulong last; 526e630c012SRichard Henderson int locked; /* tri-state: =0: unlocked, +1: global, -1: local */ 527e630c012SRichard Henderson int ret; 528d941c086SRichard Henderson 529d941c086SRichard Henderson if (len == 0) { 53067ff2186SRichard Henderson return 0; /* trivial length */ 531d941c086SRichard Henderson } 532d941c086SRichard Henderson 53367ff2186SRichard Henderson last = start + len - 1; 53467ff2186SRichard Henderson if (last < start) { 53567ff2186SRichard Henderson return -1; /* wrap around */ 53667ff2186SRichard Henderson } 537d941c086SRichard Henderson 538e630c012SRichard Henderson locked = have_mmap_lock(); 53967ff2186SRichard Henderson while (true) { 54067ff2186SRichard Henderson PageFlagsNode *p = pageflags_find(start, last); 54167ff2186SRichard Henderson int missing; 54267ff2186SRichard Henderson 543d941c086SRichard Henderson if (!p) { 544e630c012SRichard Henderson if (!locked) { 545e630c012SRichard Henderson /* 546e630c012SRichard Henderson * Lockless lookups have false negatives. 547e630c012SRichard Henderson * Retry with the lock held. 548e630c012SRichard Henderson */ 549e630c012SRichard Henderson mmap_lock(); 550e630c012SRichard Henderson locked = -1; 551e630c012SRichard Henderson p = pageflags_find(start, last); 552e630c012SRichard Henderson } 553e630c012SRichard Henderson if (!p) { 554e630c012SRichard Henderson ret = -1; /* entire region invalid */ 555e630c012SRichard Henderson break; 556e630c012SRichard Henderson } 557d941c086SRichard Henderson } 55867ff2186SRichard Henderson if (start < p->itree.start) { 559e630c012SRichard Henderson ret = -1; /* initial bytes invalid */ 560e630c012SRichard Henderson break; 561d941c086SRichard Henderson } 562d941c086SRichard Henderson 56367ff2186SRichard Henderson missing = flags & ~p->flags; 56467ff2186SRichard Henderson if (missing & PAGE_READ) { 565e630c012SRichard Henderson ret = -1; /* page not readable */ 566e630c012SRichard Henderson break; 567d941c086SRichard Henderson } 56867ff2186SRichard Henderson if (missing & PAGE_WRITE) { 569d941c086SRichard Henderson if (!(p->flags & PAGE_WRITE_ORG)) { 570e630c012SRichard Henderson ret = -1; /* page not writable */ 571e630c012SRichard Henderson break; 57267ff2186SRichard Henderson } 57367ff2186SRichard Henderson /* Asking about writable, but has been protected: undo. */ 57467ff2186SRichard Henderson if (!page_unprotect(start, 0)) { 575e630c012SRichard Henderson ret = -1; 576e630c012SRichard Henderson break; 577d941c086SRichard Henderson } 57867ff2186SRichard Henderson /* TODO: page_unprotect should take a range, not a single page. */ 57967ff2186SRichard Henderson if (last - start < TARGET_PAGE_SIZE) { 580e630c012SRichard Henderson ret = 0; /* ok */ 581e630c012SRichard Henderson break; 582d941c086SRichard Henderson } 58367ff2186SRichard Henderson start += TARGET_PAGE_SIZE; 584d941c086SRichard Henderson continue; 585d941c086SRichard Henderson } 58667ff2186SRichard Henderson 58767ff2186SRichard Henderson if (last <= p->itree.last) { 588e630c012SRichard Henderson ret = 0; /* ok */ 589e630c012SRichard Henderson break; 590d941c086SRichard Henderson } 59167ff2186SRichard Henderson start = p->itree.last + 1; 59267ff2186SRichard Henderson } 593e630c012SRichard Henderson 594e630c012SRichard Henderson /* Release the lock if acquired locally. */ 595e630c012SRichard Henderson if (locked < 0) { 596e630c012SRichard Henderson mmap_unlock(); 597e630c012SRichard Henderson } 598e630c012SRichard Henderson return ret; 59967ff2186SRichard Henderson } 60067ff2186SRichard Henderson 60167ff2186SRichard Henderson void page_protect(tb_page_addr_t address) 60267ff2186SRichard Henderson { 60367ff2186SRichard Henderson PageFlagsNode *p; 60467ff2186SRichard Henderson target_ulong start, last; 60567ff2186SRichard Henderson int prot; 60667ff2186SRichard Henderson 60767ff2186SRichard Henderson assert_memory_lock(); 60867ff2186SRichard Henderson 60967ff2186SRichard Henderson if (qemu_host_page_size <= TARGET_PAGE_SIZE) { 61067ff2186SRichard Henderson start = address & TARGET_PAGE_MASK; 61167ff2186SRichard Henderson last = start + TARGET_PAGE_SIZE - 1; 61267ff2186SRichard Henderson } else { 61367ff2186SRichard Henderson start = address & qemu_host_page_mask; 61467ff2186SRichard Henderson last = start + qemu_host_page_size - 1; 61567ff2186SRichard Henderson } 61667ff2186SRichard Henderson 61767ff2186SRichard Henderson p = pageflags_find(start, last); 61867ff2186SRichard Henderson if (!p) { 61967ff2186SRichard Henderson return; 62067ff2186SRichard Henderson } 62167ff2186SRichard Henderson prot = p->flags; 62267ff2186SRichard Henderson 62367ff2186SRichard Henderson if (unlikely(p->itree.last < last)) { 62467ff2186SRichard Henderson /* More than one protection region covers the one host page. */ 62567ff2186SRichard Henderson assert(TARGET_PAGE_SIZE < qemu_host_page_size); 62667ff2186SRichard Henderson while ((p = pageflags_next(p, start, last)) != NULL) { 62767ff2186SRichard Henderson prot |= p->flags; 62867ff2186SRichard Henderson } 62967ff2186SRichard Henderson } 63067ff2186SRichard Henderson 63167ff2186SRichard Henderson if (prot & PAGE_WRITE) { 63267ff2186SRichard Henderson pageflags_set_clear(start, last, 0, PAGE_WRITE); 63367ff2186SRichard Henderson mprotect(g2h_untagged(start), qemu_host_page_size, 63467ff2186SRichard Henderson prot & (PAGE_READ | PAGE_EXEC) ? PROT_READ : PROT_NONE); 635d941c086SRichard Henderson } 636d941c086SRichard Henderson } 637d941c086SRichard Henderson 638d941c086SRichard Henderson /* 639d941c086SRichard Henderson * Called from signal handler: invalidate the code and unprotect the 640d941c086SRichard Henderson * page. Return 0 if the fault was not handled, 1 if it was handled, 641d941c086SRichard Henderson * and 2 if it was handled but the caller must cause the TB to be 642d941c086SRichard Henderson * immediately exited. (We can only return 2 if the 'pc' argument is 643d941c086SRichard Henderson * non-zero.) 644d941c086SRichard Henderson */ 645d941c086SRichard Henderson int page_unprotect(target_ulong address, uintptr_t pc) 646d941c086SRichard Henderson { 64767ff2186SRichard Henderson PageFlagsNode *p; 648d941c086SRichard Henderson bool current_tb_invalidated; 649d941c086SRichard Henderson 650d941c086SRichard Henderson /* 651d941c086SRichard Henderson * Technically this isn't safe inside a signal handler. However we 652d941c086SRichard Henderson * know this only ever happens in a synchronous SEGV handler, so in 653d941c086SRichard Henderson * practice it seems to be ok. 654d941c086SRichard Henderson */ 655d941c086SRichard Henderson mmap_lock(); 656d941c086SRichard Henderson 65767ff2186SRichard Henderson p = pageflags_find(address, address); 65867ff2186SRichard Henderson 65967ff2186SRichard Henderson /* If this address was not really writable, nothing to do. */ 66067ff2186SRichard Henderson if (!p || !(p->flags & PAGE_WRITE_ORG)) { 661d941c086SRichard Henderson mmap_unlock(); 662d941c086SRichard Henderson return 0; 663d941c086SRichard Henderson } 664d941c086SRichard Henderson 665d941c086SRichard Henderson current_tb_invalidated = false; 666d941c086SRichard Henderson if (p->flags & PAGE_WRITE) { 667d941c086SRichard Henderson /* 668d941c086SRichard Henderson * If the page is actually marked WRITE then assume this is because 669d941c086SRichard Henderson * this thread raced with another one which got here first and 670d941c086SRichard Henderson * set the page to PAGE_WRITE and did the TB invalidate for us. 671d941c086SRichard Henderson */ 672d941c086SRichard Henderson #ifdef TARGET_HAS_PRECISE_SMC 673d941c086SRichard Henderson TranslationBlock *current_tb = tcg_tb_lookup(pc); 674d941c086SRichard Henderson if (current_tb) { 675d941c086SRichard Henderson current_tb_invalidated = tb_cflags(current_tb) & CF_INVALID; 676d941c086SRichard Henderson } 677d941c086SRichard Henderson #endif 678d941c086SRichard Henderson } else { 67967ff2186SRichard Henderson target_ulong start, len, i; 68067ff2186SRichard Henderson int prot; 681d941c086SRichard Henderson 68267ff2186SRichard Henderson if (qemu_host_page_size <= TARGET_PAGE_SIZE) { 68367ff2186SRichard Henderson start = address & TARGET_PAGE_MASK; 68467ff2186SRichard Henderson len = TARGET_PAGE_SIZE; 68567ff2186SRichard Henderson prot = p->flags | PAGE_WRITE; 68667ff2186SRichard Henderson pageflags_set_clear(start, start + len - 1, PAGE_WRITE, 0); 68767ff2186SRichard Henderson current_tb_invalidated = tb_invalidate_phys_page_unwind(start, pc); 68867ff2186SRichard Henderson } else { 68967ff2186SRichard Henderson start = address & qemu_host_page_mask; 69067ff2186SRichard Henderson len = qemu_host_page_size; 691d941c086SRichard Henderson prot = 0; 692d941c086SRichard Henderson 69367ff2186SRichard Henderson for (i = 0; i < len; i += TARGET_PAGE_SIZE) { 69467ff2186SRichard Henderson target_ulong addr = start + i; 69567ff2186SRichard Henderson 69667ff2186SRichard Henderson p = pageflags_find(addr, addr); 69767ff2186SRichard Henderson if (p) { 69867ff2186SRichard Henderson prot |= p->flags; 69967ff2186SRichard Henderson if (p->flags & PAGE_WRITE_ORG) { 70067ff2186SRichard Henderson prot |= PAGE_WRITE; 70167ff2186SRichard Henderson pageflags_set_clear(addr, addr + TARGET_PAGE_SIZE - 1, 70267ff2186SRichard Henderson PAGE_WRITE, 0); 70367ff2186SRichard Henderson } 70467ff2186SRichard Henderson } 705d941c086SRichard Henderson /* 706d941c086SRichard Henderson * Since the content will be modified, we must invalidate 707d941c086SRichard Henderson * the corresponding translated code. 708d941c086SRichard Henderson */ 709d941c086SRichard Henderson current_tb_invalidated |= 710d941c086SRichard Henderson tb_invalidate_phys_page_unwind(addr, pc); 711d941c086SRichard Henderson } 71267ff2186SRichard Henderson } 71367ff2186SRichard Henderson if (prot & PAGE_EXEC) { 71467ff2186SRichard Henderson prot = (prot & ~PAGE_EXEC) | PAGE_READ; 71567ff2186SRichard Henderson } 71667ff2186SRichard Henderson mprotect((void *)g2h_untagged(start), len, prot & PAGE_BITS); 717d941c086SRichard Henderson } 718d941c086SRichard Henderson mmap_unlock(); 71967ff2186SRichard Henderson 720d941c086SRichard Henderson /* If current TB was invalidated return to main loop */ 721d941c086SRichard Henderson return current_tb_invalidated ? 2 : 1; 722d941c086SRichard Henderson } 723d941c086SRichard Henderson 724069cfe77SRichard Henderson static int probe_access_internal(CPUArchState *env, target_ulong addr, 725069cfe77SRichard Henderson int fault_size, MMUAccessType access_type, 726069cfe77SRichard Henderson bool nonfault, uintptr_t ra) 72759e96ac6SDavid Hildenbrand { 72872d2bbf9SRichard Henderson int acc_flag; 72972d2bbf9SRichard Henderson bool maperr; 730c25c283dSDavid Hildenbrand 731c25c283dSDavid Hildenbrand switch (access_type) { 732c25c283dSDavid Hildenbrand case MMU_DATA_STORE: 73372d2bbf9SRichard Henderson acc_flag = PAGE_WRITE_ORG; 734c25c283dSDavid Hildenbrand break; 735c25c283dSDavid Hildenbrand case MMU_DATA_LOAD: 73672d2bbf9SRichard Henderson acc_flag = PAGE_READ; 737c25c283dSDavid Hildenbrand break; 738c25c283dSDavid Hildenbrand case MMU_INST_FETCH: 73972d2bbf9SRichard Henderson acc_flag = PAGE_EXEC; 740c25c283dSDavid Hildenbrand break; 741c25c283dSDavid Hildenbrand default: 742c25c283dSDavid Hildenbrand g_assert_not_reached(); 743c25c283dSDavid Hildenbrand } 744c25c283dSDavid Hildenbrand 74572d2bbf9SRichard Henderson if (guest_addr_valid_untagged(addr)) { 74672d2bbf9SRichard Henderson int page_flags = page_get_flags(addr); 74772d2bbf9SRichard Henderson if (page_flags & acc_flag) { 74872d2bbf9SRichard Henderson return 0; /* success */ 74972d2bbf9SRichard Henderson } 75072d2bbf9SRichard Henderson maperr = !(page_flags & PAGE_VALID); 75172d2bbf9SRichard Henderson } else { 75272d2bbf9SRichard Henderson maperr = true; 75372d2bbf9SRichard Henderson } 75472d2bbf9SRichard Henderson 755069cfe77SRichard Henderson if (nonfault) { 756069cfe77SRichard Henderson return TLB_INVALID_MASK; 75759e96ac6SDavid Hildenbrand } 75872d2bbf9SRichard Henderson 75972d2bbf9SRichard Henderson cpu_loop_exit_sigsegv(env_cpu(env), addr, access_type, maperr, ra); 760069cfe77SRichard Henderson } 761069cfe77SRichard Henderson 7621770b2f2SDaniel Henrique Barboza int probe_access_flags(CPUArchState *env, target_ulong addr, int size, 763069cfe77SRichard Henderson MMUAccessType access_type, int mmu_idx, 764069cfe77SRichard Henderson bool nonfault, void **phost, uintptr_t ra) 765069cfe77SRichard Henderson { 766069cfe77SRichard Henderson int flags; 767069cfe77SRichard Henderson 7681770b2f2SDaniel Henrique Barboza g_assert(-(addr | TARGET_PAGE_MASK) >= size); 7691770b2f2SDaniel Henrique Barboza flags = probe_access_internal(env, addr, size, access_type, nonfault, ra); 7703e8f1628SRichard Henderson *phost = flags ? NULL : g2h(env_cpu(env), addr); 771069cfe77SRichard Henderson return flags; 772069cfe77SRichard Henderson } 773069cfe77SRichard Henderson 774069cfe77SRichard Henderson void *probe_access(CPUArchState *env, target_ulong addr, int size, 775069cfe77SRichard Henderson MMUAccessType access_type, int mmu_idx, uintptr_t ra) 776069cfe77SRichard Henderson { 777069cfe77SRichard Henderson int flags; 778069cfe77SRichard Henderson 779069cfe77SRichard Henderson g_assert(-(addr | TARGET_PAGE_MASK) >= size); 780069cfe77SRichard Henderson flags = probe_access_internal(env, addr, size, access_type, false, ra); 781069cfe77SRichard Henderson g_assert(flags == 0); 782fef39ccdSDavid Hildenbrand 7833e8f1628SRichard Henderson return size ? g2h(env_cpu(env), addr) : NULL; 78459e96ac6SDavid Hildenbrand } 78559e96ac6SDavid Hildenbrand 786cdf71308SRichard Henderson tb_page_addr_t get_page_addr_code_hostp(CPUArchState *env, target_ulong addr, 787cdf71308SRichard Henderson void **hostp) 788cdf71308SRichard Henderson { 789cdf71308SRichard Henderson int flags; 790cdf71308SRichard Henderson 791cdf71308SRichard Henderson flags = probe_access_internal(env, addr, 1, MMU_INST_FETCH, false, 0); 792cdf71308SRichard Henderson g_assert(flags == 0); 793cdf71308SRichard Henderson 794cdf71308SRichard Henderson if (hostp) { 795cdf71308SRichard Henderson *hostp = g2h_untagged(addr); 796cdf71308SRichard Henderson } 797cdf71308SRichard Henderson return addr; 798cdf71308SRichard Henderson } 799cdf71308SRichard Henderson 800f88f3ac9SRichard Henderson #ifdef TARGET_PAGE_DATA_SIZE 801f88f3ac9SRichard Henderson /* 802f88f3ac9SRichard Henderson * Allocate chunks of target data together. For the only current user, 803f88f3ac9SRichard Henderson * if we allocate one hunk per page, we have overhead of 40/128 or 40%. 804f88f3ac9SRichard Henderson * Therefore, allocate memory for 64 pages at a time for overhead < 1%. 805f88f3ac9SRichard Henderson */ 806f88f3ac9SRichard Henderson #define TPD_PAGES 64 807f88f3ac9SRichard Henderson #define TBD_MASK (TARGET_PAGE_MASK * TPD_PAGES) 808f88f3ac9SRichard Henderson 809f88f3ac9SRichard Henderson typedef struct TargetPageDataNode { 810177a8cb8SRichard Henderson struct rcu_head rcu; 811f88f3ac9SRichard Henderson IntervalTreeNode itree; 812f88f3ac9SRichard Henderson char data[TPD_PAGES][TARGET_PAGE_DATA_SIZE] __attribute__((aligned)); 813f88f3ac9SRichard Henderson } TargetPageDataNode; 814f88f3ac9SRichard Henderson 815f88f3ac9SRichard Henderson static IntervalTreeRoot targetdata_root; 816f88f3ac9SRichard Henderson 81710310cbdSRichard Henderson void page_reset_target_data(target_ulong start, target_ulong last) 8180fe61084SRichard Henderson { 819f88f3ac9SRichard Henderson IntervalTreeNode *n, *next; 8200fe61084SRichard Henderson 8210fe61084SRichard Henderson assert_memory_lock(); 8220fe61084SRichard Henderson 82310310cbdSRichard Henderson start &= TARGET_PAGE_MASK; 82410310cbdSRichard Henderson last |= ~TARGET_PAGE_MASK; 8250fe61084SRichard Henderson 826f88f3ac9SRichard Henderson for (n = interval_tree_iter_first(&targetdata_root, start, last), 827f88f3ac9SRichard Henderson next = n ? interval_tree_iter_next(n, start, last) : NULL; 828f88f3ac9SRichard Henderson n != NULL; 829f88f3ac9SRichard Henderson n = next, 830f88f3ac9SRichard Henderson next = next ? interval_tree_iter_next(n, start, last) : NULL) { 831f88f3ac9SRichard Henderson target_ulong n_start, n_last, p_ofs, p_len; 832177a8cb8SRichard Henderson TargetPageDataNode *t = container_of(n, TargetPageDataNode, itree); 8330fe61084SRichard Henderson 834f88f3ac9SRichard Henderson if (n->start >= start && n->last <= last) { 835f88f3ac9SRichard Henderson interval_tree_remove(n, &targetdata_root); 836177a8cb8SRichard Henderson g_free_rcu(t, rcu); 837f88f3ac9SRichard Henderson continue; 8380fe61084SRichard Henderson } 8390fe61084SRichard Henderson 840f88f3ac9SRichard Henderson if (n->start < start) { 841f88f3ac9SRichard Henderson n_start = start; 842f88f3ac9SRichard Henderson p_ofs = (start - n->start) >> TARGET_PAGE_BITS; 843f88f3ac9SRichard Henderson } else { 844f88f3ac9SRichard Henderson n_start = n->start; 845f88f3ac9SRichard Henderson p_ofs = 0; 846f88f3ac9SRichard Henderson } 847f88f3ac9SRichard Henderson n_last = MIN(last, n->last); 848f88f3ac9SRichard Henderson p_len = (n_last + 1 - n_start) >> TARGET_PAGE_BITS; 849f88f3ac9SRichard Henderson 850f88f3ac9SRichard Henderson memset(t->data[p_ofs], 0, p_len * TARGET_PAGE_DATA_SIZE); 851f88f3ac9SRichard Henderson } 852f88f3ac9SRichard Henderson } 853f88f3ac9SRichard Henderson 8540fe61084SRichard Henderson void *page_get_target_data(target_ulong address) 8550fe61084SRichard Henderson { 856f88f3ac9SRichard Henderson IntervalTreeNode *n; 857f88f3ac9SRichard Henderson TargetPageDataNode *t; 858f88f3ac9SRichard Henderson target_ulong page, region; 8590fe61084SRichard Henderson 860f88f3ac9SRichard Henderson page = address & TARGET_PAGE_MASK; 861f88f3ac9SRichard Henderson region = address & TBD_MASK; 862f88f3ac9SRichard Henderson 863f88f3ac9SRichard Henderson n = interval_tree_iter_first(&targetdata_root, page, page); 864f88f3ac9SRichard Henderson if (!n) { 865f88f3ac9SRichard Henderson /* 866f88f3ac9SRichard Henderson * See util/interval-tree.c re lockless lookups: no false positives 867f88f3ac9SRichard Henderson * but there are false negatives. If we find nothing, retry with 868f88f3ac9SRichard Henderson * the mmap lock acquired. We also need the lock for the 869f88f3ac9SRichard Henderson * allocation + insert. 870f88f3ac9SRichard Henderson */ 871f88f3ac9SRichard Henderson mmap_lock(); 872f88f3ac9SRichard Henderson n = interval_tree_iter_first(&targetdata_root, page, page); 873f88f3ac9SRichard Henderson if (!n) { 874f88f3ac9SRichard Henderson t = g_new0(TargetPageDataNode, 1); 875f88f3ac9SRichard Henderson n = &t->itree; 876f88f3ac9SRichard Henderson n->start = region; 877f88f3ac9SRichard Henderson n->last = region | ~TBD_MASK; 878f88f3ac9SRichard Henderson interval_tree_insert(n, &targetdata_root); 8790fe61084SRichard Henderson } 880f88f3ac9SRichard Henderson mmap_unlock(); 8810fe61084SRichard Henderson } 882f88f3ac9SRichard Henderson 883f88f3ac9SRichard Henderson t = container_of(n, TargetPageDataNode, itree); 884f88f3ac9SRichard Henderson return t->data[(page - region) >> TARGET_PAGE_BITS]; 885f88f3ac9SRichard Henderson } 886f88f3ac9SRichard Henderson #else 88710310cbdSRichard Henderson void page_reset_target_data(target_ulong start, target_ulong last) { } 888f88f3ac9SRichard Henderson #endif /* TARGET_PAGE_DATA_SIZE */ 8890fe61084SRichard Henderson 890a411d296SPhilippe Mathieu-Daudé /* The softmmu versions of these helpers are in cputlb.c. */ 891a411d296SPhilippe Mathieu-Daudé 89237e891e3SRichard Henderson void helper_unaligned_ld(CPUArchState *env, target_ulong addr) 89337e891e3SRichard Henderson { 89437e891e3SRichard Henderson cpu_loop_exit_sigbus(env_cpu(env), addr, MMU_DATA_LOAD, GETPC()); 89537e891e3SRichard Henderson } 89637e891e3SRichard Henderson 89737e891e3SRichard Henderson void helper_unaligned_st(CPUArchState *env, target_ulong addr) 89837e891e3SRichard Henderson { 89937e891e3SRichard Henderson cpu_loop_exit_sigbus(env_cpu(env), addr, MMU_DATA_STORE, GETPC()); 90037e891e3SRichard Henderson } 90137e891e3SRichard Henderson 902de95016dSRichard Henderson static void *cpu_mmu_lookup(CPUArchState *env, abi_ptr addr, 903de95016dSRichard Henderson MemOp mop, uintptr_t ra, MMUAccessType type) 904f83bcecbSRichard Henderson { 9059395cd0aSRichard Henderson int a_bits = get_alignment_bits(mop); 906f83bcecbSRichard Henderson void *ret; 907f83bcecbSRichard Henderson 9089395cd0aSRichard Henderson /* Enforce guest required alignment. */ 9099395cd0aSRichard Henderson if (unlikely(addr & ((1 << a_bits) - 1))) { 9109395cd0aSRichard Henderson cpu_loop_exit_sigbus(env_cpu(env), addr, type, ra); 9119395cd0aSRichard Henderson } 912f83bcecbSRichard Henderson 913f83bcecbSRichard Henderson ret = g2h(env_cpu(env), addr); 914f83bcecbSRichard Henderson set_helper_retaddr(ra); 915ed4cfbcdSRichard Henderson return ret; 916ed4cfbcdSRichard Henderson } 917ed4cfbcdSRichard Henderson 918cdfac37bSRichard Henderson #include "ldst_atomicity.c.inc" 919cdfac37bSRichard Henderson 920de95016dSRichard Henderson static uint8_t do_ld1_mmu(CPUArchState *env, abi_ptr addr, 921de95016dSRichard Henderson MemOp mop, uintptr_t ra) 922ed4cfbcdSRichard Henderson { 923f83bcecbSRichard Henderson void *haddr; 924f83bcecbSRichard Henderson uint8_t ret; 925ed4cfbcdSRichard Henderson 926de95016dSRichard Henderson tcg_debug_assert((mop & MO_SIZE) == MO_8); 927de95016dSRichard Henderson haddr = cpu_mmu_lookup(env, addr, mop, ra, MMU_DATA_LOAD); 928f83bcecbSRichard Henderson ret = ldub_p(haddr); 929f83bcecbSRichard Henderson clear_helper_retaddr(); 930de95016dSRichard Henderson return ret; 931de95016dSRichard Henderson } 932de95016dSRichard Henderson 933de95016dSRichard Henderson tcg_target_ulong helper_ldub_mmu(CPUArchState *env, target_ulong addr, 934de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 935de95016dSRichard Henderson { 936de95016dSRichard Henderson return do_ld1_mmu(env, addr, get_memop(oi), ra); 937de95016dSRichard Henderson } 938de95016dSRichard Henderson 939de95016dSRichard Henderson tcg_target_ulong helper_ldsb_mmu(CPUArchState *env, target_ulong addr, 940de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 941de95016dSRichard Henderson { 942de95016dSRichard Henderson return (int8_t)do_ld1_mmu(env, addr, get_memop(oi), ra); 943de95016dSRichard Henderson } 944de95016dSRichard Henderson 945de95016dSRichard Henderson uint8_t cpu_ldb_mmu(CPUArchState *env, abi_ptr addr, 946de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 947de95016dSRichard Henderson { 948de95016dSRichard Henderson uint8_t ret = do_ld1_mmu(env, addr, get_memop(oi), ra); 949f83bcecbSRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_R); 950ed4cfbcdSRichard Henderson return ret; 951ed4cfbcdSRichard Henderson } 952ed4cfbcdSRichard Henderson 953de95016dSRichard Henderson static uint16_t do_ld2_he_mmu(CPUArchState *env, abi_ptr addr, 954de95016dSRichard Henderson MemOp mop, uintptr_t ra) 955de95016dSRichard Henderson { 956de95016dSRichard Henderson void *haddr; 957de95016dSRichard Henderson uint16_t ret; 958de95016dSRichard Henderson 959de95016dSRichard Henderson tcg_debug_assert((mop & MO_SIZE) == MO_16); 960de95016dSRichard Henderson haddr = cpu_mmu_lookup(env, addr, mop, ra, MMU_DATA_LOAD); 961de95016dSRichard Henderson ret = load_atom_2(env, ra, haddr, mop); 962de95016dSRichard Henderson clear_helper_retaddr(); 963de95016dSRichard Henderson return ret; 964de95016dSRichard Henderson } 965de95016dSRichard Henderson 966de95016dSRichard Henderson tcg_target_ulong helper_lduw_mmu(CPUArchState *env, target_ulong addr, 967de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 968de95016dSRichard Henderson { 969de95016dSRichard Henderson MemOp mop = get_memop(oi); 970de95016dSRichard Henderson uint16_t ret = do_ld2_he_mmu(env, addr, mop, ra); 971de95016dSRichard Henderson 972de95016dSRichard Henderson if (mop & MO_BSWAP) { 973de95016dSRichard Henderson ret = bswap16(ret); 974de95016dSRichard Henderson } 975de95016dSRichard Henderson return ret; 976de95016dSRichard Henderson } 977de95016dSRichard Henderson 978de95016dSRichard Henderson tcg_target_ulong helper_ldsw_mmu(CPUArchState *env, target_ulong addr, 979de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 980de95016dSRichard Henderson { 981de95016dSRichard Henderson MemOp mop = get_memop(oi); 982de95016dSRichard Henderson int16_t ret = do_ld2_he_mmu(env, addr, mop, ra); 983de95016dSRichard Henderson 984de95016dSRichard Henderson if (mop & MO_BSWAP) { 985de95016dSRichard Henderson ret = bswap16(ret); 986de95016dSRichard Henderson } 987de95016dSRichard Henderson return ret; 988de95016dSRichard Henderson } 989de95016dSRichard Henderson 990f83bcecbSRichard Henderson uint16_t cpu_ldw_be_mmu(CPUArchState *env, abi_ptr addr, 991f83bcecbSRichard Henderson MemOpIdx oi, uintptr_t ra) 992ed4cfbcdSRichard Henderson { 993de95016dSRichard Henderson MemOp mop = get_memop(oi); 994f83bcecbSRichard Henderson uint16_t ret; 995ed4cfbcdSRichard Henderson 996de95016dSRichard Henderson tcg_debug_assert((mop & MO_BSWAP) == MO_BE); 997de95016dSRichard Henderson ret = do_ld2_he_mmu(env, addr, mop, ra); 998f83bcecbSRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_R); 999cdfac37bSRichard Henderson return cpu_to_be16(ret); 1000ed4cfbcdSRichard Henderson } 1001ed4cfbcdSRichard Henderson 1002f83bcecbSRichard Henderson uint16_t cpu_ldw_le_mmu(CPUArchState *env, abi_ptr addr, 1003f83bcecbSRichard Henderson MemOpIdx oi, uintptr_t ra) 1004b9e60257SRichard Henderson { 1005de95016dSRichard Henderson MemOp mop = get_memop(oi); 1006f83bcecbSRichard Henderson uint16_t ret; 1007f83bcecbSRichard Henderson 1008de95016dSRichard Henderson tcg_debug_assert((mop & MO_BSWAP) == MO_LE); 1009de95016dSRichard Henderson ret = do_ld2_he_mmu(env, addr, mop, ra); 1010f83bcecbSRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_R); 1011cdfac37bSRichard Henderson return cpu_to_le16(ret); 1012f83bcecbSRichard Henderson } 1013f83bcecbSRichard Henderson 1014de95016dSRichard Henderson static uint32_t do_ld4_he_mmu(CPUArchState *env, abi_ptr addr, 1015de95016dSRichard Henderson MemOp mop, uintptr_t ra) 1016de95016dSRichard Henderson { 1017de95016dSRichard Henderson void *haddr; 1018de95016dSRichard Henderson uint32_t ret; 1019de95016dSRichard Henderson 1020de95016dSRichard Henderson tcg_debug_assert((mop & MO_SIZE) == MO_32); 1021de95016dSRichard Henderson haddr = cpu_mmu_lookup(env, addr, mop, ra, MMU_DATA_LOAD); 1022de95016dSRichard Henderson ret = load_atom_4(env, ra, haddr, mop); 1023de95016dSRichard Henderson clear_helper_retaddr(); 1024de95016dSRichard Henderson return ret; 1025de95016dSRichard Henderson } 1026de95016dSRichard Henderson 1027de95016dSRichard Henderson tcg_target_ulong helper_ldul_mmu(CPUArchState *env, target_ulong addr, 1028de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 1029de95016dSRichard Henderson { 1030de95016dSRichard Henderson MemOp mop = get_memop(oi); 1031de95016dSRichard Henderson uint32_t ret = do_ld4_he_mmu(env, addr, mop, ra); 1032de95016dSRichard Henderson 1033de95016dSRichard Henderson if (mop & MO_BSWAP) { 1034de95016dSRichard Henderson ret = bswap32(ret); 1035de95016dSRichard Henderson } 1036de95016dSRichard Henderson return ret; 1037de95016dSRichard Henderson } 1038de95016dSRichard Henderson 1039de95016dSRichard Henderson tcg_target_ulong helper_ldsl_mmu(CPUArchState *env, target_ulong addr, 1040de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 1041de95016dSRichard Henderson { 1042de95016dSRichard Henderson MemOp mop = get_memop(oi); 1043de95016dSRichard Henderson int32_t ret = do_ld4_he_mmu(env, addr, mop, ra); 1044de95016dSRichard Henderson 1045de95016dSRichard Henderson if (mop & MO_BSWAP) { 1046de95016dSRichard Henderson ret = bswap32(ret); 1047de95016dSRichard Henderson } 1048de95016dSRichard Henderson return ret; 1049de95016dSRichard Henderson } 1050de95016dSRichard Henderson 1051de95016dSRichard Henderson uint32_t cpu_ldl_be_mmu(CPUArchState *env, abi_ptr addr, 1052de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 1053de95016dSRichard Henderson { 1054de95016dSRichard Henderson MemOp mop = get_memop(oi); 1055de95016dSRichard Henderson uint32_t ret; 1056de95016dSRichard Henderson 1057de95016dSRichard Henderson tcg_debug_assert((mop & MO_BSWAP) == MO_BE); 1058de95016dSRichard Henderson ret = do_ld4_he_mmu(env, addr, mop, ra); 1059de95016dSRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_R); 1060de95016dSRichard Henderson return cpu_to_be32(ret); 1061de95016dSRichard Henderson } 1062de95016dSRichard Henderson 1063f83bcecbSRichard Henderson uint32_t cpu_ldl_le_mmu(CPUArchState *env, abi_ptr addr, 1064f83bcecbSRichard Henderson MemOpIdx oi, uintptr_t ra) 1065f83bcecbSRichard Henderson { 1066de95016dSRichard Henderson MemOp mop = get_memop(oi); 1067b9e60257SRichard Henderson uint32_t ret; 1068b9e60257SRichard Henderson 1069de95016dSRichard Henderson tcg_debug_assert((mop & MO_BSWAP) == MO_LE); 1070de95016dSRichard Henderson ret = do_ld4_he_mmu(env, addr, mop, ra); 1071f83bcecbSRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_R); 1072cdfac37bSRichard Henderson return cpu_to_le32(ret); 1073b9e60257SRichard Henderson } 1074b9e60257SRichard Henderson 1075de95016dSRichard Henderson static uint64_t do_ld8_he_mmu(CPUArchState *env, abi_ptr addr, 1076de95016dSRichard Henderson MemOp mop, uintptr_t ra) 1077de95016dSRichard Henderson { 1078de95016dSRichard Henderson void *haddr; 1079de95016dSRichard Henderson uint64_t ret; 1080de95016dSRichard Henderson 1081de95016dSRichard Henderson tcg_debug_assert((mop & MO_SIZE) == MO_64); 1082de95016dSRichard Henderson haddr = cpu_mmu_lookup(env, addr, mop, ra, MMU_DATA_LOAD); 1083de95016dSRichard Henderson ret = load_atom_8(env, ra, haddr, mop); 1084de95016dSRichard Henderson clear_helper_retaddr(); 1085de95016dSRichard Henderson return ret; 1086de95016dSRichard Henderson } 1087de95016dSRichard Henderson 1088de95016dSRichard Henderson uint64_t helper_ldq_mmu(CPUArchState *env, target_ulong addr, 1089de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 1090de95016dSRichard Henderson { 1091de95016dSRichard Henderson MemOp mop = get_memop(oi); 1092de95016dSRichard Henderson uint64_t ret = do_ld8_he_mmu(env, addr, mop, ra); 1093de95016dSRichard Henderson 1094de95016dSRichard Henderson if (mop & MO_BSWAP) { 1095de95016dSRichard Henderson ret = bswap64(ret); 1096de95016dSRichard Henderson } 1097de95016dSRichard Henderson return ret; 1098de95016dSRichard Henderson } 1099de95016dSRichard Henderson 1100de95016dSRichard Henderson uint64_t cpu_ldq_be_mmu(CPUArchState *env, abi_ptr addr, 1101de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 1102de95016dSRichard Henderson { 1103de95016dSRichard Henderson MemOp mop = get_memop(oi); 1104de95016dSRichard Henderson uint64_t ret; 1105de95016dSRichard Henderson 1106de95016dSRichard Henderson tcg_debug_assert((mop & MO_BSWAP) == MO_BE); 1107de95016dSRichard Henderson ret = do_ld8_he_mmu(env, addr, mop, ra); 1108de95016dSRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_R); 1109de95016dSRichard Henderson return cpu_to_be64(ret); 1110de95016dSRichard Henderson } 1111de95016dSRichard Henderson 1112f83bcecbSRichard Henderson uint64_t cpu_ldq_le_mmu(CPUArchState *env, abi_ptr addr, 1113f83bcecbSRichard Henderson MemOpIdx oi, uintptr_t ra) 1114b9e60257SRichard Henderson { 1115de95016dSRichard Henderson MemOp mop = get_memop(oi); 1116b9e60257SRichard Henderson uint64_t ret; 1117b9e60257SRichard Henderson 1118de95016dSRichard Henderson tcg_debug_assert((mop & MO_BSWAP) == MO_LE); 1119de95016dSRichard Henderson ret = do_ld8_he_mmu(env, addr, mop, ra); 1120f83bcecbSRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_R); 1121cdfac37bSRichard Henderson return cpu_to_le64(ret); 1122ed4cfbcdSRichard Henderson } 1123ed4cfbcdSRichard Henderson 1124*35c653c4SRichard Henderson static Int128 do_ld16_he_mmu(CPUArchState *env, abi_ptr addr, 1125*35c653c4SRichard Henderson MemOp mop, uintptr_t ra) 1126cb48f365SRichard Henderson { 1127cb48f365SRichard Henderson void *haddr; 1128cb48f365SRichard Henderson Int128 ret; 1129cb48f365SRichard Henderson 1130*35c653c4SRichard Henderson tcg_debug_assert((mop & MO_SIZE) == MO_128); 1131*35c653c4SRichard Henderson haddr = cpu_mmu_lookup(env, addr, mop, ra, MMU_DATA_LOAD); 1132*35c653c4SRichard Henderson ret = load_atom_16(env, ra, haddr, mop); 1133cb48f365SRichard Henderson clear_helper_retaddr(); 1134*35c653c4SRichard Henderson return ret; 1135*35c653c4SRichard Henderson } 1136cb48f365SRichard Henderson 1137*35c653c4SRichard Henderson Int128 helper_ld16_mmu(CPUArchState *env, target_ulong addr, 1138*35c653c4SRichard Henderson MemOpIdx oi, uintptr_t ra) 1139*35c653c4SRichard Henderson { 1140*35c653c4SRichard Henderson MemOp mop = get_memop(oi); 1141*35c653c4SRichard Henderson Int128 ret = do_ld16_he_mmu(env, addr, mop, ra); 1142*35c653c4SRichard Henderson 1143*35c653c4SRichard Henderson if (mop & MO_BSWAP) { 1144*35c653c4SRichard Henderson ret = bswap128(ret); 1145*35c653c4SRichard Henderson } 1146*35c653c4SRichard Henderson return ret; 1147*35c653c4SRichard Henderson } 1148*35c653c4SRichard Henderson 1149*35c653c4SRichard Henderson Int128 helper_ld_i128(CPUArchState *env, target_ulong addr, MemOpIdx oi) 1150*35c653c4SRichard Henderson { 1151*35c653c4SRichard Henderson return helper_ld16_mmu(env, addr, oi, GETPC()); 1152*35c653c4SRichard Henderson } 1153*35c653c4SRichard Henderson 1154*35c653c4SRichard Henderson Int128 cpu_ld16_be_mmu(CPUArchState *env, abi_ptr addr, 1155*35c653c4SRichard Henderson MemOpIdx oi, uintptr_t ra) 1156*35c653c4SRichard Henderson { 1157*35c653c4SRichard Henderson MemOp mop = get_memop(oi); 1158*35c653c4SRichard Henderson Int128 ret; 1159*35c653c4SRichard Henderson 1160*35c653c4SRichard Henderson tcg_debug_assert((mop & MO_BSWAP) == MO_BE); 1161*35c653c4SRichard Henderson ret = do_ld16_he_mmu(env, addr, mop, ra); 1162*35c653c4SRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_R); 1163cb48f365SRichard Henderson if (!HOST_BIG_ENDIAN) { 1164cb48f365SRichard Henderson ret = bswap128(ret); 1165cb48f365SRichard Henderson } 1166cb48f365SRichard Henderson return ret; 1167cb48f365SRichard Henderson } 1168cb48f365SRichard Henderson 1169cb48f365SRichard Henderson Int128 cpu_ld16_le_mmu(CPUArchState *env, abi_ptr addr, 1170cb48f365SRichard Henderson MemOpIdx oi, uintptr_t ra) 1171cb48f365SRichard Henderson { 1172*35c653c4SRichard Henderson MemOp mop = get_memop(oi); 1173cb48f365SRichard Henderson Int128 ret; 1174cb48f365SRichard Henderson 1175*35c653c4SRichard Henderson tcg_debug_assert((mop & MO_BSWAP) == MO_LE); 1176*35c653c4SRichard Henderson ret = do_ld16_he_mmu(env, addr, mop, ra); 1177cb48f365SRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_R); 1178cb48f365SRichard Henderson if (HOST_BIG_ENDIAN) { 1179cb48f365SRichard Henderson ret = bswap128(ret); 1180cb48f365SRichard Henderson } 1181cb48f365SRichard Henderson return ret; 1182cb48f365SRichard Henderson } 1183cb48f365SRichard Henderson 1184de95016dSRichard Henderson static void do_st1_mmu(CPUArchState *env, abi_ptr addr, uint8_t val, 1185de95016dSRichard Henderson MemOp mop, uintptr_t ra) 1186ed4cfbcdSRichard Henderson { 1187f83bcecbSRichard Henderson void *haddr; 1188ed4cfbcdSRichard Henderson 1189de95016dSRichard Henderson tcg_debug_assert((mop & MO_SIZE) == MO_8); 1190de95016dSRichard Henderson haddr = cpu_mmu_lookup(env, addr, mop, ra, MMU_DATA_STORE); 1191f83bcecbSRichard Henderson stb_p(haddr, val); 1192ed4cfbcdSRichard Henderson clear_helper_retaddr(); 1193de95016dSRichard Henderson } 1194de95016dSRichard Henderson 1195de95016dSRichard Henderson void helper_stb_mmu(CPUArchState *env, target_ulong addr, uint32_t val, 1196de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 1197de95016dSRichard Henderson { 1198de95016dSRichard Henderson do_st1_mmu(env, addr, val, get_memop(oi), ra); 1199de95016dSRichard Henderson } 1200de95016dSRichard Henderson 1201de95016dSRichard Henderson void cpu_stb_mmu(CPUArchState *env, abi_ptr addr, uint8_t val, 1202de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 1203de95016dSRichard Henderson { 1204de95016dSRichard Henderson do_st1_mmu(env, addr, val, get_memop(oi), ra); 1205f83bcecbSRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_W); 1206ed4cfbcdSRichard Henderson } 1207ed4cfbcdSRichard Henderson 1208de95016dSRichard Henderson static void do_st2_he_mmu(CPUArchState *env, abi_ptr addr, uint16_t val, 1209de95016dSRichard Henderson MemOp mop, uintptr_t ra) 1210de95016dSRichard Henderson { 1211de95016dSRichard Henderson void *haddr; 1212de95016dSRichard Henderson 1213de95016dSRichard Henderson tcg_debug_assert((mop & MO_SIZE) == MO_16); 1214de95016dSRichard Henderson haddr = cpu_mmu_lookup(env, addr, mop, ra, MMU_DATA_STORE); 1215de95016dSRichard Henderson store_atom_2(env, ra, haddr, mop, val); 1216de95016dSRichard Henderson clear_helper_retaddr(); 1217de95016dSRichard Henderson } 1218de95016dSRichard Henderson 1219de95016dSRichard Henderson void helper_stw_mmu(CPUArchState *env, target_ulong addr, uint32_t val, 1220de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 1221de95016dSRichard Henderson { 1222de95016dSRichard Henderson MemOp mop = get_memop(oi); 1223de95016dSRichard Henderson 1224de95016dSRichard Henderson if (mop & MO_BSWAP) { 1225de95016dSRichard Henderson val = bswap16(val); 1226de95016dSRichard Henderson } 1227de95016dSRichard Henderson do_st2_he_mmu(env, addr, val, mop, ra); 1228de95016dSRichard Henderson } 1229de95016dSRichard Henderson 1230f83bcecbSRichard Henderson void cpu_stw_be_mmu(CPUArchState *env, abi_ptr addr, uint16_t val, 1231f83bcecbSRichard Henderson MemOpIdx oi, uintptr_t ra) 1232ed4cfbcdSRichard Henderson { 1233de95016dSRichard Henderson MemOp mop = get_memop(oi); 1234ed4cfbcdSRichard Henderson 1235de95016dSRichard Henderson tcg_debug_assert((mop & MO_BSWAP) == MO_BE); 1236de95016dSRichard Henderson do_st2_he_mmu(env, addr, be16_to_cpu(val), mop, ra); 1237f83bcecbSRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_W); 1238b9e60257SRichard Henderson } 1239b9e60257SRichard Henderson 1240f83bcecbSRichard Henderson void cpu_stw_le_mmu(CPUArchState *env, abi_ptr addr, uint16_t val, 1241f83bcecbSRichard Henderson MemOpIdx oi, uintptr_t ra) 1242b9e60257SRichard Henderson { 1243de95016dSRichard Henderson MemOp mop = get_memop(oi); 1244de95016dSRichard Henderson 1245de95016dSRichard Henderson tcg_debug_assert((mop & MO_BSWAP) == MO_LE); 1246de95016dSRichard Henderson do_st2_he_mmu(env, addr, le16_to_cpu(val), mop, ra); 1247de95016dSRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_W); 1248de95016dSRichard Henderson } 1249de95016dSRichard Henderson 1250de95016dSRichard Henderson static void do_st4_he_mmu(CPUArchState *env, abi_ptr addr, uint32_t val, 1251de95016dSRichard Henderson MemOp mop, uintptr_t ra) 1252de95016dSRichard Henderson { 1253f83bcecbSRichard Henderson void *haddr; 1254b9e60257SRichard Henderson 1255de95016dSRichard Henderson tcg_debug_assert((mop & MO_SIZE) == MO_32); 1256de95016dSRichard Henderson haddr = cpu_mmu_lookup(env, addr, mop, ra, MMU_DATA_STORE); 1257de95016dSRichard Henderson store_atom_4(env, ra, haddr, mop, val); 1258b9e60257SRichard Henderson clear_helper_retaddr(); 1259de95016dSRichard Henderson } 1260de95016dSRichard Henderson 1261de95016dSRichard Henderson void helper_stl_mmu(CPUArchState *env, target_ulong addr, uint32_t val, 1262de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 1263de95016dSRichard Henderson { 1264de95016dSRichard Henderson MemOp mop = get_memop(oi); 1265de95016dSRichard Henderson 1266de95016dSRichard Henderson if (mop & MO_BSWAP) { 1267de95016dSRichard Henderson val = bswap32(val); 1268de95016dSRichard Henderson } 1269de95016dSRichard Henderson do_st4_he_mmu(env, addr, val, mop, ra); 1270de95016dSRichard Henderson } 1271de95016dSRichard Henderson 1272de95016dSRichard Henderson void cpu_stl_be_mmu(CPUArchState *env, abi_ptr addr, uint32_t val, 1273de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 1274de95016dSRichard Henderson { 1275de95016dSRichard Henderson MemOp mop = get_memop(oi); 1276de95016dSRichard Henderson 1277de95016dSRichard Henderson tcg_debug_assert((mop & MO_BSWAP) == MO_BE); 1278de95016dSRichard Henderson do_st4_he_mmu(env, addr, be32_to_cpu(val), mop, ra); 1279f83bcecbSRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_W); 1280b9e60257SRichard Henderson } 1281b9e60257SRichard Henderson 1282f83bcecbSRichard Henderson void cpu_stl_le_mmu(CPUArchState *env, abi_ptr addr, uint32_t val, 1283f83bcecbSRichard Henderson MemOpIdx oi, uintptr_t ra) 1284b9e60257SRichard Henderson { 1285de95016dSRichard Henderson MemOp mop = get_memop(oi); 1286de95016dSRichard Henderson 1287de95016dSRichard Henderson tcg_debug_assert((mop & MO_BSWAP) == MO_LE); 1288de95016dSRichard Henderson do_st4_he_mmu(env, addr, le32_to_cpu(val), mop, ra); 1289de95016dSRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_W); 1290de95016dSRichard Henderson } 1291de95016dSRichard Henderson 1292de95016dSRichard Henderson static void do_st8_he_mmu(CPUArchState *env, abi_ptr addr, uint64_t val, 1293de95016dSRichard Henderson MemOp mop, uintptr_t ra) 1294de95016dSRichard Henderson { 1295f83bcecbSRichard Henderson void *haddr; 1296b9e60257SRichard Henderson 1297de95016dSRichard Henderson tcg_debug_assert((mop & MO_SIZE) == MO_64); 1298de95016dSRichard Henderson haddr = cpu_mmu_lookup(env, addr, mop, ra, MMU_DATA_STORE); 1299de95016dSRichard Henderson store_atom_8(env, ra, haddr, mop, val); 1300b9e60257SRichard Henderson clear_helper_retaddr(); 1301de95016dSRichard Henderson } 1302de95016dSRichard Henderson 1303de95016dSRichard Henderson void helper_stq_mmu(CPUArchState *env, target_ulong addr, uint64_t val, 1304de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 1305de95016dSRichard Henderson { 1306de95016dSRichard Henderson MemOp mop = get_memop(oi); 1307de95016dSRichard Henderson 1308de95016dSRichard Henderson if (mop & MO_BSWAP) { 1309de95016dSRichard Henderson val = bswap64(val); 1310de95016dSRichard Henderson } 1311de95016dSRichard Henderson do_st8_he_mmu(env, addr, val, mop, ra); 1312de95016dSRichard Henderson } 1313de95016dSRichard Henderson 1314de95016dSRichard Henderson void cpu_stq_be_mmu(CPUArchState *env, abi_ptr addr, uint64_t val, 1315de95016dSRichard Henderson MemOpIdx oi, uintptr_t ra) 1316de95016dSRichard Henderson { 1317de95016dSRichard Henderson MemOp mop = get_memop(oi); 1318de95016dSRichard Henderson 1319de95016dSRichard Henderson tcg_debug_assert((mop & MO_BSWAP) == MO_BE); 1320de95016dSRichard Henderson do_st8_he_mmu(env, addr, cpu_to_be64(val), mop, ra); 1321f83bcecbSRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_W); 1322b9e60257SRichard Henderson } 1323b9e60257SRichard Henderson 1324f83bcecbSRichard Henderson void cpu_stq_le_mmu(CPUArchState *env, abi_ptr addr, uint64_t val, 1325f83bcecbSRichard Henderson MemOpIdx oi, uintptr_t ra) 1326b9e60257SRichard Henderson { 1327de95016dSRichard Henderson MemOp mop = get_memop(oi); 1328b9e60257SRichard Henderson 1329de95016dSRichard Henderson tcg_debug_assert((mop & MO_BSWAP) == MO_LE); 1330de95016dSRichard Henderson do_st8_he_mmu(env, addr, cpu_to_le64(val), mop, ra); 1331f83bcecbSRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_W); 1332ed4cfbcdSRichard Henderson } 1333ed4cfbcdSRichard Henderson 1334*35c653c4SRichard Henderson static void do_st16_he_mmu(CPUArchState *env, abi_ptr addr, Int128 val, 1335*35c653c4SRichard Henderson MemOp mop, uintptr_t ra) 1336cb48f365SRichard Henderson { 1337cb48f365SRichard Henderson void *haddr; 1338cb48f365SRichard Henderson 1339*35c653c4SRichard Henderson tcg_debug_assert((mop & MO_SIZE) == MO_128); 1340*35c653c4SRichard Henderson haddr = cpu_mmu_lookup(env, addr, mop, ra, MMU_DATA_STORE); 1341*35c653c4SRichard Henderson store_atom_16(env, ra, haddr, mop, val); 1342*35c653c4SRichard Henderson clear_helper_retaddr(); 1343*35c653c4SRichard Henderson } 1344*35c653c4SRichard Henderson 1345*35c653c4SRichard Henderson void helper_st16_mmu(CPUArchState *env, target_ulong addr, Int128 val, 1346*35c653c4SRichard Henderson MemOpIdx oi, uintptr_t ra) 1347*35c653c4SRichard Henderson { 1348*35c653c4SRichard Henderson MemOp mop = get_memop(oi); 1349*35c653c4SRichard Henderson 1350*35c653c4SRichard Henderson if (mop & MO_BSWAP) { 1351*35c653c4SRichard Henderson val = bswap128(val); 1352*35c653c4SRichard Henderson } 1353*35c653c4SRichard Henderson do_st16_he_mmu(env, addr, val, mop, ra); 1354*35c653c4SRichard Henderson } 1355*35c653c4SRichard Henderson 1356*35c653c4SRichard Henderson void helper_st_i128(CPUArchState *env, target_ulong addr, 1357*35c653c4SRichard Henderson Int128 val, MemOpIdx oi) 1358*35c653c4SRichard Henderson { 1359*35c653c4SRichard Henderson helper_st16_mmu(env, addr, val, oi, GETPC()); 1360*35c653c4SRichard Henderson } 1361*35c653c4SRichard Henderson 1362*35c653c4SRichard Henderson void cpu_st16_be_mmu(CPUArchState *env, abi_ptr addr, 1363*35c653c4SRichard Henderson Int128 val, MemOpIdx oi, uintptr_t ra) 1364*35c653c4SRichard Henderson { 1365*35c653c4SRichard Henderson MemOp mop = get_memop(oi); 1366*35c653c4SRichard Henderson 1367*35c653c4SRichard Henderson tcg_debug_assert((mop & MO_BSWAP) == MO_BE); 1368cb48f365SRichard Henderson if (!HOST_BIG_ENDIAN) { 1369cb48f365SRichard Henderson val = bswap128(val); 1370cb48f365SRichard Henderson } 1371*35c653c4SRichard Henderson do_st16_he_mmu(env, addr, val, mop, ra); 1372cb48f365SRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_W); 1373cb48f365SRichard Henderson } 1374cb48f365SRichard Henderson 1375cb48f365SRichard Henderson void cpu_st16_le_mmu(CPUArchState *env, abi_ptr addr, 1376cb48f365SRichard Henderson Int128 val, MemOpIdx oi, uintptr_t ra) 1377cb48f365SRichard Henderson { 1378*35c653c4SRichard Henderson MemOp mop = get_memop(oi); 1379cb48f365SRichard Henderson 1380*35c653c4SRichard Henderson tcg_debug_assert((mop & MO_BSWAP) == MO_LE); 1381cb48f365SRichard Henderson if (HOST_BIG_ENDIAN) { 1382cb48f365SRichard Henderson val = bswap128(val); 1383cb48f365SRichard Henderson } 1384*35c653c4SRichard Henderson do_st16_he_mmu(env, addr, val, mop, ra); 1385cb48f365SRichard Henderson qemu_plugin_vcpu_mem_cb(env_cpu(env), addr, oi, QEMU_PLUGIN_MEM_W); 1386cb48f365SRichard Henderson } 1387cb48f365SRichard Henderson 1388ed4cfbcdSRichard Henderson uint32_t cpu_ldub_code(CPUArchState *env, abi_ptr ptr) 1389ed4cfbcdSRichard Henderson { 1390ed4cfbcdSRichard Henderson uint32_t ret; 1391ed4cfbcdSRichard Henderson 1392ed4cfbcdSRichard Henderson set_helper_retaddr(1); 13933e8f1628SRichard Henderson ret = ldub_p(g2h_untagged(ptr)); 1394ed4cfbcdSRichard Henderson clear_helper_retaddr(); 1395ed4cfbcdSRichard Henderson return ret; 1396ed4cfbcdSRichard Henderson } 1397ed4cfbcdSRichard Henderson 1398ed4cfbcdSRichard Henderson uint32_t cpu_lduw_code(CPUArchState *env, abi_ptr ptr) 1399ed4cfbcdSRichard Henderson { 1400ed4cfbcdSRichard Henderson uint32_t ret; 1401ed4cfbcdSRichard Henderson 1402ed4cfbcdSRichard Henderson set_helper_retaddr(1); 14033e8f1628SRichard Henderson ret = lduw_p(g2h_untagged(ptr)); 1404ed4cfbcdSRichard Henderson clear_helper_retaddr(); 1405ed4cfbcdSRichard Henderson return ret; 1406ed4cfbcdSRichard Henderson } 1407ed4cfbcdSRichard Henderson 1408ed4cfbcdSRichard Henderson uint32_t cpu_ldl_code(CPUArchState *env, abi_ptr ptr) 1409ed4cfbcdSRichard Henderson { 1410ed4cfbcdSRichard Henderson uint32_t ret; 1411ed4cfbcdSRichard Henderson 1412ed4cfbcdSRichard Henderson set_helper_retaddr(1); 14133e8f1628SRichard Henderson ret = ldl_p(g2h_untagged(ptr)); 1414ed4cfbcdSRichard Henderson clear_helper_retaddr(); 1415ed4cfbcdSRichard Henderson return ret; 1416ed4cfbcdSRichard Henderson } 1417ed4cfbcdSRichard Henderson 1418ed4cfbcdSRichard Henderson uint64_t cpu_ldq_code(CPUArchState *env, abi_ptr ptr) 1419ed4cfbcdSRichard Henderson { 1420ed4cfbcdSRichard Henderson uint64_t ret; 1421ed4cfbcdSRichard Henderson 1422ed4cfbcdSRichard Henderson set_helper_retaddr(1); 14233e8f1628SRichard Henderson ret = ldq_p(g2h_untagged(ptr)); 1424ed4cfbcdSRichard Henderson clear_helper_retaddr(); 1425ed4cfbcdSRichard Henderson return ret; 1426ed4cfbcdSRichard Henderson } 1427ed4cfbcdSRichard Henderson 142828990626SRichard Henderson uint8_t cpu_ldb_code_mmu(CPUArchState *env, abi_ptr addr, 142928990626SRichard Henderson MemOpIdx oi, uintptr_t ra) 143028990626SRichard Henderson { 143128990626SRichard Henderson void *haddr; 143228990626SRichard Henderson uint8_t ret; 143328990626SRichard Henderson 143428990626SRichard Henderson haddr = cpu_mmu_lookup(env, addr, oi, ra, MMU_INST_FETCH); 143528990626SRichard Henderson ret = ldub_p(haddr); 143628990626SRichard Henderson clear_helper_retaddr(); 143728990626SRichard Henderson return ret; 143828990626SRichard Henderson } 143928990626SRichard Henderson 144028990626SRichard Henderson uint16_t cpu_ldw_code_mmu(CPUArchState *env, abi_ptr addr, 144128990626SRichard Henderson MemOpIdx oi, uintptr_t ra) 144228990626SRichard Henderson { 144328990626SRichard Henderson void *haddr; 144428990626SRichard Henderson uint16_t ret; 144528990626SRichard Henderson 144628990626SRichard Henderson haddr = cpu_mmu_lookup(env, addr, oi, ra, MMU_INST_FETCH); 144728990626SRichard Henderson ret = lduw_p(haddr); 144828990626SRichard Henderson clear_helper_retaddr(); 144928990626SRichard Henderson if (get_memop(oi) & MO_BSWAP) { 145028990626SRichard Henderson ret = bswap16(ret); 145128990626SRichard Henderson } 145228990626SRichard Henderson return ret; 145328990626SRichard Henderson } 145428990626SRichard Henderson 145528990626SRichard Henderson uint32_t cpu_ldl_code_mmu(CPUArchState *env, abi_ptr addr, 145628990626SRichard Henderson MemOpIdx oi, uintptr_t ra) 145728990626SRichard Henderson { 145828990626SRichard Henderson void *haddr; 145928990626SRichard Henderson uint32_t ret; 146028990626SRichard Henderson 146128990626SRichard Henderson haddr = cpu_mmu_lookup(env, addr, oi, ra, MMU_INST_FETCH); 146228990626SRichard Henderson ret = ldl_p(haddr); 146328990626SRichard Henderson clear_helper_retaddr(); 146428990626SRichard Henderson if (get_memop(oi) & MO_BSWAP) { 146528990626SRichard Henderson ret = bswap32(ret); 146628990626SRichard Henderson } 146728990626SRichard Henderson return ret; 146828990626SRichard Henderson } 146928990626SRichard Henderson 147028990626SRichard Henderson uint64_t cpu_ldq_code_mmu(CPUArchState *env, abi_ptr addr, 147128990626SRichard Henderson MemOpIdx oi, uintptr_t ra) 147228990626SRichard Henderson { 147328990626SRichard Henderson void *haddr; 147428990626SRichard Henderson uint64_t ret; 147528990626SRichard Henderson 147628990626SRichard Henderson haddr = cpu_mmu_lookup(env, addr, oi, ra, MMU_DATA_LOAD); 147728990626SRichard Henderson ret = ldq_p(haddr); 147828990626SRichard Henderson clear_helper_retaddr(); 147928990626SRichard Henderson if (get_memop(oi) & MO_BSWAP) { 148028990626SRichard Henderson ret = bswap64(ret); 148128990626SRichard Henderson } 148228990626SRichard Henderson return ret; 148328990626SRichard Henderson } 148428990626SRichard Henderson 1485f83bcecbSRichard Henderson #include "ldst_common.c.inc" 1486f83bcecbSRichard Henderson 1487a754f7f3SRichard Henderson /* 1488a754f7f3SRichard Henderson * Do not allow unaligned operations to proceed. Return the host address. 1489a754f7f3SRichard Henderson * 1490a754f7f3SRichard Henderson * @prot may be PAGE_READ, PAGE_WRITE, or PAGE_READ|PAGE_WRITE. 1491a754f7f3SRichard Henderson */ 1492a411d296SPhilippe Mathieu-Daudé static void *atomic_mmu_lookup(CPUArchState *env, target_ulong addr, 14939002ffcbSRichard Henderson MemOpIdx oi, int size, int prot, 1494a754f7f3SRichard Henderson uintptr_t retaddr) 1495a411d296SPhilippe Mathieu-Daudé { 1496fce3f474SRichard Henderson MemOp mop = get_memop(oi); 1497fce3f474SRichard Henderson int a_bits = get_alignment_bits(mop); 1498fce3f474SRichard Henderson void *ret; 1499fce3f474SRichard Henderson 1500fce3f474SRichard Henderson /* Enforce guest required alignment. */ 1501fce3f474SRichard Henderson if (unlikely(addr & ((1 << a_bits) - 1))) { 1502fce3f474SRichard Henderson MMUAccessType t = prot == PAGE_READ ? MMU_DATA_LOAD : MMU_DATA_STORE; 1503fce3f474SRichard Henderson cpu_loop_exit_sigbus(env_cpu(env), addr, t, retaddr); 1504fce3f474SRichard Henderson } 1505fce3f474SRichard Henderson 1506a411d296SPhilippe Mathieu-Daudé /* Enforce qemu required alignment. */ 1507a411d296SPhilippe Mathieu-Daudé if (unlikely(addr & (size - 1))) { 150829a0af61SRichard Henderson cpu_loop_exit_atomic(env_cpu(env), retaddr); 1509a411d296SPhilippe Mathieu-Daudé } 1510fce3f474SRichard Henderson 1511fce3f474SRichard Henderson ret = g2h(env_cpu(env), addr); 151208b97f7fSRichard Henderson set_helper_retaddr(retaddr); 151308b97f7fSRichard Henderson return ret; 1514a411d296SPhilippe Mathieu-Daudé } 1515a411d296SPhilippe Mathieu-Daudé 1516be9568b4SRichard Henderson #include "atomic_common.c.inc" 1517be9568b4SRichard Henderson 1518be9568b4SRichard Henderson /* 1519be9568b4SRichard Henderson * First set of functions passes in OI and RETADDR. 1520be9568b4SRichard Henderson * This makes them callable from other helpers. 1521be9568b4SRichard Henderson */ 1522be9568b4SRichard Henderson 1523be9568b4SRichard Henderson #define ATOMIC_NAME(X) \ 1524be9568b4SRichard Henderson glue(glue(glue(cpu_atomic_ ## X, SUFFIX), END), _mmu) 152508b97f7fSRichard Henderson #define ATOMIC_MMU_CLEANUP do { clear_helper_retaddr(); } while (0) 1526a411d296SPhilippe Mathieu-Daudé 1527a411d296SPhilippe Mathieu-Daudé #define DATA_SIZE 1 1528a411d296SPhilippe Mathieu-Daudé #include "atomic_template.h" 1529a411d296SPhilippe Mathieu-Daudé 1530a411d296SPhilippe Mathieu-Daudé #define DATA_SIZE 2 1531a411d296SPhilippe Mathieu-Daudé #include "atomic_template.h" 1532a411d296SPhilippe Mathieu-Daudé 1533a411d296SPhilippe Mathieu-Daudé #define DATA_SIZE 4 1534a411d296SPhilippe Mathieu-Daudé #include "atomic_template.h" 1535a411d296SPhilippe Mathieu-Daudé 1536a411d296SPhilippe Mathieu-Daudé #ifdef CONFIG_ATOMIC64 1537a411d296SPhilippe Mathieu-Daudé #define DATA_SIZE 8 1538a411d296SPhilippe Mathieu-Daudé #include "atomic_template.h" 1539a411d296SPhilippe Mathieu-Daudé #endif 1540a411d296SPhilippe Mathieu-Daudé 1541e6cd4bb5SRichard Henderson #if HAVE_ATOMIC128 || HAVE_CMPXCHG128 1542be9568b4SRichard Henderson #define DATA_SIZE 16 1543be9568b4SRichard Henderson #include "atomic_template.h" 1544be9568b4SRichard Henderson #endif 1545