xref: /qemu/accel/tcg/user-exec.c (revision 069cfe77d63e06e2b25912aea9fea6ea14bb246a)
142a623c7SBlue Swirl /*
242a623c7SBlue Swirl  *  User emulator execution
342a623c7SBlue Swirl  *
442a623c7SBlue Swirl  *  Copyright (c) 2003-2005 Fabrice Bellard
542a623c7SBlue Swirl  *
642a623c7SBlue Swirl  * This library is free software; you can redistribute it and/or
742a623c7SBlue Swirl  * modify it under the terms of the GNU Lesser General Public
842a623c7SBlue Swirl  * License as published by the Free Software Foundation; either
9fb0343d5SThomas Huth  * version 2.1 of the License, or (at your option) any later version.
1042a623c7SBlue Swirl  *
1142a623c7SBlue Swirl  * This library is distributed in the hope that it will be useful,
1242a623c7SBlue Swirl  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1342a623c7SBlue Swirl  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1442a623c7SBlue Swirl  * Lesser General Public License for more details.
1542a623c7SBlue Swirl  *
1642a623c7SBlue Swirl  * You should have received a copy of the GNU Lesser General Public
1742a623c7SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1842a623c7SBlue Swirl  */
19d38ea87aSPeter Maydell #include "qemu/osdep.h"
203e457172SBlue Swirl #include "cpu.h"
2176cad711SPaolo Bonzini #include "disas/disas.h"
2263c91552SPaolo Bonzini #include "exec/exec-all.h"
23dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg.h"
24023b0ae3SPeter Maydell #include "qemu/bitops.h"
25f08b6170SPaolo Bonzini #include "exec/cpu_ldst.h"
261652b974SPaolo Bonzini #include "translate-all.h"
27a411d296SPhilippe Mathieu-Daudé #include "exec/helper-proto.h"
28e6cd4bb5SRichard Henderson #include "qemu/atomic128.h"
29ed4cfbcdSRichard Henderson #include "trace-root.h"
30ed4cfbcdSRichard Henderson #include "trace/mem.h"
3142a623c7SBlue Swirl 
3242a623c7SBlue Swirl #undef EAX
3342a623c7SBlue Swirl #undef ECX
3442a623c7SBlue Swirl #undef EDX
3542a623c7SBlue Swirl #undef EBX
3642a623c7SBlue Swirl #undef ESP
3742a623c7SBlue Swirl #undef EBP
3842a623c7SBlue Swirl #undef ESI
3942a623c7SBlue Swirl #undef EDI
4042a623c7SBlue Swirl #undef EIP
4142a623c7SBlue Swirl #ifdef __linux__
4242a623c7SBlue Swirl #include <sys/ucontext.h>
4342a623c7SBlue Swirl #endif
4442a623c7SBlue Swirl 
45ec603b55SRichard Henderson __thread uintptr_t helper_retaddr;
46ec603b55SRichard Henderson 
4742a623c7SBlue Swirl //#define DEBUG_SIGNAL
4842a623c7SBlue Swirl 
4942a623c7SBlue Swirl /* exit the current TB from a signal handler. The host registers are
5042a623c7SBlue Swirl    restored in a state compatible with the CPU emulator
5142a623c7SBlue Swirl  */
52a5852dc5SPeter Maydell static void cpu_exit_tb_from_sighandler(CPUState *cpu, sigset_t *old_set)
5342a623c7SBlue Swirl {
5442a623c7SBlue Swirl     /* XXX: use siglongjmp ? */
55a5852dc5SPeter Maydell     sigprocmask(SIG_SETMASK, old_set, NULL);
566886b980SPeter Maydell     cpu_loop_exit_noexc(cpu);
5742a623c7SBlue Swirl }
5842a623c7SBlue Swirl 
5942a623c7SBlue Swirl /* 'pc' is the host PC at which the exception was raised. 'address' is
6042a623c7SBlue Swirl    the effective address of the memory exception. 'is_write' is 1 if a
6142a623c7SBlue Swirl    write caused the exception and otherwise 0'. 'old_set' is the
6242a623c7SBlue Swirl    signal set which should be restored */
63a78b1299SPeter Maydell static inline int handle_cpu_signal(uintptr_t pc, siginfo_t *info,
64a5852dc5SPeter Maydell                                     int is_write, sigset_t *old_set)
6542a623c7SBlue Swirl {
6602bed6bdSAlex Bennée     CPUState *cpu = current_cpu;
677510454eSAndreas Färber     CPUClass *cc;
68a78b1299SPeter Maydell     unsigned long address = (unsigned long)info->si_addr;
6952ba13f0SRichard Henderson     MMUAccessType access_type = is_write ? MMU_DATA_STORE : MMU_DATA_LOAD;
7042a623c7SBlue Swirl 
7152ba13f0SRichard Henderson     switch (helper_retaddr) {
7252ba13f0SRichard Henderson     default:
7352ba13f0SRichard Henderson         /*
7452ba13f0SRichard Henderson          * Fault during host memory operation within a helper function.
7552ba13f0SRichard Henderson          * The helper's host return address, saved here, gives us a
7652ba13f0SRichard Henderson          * pointer into the generated code that will unwind to the
7752ba13f0SRichard Henderson          * correct guest pc.
78ec603b55SRichard Henderson          */
79ec603b55SRichard Henderson         pc = helper_retaddr;
8052ba13f0SRichard Henderson         break;
8152ba13f0SRichard Henderson 
8252ba13f0SRichard Henderson     case 0:
8352ba13f0SRichard Henderson         /*
8452ba13f0SRichard Henderson          * Fault during host memory operation within generated code.
8552ba13f0SRichard Henderson          * (Or, a unrelated bug within qemu, but we can't tell from here).
8652ba13f0SRichard Henderson          *
8752ba13f0SRichard Henderson          * We take the host pc from the signal frame.  However, we cannot
8852ba13f0SRichard Henderson          * use that value directly.  Within cpu_restore_state_from_tb, we
8952ba13f0SRichard Henderson          * assume PC comes from GETPC(), as used by the helper functions,
9052ba13f0SRichard Henderson          * so we adjust the address by -GETPC_ADJ to form an address that
9152ba13f0SRichard Henderson          * is within the call insn, so that the address does not accidentially
9252ba13f0SRichard Henderson          * match the beginning of the next guest insn.  However, when the
9352ba13f0SRichard Henderson          * pc comes from the signal frame it points to the actual faulting
9452ba13f0SRichard Henderson          * host memory insn and not the return from a call insn.
9552ba13f0SRichard Henderson          *
9652ba13f0SRichard Henderson          * Therefore, adjust to compensate for what will be done later
9752ba13f0SRichard Henderson          * by cpu_restore_state_from_tb.
9852ba13f0SRichard Henderson          */
99ec603b55SRichard Henderson         pc += GETPC_ADJ;
10052ba13f0SRichard Henderson         break;
10152ba13f0SRichard Henderson 
10252ba13f0SRichard Henderson     case 1:
10352ba13f0SRichard Henderson         /*
10452ba13f0SRichard Henderson          * Fault during host read for translation, or loosely, "execution".
10552ba13f0SRichard Henderson          *
10652ba13f0SRichard Henderson          * The guest pc is already pointing to the start of the TB for which
10752ba13f0SRichard Henderson          * code is being generated.  If the guest translator manages the
10852ba13f0SRichard Henderson          * page crossings correctly, this is exactly the correct address
10952ba13f0SRichard Henderson          * (and if the translator doesn't handle page boundaries correctly
11052ba13f0SRichard Henderson          * there's little we can do about that here).  Therefore, do not
11152ba13f0SRichard Henderson          * trigger the unwinder.
11252ba13f0SRichard Henderson          *
11352ba13f0SRichard Henderson          * Like tb_gen_code, release the memory lock before cpu_loop_exit.
11452ba13f0SRichard Henderson          */
11552ba13f0SRichard Henderson         pc = 0;
11652ba13f0SRichard Henderson         access_type = MMU_INST_FETCH;
11752ba13f0SRichard Henderson         mmap_unlock();
11852ba13f0SRichard Henderson         break;
119ec603b55SRichard Henderson     }
120ec603b55SRichard Henderson 
12102bed6bdSAlex Bennée     /* For synchronous signals we expect to be coming from the vCPU
12202bed6bdSAlex Bennée      * thread (so current_cpu should be valid) and either from running
12302bed6bdSAlex Bennée      * code or during translation which can fault as we cross pages.
12402bed6bdSAlex Bennée      *
12502bed6bdSAlex Bennée      * If neither is true then something has gone wrong and we should
12602bed6bdSAlex Bennée      * abort rather than try and restart the vCPU execution.
12702bed6bdSAlex Bennée      */
12802bed6bdSAlex Bennée     if (!cpu || !cpu->running) {
12902bed6bdSAlex Bennée         printf("qemu:%s received signal outside vCPU context @ pc=0x%"
13002bed6bdSAlex Bennée                PRIxPTR "\n",  __func__, pc);
13102bed6bdSAlex Bennée         abort();
13202bed6bdSAlex Bennée     }
13302bed6bdSAlex Bennée 
13442a623c7SBlue Swirl #if defined(DEBUG_SIGNAL)
13571baf787SPeter Maydell     printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
13642a623c7SBlue Swirl            pc, address, is_write, *(unsigned long *)old_set);
13742a623c7SBlue Swirl #endif
13842a623c7SBlue Swirl     /* XXX: locking issue */
1399c4bbee9SPeter Maydell     /* Note that it is important that we don't call page_unprotect() unless
1409c4bbee9SPeter Maydell      * this is really a "write to nonwriteable page" fault, because
1419c4bbee9SPeter Maydell      * page_unprotect() assumes that if it is called for an access to
1429c4bbee9SPeter Maydell      * a page that's writeable this means we had two threads racing and
1439c4bbee9SPeter Maydell      * another thread got there first and already made the page writeable;
1449c4bbee9SPeter Maydell      * so we will retry the access. If we were to call page_unprotect()
1459c4bbee9SPeter Maydell      * for some other kind of fault that should really be passed to the
1469c4bbee9SPeter Maydell      * guest, we'd end up in an infinite loop of retrying the faulting
1479c4bbee9SPeter Maydell      * access.
1489c4bbee9SPeter Maydell      */
1499c4bbee9SPeter Maydell     if (is_write && info->si_signo == SIGSEGV && info->si_code == SEGV_ACCERR &&
1509c4bbee9SPeter Maydell         h2g_valid(address)) {
151f213e72fSPeter Maydell         switch (page_unprotect(h2g(address), pc)) {
152f213e72fSPeter Maydell         case 0:
153f213e72fSPeter Maydell             /* Fault not caused by a page marked unwritable to protect
154ec603b55SRichard Henderson              * cached translations, must be the guest binary's problem.
155f213e72fSPeter Maydell              */
156f213e72fSPeter Maydell             break;
157f213e72fSPeter Maydell         case 1:
158f213e72fSPeter Maydell             /* Fault caused by protection of cached translation; TBs
159ec603b55SRichard Henderson              * invalidated, so resume execution.  Retain helper_retaddr
160ec603b55SRichard Henderson              * for a possible second fault.
161f213e72fSPeter Maydell              */
16242a623c7SBlue Swirl             return 1;
163f213e72fSPeter Maydell         case 2:
164f213e72fSPeter Maydell             /* Fault caused by protection of cached translation, and the
165f213e72fSPeter Maydell              * currently executing TB was modified and must be exited
166ec603b55SRichard Henderson              * immediately.  Clear helper_retaddr for next execution.
167f213e72fSPeter Maydell              */
16808b97f7fSRichard Henderson             clear_helper_retaddr();
16902bed6bdSAlex Bennée             cpu_exit_tb_from_sighandler(cpu, old_set);
170ec603b55SRichard Henderson             /* NORETURN */
171ec603b55SRichard Henderson 
172f213e72fSPeter Maydell         default:
173f213e72fSPeter Maydell             g_assert_not_reached();
174f213e72fSPeter Maydell         }
17542a623c7SBlue Swirl     }
17642a623c7SBlue Swirl 
177732f9e89SAlexander Graf     /* Convert forcefully to guest address space, invalid addresses
178732f9e89SAlexander Graf        are still valid segv ones */
179732f9e89SAlexander Graf     address = h2g_nocheck(address);
180732f9e89SAlexander Graf 
181da6bbf85SRichard Henderson     /*
182da6bbf85SRichard Henderson      * There is no way the target can handle this other than raising
183da6bbf85SRichard Henderson      * an exception.  Undo signal and retaddr state prior to longjmp.
184ec603b55SRichard Henderson      */
185da6bbf85SRichard Henderson     sigprocmask(SIG_SETMASK, old_set, NULL);
18608b97f7fSRichard Henderson     clear_helper_retaddr();
187ec603b55SRichard Henderson 
188da6bbf85SRichard Henderson     cc = CPU_GET_CLASS(cpu);
189da6bbf85SRichard Henderson     cc->tlb_fill(cpu, address, 0, access_type, MMU_USER_IDX, false, pc);
190da6bbf85SRichard Henderson     g_assert_not_reached();
19142a623c7SBlue Swirl }
19242a623c7SBlue Swirl 
193*069cfe77SRichard Henderson static int probe_access_internal(CPUArchState *env, target_ulong addr,
194*069cfe77SRichard Henderson                                  int fault_size, MMUAccessType access_type,
195*069cfe77SRichard Henderson                                  bool nonfault, uintptr_t ra)
19659e96ac6SDavid Hildenbrand {
197c25c283dSDavid Hildenbrand     int flags;
198c25c283dSDavid Hildenbrand 
199c25c283dSDavid Hildenbrand     switch (access_type) {
200c25c283dSDavid Hildenbrand     case MMU_DATA_STORE:
201c25c283dSDavid Hildenbrand         flags = PAGE_WRITE;
202c25c283dSDavid Hildenbrand         break;
203c25c283dSDavid Hildenbrand     case MMU_DATA_LOAD:
204c25c283dSDavid Hildenbrand         flags = PAGE_READ;
205c25c283dSDavid Hildenbrand         break;
206c25c283dSDavid Hildenbrand     case MMU_INST_FETCH:
207c25c283dSDavid Hildenbrand         flags = PAGE_EXEC;
208c25c283dSDavid Hildenbrand         break;
209c25c283dSDavid Hildenbrand     default:
210c25c283dSDavid Hildenbrand         g_assert_not_reached();
211c25c283dSDavid Hildenbrand     }
212c25c283dSDavid Hildenbrand 
2137a1bfee6SRichard Henderson     if (!guest_addr_valid(addr) || page_check_range(addr, 1, flags) < 0) {
214*069cfe77SRichard Henderson         if (nonfault) {
215*069cfe77SRichard Henderson             return TLB_INVALID_MASK;
216*069cfe77SRichard Henderson         } else {
21759e96ac6SDavid Hildenbrand             CPUState *cpu = env_cpu(env);
21859e96ac6SDavid Hildenbrand             CPUClass *cc = CPU_GET_CLASS(cpu);
219*069cfe77SRichard Henderson             cc->tlb_fill(cpu, addr, fault_size, access_type,
220*069cfe77SRichard Henderson                          MMU_USER_IDX, false, ra);
22159e96ac6SDavid Hildenbrand             g_assert_not_reached();
22259e96ac6SDavid Hildenbrand         }
223*069cfe77SRichard Henderson     }
224*069cfe77SRichard Henderson     return 0;
225*069cfe77SRichard Henderson }
226*069cfe77SRichard Henderson 
227*069cfe77SRichard Henderson int probe_access_flags(CPUArchState *env, target_ulong addr,
228*069cfe77SRichard Henderson                        MMUAccessType access_type, int mmu_idx,
229*069cfe77SRichard Henderson                        bool nonfault, void **phost, uintptr_t ra)
230*069cfe77SRichard Henderson {
231*069cfe77SRichard Henderson     int flags;
232*069cfe77SRichard Henderson 
233*069cfe77SRichard Henderson     flags = probe_access_internal(env, addr, 0, access_type, nonfault, ra);
234*069cfe77SRichard Henderson     *phost = flags ? NULL : g2h(addr);
235*069cfe77SRichard Henderson     return flags;
236*069cfe77SRichard Henderson }
237*069cfe77SRichard Henderson 
238*069cfe77SRichard Henderson void *probe_access(CPUArchState *env, target_ulong addr, int size,
239*069cfe77SRichard Henderson                    MMUAccessType access_type, int mmu_idx, uintptr_t ra)
240*069cfe77SRichard Henderson {
241*069cfe77SRichard Henderson     int flags;
242*069cfe77SRichard Henderson 
243*069cfe77SRichard Henderson     g_assert(-(addr | TARGET_PAGE_MASK) >= size);
244*069cfe77SRichard Henderson     flags = probe_access_internal(env, addr, size, access_type, false, ra);
245*069cfe77SRichard Henderson     g_assert(flags == 0);
246fef39ccdSDavid Hildenbrand 
247fef39ccdSDavid Hildenbrand     return size ? g2h(addr) : NULL;
24859e96ac6SDavid Hildenbrand }
24959e96ac6SDavid Hildenbrand 
25042a623c7SBlue Swirl #if defined(__i386__)
25142a623c7SBlue Swirl 
252c5679026SPeter Maydell #if defined(__NetBSD__)
25342a623c7SBlue Swirl #include <ucontext.h>
25442a623c7SBlue Swirl 
25542a623c7SBlue Swirl #define EIP_sig(context)     ((context)->uc_mcontext.__gregs[_REG_EIP])
25642a623c7SBlue Swirl #define TRAP_sig(context)    ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
25742a623c7SBlue Swirl #define ERROR_sig(context)   ((context)->uc_mcontext.__gregs[_REG_ERR])
25842a623c7SBlue Swirl #define MASK_sig(context)    ((context)->uc_sigmask)
25942a623c7SBlue Swirl #elif defined(__FreeBSD__) || defined(__DragonFly__)
26042a623c7SBlue Swirl #include <ucontext.h>
26142a623c7SBlue Swirl 
26242a623c7SBlue Swirl #define EIP_sig(context)  (*((unsigned long *)&(context)->uc_mcontext.mc_eip))
26342a623c7SBlue Swirl #define TRAP_sig(context)    ((context)->uc_mcontext.mc_trapno)
26442a623c7SBlue Swirl #define ERROR_sig(context)   ((context)->uc_mcontext.mc_err)
26542a623c7SBlue Swirl #define MASK_sig(context)    ((context)->uc_sigmask)
26642a623c7SBlue Swirl #elif defined(__OpenBSD__)
26742a623c7SBlue Swirl #define EIP_sig(context)     ((context)->sc_eip)
26842a623c7SBlue Swirl #define TRAP_sig(context)    ((context)->sc_trapno)
26942a623c7SBlue Swirl #define ERROR_sig(context)   ((context)->sc_err)
27042a623c7SBlue Swirl #define MASK_sig(context)    ((context)->sc_mask)
27142a623c7SBlue Swirl #else
27242a623c7SBlue Swirl #define EIP_sig(context)     ((context)->uc_mcontext.gregs[REG_EIP])
27342a623c7SBlue Swirl #define TRAP_sig(context)    ((context)->uc_mcontext.gregs[REG_TRAPNO])
27442a623c7SBlue Swirl #define ERROR_sig(context)   ((context)->uc_mcontext.gregs[REG_ERR])
27542a623c7SBlue Swirl #define MASK_sig(context)    ((context)->uc_sigmask)
27642a623c7SBlue Swirl #endif
27742a623c7SBlue Swirl 
27842a623c7SBlue Swirl int cpu_signal_handler(int host_signum, void *pinfo,
27942a623c7SBlue Swirl                        void *puc)
28042a623c7SBlue Swirl {
28142a623c7SBlue Swirl     siginfo_t *info = pinfo;
28242a623c7SBlue Swirl #if defined(__NetBSD__) || defined(__FreeBSD__) || defined(__DragonFly__)
28342a623c7SBlue Swirl     ucontext_t *uc = puc;
28442a623c7SBlue Swirl #elif defined(__OpenBSD__)
28542a623c7SBlue Swirl     struct sigcontext *uc = puc;
28642a623c7SBlue Swirl #else
28704b33e21SKhem Raj     ucontext_t *uc = puc;
28842a623c7SBlue Swirl #endif
28942a623c7SBlue Swirl     unsigned long pc;
29042a623c7SBlue Swirl     int trapno;
29142a623c7SBlue Swirl 
29242a623c7SBlue Swirl #ifndef REG_EIP
29342a623c7SBlue Swirl /* for glibc 2.1 */
29442a623c7SBlue Swirl #define REG_EIP    EIP
29542a623c7SBlue Swirl #define REG_ERR    ERR
29642a623c7SBlue Swirl #define REG_TRAPNO TRAPNO
29742a623c7SBlue Swirl #endif
29842a623c7SBlue Swirl     pc = EIP_sig(uc);
29942a623c7SBlue Swirl     trapno = TRAP_sig(uc);
300a78b1299SPeter Maydell     return handle_cpu_signal(pc, info,
301a78b1299SPeter Maydell                              trapno == 0xe ? (ERROR_sig(uc) >> 1) & 1 : 0,
302a5852dc5SPeter Maydell                              &MASK_sig(uc));
30342a623c7SBlue Swirl }
30442a623c7SBlue Swirl 
30542a623c7SBlue Swirl #elif defined(__x86_64__)
30642a623c7SBlue Swirl 
30742a623c7SBlue Swirl #ifdef __NetBSD__
30842a623c7SBlue Swirl #define PC_sig(context)       _UC_MACHINE_PC(context)
30942a623c7SBlue Swirl #define TRAP_sig(context)     ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
31042a623c7SBlue Swirl #define ERROR_sig(context)    ((context)->uc_mcontext.__gregs[_REG_ERR])
31142a623c7SBlue Swirl #define MASK_sig(context)     ((context)->uc_sigmask)
31242a623c7SBlue Swirl #elif defined(__OpenBSD__)
31342a623c7SBlue Swirl #define PC_sig(context)       ((context)->sc_rip)
31442a623c7SBlue Swirl #define TRAP_sig(context)     ((context)->sc_trapno)
31542a623c7SBlue Swirl #define ERROR_sig(context)    ((context)->sc_err)
31642a623c7SBlue Swirl #define MASK_sig(context)     ((context)->sc_mask)
31742a623c7SBlue Swirl #elif defined(__FreeBSD__) || defined(__DragonFly__)
31842a623c7SBlue Swirl #include <ucontext.h>
31942a623c7SBlue Swirl 
32042a623c7SBlue Swirl #define PC_sig(context)  (*((unsigned long *)&(context)->uc_mcontext.mc_rip))
32142a623c7SBlue Swirl #define TRAP_sig(context)     ((context)->uc_mcontext.mc_trapno)
32242a623c7SBlue Swirl #define ERROR_sig(context)    ((context)->uc_mcontext.mc_err)
32342a623c7SBlue Swirl #define MASK_sig(context)     ((context)->uc_sigmask)
32442a623c7SBlue Swirl #else
32542a623c7SBlue Swirl #define PC_sig(context)       ((context)->uc_mcontext.gregs[REG_RIP])
32642a623c7SBlue Swirl #define TRAP_sig(context)     ((context)->uc_mcontext.gregs[REG_TRAPNO])
32742a623c7SBlue Swirl #define ERROR_sig(context)    ((context)->uc_mcontext.gregs[REG_ERR])
32842a623c7SBlue Swirl #define MASK_sig(context)     ((context)->uc_sigmask)
32942a623c7SBlue Swirl #endif
33042a623c7SBlue Swirl 
33142a623c7SBlue Swirl int cpu_signal_handler(int host_signum, void *pinfo,
33242a623c7SBlue Swirl                        void *puc)
33342a623c7SBlue Swirl {
33442a623c7SBlue Swirl     siginfo_t *info = pinfo;
33542a623c7SBlue Swirl     unsigned long pc;
33642a623c7SBlue Swirl #if defined(__NetBSD__) || defined(__FreeBSD__) || defined(__DragonFly__)
33742a623c7SBlue Swirl     ucontext_t *uc = puc;
33842a623c7SBlue Swirl #elif defined(__OpenBSD__)
33942a623c7SBlue Swirl     struct sigcontext *uc = puc;
34042a623c7SBlue Swirl #else
34104b33e21SKhem Raj     ucontext_t *uc = puc;
34242a623c7SBlue Swirl #endif
34342a623c7SBlue Swirl 
34442a623c7SBlue Swirl     pc = PC_sig(uc);
345a78b1299SPeter Maydell     return handle_cpu_signal(pc, info,
346a78b1299SPeter Maydell                              TRAP_sig(uc) == 0xe ? (ERROR_sig(uc) >> 1) & 1 : 0,
347a5852dc5SPeter Maydell                              &MASK_sig(uc));
34842a623c7SBlue Swirl }
34942a623c7SBlue Swirl 
35042a623c7SBlue Swirl #elif defined(_ARCH_PPC)
35142a623c7SBlue Swirl 
35242a623c7SBlue Swirl /***********************************************************************
35342a623c7SBlue Swirl  * signal context platform-specific definitions
35442a623c7SBlue Swirl  * From Wine
35542a623c7SBlue Swirl  */
35642a623c7SBlue Swirl #ifdef linux
35742a623c7SBlue Swirl /* All Registers access - only for local access */
35842a623c7SBlue Swirl #define REG_sig(reg_name, context)              \
35942a623c7SBlue Swirl     ((context)->uc_mcontext.regs->reg_name)
36042a623c7SBlue Swirl /* Gpr Registers access  */
36142a623c7SBlue Swirl #define GPR_sig(reg_num, context)              REG_sig(gpr[reg_num], context)
36242a623c7SBlue Swirl /* Program counter */
36342a623c7SBlue Swirl #define IAR_sig(context)                       REG_sig(nip, context)
36442a623c7SBlue Swirl /* Machine State Register (Supervisor) */
36542a623c7SBlue Swirl #define MSR_sig(context)                       REG_sig(msr, context)
36642a623c7SBlue Swirl /* Count register */
36742a623c7SBlue Swirl #define CTR_sig(context)                       REG_sig(ctr, context)
36842a623c7SBlue Swirl /* User's integer exception register */
36942a623c7SBlue Swirl #define XER_sig(context)                       REG_sig(xer, context)
37042a623c7SBlue Swirl /* Link register */
37142a623c7SBlue Swirl #define LR_sig(context)                        REG_sig(link, context)
37242a623c7SBlue Swirl /* Condition register */
37342a623c7SBlue Swirl #define CR_sig(context)                        REG_sig(ccr, context)
37442a623c7SBlue Swirl 
37542a623c7SBlue Swirl /* Float Registers access  */
37642a623c7SBlue Swirl #define FLOAT_sig(reg_num, context)                                     \
37742a623c7SBlue Swirl     (((double *)((char *)((context)->uc_mcontext.regs + 48 * 4)))[reg_num])
37842a623c7SBlue Swirl #define FPSCR_sig(context) \
37942a623c7SBlue Swirl     (*(int *)((char *)((context)->uc_mcontext.regs + (48 + 32 * 2) * 4)))
38042a623c7SBlue Swirl /* Exception Registers access */
38142a623c7SBlue Swirl #define DAR_sig(context)                       REG_sig(dar, context)
38242a623c7SBlue Swirl #define DSISR_sig(context)                     REG_sig(dsisr, context)
38342a623c7SBlue Swirl #define TRAP_sig(context)                      REG_sig(trap, context)
38442a623c7SBlue Swirl #endif /* linux */
38542a623c7SBlue Swirl 
38642a623c7SBlue Swirl #if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
38742a623c7SBlue Swirl #include <ucontext.h>
38842a623c7SBlue Swirl #define IAR_sig(context)               ((context)->uc_mcontext.mc_srr0)
38942a623c7SBlue Swirl #define MSR_sig(context)               ((context)->uc_mcontext.mc_srr1)
39042a623c7SBlue Swirl #define CTR_sig(context)               ((context)->uc_mcontext.mc_ctr)
39142a623c7SBlue Swirl #define XER_sig(context)               ((context)->uc_mcontext.mc_xer)
39242a623c7SBlue Swirl #define LR_sig(context)                ((context)->uc_mcontext.mc_lr)
39342a623c7SBlue Swirl #define CR_sig(context)                ((context)->uc_mcontext.mc_cr)
39442a623c7SBlue Swirl /* Exception Registers access */
39542a623c7SBlue Swirl #define DAR_sig(context)               ((context)->uc_mcontext.mc_dar)
39642a623c7SBlue Swirl #define DSISR_sig(context)             ((context)->uc_mcontext.mc_dsisr)
39742a623c7SBlue Swirl #define TRAP_sig(context)              ((context)->uc_mcontext.mc_exc)
39842a623c7SBlue Swirl #endif /* __FreeBSD__|| __FreeBSD_kernel__ */
39942a623c7SBlue Swirl 
40042a623c7SBlue Swirl int cpu_signal_handler(int host_signum, void *pinfo,
40142a623c7SBlue Swirl                        void *puc)
40242a623c7SBlue Swirl {
40342a623c7SBlue Swirl     siginfo_t *info = pinfo;
40442a623c7SBlue Swirl #if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
40542a623c7SBlue Swirl     ucontext_t *uc = puc;
40642a623c7SBlue Swirl #else
40704b33e21SKhem Raj     ucontext_t *uc = puc;
40842a623c7SBlue Swirl #endif
40942a623c7SBlue Swirl     unsigned long pc;
41042a623c7SBlue Swirl     int is_write;
41142a623c7SBlue Swirl 
41242a623c7SBlue Swirl     pc = IAR_sig(uc);
41342a623c7SBlue Swirl     is_write = 0;
41442a623c7SBlue Swirl #if 0
41542a623c7SBlue Swirl     /* ppc 4xx case */
41642a623c7SBlue Swirl     if (DSISR_sig(uc) & 0x00800000) {
41742a623c7SBlue Swirl         is_write = 1;
41842a623c7SBlue Swirl     }
41942a623c7SBlue Swirl #else
42042a623c7SBlue Swirl     if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000)) {
42142a623c7SBlue Swirl         is_write = 1;
42242a623c7SBlue Swirl     }
42342a623c7SBlue Swirl #endif
424a78b1299SPeter Maydell     return handle_cpu_signal(pc, info, is_write, &uc->uc_sigmask);
42542a623c7SBlue Swirl }
42642a623c7SBlue Swirl 
42742a623c7SBlue Swirl #elif defined(__alpha__)
42842a623c7SBlue Swirl 
42942a623c7SBlue Swirl int cpu_signal_handler(int host_signum, void *pinfo,
43042a623c7SBlue Swirl                            void *puc)
43142a623c7SBlue Swirl {
43242a623c7SBlue Swirl     siginfo_t *info = pinfo;
43304b33e21SKhem Raj     ucontext_t *uc = puc;
43442a623c7SBlue Swirl     uint32_t *pc = uc->uc_mcontext.sc_pc;
43542a623c7SBlue Swirl     uint32_t insn = *pc;
43642a623c7SBlue Swirl     int is_write = 0;
43742a623c7SBlue Swirl 
43842a623c7SBlue Swirl     /* XXX: need kernel patch to get write flag faster */
43942a623c7SBlue Swirl     switch (insn >> 26) {
44042a623c7SBlue Swirl     case 0x0d: /* stw */
44142a623c7SBlue Swirl     case 0x0e: /* stb */
44242a623c7SBlue Swirl     case 0x0f: /* stq_u */
44342a623c7SBlue Swirl     case 0x24: /* stf */
44442a623c7SBlue Swirl     case 0x25: /* stg */
44542a623c7SBlue Swirl     case 0x26: /* sts */
44642a623c7SBlue Swirl     case 0x27: /* stt */
44742a623c7SBlue Swirl     case 0x2c: /* stl */
44842a623c7SBlue Swirl     case 0x2d: /* stq */
44942a623c7SBlue Swirl     case 0x2e: /* stl_c */
45042a623c7SBlue Swirl     case 0x2f: /* stq_c */
45142a623c7SBlue Swirl         is_write = 1;
45242a623c7SBlue Swirl     }
45342a623c7SBlue Swirl 
454a78b1299SPeter Maydell     return handle_cpu_signal(pc, info, is_write, &uc->uc_sigmask);
45542a623c7SBlue Swirl }
45642a623c7SBlue Swirl #elif defined(__sparc__)
45742a623c7SBlue Swirl 
45842a623c7SBlue Swirl int cpu_signal_handler(int host_signum, void *pinfo,
45942a623c7SBlue Swirl                        void *puc)
46042a623c7SBlue Swirl {
46142a623c7SBlue Swirl     siginfo_t *info = pinfo;
46242a623c7SBlue Swirl     int is_write;
46342a623c7SBlue Swirl     uint32_t insn;
46442a623c7SBlue Swirl #if !defined(__arch64__) || defined(CONFIG_SOLARIS)
46542a623c7SBlue Swirl     uint32_t *regs = (uint32_t *)(info + 1);
46642a623c7SBlue Swirl     void *sigmask = (regs + 20);
46742a623c7SBlue Swirl     /* XXX: is there a standard glibc define ? */
46842a623c7SBlue Swirl     unsigned long pc = regs[1];
46942a623c7SBlue Swirl #else
47042a623c7SBlue Swirl #ifdef __linux__
47142a623c7SBlue Swirl     struct sigcontext *sc = puc;
47242a623c7SBlue Swirl     unsigned long pc = sc->sigc_regs.tpc;
47342a623c7SBlue Swirl     void *sigmask = (void *)sc->sigc_mask;
47442a623c7SBlue Swirl #elif defined(__OpenBSD__)
47542a623c7SBlue Swirl     struct sigcontext *uc = puc;
47642a623c7SBlue Swirl     unsigned long pc = uc->sc_pc;
47742a623c7SBlue Swirl     void *sigmask = (void *)(long)uc->sc_mask;
4787ccfb495STobias Nygren #elif defined(__NetBSD__)
4797ccfb495STobias Nygren     ucontext_t *uc = puc;
4807ccfb495STobias Nygren     unsigned long pc = _UC_MACHINE_PC(uc);
4817ccfb495STobias Nygren     void *sigmask = (void *)&uc->uc_sigmask;
48242a623c7SBlue Swirl #endif
48342a623c7SBlue Swirl #endif
48442a623c7SBlue Swirl 
48542a623c7SBlue Swirl     /* XXX: need kernel patch to get write flag faster */
48642a623c7SBlue Swirl     is_write = 0;
48742a623c7SBlue Swirl     insn = *(uint32_t *)pc;
48842a623c7SBlue Swirl     if ((insn >> 30) == 3) {
48942a623c7SBlue Swirl         switch ((insn >> 19) & 0x3f) {
49042a623c7SBlue Swirl         case 0x05: /* stb */
49142a623c7SBlue Swirl         case 0x15: /* stba */
49242a623c7SBlue Swirl         case 0x06: /* sth */
49342a623c7SBlue Swirl         case 0x16: /* stha */
49442a623c7SBlue Swirl         case 0x04: /* st */
49542a623c7SBlue Swirl         case 0x14: /* sta */
49642a623c7SBlue Swirl         case 0x07: /* std */
49742a623c7SBlue Swirl         case 0x17: /* stda */
49842a623c7SBlue Swirl         case 0x0e: /* stx */
49942a623c7SBlue Swirl         case 0x1e: /* stxa */
50042a623c7SBlue Swirl         case 0x24: /* stf */
50142a623c7SBlue Swirl         case 0x34: /* stfa */
50242a623c7SBlue Swirl         case 0x27: /* stdf */
50342a623c7SBlue Swirl         case 0x37: /* stdfa */
50442a623c7SBlue Swirl         case 0x26: /* stqf */
50542a623c7SBlue Swirl         case 0x36: /* stqfa */
50642a623c7SBlue Swirl         case 0x25: /* stfsr */
50742a623c7SBlue Swirl         case 0x3c: /* casa */
50842a623c7SBlue Swirl         case 0x3e: /* casxa */
50942a623c7SBlue Swirl             is_write = 1;
51042a623c7SBlue Swirl             break;
51142a623c7SBlue Swirl         }
51242a623c7SBlue Swirl     }
513a78b1299SPeter Maydell     return handle_cpu_signal(pc, info, is_write, sigmask);
51442a623c7SBlue Swirl }
51542a623c7SBlue Swirl 
51642a623c7SBlue Swirl #elif defined(__arm__)
51742a623c7SBlue Swirl 
5187ccfb495STobias Nygren #if defined(__NetBSD__)
5197ccfb495STobias Nygren #include <ucontext.h>
5207ccfb495STobias Nygren #endif
5217ccfb495STobias Nygren 
52242a623c7SBlue Swirl int cpu_signal_handler(int host_signum, void *pinfo,
52342a623c7SBlue Swirl                        void *puc)
52442a623c7SBlue Swirl {
52542a623c7SBlue Swirl     siginfo_t *info = pinfo;
5267ccfb495STobias Nygren #if defined(__NetBSD__)
5277ccfb495STobias Nygren     ucontext_t *uc = puc;
5287ccfb495STobias Nygren #else
52904b33e21SKhem Raj     ucontext_t *uc = puc;
5307ccfb495STobias Nygren #endif
53142a623c7SBlue Swirl     unsigned long pc;
53242a623c7SBlue Swirl     int is_write;
53342a623c7SBlue Swirl 
5347ccfb495STobias Nygren #if defined(__NetBSD__)
5357ccfb495STobias Nygren     pc = uc->uc_mcontext.__gregs[_REG_R15];
5367ccfb495STobias Nygren #elif defined(__GLIBC__) && (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
53742a623c7SBlue Swirl     pc = uc->uc_mcontext.gregs[R15];
53842a623c7SBlue Swirl #else
53942a623c7SBlue Swirl     pc = uc->uc_mcontext.arm_pc;
54042a623c7SBlue Swirl #endif
541023b0ae3SPeter Maydell 
542023b0ae3SPeter Maydell     /* error_code is the FSR value, in which bit 11 is WnR (assuming a v6 or
543023b0ae3SPeter Maydell      * later processor; on v5 we will always report this as a read).
544023b0ae3SPeter Maydell      */
545023b0ae3SPeter Maydell     is_write = extract32(uc->uc_mcontext.error_code, 11, 1);
546a78b1299SPeter Maydell     return handle_cpu_signal(pc, info, is_write, &uc->uc_sigmask);
54742a623c7SBlue Swirl }
54842a623c7SBlue Swirl 
549f129061cSClaudio Fontana #elif defined(__aarch64__)
550f129061cSClaudio Fontana 
551f454a54fSPeter Maydell #ifndef ESR_MAGIC
552f454a54fSPeter Maydell /* Pre-3.16 kernel headers don't have these, so provide fallback definitions */
553f454a54fSPeter Maydell #define ESR_MAGIC 0x45535201
554f454a54fSPeter Maydell struct esr_context {
555f454a54fSPeter Maydell     struct _aarch64_ctx head;
556f454a54fSPeter Maydell     uint64_t esr;
557f454a54fSPeter Maydell };
558f454a54fSPeter Maydell #endif
559f454a54fSPeter Maydell 
560f454a54fSPeter Maydell static inline struct _aarch64_ctx *first_ctx(ucontext_t *uc)
561f454a54fSPeter Maydell {
562f454a54fSPeter Maydell     return (struct _aarch64_ctx *)&uc->uc_mcontext.__reserved;
563f454a54fSPeter Maydell }
564f454a54fSPeter Maydell 
565f454a54fSPeter Maydell static inline struct _aarch64_ctx *next_ctx(struct _aarch64_ctx *hdr)
566f454a54fSPeter Maydell {
567f454a54fSPeter Maydell     return (struct _aarch64_ctx *)((char *)hdr + hdr->size);
568f454a54fSPeter Maydell }
569f454a54fSPeter Maydell 
570661f7fa4SRichard Henderson int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
571f129061cSClaudio Fontana {
572f129061cSClaudio Fontana     siginfo_t *info = pinfo;
57304b33e21SKhem Raj     ucontext_t *uc = puc;
574661f7fa4SRichard Henderson     uintptr_t pc = uc->uc_mcontext.pc;
575661f7fa4SRichard Henderson     bool is_write;
576f454a54fSPeter Maydell     struct _aarch64_ctx *hdr;
577f454a54fSPeter Maydell     struct esr_context const *esrctx = NULL;
578f129061cSClaudio Fontana 
579f454a54fSPeter Maydell     /* Find the esr_context, which has the WnR bit in it */
580f454a54fSPeter Maydell     for (hdr = first_ctx(uc); hdr->magic; hdr = next_ctx(hdr)) {
581f454a54fSPeter Maydell         if (hdr->magic == ESR_MAGIC) {
582f454a54fSPeter Maydell             esrctx = (struct esr_context const *)hdr;
583f454a54fSPeter Maydell             break;
584f454a54fSPeter Maydell         }
585f454a54fSPeter Maydell     }
586f454a54fSPeter Maydell 
587f454a54fSPeter Maydell     if (esrctx) {
588f454a54fSPeter Maydell         /* For data aborts ESR.EC is 0b10010x: then bit 6 is the WnR bit */
589f454a54fSPeter Maydell         uint64_t esr = esrctx->esr;
590f454a54fSPeter Maydell         is_write = extract32(esr, 27, 5) == 0x12 && extract32(esr, 6, 1) == 1;
591f454a54fSPeter Maydell     } else {
592f454a54fSPeter Maydell         /*
593f454a54fSPeter Maydell          * Fall back to parsing instructions; will only be needed
594f454a54fSPeter Maydell          * for really ancient (pre-3.16) kernels.
595f454a54fSPeter Maydell          */
596f454a54fSPeter Maydell         uint32_t insn = *(uint32_t *)pc;
597f454a54fSPeter Maydell 
598661f7fa4SRichard Henderson         is_write = ((insn & 0xbfff0000) == 0x0c000000   /* C3.3.1 */
599661f7fa4SRichard Henderson                     || (insn & 0xbfe00000) == 0x0c800000   /* C3.3.2 */
600661f7fa4SRichard Henderson                     || (insn & 0xbfdf0000) == 0x0d000000   /* C3.3.3 */
601661f7fa4SRichard Henderson                     || (insn & 0xbfc00000) == 0x0d800000   /* C3.3.4 */
602661f7fa4SRichard Henderson                     || (insn & 0x3f400000) == 0x08000000   /* C3.3.6 */
603661f7fa4SRichard Henderson                     || (insn & 0x3bc00000) == 0x39000000   /* C3.3.13 */
604661f7fa4SRichard Henderson                     || (insn & 0x3fc00000) == 0x3d800000   /* ... 128bit */
605f454a54fSPeter Maydell                     /* Ignore bits 10, 11 & 21, controlling indexing.  */
606661f7fa4SRichard Henderson                     || (insn & 0x3bc00000) == 0x38000000   /* C3.3.8-12 */
607661f7fa4SRichard Henderson                     || (insn & 0x3fe00000) == 0x3c800000   /* ... 128bit */
608661f7fa4SRichard Henderson                     /* Ignore bits 23 & 24, controlling indexing.  */
609661f7fa4SRichard Henderson                     || (insn & 0x3a400000) == 0x28000000); /* C3.3.7,14-16 */
610f454a54fSPeter Maydell     }
611a78b1299SPeter Maydell     return handle_cpu_signal(pc, info, is_write, &uc->uc_sigmask);
612f129061cSClaudio Fontana }
613f129061cSClaudio Fontana 
61442a623c7SBlue Swirl #elif defined(__s390__)
61542a623c7SBlue Swirl 
61642a623c7SBlue Swirl int cpu_signal_handler(int host_signum, void *pinfo,
61742a623c7SBlue Swirl                        void *puc)
61842a623c7SBlue Swirl {
61942a623c7SBlue Swirl     siginfo_t *info = pinfo;
62004b33e21SKhem Raj     ucontext_t *uc = puc;
62142a623c7SBlue Swirl     unsigned long pc;
62242a623c7SBlue Swirl     uint16_t *pinsn;
62342a623c7SBlue Swirl     int is_write = 0;
62442a623c7SBlue Swirl 
62542a623c7SBlue Swirl     pc = uc->uc_mcontext.psw.addr;
62642a623c7SBlue Swirl 
62742a623c7SBlue Swirl     /* ??? On linux, the non-rt signal handler has 4 (!) arguments instead
62842a623c7SBlue Swirl        of the normal 2 arguments.  The 3rd argument contains the "int_code"
62942a623c7SBlue Swirl        from the hardware which does in fact contain the is_write value.
63042a623c7SBlue Swirl        The rt signal handler, as far as I can tell, does not give this value
63142a623c7SBlue Swirl        at all.  Not that we could get to it from here even if it were.  */
63242a623c7SBlue Swirl     /* ??? This is not even close to complete, since it ignores all
63342a623c7SBlue Swirl        of the read-modify-write instructions.  */
63442a623c7SBlue Swirl     pinsn = (uint16_t *)pc;
63542a623c7SBlue Swirl     switch (pinsn[0] >> 8) {
63642a623c7SBlue Swirl     case 0x50: /* ST */
63742a623c7SBlue Swirl     case 0x42: /* STC */
63842a623c7SBlue Swirl     case 0x40: /* STH */
63942a623c7SBlue Swirl         is_write = 1;
64042a623c7SBlue Swirl         break;
64142a623c7SBlue Swirl     case 0xc4: /* RIL format insns */
64242a623c7SBlue Swirl         switch (pinsn[0] & 0xf) {
64342a623c7SBlue Swirl         case 0xf: /* STRL */
64442a623c7SBlue Swirl         case 0xb: /* STGRL */
64542a623c7SBlue Swirl         case 0x7: /* STHRL */
64642a623c7SBlue Swirl             is_write = 1;
64742a623c7SBlue Swirl         }
64842a623c7SBlue Swirl         break;
64942a623c7SBlue Swirl     case 0xe3: /* RXY format insns */
65042a623c7SBlue Swirl         switch (pinsn[2] & 0xff) {
65142a623c7SBlue Swirl         case 0x50: /* STY */
65242a623c7SBlue Swirl         case 0x24: /* STG */
65342a623c7SBlue Swirl         case 0x72: /* STCY */
65442a623c7SBlue Swirl         case 0x70: /* STHY */
65542a623c7SBlue Swirl         case 0x8e: /* STPQ */
65642a623c7SBlue Swirl         case 0x3f: /* STRVH */
65742a623c7SBlue Swirl         case 0x3e: /* STRV */
65842a623c7SBlue Swirl         case 0x2f: /* STRVG */
65942a623c7SBlue Swirl             is_write = 1;
66042a623c7SBlue Swirl         }
66142a623c7SBlue Swirl         break;
66242a623c7SBlue Swirl     }
663a78b1299SPeter Maydell     return handle_cpu_signal(pc, info, is_write, &uc->uc_sigmask);
66442a623c7SBlue Swirl }
66542a623c7SBlue Swirl 
66642a623c7SBlue Swirl #elif defined(__mips__)
66742a623c7SBlue Swirl 
66842a623c7SBlue Swirl int cpu_signal_handler(int host_signum, void *pinfo,
66942a623c7SBlue Swirl                        void *puc)
67042a623c7SBlue Swirl {
67142a623c7SBlue Swirl     siginfo_t *info = pinfo;
67204b33e21SKhem Raj     ucontext_t *uc = puc;
67342a623c7SBlue Swirl     greg_t pc = uc->uc_mcontext.pc;
67442a623c7SBlue Swirl     int is_write;
67542a623c7SBlue Swirl 
67642a623c7SBlue Swirl     /* XXX: compute is_write */
67742a623c7SBlue Swirl     is_write = 0;
678a78b1299SPeter Maydell     return handle_cpu_signal(pc, info, is_write, &uc->uc_sigmask);
67942a623c7SBlue Swirl }
68042a623c7SBlue Swirl 
681464e447aSAlistair Francis #elif defined(__riscv)
682464e447aSAlistair Francis 
683464e447aSAlistair Francis int cpu_signal_handler(int host_signum, void *pinfo,
684464e447aSAlistair Francis                        void *puc)
685464e447aSAlistair Francis {
686464e447aSAlistair Francis     siginfo_t *info = pinfo;
687464e447aSAlistair Francis     ucontext_t *uc = puc;
688464e447aSAlistair Francis     greg_t pc = uc->uc_mcontext.__gregs[REG_PC];
689464e447aSAlistair Francis     uint32_t insn = *(uint32_t *)pc;
690464e447aSAlistair Francis     int is_write = 0;
691464e447aSAlistair Francis 
692464e447aSAlistair Francis     /* Detect store by reading the instruction at the program
693464e447aSAlistair Francis        counter. Note: we currently only generate 32-bit
694464e447aSAlistair Francis        instructions so we thus only detect 32-bit stores */
695464e447aSAlistair Francis     switch (((insn >> 0) & 0b11)) {
696464e447aSAlistair Francis     case 3:
697464e447aSAlistair Francis         switch (((insn >> 2) & 0b11111)) {
698464e447aSAlistair Francis         case 8:
699464e447aSAlistair Francis             switch (((insn >> 12) & 0b111)) {
700464e447aSAlistair Francis             case 0: /* sb */
701464e447aSAlistair Francis             case 1: /* sh */
702464e447aSAlistair Francis             case 2: /* sw */
703464e447aSAlistair Francis             case 3: /* sd */
704464e447aSAlistair Francis             case 4: /* sq */
705464e447aSAlistair Francis                 is_write = 1;
706464e447aSAlistair Francis                 break;
707464e447aSAlistair Francis             default:
708464e447aSAlistair Francis                 break;
709464e447aSAlistair Francis             }
710464e447aSAlistair Francis             break;
711464e447aSAlistair Francis         case 9:
712464e447aSAlistair Francis             switch (((insn >> 12) & 0b111)) {
713464e447aSAlistair Francis             case 2: /* fsw */
714464e447aSAlistair Francis             case 3: /* fsd */
715464e447aSAlistair Francis             case 4: /* fsq */
716464e447aSAlistair Francis                 is_write = 1;
717464e447aSAlistair Francis                 break;
718464e447aSAlistair Francis             default:
719464e447aSAlistair Francis                 break;
720464e447aSAlistair Francis             }
721464e447aSAlistair Francis             break;
722464e447aSAlistair Francis         default:
723464e447aSAlistair Francis             break;
724464e447aSAlistair Francis         }
725464e447aSAlistair Francis     }
726464e447aSAlistair Francis 
727464e447aSAlistair Francis     /* Check for compressed instructions */
728464e447aSAlistair Francis     switch (((insn >> 13) & 0b111)) {
729464e447aSAlistair Francis     case 7:
730464e447aSAlistair Francis         switch (insn & 0b11) {
731464e447aSAlistair Francis         case 0: /*c.sd */
732464e447aSAlistair Francis         case 2: /* c.sdsp */
733464e447aSAlistair Francis             is_write = 1;
734464e447aSAlistair Francis             break;
735464e447aSAlistair Francis         default:
736464e447aSAlistair Francis             break;
737464e447aSAlistair Francis         }
738464e447aSAlistair Francis         break;
739464e447aSAlistair Francis     case 6:
740464e447aSAlistair Francis         switch (insn & 0b11) {
741464e447aSAlistair Francis         case 0: /* c.sw */
742464e447aSAlistair Francis         case 3: /* c.swsp */
743464e447aSAlistair Francis             is_write = 1;
744464e447aSAlistair Francis             break;
745464e447aSAlistair Francis         default:
746464e447aSAlistair Francis             break;
747464e447aSAlistair Francis         }
748464e447aSAlistair Francis         break;
749464e447aSAlistair Francis     default:
750464e447aSAlistair Francis         break;
751464e447aSAlistair Francis     }
752464e447aSAlistair Francis 
753464e447aSAlistair Francis     return handle_cpu_signal(pc, info, is_write, &uc->uc_sigmask);
754464e447aSAlistair Francis }
755464e447aSAlistair Francis 
75642a623c7SBlue Swirl #else
75742a623c7SBlue Swirl 
75842a623c7SBlue Swirl #error host CPU specific signal handler needed
75942a623c7SBlue Swirl 
76042a623c7SBlue Swirl #endif
761a411d296SPhilippe Mathieu-Daudé 
762a411d296SPhilippe Mathieu-Daudé /* The softmmu versions of these helpers are in cputlb.c.  */
763a411d296SPhilippe Mathieu-Daudé 
764ed4cfbcdSRichard Henderson uint32_t cpu_ldub_data(CPUArchState *env, abi_ptr ptr)
765ed4cfbcdSRichard Henderson {
766ed4cfbcdSRichard Henderson     uint32_t ret;
767ed4cfbcdSRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_UB, MMU_USER_IDX, false);
768ed4cfbcdSRichard Henderson 
769ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
770ed4cfbcdSRichard Henderson     ret = ldub_p(g2h(ptr));
771ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
772ed4cfbcdSRichard Henderson     return ret;
773ed4cfbcdSRichard Henderson }
774ed4cfbcdSRichard Henderson 
775ed4cfbcdSRichard Henderson int cpu_ldsb_data(CPUArchState *env, abi_ptr ptr)
776ed4cfbcdSRichard Henderson {
777ed4cfbcdSRichard Henderson     int ret;
778ed4cfbcdSRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_SB, MMU_USER_IDX, false);
779ed4cfbcdSRichard Henderson 
780ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
781ed4cfbcdSRichard Henderson     ret = ldsb_p(g2h(ptr));
782ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
783ed4cfbcdSRichard Henderson     return ret;
784ed4cfbcdSRichard Henderson }
785ed4cfbcdSRichard Henderson 
786ed4cfbcdSRichard Henderson uint32_t cpu_lduw_data(CPUArchState *env, abi_ptr ptr)
787ed4cfbcdSRichard Henderson {
788ed4cfbcdSRichard Henderson     uint32_t ret;
789ed4cfbcdSRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_TEUW, MMU_USER_IDX, false);
790ed4cfbcdSRichard Henderson 
791ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
792ed4cfbcdSRichard Henderson     ret = lduw_p(g2h(ptr));
793ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
794ed4cfbcdSRichard Henderson     return ret;
795ed4cfbcdSRichard Henderson }
796ed4cfbcdSRichard Henderson 
797ed4cfbcdSRichard Henderson int cpu_ldsw_data(CPUArchState *env, abi_ptr ptr)
798ed4cfbcdSRichard Henderson {
799ed4cfbcdSRichard Henderson     int ret;
800ed4cfbcdSRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_TESW, MMU_USER_IDX, false);
801ed4cfbcdSRichard Henderson 
802ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
803ed4cfbcdSRichard Henderson     ret = ldsw_p(g2h(ptr));
804ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
805ed4cfbcdSRichard Henderson     return ret;
806ed4cfbcdSRichard Henderson }
807ed4cfbcdSRichard Henderson 
808ed4cfbcdSRichard Henderson uint32_t cpu_ldl_data(CPUArchState *env, abi_ptr ptr)
809ed4cfbcdSRichard Henderson {
810ed4cfbcdSRichard Henderson     uint32_t ret;
811ed4cfbcdSRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_TEUL, MMU_USER_IDX, false);
812ed4cfbcdSRichard Henderson 
813ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
814ed4cfbcdSRichard Henderson     ret = ldl_p(g2h(ptr));
815ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
816ed4cfbcdSRichard Henderson     return ret;
817ed4cfbcdSRichard Henderson }
818ed4cfbcdSRichard Henderson 
819ed4cfbcdSRichard Henderson uint64_t cpu_ldq_data(CPUArchState *env, abi_ptr ptr)
820ed4cfbcdSRichard Henderson {
821ed4cfbcdSRichard Henderson     uint64_t ret;
822ed4cfbcdSRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_TEQ, MMU_USER_IDX, false);
823ed4cfbcdSRichard Henderson 
824ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
825ed4cfbcdSRichard Henderson     ret = ldq_p(g2h(ptr));
826ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
827ed4cfbcdSRichard Henderson     return ret;
828ed4cfbcdSRichard Henderson }
829ed4cfbcdSRichard Henderson 
830ed4cfbcdSRichard Henderson uint32_t cpu_ldub_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr)
831ed4cfbcdSRichard Henderson {
832ed4cfbcdSRichard Henderson     uint32_t ret;
833ed4cfbcdSRichard Henderson 
834ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
835ed4cfbcdSRichard Henderson     ret = cpu_ldub_data(env, ptr);
836ed4cfbcdSRichard Henderson     clear_helper_retaddr();
837ed4cfbcdSRichard Henderson     return ret;
838ed4cfbcdSRichard Henderson }
839ed4cfbcdSRichard Henderson 
840ed4cfbcdSRichard Henderson int cpu_ldsb_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr)
841ed4cfbcdSRichard Henderson {
842ed4cfbcdSRichard Henderson     int ret;
843ed4cfbcdSRichard Henderson 
844ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
845ed4cfbcdSRichard Henderson     ret = cpu_ldsb_data(env, ptr);
846ed4cfbcdSRichard Henderson     clear_helper_retaddr();
847ed4cfbcdSRichard Henderson     return ret;
848ed4cfbcdSRichard Henderson }
849ed4cfbcdSRichard Henderson 
850ed4cfbcdSRichard Henderson uint32_t cpu_lduw_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr)
851ed4cfbcdSRichard Henderson {
852ed4cfbcdSRichard Henderson     uint32_t ret;
853ed4cfbcdSRichard Henderson 
854ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
855ed4cfbcdSRichard Henderson     ret = cpu_lduw_data(env, ptr);
856ed4cfbcdSRichard Henderson     clear_helper_retaddr();
857ed4cfbcdSRichard Henderson     return ret;
858ed4cfbcdSRichard Henderson }
859ed4cfbcdSRichard Henderson 
860ed4cfbcdSRichard Henderson int cpu_ldsw_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr)
861ed4cfbcdSRichard Henderson {
862ed4cfbcdSRichard Henderson     int ret;
863ed4cfbcdSRichard Henderson 
864ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
865ed4cfbcdSRichard Henderson     ret = cpu_ldsw_data(env, ptr);
866ed4cfbcdSRichard Henderson     clear_helper_retaddr();
867ed4cfbcdSRichard Henderson     return ret;
868ed4cfbcdSRichard Henderson }
869ed4cfbcdSRichard Henderson 
870ed4cfbcdSRichard Henderson uint32_t cpu_ldl_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr)
871ed4cfbcdSRichard Henderson {
872ed4cfbcdSRichard Henderson     uint32_t ret;
873ed4cfbcdSRichard Henderson 
874ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
875ed4cfbcdSRichard Henderson     ret = cpu_ldl_data(env, ptr);
876ed4cfbcdSRichard Henderson     clear_helper_retaddr();
877ed4cfbcdSRichard Henderson     return ret;
878ed4cfbcdSRichard Henderson }
879ed4cfbcdSRichard Henderson 
880ed4cfbcdSRichard Henderson uint64_t cpu_ldq_data_ra(CPUArchState *env, abi_ptr ptr, uintptr_t retaddr)
881ed4cfbcdSRichard Henderson {
882ed4cfbcdSRichard Henderson     uint64_t ret;
883ed4cfbcdSRichard Henderson 
884ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
885ed4cfbcdSRichard Henderson     ret = cpu_ldq_data(env, ptr);
886ed4cfbcdSRichard Henderson     clear_helper_retaddr();
887ed4cfbcdSRichard Henderson     return ret;
888ed4cfbcdSRichard Henderson }
889ed4cfbcdSRichard Henderson 
890ed4cfbcdSRichard Henderson void cpu_stb_data(CPUArchState *env, abi_ptr ptr, uint32_t val)
891ed4cfbcdSRichard Henderson {
892ed4cfbcdSRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_UB, MMU_USER_IDX, true);
893ed4cfbcdSRichard Henderson 
894ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
895ed4cfbcdSRichard Henderson     stb_p(g2h(ptr), val);
896ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
897ed4cfbcdSRichard Henderson }
898ed4cfbcdSRichard Henderson 
899ed4cfbcdSRichard Henderson void cpu_stw_data(CPUArchState *env, abi_ptr ptr, uint32_t val)
900ed4cfbcdSRichard Henderson {
901ed4cfbcdSRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_TEUW, MMU_USER_IDX, true);
902ed4cfbcdSRichard Henderson 
903ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
904ed4cfbcdSRichard Henderson     stw_p(g2h(ptr), val);
905ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
906ed4cfbcdSRichard Henderson }
907ed4cfbcdSRichard Henderson 
908ed4cfbcdSRichard Henderson void cpu_stl_data(CPUArchState *env, abi_ptr ptr, uint32_t val)
909ed4cfbcdSRichard Henderson {
910ed4cfbcdSRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_TEUL, MMU_USER_IDX, true);
911ed4cfbcdSRichard Henderson 
912ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
913ed4cfbcdSRichard Henderson     stl_p(g2h(ptr), val);
914ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
915ed4cfbcdSRichard Henderson }
916ed4cfbcdSRichard Henderson 
917ed4cfbcdSRichard Henderson void cpu_stq_data(CPUArchState *env, abi_ptr ptr, uint64_t val)
918ed4cfbcdSRichard Henderson {
919ed4cfbcdSRichard Henderson     uint16_t meminfo = trace_mem_get_info(MO_TEQ, MMU_USER_IDX, true);
920ed4cfbcdSRichard Henderson 
921ed4cfbcdSRichard Henderson     trace_guest_mem_before_exec(env_cpu(env), ptr, meminfo);
922ed4cfbcdSRichard Henderson     stq_p(g2h(ptr), val);
923ed4cfbcdSRichard Henderson     qemu_plugin_vcpu_mem_cb(env_cpu(env), ptr, meminfo);
924ed4cfbcdSRichard Henderson }
925ed4cfbcdSRichard Henderson 
926ed4cfbcdSRichard Henderson void cpu_stb_data_ra(CPUArchState *env, abi_ptr ptr,
927ed4cfbcdSRichard Henderson                      uint32_t val, uintptr_t retaddr)
928ed4cfbcdSRichard Henderson {
929ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
930ed4cfbcdSRichard Henderson     cpu_stb_data(env, ptr, val);
931ed4cfbcdSRichard Henderson     clear_helper_retaddr();
932ed4cfbcdSRichard Henderson }
933ed4cfbcdSRichard Henderson 
934ed4cfbcdSRichard Henderson void cpu_stw_data_ra(CPUArchState *env, abi_ptr ptr,
935ed4cfbcdSRichard Henderson                      uint32_t val, uintptr_t retaddr)
936ed4cfbcdSRichard Henderson {
937ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
938ed4cfbcdSRichard Henderson     cpu_stw_data(env, ptr, val);
939ed4cfbcdSRichard Henderson     clear_helper_retaddr();
940ed4cfbcdSRichard Henderson }
941ed4cfbcdSRichard Henderson 
942ed4cfbcdSRichard Henderson void cpu_stl_data_ra(CPUArchState *env, abi_ptr ptr,
943ed4cfbcdSRichard Henderson                      uint32_t val, uintptr_t retaddr)
944ed4cfbcdSRichard Henderson {
945ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
946ed4cfbcdSRichard Henderson     cpu_stl_data(env, ptr, val);
947ed4cfbcdSRichard Henderson     clear_helper_retaddr();
948ed4cfbcdSRichard Henderson }
949ed4cfbcdSRichard Henderson 
950ed4cfbcdSRichard Henderson void cpu_stq_data_ra(CPUArchState *env, abi_ptr ptr,
951ed4cfbcdSRichard Henderson                      uint64_t val, uintptr_t retaddr)
952ed4cfbcdSRichard Henderson {
953ed4cfbcdSRichard Henderson     set_helper_retaddr(retaddr);
954ed4cfbcdSRichard Henderson     cpu_stq_data(env, ptr, val);
955ed4cfbcdSRichard Henderson     clear_helper_retaddr();
956ed4cfbcdSRichard Henderson }
957ed4cfbcdSRichard Henderson 
958ed4cfbcdSRichard Henderson uint32_t cpu_ldub_code(CPUArchState *env, abi_ptr ptr)
959ed4cfbcdSRichard Henderson {
960ed4cfbcdSRichard Henderson     uint32_t ret;
961ed4cfbcdSRichard Henderson 
962ed4cfbcdSRichard Henderson     set_helper_retaddr(1);
963ed4cfbcdSRichard Henderson     ret = ldub_p(g2h(ptr));
964ed4cfbcdSRichard Henderson     clear_helper_retaddr();
965ed4cfbcdSRichard Henderson     return ret;
966ed4cfbcdSRichard Henderson }
967ed4cfbcdSRichard Henderson 
968ed4cfbcdSRichard Henderson uint32_t cpu_lduw_code(CPUArchState *env, abi_ptr ptr)
969ed4cfbcdSRichard Henderson {
970ed4cfbcdSRichard Henderson     uint32_t ret;
971ed4cfbcdSRichard Henderson 
972ed4cfbcdSRichard Henderson     set_helper_retaddr(1);
973ed4cfbcdSRichard Henderson     ret = lduw_p(g2h(ptr));
974ed4cfbcdSRichard Henderson     clear_helper_retaddr();
975ed4cfbcdSRichard Henderson     return ret;
976ed4cfbcdSRichard Henderson }
977ed4cfbcdSRichard Henderson 
978ed4cfbcdSRichard Henderson uint32_t cpu_ldl_code(CPUArchState *env, abi_ptr ptr)
979ed4cfbcdSRichard Henderson {
980ed4cfbcdSRichard Henderson     uint32_t ret;
981ed4cfbcdSRichard Henderson 
982ed4cfbcdSRichard Henderson     set_helper_retaddr(1);
983ed4cfbcdSRichard Henderson     ret = ldl_p(g2h(ptr));
984ed4cfbcdSRichard Henderson     clear_helper_retaddr();
985ed4cfbcdSRichard Henderson     return ret;
986ed4cfbcdSRichard Henderson }
987ed4cfbcdSRichard Henderson 
988ed4cfbcdSRichard Henderson uint64_t cpu_ldq_code(CPUArchState *env, abi_ptr ptr)
989ed4cfbcdSRichard Henderson {
990ed4cfbcdSRichard Henderson     uint64_t ret;
991ed4cfbcdSRichard Henderson 
992ed4cfbcdSRichard Henderson     set_helper_retaddr(1);
993ed4cfbcdSRichard Henderson     ret = ldq_p(g2h(ptr));
994ed4cfbcdSRichard Henderson     clear_helper_retaddr();
995ed4cfbcdSRichard Henderson     return ret;
996ed4cfbcdSRichard Henderson }
997ed4cfbcdSRichard Henderson 
998a411d296SPhilippe Mathieu-Daudé /* Do not allow unaligned operations to proceed.  Return the host address.  */
999a411d296SPhilippe Mathieu-Daudé static void *atomic_mmu_lookup(CPUArchState *env, target_ulong addr,
1000a411d296SPhilippe Mathieu-Daudé                                int size, uintptr_t retaddr)
1001a411d296SPhilippe Mathieu-Daudé {
1002a411d296SPhilippe Mathieu-Daudé     /* Enforce qemu required alignment.  */
1003a411d296SPhilippe Mathieu-Daudé     if (unlikely(addr & (size - 1))) {
100429a0af61SRichard Henderson         cpu_loop_exit_atomic(env_cpu(env), retaddr);
1005a411d296SPhilippe Mathieu-Daudé     }
100608b97f7fSRichard Henderson     void *ret = g2h(addr);
100708b97f7fSRichard Henderson     set_helper_retaddr(retaddr);
100808b97f7fSRichard Henderson     return ret;
1009a411d296SPhilippe Mathieu-Daudé }
1010a411d296SPhilippe Mathieu-Daudé 
1011a411d296SPhilippe Mathieu-Daudé /* Macro to call the above, with local variables from the use context.  */
101234d49937SPeter Maydell #define ATOMIC_MMU_DECLS do {} while (0)
1013a411d296SPhilippe Mathieu-Daudé #define ATOMIC_MMU_LOOKUP  atomic_mmu_lookup(env, addr, DATA_SIZE, GETPC())
101408b97f7fSRichard Henderson #define ATOMIC_MMU_CLEANUP do { clear_helper_retaddr(); } while (0)
1015504f73f7SAlex Bennée #define ATOMIC_MMU_IDX MMU_USER_IDX
1016a411d296SPhilippe Mathieu-Daudé 
1017a411d296SPhilippe Mathieu-Daudé #define ATOMIC_NAME(X)   HELPER(glue(glue(atomic_ ## X, SUFFIX), END))
1018a411d296SPhilippe Mathieu-Daudé #define EXTRA_ARGS
1019a411d296SPhilippe Mathieu-Daudé 
1020cfec3885SEmilio G. Cota #include "atomic_common.inc.c"
1021cfec3885SEmilio G. Cota 
1022a411d296SPhilippe Mathieu-Daudé #define DATA_SIZE 1
1023a411d296SPhilippe Mathieu-Daudé #include "atomic_template.h"
1024a411d296SPhilippe Mathieu-Daudé 
1025a411d296SPhilippe Mathieu-Daudé #define DATA_SIZE 2
1026a411d296SPhilippe Mathieu-Daudé #include "atomic_template.h"
1027a411d296SPhilippe Mathieu-Daudé 
1028a411d296SPhilippe Mathieu-Daudé #define DATA_SIZE 4
1029a411d296SPhilippe Mathieu-Daudé #include "atomic_template.h"
1030a411d296SPhilippe Mathieu-Daudé 
1031a411d296SPhilippe Mathieu-Daudé #ifdef CONFIG_ATOMIC64
1032a411d296SPhilippe Mathieu-Daudé #define DATA_SIZE 8
1033a411d296SPhilippe Mathieu-Daudé #include "atomic_template.h"
1034a411d296SPhilippe Mathieu-Daudé #endif
1035a411d296SPhilippe Mathieu-Daudé 
1036a411d296SPhilippe Mathieu-Daudé /* The following is only callable from other helpers, and matches up
1037a411d296SPhilippe Mathieu-Daudé    with the softmmu version.  */
1038a411d296SPhilippe Mathieu-Daudé 
1039e6cd4bb5SRichard Henderson #if HAVE_ATOMIC128 || HAVE_CMPXCHG128
1040a411d296SPhilippe Mathieu-Daudé 
1041a411d296SPhilippe Mathieu-Daudé #undef EXTRA_ARGS
1042a411d296SPhilippe Mathieu-Daudé #undef ATOMIC_NAME
1043a411d296SPhilippe Mathieu-Daudé #undef ATOMIC_MMU_LOOKUP
1044a411d296SPhilippe Mathieu-Daudé 
1045a411d296SPhilippe Mathieu-Daudé #define EXTRA_ARGS     , TCGMemOpIdx oi, uintptr_t retaddr
1046a411d296SPhilippe Mathieu-Daudé #define ATOMIC_NAME(X) \
1047a411d296SPhilippe Mathieu-Daudé     HELPER(glue(glue(glue(atomic_ ## X, SUFFIX), END), _mmu))
1048a411d296SPhilippe Mathieu-Daudé #define ATOMIC_MMU_LOOKUP  atomic_mmu_lookup(env, addr, DATA_SIZE, retaddr)
1049a411d296SPhilippe Mathieu-Daudé 
1050a411d296SPhilippe Mathieu-Daudé #define DATA_SIZE 16
1051a411d296SPhilippe Mathieu-Daudé #include "atomic_template.h"
1052e6cd4bb5SRichard Henderson #endif
1053