1*1f9e24e4SIan Rogers[ 2*1f9e24e4SIan Rogers { 3*1f9e24e4SIan Rogers "BriefDescription": "Counts the total number of branch instructions retired for all branch types.", 4*1f9e24e4SIan Rogers "Counter": "0,1,2,3,4,5,6,7", 5*1f9e24e4SIan Rogers "EventCode": "0xc4", 6*1f9e24e4SIan Rogers "EventName": "BR_INST_RETIRED.ALL_BRANCHES", 7*1f9e24e4SIan Rogers "PublicDescription": "Counts the total number of instructions in which the instruction pointer (IP) of the processor is resteered due to a branch instruction and the branch instruction successfully retires. All branch type instructions are accounted for.", 8*1f9e24e4SIan Rogers "SampleAfterValue": "1000003", 9*1f9e24e4SIan Rogers "Unit": "cpu_atom" 10*1f9e24e4SIan Rogers }, 11*1f9e24e4SIan Rogers { 12*1f9e24e4SIan Rogers "BriefDescription": "All branch instructions retired.", 13*1f9e24e4SIan Rogers "Counter": "0,1,2,3,4,5,6,7,8,9", 14*1f9e24e4SIan Rogers "EventCode": "0xc4", 15*1f9e24e4SIan Rogers "EventName": "BR_INST_RETIRED.ALL_BRANCHES", 16*1f9e24e4SIan Rogers "PublicDescription": "Counts all branch instructions retired. Available PDIST counters: 0", 17*1f9e24e4SIan Rogers "SampleAfterValue": "400009", 18*1f9e24e4SIan Rogers "Unit": "cpu_core" 19*1f9e24e4SIan Rogers }, 20*1f9e24e4SIan Rogers { 21*1f9e24e4SIan Rogers "BriefDescription": "Counts the total number of mispredicted branch instructions retired for all branch types.", 22*1f9e24e4SIan Rogers "Counter": "0,1,2,3,4,5,6,7", 23*1f9e24e4SIan Rogers "EventCode": "0xc5", 24*1f9e24e4SIan Rogers "EventName": "BR_MISP_RETIRED.ALL_BRANCHES", 25*1f9e24e4SIan Rogers "PublicDescription": "Counts the total number of mispredicted branch instructions retired. All branch type instructions are accounted for. Prediction of the branch target address enables the processor to begin executing instructions before the non-speculative execution path is known. The branch prediction unit (BPU) predicts the target address based on the instruction pointer (IP) of the branch and on the execution path through which execution reached this IP. A branch misprediction occurs when the prediction is wrong, and results in discarding all instructions executed in the speculative path and re-fetching from the correct path.", 26*1f9e24e4SIan Rogers "SampleAfterValue": "1000003", 27*1f9e24e4SIan Rogers "Unit": "cpu_atom" 28*1f9e24e4SIan Rogers }, 29*1f9e24e4SIan Rogers { 30*1f9e24e4SIan Rogers "BriefDescription": "All mispredicted branch instructions retired.", 31*1f9e24e4SIan Rogers "Counter": "0,1,2,3,4,5,6,7,8,9", 32*1f9e24e4SIan Rogers "EventCode": "0xc5", 33*1f9e24e4SIan Rogers "EventName": "BR_MISP_RETIRED.ALL_BRANCHES", 34*1f9e24e4SIan Rogers "PublicDescription": "Counts all the retired branch instructions that were mispredicted by the processor. A branch misprediction occurs when the processor incorrectly predicts the destination of the branch. When the misprediction is discovered at execution, all the instructions executed in the wrong (speculative) path must be discarded, and the processor must start fetching from the correct path. Available PDIST counters: 0", 35*1f9e24e4SIan Rogers "SampleAfterValue": "400009", 36*1f9e24e4SIan Rogers "Unit": "cpu_core" 37*1f9e24e4SIan Rogers }, 38*1f9e24e4SIan Rogers { 39*1f9e24e4SIan Rogers "BriefDescription": "Fixed Counter: Counts the number of unhalted core clock cycles.", 40*1f9e24e4SIan Rogers "Counter": "Fixed counter 1", 41*1f9e24e4SIan Rogers "EventName": "CPU_CLK_UNHALTED.CORE", 42*1f9e24e4SIan Rogers "SampleAfterValue": "1000003", 43*1f9e24e4SIan Rogers "UMask": "0x2", 44*1f9e24e4SIan Rogers "Unit": "cpu_atom" 45*1f9e24e4SIan Rogers }, 46*1f9e24e4SIan Rogers { 47*1f9e24e4SIan Rogers "BriefDescription": "Core cycles when the core is not in a halt state.", 48*1f9e24e4SIan Rogers "Counter": "Fixed counter 1", 49*1f9e24e4SIan Rogers "EventName": "CPU_CLK_UNHALTED.CORE", 50*1f9e24e4SIan Rogers "PublicDescription": "Counts the number of core cycles while the core is not in a halt state. The core enters the halt state when it is running the HLT instruction. This event is a component in many key event ratios. The core frequency may change from time to time due to transitions associated with Enhanced Intel SpeedStep Technology or TM2. For this reason this event may have a changing ratio with regards to time. When the core frequency is constant, this event can approximate elapsed time while the core was not in the halt state. It is counted on a dedicated fixed counter, leaving the programmable counters available for other events.", 51*1f9e24e4SIan Rogers "SampleAfterValue": "2000003", 52*1f9e24e4SIan Rogers "UMask": "0x2", 53*1f9e24e4SIan Rogers "Unit": "cpu_core" 54*1f9e24e4SIan Rogers }, 55*1f9e24e4SIan Rogers { 56*1f9e24e4SIan Rogers "BriefDescription": "Counts the number of unhalted core clock cycles. [This event is alias to CPU_CLK_UNHALTED.THREAD_P]", 57*1f9e24e4SIan Rogers "Counter": "0,1,2,3,4,5,6,7", 58*1f9e24e4SIan Rogers "EventCode": "0x3c", 59*1f9e24e4SIan Rogers "EventName": "CPU_CLK_UNHALTED.CORE_P", 60*1f9e24e4SIan Rogers "SampleAfterValue": "1000003", 61*1f9e24e4SIan Rogers "Unit": "cpu_atom" 62*1f9e24e4SIan Rogers }, 63*1f9e24e4SIan Rogers { 64*1f9e24e4SIan Rogers "BriefDescription": "Thread cycles when thread is not in halt state [This event is alias to CPU_CLK_UNHALTED.THREAD_P]", 65*1f9e24e4SIan Rogers "Counter": "0,1,2,3,4,5,6,7,8,9", 66*1f9e24e4SIan Rogers "EventCode": "0x3c", 67*1f9e24e4SIan Rogers "EventName": "CPU_CLK_UNHALTED.CORE_P", 68*1f9e24e4SIan Rogers "PublicDescription": "This is an architectural event that counts the number of thread cycles while the thread is not in a halt state. The thread enters the halt state when it is running the HLT instruction. The core frequency may change from time to time due to power or thermal throttling. For this reason, this event may have a changing ratio with regards to wall clock time. [This event is alias to CPU_CLK_UNHALTED.THREAD_P]", 69*1f9e24e4SIan Rogers "SampleAfterValue": "2000003", 70*1f9e24e4SIan Rogers "Unit": "cpu_core" 71*1f9e24e4SIan Rogers }, 72*1f9e24e4SIan Rogers { 73*1f9e24e4SIan Rogers "BriefDescription": "Fixed Counter: Counts the number of unhalted reference clock cycles.", 74*1f9e24e4SIan Rogers "Counter": "Fixed counter 2", 75*1f9e24e4SIan Rogers "EventName": "CPU_CLK_UNHALTED.REF_TSC", 76*1f9e24e4SIan Rogers "SampleAfterValue": "1000003", 77*1f9e24e4SIan Rogers "UMask": "0x3", 78*1f9e24e4SIan Rogers "Unit": "cpu_atom" 79*1f9e24e4SIan Rogers }, 80*1f9e24e4SIan Rogers { 81*1f9e24e4SIan Rogers "BriefDescription": "Reference cycles when the core is not in halt state.", 82*1f9e24e4SIan Rogers "Counter": "Fixed counter 2", 83*1f9e24e4SIan Rogers "EventName": "CPU_CLK_UNHALTED.REF_TSC", 84*1f9e24e4SIan Rogers "PublicDescription": "Counts the number of reference cycles when the core is not in a halt state. The core enters the halt state when it is running the HLT instruction or the MWAIT instruction. This event is not affected by core frequency changes (for example, P states, TM2 transitions) but has the same incrementing frequency as the time stamp counter. This event can approximate elapsed time while the core was not in a halt state. Note: On all current platforms this event stops counting during 'throttling (TM)' states duty off periods the processor is 'halted'. The counter update is done at a lower clock rate then the core clock the overflow status bit for this counter may appear 'sticky'. After the counter has overflowed and software clears the overflow status bit and resets the counter to less than MAX. The reset value to the counter is not clocked immediately so the overflow status bit will flip 'high (1)' and generate another PMI (if enabled) after which the reset value gets clocked into the counter. Therefore, software will get the interrupt, read the overflow status bit '1 for bit 34 while the counter value is less than MAX. Software should ignore this case.", 85*1f9e24e4SIan Rogers "SampleAfterValue": "2000003", 86*1f9e24e4SIan Rogers "UMask": "0x3", 87*1f9e24e4SIan Rogers "Unit": "cpu_core" 88*1f9e24e4SIan Rogers }, 89*1f9e24e4SIan Rogers { 90*1f9e24e4SIan Rogers "BriefDescription": "Counts the number of unhalted reference clock cycles at TSC frequency.", 91*1f9e24e4SIan Rogers "Counter": "0,1,2,3,4,5,6,7", 92*1f9e24e4SIan Rogers "EventCode": "0x3c", 93*1f9e24e4SIan Rogers "EventName": "CPU_CLK_UNHALTED.REF_TSC_P", 94*1f9e24e4SIan Rogers "PublicDescription": "Counts the number of reference cycles that the core is not in a halt state. The core enters the halt state when it is running the HLT instruction. This event is not affected by core frequency changes and increments at a fixed frequency that is also used for the Time Stamp Counter (TSC). This event uses a programmable general purpose performance counter.", 95*1f9e24e4SIan Rogers "SampleAfterValue": "1000003", 96*1f9e24e4SIan Rogers "UMask": "0x1", 97*1f9e24e4SIan Rogers "Unit": "cpu_atom" 98*1f9e24e4SIan Rogers }, 99*1f9e24e4SIan Rogers { 100*1f9e24e4SIan Rogers "BriefDescription": "Reference cycles when the core is not in halt state.", 101*1f9e24e4SIan Rogers "Counter": "0,1,2,3,4,5,6,7,8,9", 102*1f9e24e4SIan Rogers "EventCode": "0x3c", 103*1f9e24e4SIan Rogers "EventName": "CPU_CLK_UNHALTED.REF_TSC_P", 104*1f9e24e4SIan Rogers "PublicDescription": "Counts the number of reference cycles when the core is not in a halt state. The core enters the halt state when it is running the HLT instruction or the MWAIT instruction. This event is not affected by core frequency changes (for example, P states, TM2 transitions) but has the same incrementing frequency as the time stamp counter. This event can approximate elapsed time while the core was not in a halt state. Note: On all current platforms this event stops counting during 'throttling (TM)' states duty off periods the processor is 'halted'. The counter update is done at a lower clock rate then the core clock the overflow status bit for this counter may appear 'sticky'. After the counter has overflowed and software clears the overflow status bit and resets the counter to less than MAX. The reset value to the counter is not clocked immediately so the overflow status bit will flip 'high (1)' and generate another PMI (if enabled) after which the reset value gets clocked into the counter. Therefore, software will get the interrupt, read the overflow status bit '1 for bit 34 while the counter value is less than MAX. Software should ignore this case.", 105*1f9e24e4SIan Rogers "SampleAfterValue": "2000003", 106*1f9e24e4SIan Rogers "UMask": "0x1", 107*1f9e24e4SIan Rogers "Unit": "cpu_core" 108*1f9e24e4SIan Rogers }, 109*1f9e24e4SIan Rogers { 110*1f9e24e4SIan Rogers "BriefDescription": "Fixed Counter: Counts the number of unhalted core clock cycles.", 111*1f9e24e4SIan Rogers "Counter": "Fixed counter 1", 112*1f9e24e4SIan Rogers "EventName": "CPU_CLK_UNHALTED.THREAD", 113*1f9e24e4SIan Rogers "SampleAfterValue": "1000003", 114*1f9e24e4SIan Rogers "UMask": "0x2", 115*1f9e24e4SIan Rogers "Unit": "cpu_atom" 116*1f9e24e4SIan Rogers }, 117*1f9e24e4SIan Rogers { 118*1f9e24e4SIan Rogers "BriefDescription": "Core cycles when the thread is not in a halt state.", 119*1f9e24e4SIan Rogers "Counter": "Fixed counter 1", 120*1f9e24e4SIan Rogers "EventName": "CPU_CLK_UNHALTED.THREAD", 121*1f9e24e4SIan Rogers "PublicDescription": "Counts the number of core cycles while the thread is not in a halt state. The thread enters the halt state when it is running the HLT instruction. This event is a component in many key event ratios. The core frequency may change from time to time due to transitions associated with Enhanced Intel SpeedStep Technology or TM2. For this reason this event may have a changing ratio with regards to time. When the core frequency is constant, this event can approximate elapsed time while the core was not in the halt state. It is counted on a dedicated fixed counter, leaving the programmable counters available for other events.", 122*1f9e24e4SIan Rogers "SampleAfterValue": "2000003", 123*1f9e24e4SIan Rogers "UMask": "0x2", 124*1f9e24e4SIan Rogers "Unit": "cpu_core" 125*1f9e24e4SIan Rogers }, 126*1f9e24e4SIan Rogers { 127*1f9e24e4SIan Rogers "BriefDescription": "Counts the number of unhalted core clock cycles. [This event is alias to CPU_CLK_UNHALTED.CORE_P]", 128*1f9e24e4SIan Rogers "Counter": "0,1,2,3,4,5,6,7", 129*1f9e24e4SIan Rogers "EventCode": "0x3c", 130*1f9e24e4SIan Rogers "EventName": "CPU_CLK_UNHALTED.THREAD_P", 131*1f9e24e4SIan Rogers "SampleAfterValue": "1000003", 132*1f9e24e4SIan Rogers "Unit": "cpu_atom" 133*1f9e24e4SIan Rogers }, 134*1f9e24e4SIan Rogers { 135*1f9e24e4SIan Rogers "BriefDescription": "Thread cycles when thread is not in halt state [This event is alias to CPU_CLK_UNHALTED.CORE_P]", 136*1f9e24e4SIan Rogers "Counter": "0,1,2,3,4,5,6,7,8,9", 137*1f9e24e4SIan Rogers "EventCode": "0x3c", 138*1f9e24e4SIan Rogers "EventName": "CPU_CLK_UNHALTED.THREAD_P", 139*1f9e24e4SIan Rogers "PublicDescription": "This is an architectural event that counts the number of thread cycles while the thread is not in a halt state. The thread enters the halt state when it is running the HLT instruction. The core frequency may change from time to time due to power or thermal throttling. For this reason, this event may have a changing ratio with regards to wall clock time. [This event is alias to CPU_CLK_UNHALTED.CORE_P]", 140*1f9e24e4SIan Rogers "SampleAfterValue": "2000003", 141*1f9e24e4SIan Rogers "Unit": "cpu_core" 142*1f9e24e4SIan Rogers }, 143*1f9e24e4SIan Rogers { 144*1f9e24e4SIan Rogers "BriefDescription": "Fixed Counter: Counts the number of instructions retired.", 145*1f9e24e4SIan Rogers "Counter": "Fixed counter 0", 146*1f9e24e4SIan Rogers "EventName": "INST_RETIRED.ANY", 147*1f9e24e4SIan Rogers "PublicDescription": "Fixed Counter: Counts the number of instructions retired. Available PDIST counters: 32", 148*1f9e24e4SIan Rogers "SampleAfterValue": "1000003", 149*1f9e24e4SIan Rogers "UMask": "0x1", 150*1f9e24e4SIan Rogers "Unit": "cpu_atom" 151*1f9e24e4SIan Rogers }, 152*1f9e24e4SIan Rogers { 153*1f9e24e4SIan Rogers "BriefDescription": "Number of instructions retired. Fixed Counter - architectural event", 154*1f9e24e4SIan Rogers "Counter": "Fixed counter 0", 155*1f9e24e4SIan Rogers "EventName": "INST_RETIRED.ANY", 156*1f9e24e4SIan Rogers "PublicDescription": "Counts the number of X86 instructions retired - an Architectural PerfMon event. Counting continues during hardware interrupts, traps, and inside interrupt handlers. Notes: INST_RETIRED.ANY is counted by a designated fixed counter freeing up programmable counters to count other events. INST_RETIRED.ANY_P is counted by a programmable counter. Available PDIST counters: 32", 157*1f9e24e4SIan Rogers "SampleAfterValue": "2000003", 158*1f9e24e4SIan Rogers "UMask": "0x1", 159*1f9e24e4SIan Rogers "Unit": "cpu_core" 160*1f9e24e4SIan Rogers }, 161*1f9e24e4SIan Rogers { 162*1f9e24e4SIan Rogers "BriefDescription": "Counts the number of instructions retired.", 163*1f9e24e4SIan Rogers "Counter": "0,1,2,3,4,5,6,7", 164*1f9e24e4SIan Rogers "EventCode": "0xc0", 165*1f9e24e4SIan Rogers "EventName": "INST_RETIRED.ANY_P", 166*1f9e24e4SIan Rogers "SampleAfterValue": "1000003", 167*1f9e24e4SIan Rogers "Unit": "cpu_atom" 168*1f9e24e4SIan Rogers }, 169*1f9e24e4SIan Rogers { 170*1f9e24e4SIan Rogers "BriefDescription": "Number of instructions retired. General Counter - architectural event", 171*1f9e24e4SIan Rogers "Counter": "0,1,2,3,4,5,6,7,8,9", 172*1f9e24e4SIan Rogers "EventCode": "0xc0", 173*1f9e24e4SIan Rogers "EventName": "INST_RETIRED.ANY_P", 174*1f9e24e4SIan Rogers "PublicDescription": "Counts the number of X86 instructions retired - an Architectural PerfMon event. Counting continues during hardware interrupts, traps, and inside interrupt handlers. Notes: INST_RETIRED.ANY is counted by a designated fixed counter freeing up programmable counters to count other events. INST_RETIRED.ANY_P is counted by a programmable counter. Available PDIST counters: 0", 175*1f9e24e4SIan Rogers "SampleAfterValue": "2000003", 176*1f9e24e4SIan Rogers "Unit": "cpu_core" 177*1f9e24e4SIan Rogers }, 178*1f9e24e4SIan Rogers { 179*1f9e24e4SIan Rogers "BriefDescription": "Counts the number of retired loads that are blocked because its address partially overlapped with an older store.", 180*1f9e24e4SIan Rogers "Counter": "0,1,2,3,4,5,6,7", 181*1f9e24e4SIan Rogers "EventCode": "0x03", 182*1f9e24e4SIan Rogers "EventName": "LD_BLOCKS.STORE_FORWARD", 183*1f9e24e4SIan Rogers "SampleAfterValue": "1000003", 184*1f9e24e4SIan Rogers "UMask": "0x2", 185*1f9e24e4SIan Rogers "Unit": "cpu_atom" 186*1f9e24e4SIan Rogers }, 187*1f9e24e4SIan Rogers { 188*1f9e24e4SIan Rogers "BriefDescription": "Loads blocked due to overlapping with a preceding store that cannot be forwarded.", 189*1f9e24e4SIan Rogers "Counter": "0,1,2,3,4,5,6,7,8,9", 190*1f9e24e4SIan Rogers "EventCode": "0x03", 191*1f9e24e4SIan Rogers "EventName": "LD_BLOCKS.STORE_FORWARD", 192*1f9e24e4SIan Rogers "PublicDescription": "Counts the number of times where store forwarding was prevented for a load operation. The most common case is a load blocked due to the address of memory access (partially) overlapping with a preceding uncompleted store. Note: See the table of not supported store forwards in the Optimization Guide.", 193*1f9e24e4SIan Rogers "SampleAfterValue": "100003", 194*1f9e24e4SIan Rogers "UMask": "0x82", 195*1f9e24e4SIan Rogers "Unit": "cpu_core" 196*1f9e24e4SIan Rogers }, 197*1f9e24e4SIan Rogers { 198*1f9e24e4SIan Rogers "BriefDescription": "Counts the number of LBR entries recorded. Requires LBRs to be enabled in IA32_LBR_CTL.", 199*1f9e24e4SIan Rogers "Counter": "0,1,2,3,4,5,6,7", 200*1f9e24e4SIan Rogers "EventCode": "0xe4", 201*1f9e24e4SIan Rogers "EventName": "MISC_RETIRED.LBR_INSERTS", 202*1f9e24e4SIan Rogers "SampleAfterValue": "1000003", 203*1f9e24e4SIan Rogers "UMask": "0x1", 204*1f9e24e4SIan Rogers "Unit": "cpu_atom" 205*1f9e24e4SIan Rogers }, 206*1f9e24e4SIan Rogers { 207*1f9e24e4SIan Rogers "BriefDescription": "LBR record is inserted", 208*1f9e24e4SIan Rogers "Counter": "0,1,2,3,4,5,6,7,8,9", 209*1f9e24e4SIan Rogers "EventCode": "0xe4", 210*1f9e24e4SIan Rogers "EventName": "MISC_RETIRED.LBR_INSERTS", 211*1f9e24e4SIan Rogers "PublicDescription": "LBR record is inserted Available PDIST counters: 0", 212*1f9e24e4SIan Rogers "SampleAfterValue": "1000003", 213*1f9e24e4SIan Rogers "UMask": "0x1", 214*1f9e24e4SIan Rogers "Unit": "cpu_core" 215*1f9e24e4SIan Rogers }, 216*1f9e24e4SIan Rogers { 217*1f9e24e4SIan Rogers "BriefDescription": "This event counts a subset of the Topdown Slots event that were not consumed by the back-end pipeline due to lack of back-end resources, as a result of memory subsystem delays, execution units limitations, or other conditions.", 218*1f9e24e4SIan Rogers "Counter": "0,1,2,3,4,5,6,7,8,9", 219*1f9e24e4SIan Rogers "EventCode": "0xa4", 220*1f9e24e4SIan Rogers "EventName": "TOPDOWN.BACKEND_BOUND_SLOTS", 221*1f9e24e4SIan Rogers "PublicDescription": "This event counts a subset of the Topdown Slots event that were not consumed by the back-end pipeline due to lack of back-end resources, as a result of memory subsystem delays, execution units limitations, or other conditions. Software can use this event as the numerator for the Backend Bound metric (or top-level category) of the Top-down Microarchitecture Analysis method.", 222*1f9e24e4SIan Rogers "SampleAfterValue": "10000003", 223*1f9e24e4SIan Rogers "UMask": "0x2", 224*1f9e24e4SIan Rogers "Unit": "cpu_core" 225*1f9e24e4SIan Rogers }, 226*1f9e24e4SIan Rogers { 227*1f9e24e4SIan Rogers "BriefDescription": "TMA slots available for an unhalted logical processor. Fixed counter - architectural event", 228*1f9e24e4SIan Rogers "Counter": "Fixed counter 3", 229*1f9e24e4SIan Rogers "EventName": "TOPDOWN.SLOTS", 230*1f9e24e4SIan Rogers "PublicDescription": "Number of available slots for an unhalted logical processor. The event increments by machine-width of the narrowest pipeline as employed by the Top-down Microarchitecture Analysis method (TMA). Software can use this event as the denominator for the top-level metrics of the TMA method. This architectural event is counted on a designated fixed counter (Fixed Counter 3).", 231*1f9e24e4SIan Rogers "SampleAfterValue": "10000003", 232*1f9e24e4SIan Rogers "UMask": "0x4", 233*1f9e24e4SIan Rogers "Unit": "cpu_core" 234*1f9e24e4SIan Rogers }, 235*1f9e24e4SIan Rogers { 236*1f9e24e4SIan Rogers "BriefDescription": "TMA slots available for an unhalted logical processor. General counter - architectural event", 237*1f9e24e4SIan Rogers "Counter": "0,1,2,3,4,5,6,7,8,9", 238*1f9e24e4SIan Rogers "EventCode": "0xa4", 239*1f9e24e4SIan Rogers "EventName": "TOPDOWN.SLOTS_P", 240*1f9e24e4SIan Rogers "PublicDescription": "Counts the number of available slots for an unhalted logical processor. The event increments by machine-width of the narrowest pipeline as employed by the Top-down Microarchitecture Analysis method.", 241*1f9e24e4SIan Rogers "SampleAfterValue": "10000003", 242*1f9e24e4SIan Rogers "UMask": "0x1", 243*1f9e24e4SIan Rogers "Unit": "cpu_core" 244*1f9e24e4SIan Rogers }, 245*1f9e24e4SIan Rogers { 246*1f9e24e4SIan Rogers "BriefDescription": "Fixed Counter: Counts the number of issue slots that were not consumed by the backend because allocation is stalled due to a mispredicted jump or a machine clear.", 247*1f9e24e4SIan Rogers "Counter": "36", 248*1f9e24e4SIan Rogers "EventName": "TOPDOWN_BAD_SPECULATION.ALL", 249*1f9e24e4SIan Rogers "SampleAfterValue": "1000003", 250*1f9e24e4SIan Rogers "UMask": "0x5", 251*1f9e24e4SIan Rogers "Unit": "cpu_atom" 252*1f9e24e4SIan Rogers }, 253*1f9e24e4SIan Rogers { 254*1f9e24e4SIan Rogers "BriefDescription": "Counts the number of issue slots that were not consumed by the backend because allocation is stalled due to a mispredicted jump or a machine clear.", 255*1f9e24e4SIan Rogers "Counter": "0,1,2,3,4,5,6,7", 256*1f9e24e4SIan Rogers "EventCode": "0x73", 257*1f9e24e4SIan Rogers "EventName": "TOPDOWN_BAD_SPECULATION.ALL_P", 258*1f9e24e4SIan Rogers "PublicDescription": "Counts the total number of issue slots that were not consumed by the backend because allocation is stalled due to a mispredicted jump or a machine clear. Only issue slots wasted due to fast nukes such as memory ordering nukes are counted. Other nukes are not accounted for. Counts all issue slots blocked during this recovery window, including relevant microcode flows, and while uops are not yet available in the instruction queue (IQ) or until an FE_BOUND event occurs besides OTHER and CISC. Also includes the issue slots that were consumed by the backend but were thrown away because they were younger than the mispredict or machine clear.", 259*1f9e24e4SIan Rogers "SampleAfterValue": "1000003", 260*1f9e24e4SIan Rogers "Unit": "cpu_atom" 261*1f9e24e4SIan Rogers }, 262*1f9e24e4SIan Rogers { 263*1f9e24e4SIan Rogers "BriefDescription": "Counts the number of retirement slots not consumed due to backend stalls. [This event is alias to TOPDOWN_BE_BOUND.ALL_P]", 264*1f9e24e4SIan Rogers "Counter": "0,1,2,3,4,5,6,7", 265*1f9e24e4SIan Rogers "EventCode": "0xa4", 266*1f9e24e4SIan Rogers "EventName": "TOPDOWN_BE_BOUND.ALL", 267*1f9e24e4SIan Rogers "SampleAfterValue": "1000003", 268*1f9e24e4SIan Rogers "UMask": "0x2", 269*1f9e24e4SIan Rogers "Unit": "cpu_atom" 270*1f9e24e4SIan Rogers }, 271*1f9e24e4SIan Rogers { 272*1f9e24e4SIan Rogers "BriefDescription": "Counts the number of retirement slots not consumed due to backend stalls. [This event is alias to TOPDOWN_BE_BOUND.ALL]", 273*1f9e24e4SIan Rogers "Counter": "0,1,2,3,4,5,6,7", 274*1f9e24e4SIan Rogers "EventCode": "0xa4", 275*1f9e24e4SIan Rogers "EventName": "TOPDOWN_BE_BOUND.ALL_P", 276*1f9e24e4SIan Rogers "SampleAfterValue": "1000003", 277*1f9e24e4SIan Rogers "UMask": "0x2", 278*1f9e24e4SIan Rogers "Unit": "cpu_atom" 279*1f9e24e4SIan Rogers }, 280*1f9e24e4SIan Rogers { 281*1f9e24e4SIan Rogers "BriefDescription": "Fixed Counter: Counts the number of retirement slots not consumed due to front end stalls.", 282*1f9e24e4SIan Rogers "Counter": "37", 283*1f9e24e4SIan Rogers "EventName": "TOPDOWN_FE_BOUND.ALL", 284*1f9e24e4SIan Rogers "SampleAfterValue": "1000003", 285*1f9e24e4SIan Rogers "UMask": "0x6", 286*1f9e24e4SIan Rogers "Unit": "cpu_atom" 287*1f9e24e4SIan Rogers }, 288*1f9e24e4SIan Rogers { 289*1f9e24e4SIan Rogers "BriefDescription": "Counts the number of retirement slots not consumed due to front end stalls.", 290*1f9e24e4SIan Rogers "Counter": "0,1,2,3,4,5,6,7", 291*1f9e24e4SIan Rogers "EventCode": "0x9c", 292*1f9e24e4SIan Rogers "EventName": "TOPDOWN_FE_BOUND.ALL_P", 293*1f9e24e4SIan Rogers "SampleAfterValue": "1000003", 294*1f9e24e4SIan Rogers "UMask": "0x1", 295*1f9e24e4SIan Rogers "Unit": "cpu_atom" 296*1f9e24e4SIan Rogers }, 297*1f9e24e4SIan Rogers { 298*1f9e24e4SIan Rogers "BriefDescription": "Fixed Counter: Counts the number of consumed retirement slots.", 299*1f9e24e4SIan Rogers "Counter": "38", 300*1f9e24e4SIan Rogers "EventName": "TOPDOWN_RETIRING.ALL", 301*1f9e24e4SIan Rogers "SampleAfterValue": "1000003", 302*1f9e24e4SIan Rogers "UMask": "0x7", 303*1f9e24e4SIan Rogers "Unit": "cpu_atom" 304*1f9e24e4SIan Rogers }, 305*1f9e24e4SIan Rogers { 306*1f9e24e4SIan Rogers "BriefDescription": "Counts the number of consumed retirement slots.", 307*1f9e24e4SIan Rogers "Counter": "0,1,2,3,4,5,6,7", 308*1f9e24e4SIan Rogers "EventCode": "0xc2", 309*1f9e24e4SIan Rogers "EventName": "TOPDOWN_RETIRING.ALL_P", 310*1f9e24e4SIan Rogers "PublicDescription": "Counts the number of consumed retirement slots. Available PDIST counters: 0,1", 311*1f9e24e4SIan Rogers "SampleAfterValue": "1000003", 312*1f9e24e4SIan Rogers "UMask": "0x2", 313*1f9e24e4SIan Rogers "Unit": "cpu_atom" 314*1f9e24e4SIan Rogers }, 315*1f9e24e4SIan Rogers { 316*1f9e24e4SIan Rogers "BriefDescription": "This event counts a subset of the Topdown Slots event that are utilized by operations that eventually get retired (committed) by the processor pipeline. Usually, this event positively correlates with higher performance for example, as measured by the instructions-per-cycle metric.", 317*1f9e24e4SIan Rogers "Counter": "0,1,2,3,4,5,6,7,8,9", 318*1f9e24e4SIan Rogers "EventCode": "0xc2", 319*1f9e24e4SIan Rogers "EventName": "UOPS_RETIRED.SLOTS", 320*1f9e24e4SIan Rogers "PublicDescription": "This event counts a subset of the Topdown Slots event that are utilized by operations that eventually get retired (committed) by the processor pipeline. Usually, this event positively correlates with higher performance for example, as measured by the instructions-per-cycle metric. Software can use this event as the numerator for the Retiring metric (or top-level category) of the Top-down Microarchitecture Analysis method.", 321*1f9e24e4SIan Rogers "SampleAfterValue": "2000003", 322*1f9e24e4SIan Rogers "UMask": "0x2", 323*1f9e24e4SIan Rogers "Unit": "cpu_core" 324*1f9e24e4SIan Rogers } 325*1f9e24e4SIan Rogers] 326