xref: /linux/sound/soc/atmel/mchp-i2s-mcc.c (revision c771600c6af14749609b49565ffb4cac2959710d)
1b87d37d0SCodrin Ciubotariu // SPDX-License-Identifier: GPL-2.0
2b87d37d0SCodrin Ciubotariu //
3b87d37d0SCodrin Ciubotariu // Driver for Microchip I2S Multi-channel controller
4b87d37d0SCodrin Ciubotariu //
5b87d37d0SCodrin Ciubotariu // Copyright (C) 2018 Microchip Technology Inc. and its subsidiaries
6b87d37d0SCodrin Ciubotariu //
7b87d37d0SCodrin Ciubotariu // Author: Codrin Ciubotariu <codrin.ciubotariu@microchip.com>
8b87d37d0SCodrin Ciubotariu 
9b87d37d0SCodrin Ciubotariu #include <linux/init.h>
10b87d37d0SCodrin Ciubotariu #include <linux/module.h>
11b87d37d0SCodrin Ciubotariu #include <linux/device.h>
12b87d37d0SCodrin Ciubotariu #include <linux/slab.h>
13b87d37d0SCodrin Ciubotariu 
14b87d37d0SCodrin Ciubotariu #include <linux/delay.h>
15b87d37d0SCodrin Ciubotariu #include <linux/io.h>
16b87d37d0SCodrin Ciubotariu #include <linux/clk.h>
17b87d37d0SCodrin Ciubotariu #include <linux/mfd/syscon.h>
18b87d37d0SCodrin Ciubotariu #include <linux/lcm.h>
19340d79a1SRob Herring #include <linux/of.h>
20b87d37d0SCodrin Ciubotariu 
21b87d37d0SCodrin Ciubotariu #include <sound/core.h>
22b87d37d0SCodrin Ciubotariu #include <sound/pcm.h>
23b87d37d0SCodrin Ciubotariu #include <sound/pcm_params.h>
24b87d37d0SCodrin Ciubotariu #include <sound/initval.h>
25b87d37d0SCodrin Ciubotariu #include <sound/soc.h>
26b87d37d0SCodrin Ciubotariu #include <sound/dmaengine_pcm.h>
27b87d37d0SCodrin Ciubotariu 
28b87d37d0SCodrin Ciubotariu /*
29b87d37d0SCodrin Ciubotariu  * ---- I2S Controller Register map ----
30b87d37d0SCodrin Ciubotariu  */
31b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_CR		0x0000	/* Control Register */
32b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA		0x0004	/* Mode Register A */
33b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRB		0x0008	/* Mode Register B */
34b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_SR		0x000C	/* Status Register */
35b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_IERA	0x0010	/* Interrupt Enable Register A */
36b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_IDRA	0x0014	/* Interrupt Disable Register A */
37b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_IMRA	0x0018	/* Interrupt Mask Register A */
38b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_ISRA	0X001C	/* Interrupt Status Register A */
39b87d37d0SCodrin Ciubotariu 
40b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_IERB	0x0020	/* Interrupt Enable Register B */
41b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_IDRB	0x0024	/* Interrupt Disable Register B */
42b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_IMRB	0x0028	/* Interrupt Mask Register B */
43b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_ISRB	0X002C	/* Interrupt Status Register B */
44b87d37d0SCodrin Ciubotariu 
45b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_RHR		0x0030	/* Receiver Holding Register */
46b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_THR		0x0034	/* Transmitter Holding Register */
47b87d37d0SCodrin Ciubotariu 
48b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_RHL0R	0x0040	/* Receiver Holding Left 0 Register */
49b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_RHR0R	0x0044	/* Receiver Holding Right 0 Register */
50b87d37d0SCodrin Ciubotariu 
51b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_RHL1R	0x0048	/* Receiver Holding Left 1 Register */
52b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_RHR1R	0x004C	/* Receiver Holding Right 1 Register */
53b87d37d0SCodrin Ciubotariu 
54b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_RHL2R	0x0050	/* Receiver Holding Left 2 Register */
55b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_RHR2R	0x0054	/* Receiver Holding Right 2 Register */
56b87d37d0SCodrin Ciubotariu 
57b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_RHL3R	0x0058	/* Receiver Holding Left 3 Register */
58b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_RHR3R	0x005C	/* Receiver Holding Right 3 Register */
59b87d37d0SCodrin Ciubotariu 
60b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_THL0R	0x0060	/* Transmitter Holding Left 0 Register */
61b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_THR0R	0x0064	/* Transmitter Holding Right 0 Register */
62b87d37d0SCodrin Ciubotariu 
63b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_THL1R	0x0068	/* Transmitter Holding Left 1 Register */
64b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_THR1R	0x006C	/* Transmitter Holding Right 1 Register */
65b87d37d0SCodrin Ciubotariu 
66b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_THL2R	0x0070	/* Transmitter Holding Left 2 Register */
67b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_THR2R	0x0074	/* Transmitter Holding Right 2 Register */
68b87d37d0SCodrin Ciubotariu 
69b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_THL3R	0x0078	/* Transmitter Holding Left 3 Register */
70b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_THR3R	0x007C	/* Transmitter Holding Right 3 Register */
71b87d37d0SCodrin Ciubotariu 
72b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_VERSION	0x00FC	/* Version Register */
73b87d37d0SCodrin Ciubotariu 
74b87d37d0SCodrin Ciubotariu /*
75b87d37d0SCodrin Ciubotariu  * ---- Control Register (Write-only) ----
76b87d37d0SCodrin Ciubotariu  */
77b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_CR_RXEN		BIT(0)	/* Receiver Enable */
78b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_CR_RXDIS		BIT(1)	/* Receiver Disable */
79b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_CR_CKEN		BIT(2)	/* Clock Enable */
80b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_CR_CKDIS		BIT(3)	/* Clock Disable */
81b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_CR_TXEN		BIT(4)	/* Transmitter Enable */
82b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_CR_TXDIS		BIT(5)	/* Transmitter Disable */
83b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_CR_SWRST		BIT(7)	/* Software Reset */
84b87d37d0SCodrin Ciubotariu 
85b87d37d0SCodrin Ciubotariu /*
86b87d37d0SCodrin Ciubotariu  * ---- Mode Register A (Read/Write) ----
87b87d37d0SCodrin Ciubotariu  */
88b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_MODE_MASK		GENMASK(0, 0)
89b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_MODE_SLAVE		(0 << 0)
90b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_MODE_MASTER		(1 << 0)
91b87d37d0SCodrin Ciubotariu 
92b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_DATALENGTH_MASK			GENMASK(3, 1)
93b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_DATALENGTH_32_BITS		(0 << 1)
94b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_DATALENGTH_24_BITS		(1 << 1)
95b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_DATALENGTH_20_BITS		(2 << 1)
96b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_DATALENGTH_18_BITS		(3 << 1)
97b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_DATALENGTH_16_BITS		(4 << 1)
98b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_DATALENGTH_16_BITS_COMPACT	(5 << 1)
99b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_DATALENGTH_8_BITS		(6 << 1)
100b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_DATALENGTH_8_BITS_COMPACT	(7 << 1)
101b87d37d0SCodrin Ciubotariu 
102b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_WIRECFG_MASK		GENMASK(5, 4)
103bfdca489SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_WIRECFG_TDM(pin)	(((pin) << 4) & \
104bfdca489SCodrin Ciubotariu 						 MCHP_I2SMCC_MRA_WIRECFG_MASK)
105b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_WIRECFG_I2S_1_TDM_0	(0 << 4)
106b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_WIRECFG_I2S_2_TDM_1	(1 << 4)
107b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_WIRECFG_I2S_4_TDM_2	(2 << 4)
108b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_WIRECFG_TDM_3		(3 << 4)
109b87d37d0SCodrin Ciubotariu 
110b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_FORMAT_MASK		GENMASK(7, 6)
111b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_FORMAT_I2S		(0 << 6)
112b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_FORMAT_LJ		(1 << 6) /* Left Justified */
113b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_FORMAT_TDM		(2 << 6)
114b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_FORMAT_TDMLJ		(3 << 6)
115b87d37d0SCodrin Ciubotariu 
116b87d37d0SCodrin Ciubotariu /* Transmitter uses one DMA channel ... */
117b87d37d0SCodrin Ciubotariu /* Left audio samples duplicated to right audio channel */
118b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_RXMONO			BIT(8)
119b87d37d0SCodrin Ciubotariu 
120b87d37d0SCodrin Ciubotariu /* I2SDO output of I2SC is internally connected to I2SDI input */
121b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_RXLOOP			BIT(9)
122b87d37d0SCodrin Ciubotariu 
123b87d37d0SCodrin Ciubotariu /* Receiver uses one DMA channel ... */
124b87d37d0SCodrin Ciubotariu /* Left audio samples duplicated to right audio channel */
125b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_TXMONO			BIT(10)
126b87d37d0SCodrin Ciubotariu 
127b87d37d0SCodrin Ciubotariu /* x sample transmitted when underrun */
128b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_TXSAME_ZERO		(0 << 11) /* Zero sample */
129b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_TXSAME_PREVIOUS		(1 << 11) /* Previous sample */
130b87d37d0SCodrin Ciubotariu 
131b87d37d0SCodrin Ciubotariu /* select between peripheral clock and generated clock */
132b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_SRCCLK_PCLK		(0 << 12)
133b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_SRCCLK_GCLK		(1 << 12)
134b87d37d0SCodrin Ciubotariu 
135b87d37d0SCodrin Ciubotariu /* Number of TDM Channels - 1 */
136b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_NBCHAN_MASK		GENMASK(15, 13)
137b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_NBCHAN(ch) \
138b87d37d0SCodrin Ciubotariu 	((((ch) - 1) << 13) & MCHP_I2SMCC_MRA_NBCHAN_MASK)
139b87d37d0SCodrin Ciubotariu 
140b87d37d0SCodrin Ciubotariu /* Selected Clock to I2SMCC Master Clock ratio */
141b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_IMCKDIV_MASK		GENMASK(21, 16)
142b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_IMCKDIV(div) \
143b87d37d0SCodrin Ciubotariu 	(((div) << 16) & MCHP_I2SMCC_MRA_IMCKDIV_MASK)
144b87d37d0SCodrin Ciubotariu 
145b87d37d0SCodrin Ciubotariu /* TDM Frame Synchronization */
146b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_TDMFS_MASK		GENMASK(23, 22)
147b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_TDMFS_SLOT		(0 << 22)
148b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_TDMFS_HALF		(1 << 22)
149b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_TDMFS_BIT		(2 << 22)
150b87d37d0SCodrin Ciubotariu 
151b87d37d0SCodrin Ciubotariu /* Selected Clock to I2SMC Serial Clock ratio */
152b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_ISCKDIV_MASK		GENMASK(29, 24)
153b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_ISCKDIV(div) \
154b87d37d0SCodrin Ciubotariu 	(((div) << 24) & MCHP_I2SMCC_MRA_ISCKDIV_MASK)
155b87d37d0SCodrin Ciubotariu 
156b87d37d0SCodrin Ciubotariu /* Master Clock mode */
157b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_IMCKMODE_MASK		GENMASK(30, 30)
158b87d37d0SCodrin Ciubotariu /* 0: No master clock generated*/
159b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_IMCKMODE_NONE		(0 << 30)
160b87d37d0SCodrin Ciubotariu /* 1: master clock generated (internally generated clock drives I2SMCK pin) */
161b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_IMCKMODE_GEN		(1 << 30)
162b87d37d0SCodrin Ciubotariu 
163b87d37d0SCodrin Ciubotariu /* Slot Width */
164b87d37d0SCodrin Ciubotariu /* 0: slot is 32 bits wide for DATALENGTH = 18/20/24 bits. */
165b87d37d0SCodrin Ciubotariu /* 1: slot is 24 bits wide for DATALENGTH = 18/20/24 bits. */
166b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRA_IWS			BIT(31)
167b87d37d0SCodrin Ciubotariu 
168b87d37d0SCodrin Ciubotariu /*
169b87d37d0SCodrin Ciubotariu  * ---- Mode Register B (Read/Write) ----
170b87d37d0SCodrin Ciubotariu  */
171b87d37d0SCodrin Ciubotariu /* all enabled I2S left channels are filled first, then I2S right channels */
172b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRB_CRAMODE_LEFT_FIRST	(0 << 0)
173b87d37d0SCodrin Ciubotariu /*
174b87d37d0SCodrin Ciubotariu  * an enabled I2S left channel is filled, then the corresponding right
175b87d37d0SCodrin Ciubotariu  * channel, until all channels are filled
176b87d37d0SCodrin Ciubotariu  */
177b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRB_CRAMODE_REGULAR		(1 << 0)
178b87d37d0SCodrin Ciubotariu 
17916135d66SCodrin Ciubotariu #define MCHP_I2SMCC_MRB_FIFOEN			BIT(4)
180b87d37d0SCodrin Ciubotariu 
181b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRB_DMACHUNK_MASK		GENMASK(9, 8)
182b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRB_DMACHUNK(no_words) \
183b87d37d0SCodrin Ciubotariu 	(((fls(no_words) - 1) << 8) & MCHP_I2SMCC_MRB_DMACHUNK_MASK)
184b87d37d0SCodrin Ciubotariu 
185b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRB_CLKSEL_MASK		GENMASK(16, 16)
186b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRB_CLKSEL_EXT		(0 << 16)
187b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MRB_CLKSEL_INT		(1 << 16)
188b87d37d0SCodrin Ciubotariu 
189b87d37d0SCodrin Ciubotariu /*
190b87d37d0SCodrin Ciubotariu  * ---- Status Registers (Read-only) ----
191b87d37d0SCodrin Ciubotariu  */
192b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_SR_RXEN		BIT(0)	/* Receiver Enabled */
193b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_SR_TXEN		BIT(4)	/* Transmitter Enabled */
194b87d37d0SCodrin Ciubotariu 
195b87d37d0SCodrin Ciubotariu /*
196b87d37d0SCodrin Ciubotariu  * ---- Interrupt Enable/Disable/Mask/Status Registers A ----
197b87d37d0SCodrin Ciubotariu  */
198b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_INT_TXRDY_MASK(ch)		GENMASK((ch) - 1, 0)
199b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_INT_TXRDYCH(ch)		BIT(ch)
200b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_INT_TXUNF_MASK(ch)		GENMASK((ch) + 7, 8)
201b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_INT_TXUNFCH(ch)		BIT((ch) + 8)
202b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_INT_RXRDY_MASK(ch)		GENMASK((ch) + 15, 16)
203b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_INT_RXRDYCH(ch)		BIT((ch) + 16)
204b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_INT_RXOVF_MASK(ch)		GENMASK((ch) + 23, 24)
205b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_INT_RXOVFCH(ch)		BIT((ch) + 24)
206b87d37d0SCodrin Ciubotariu 
207b87d37d0SCodrin Ciubotariu /*
208b87d37d0SCodrin Ciubotariu  * ---- Interrupt Enable/Disable/Mask/Status Registers B ----
209b87d37d0SCodrin Ciubotariu  */
210b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_INT_WERR			BIT(0)
211b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_INT_TXFFRDY			BIT(8)
212b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_INT_TXFFEMP			BIT(9)
213b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_INT_RXFFRDY			BIT(12)
214b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_INT_RXFFFUL			BIT(13)
215b87d37d0SCodrin Ciubotariu 
216b87d37d0SCodrin Ciubotariu /*
217b87d37d0SCodrin Ciubotariu  * ---- Version Register (Read-only) ----
218b87d37d0SCodrin Ciubotariu  */
219b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_VERSION_MASK		GENMASK(11, 0)
220b87d37d0SCodrin Ciubotariu 
221b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_MAX_CHANNELS		8
222b87d37d0SCodrin Ciubotariu #define MCHP_I2MCC_TDM_SLOT_WIDTH		32
223b87d37d0SCodrin Ciubotariu 
22403667e3dSCodrin Ciubotariu /*
22503667e3dSCodrin Ciubotariu  * ---- DMA chunk size allowed ----
22603667e3dSCodrin Ciubotariu  */
22703667e3dSCodrin Ciubotariu #define MCHP_I2SMCC_DMA_8_WORD_CHUNK			8
22803667e3dSCodrin Ciubotariu #define MCHP_I2SMCC_DMA_4_WORD_CHUNK			4
22903667e3dSCodrin Ciubotariu #define MCHP_I2SMCC_DMA_2_WORD_CHUNK			2
23003667e3dSCodrin Ciubotariu #define MCHP_I2SMCC_DMA_1_WORD_CHUNK			1
23103667e3dSCodrin Ciubotariu #define DMA_BURST_ALIGNED(_p, _s, _w)		!(_p % (_s * _w))
23203667e3dSCodrin Ciubotariu 
233b87d37d0SCodrin Ciubotariu static const struct regmap_config mchp_i2s_mcc_regmap_config = {
234b87d37d0SCodrin Ciubotariu 	.reg_bits = 32,
235b87d37d0SCodrin Ciubotariu 	.reg_stride = 4,
236b87d37d0SCodrin Ciubotariu 	.val_bits = 32,
237b87d37d0SCodrin Ciubotariu 	.max_register = MCHP_I2SMCC_VERSION,
238b87d37d0SCodrin Ciubotariu };
239b87d37d0SCodrin Ciubotariu 
24013c1629dSCodrin Ciubotariu struct mchp_i2s_mcc_soc_data {
24113c1629dSCodrin Ciubotariu 	unsigned int	data_pin_pair_num;
24216135d66SCodrin Ciubotariu 	bool		has_fifo;
24313c1629dSCodrin Ciubotariu };
24413c1629dSCodrin Ciubotariu 
245b87d37d0SCodrin Ciubotariu struct mchp_i2s_mcc_dev {
246b87d37d0SCodrin Ciubotariu 	struct wait_queue_head			wq_txrdy;
247b87d37d0SCodrin Ciubotariu 	struct wait_queue_head			wq_rxrdy;
248b87d37d0SCodrin Ciubotariu 	struct device				*dev;
249b87d37d0SCodrin Ciubotariu 	struct regmap				*regmap;
250b87d37d0SCodrin Ciubotariu 	struct clk				*pclk;
251b87d37d0SCodrin Ciubotariu 	struct clk				*gclk;
25213c1629dSCodrin Ciubotariu 	const struct mchp_i2s_mcc_soc_data	*soc;
253b87d37d0SCodrin Ciubotariu 	struct snd_dmaengine_dai_dma_data	playback;
254b87d37d0SCodrin Ciubotariu 	struct snd_dmaengine_dai_dma_data	capture;
255b87d37d0SCodrin Ciubotariu 	unsigned int				fmt;
256b87d37d0SCodrin Ciubotariu 	unsigned int				sysclk;
257b87d37d0SCodrin Ciubotariu 	unsigned int				frame_length;
258b87d37d0SCodrin Ciubotariu 	int					tdm_slots;
259b87d37d0SCodrin Ciubotariu 	int					channels;
260bfdca489SCodrin Ciubotariu 	u8					tdm_data_pair;
261633fddeeSColin Ian King 	unsigned int				gclk_use:1;
262633fddeeSColin Ian King 	unsigned int				gclk_running:1;
263633fddeeSColin Ian King 	unsigned int				tx_rdy:1;
264633fddeeSColin Ian King 	unsigned int				rx_rdy:1;
265b87d37d0SCodrin Ciubotariu };
266b87d37d0SCodrin Ciubotariu 
mchp_i2s_mcc_interrupt(int irq,void * dev_id)267b87d37d0SCodrin Ciubotariu static irqreturn_t mchp_i2s_mcc_interrupt(int irq, void *dev_id)
268b87d37d0SCodrin Ciubotariu {
269b87d37d0SCodrin Ciubotariu 	struct mchp_i2s_mcc_dev *dev = dev_id;
27016135d66SCodrin Ciubotariu 	u32 sra, imra, srb, imrb, pendinga, pendingb, idra = 0, idrb = 0;
271b87d37d0SCodrin Ciubotariu 	irqreturn_t ret = IRQ_NONE;
272b87d37d0SCodrin Ciubotariu 
273b87d37d0SCodrin Ciubotariu 	regmap_read(dev->regmap, MCHP_I2SMCC_IMRA, &imra);
274b87d37d0SCodrin Ciubotariu 	regmap_read(dev->regmap, MCHP_I2SMCC_ISRA, &sra);
275b87d37d0SCodrin Ciubotariu 	pendinga = imra & sra;
276b87d37d0SCodrin Ciubotariu 
277b87d37d0SCodrin Ciubotariu 	regmap_read(dev->regmap, MCHP_I2SMCC_IMRB, &imrb);
278b87d37d0SCodrin Ciubotariu 	regmap_read(dev->regmap, MCHP_I2SMCC_ISRB, &srb);
279b87d37d0SCodrin Ciubotariu 	pendingb = imrb & srb;
280b87d37d0SCodrin Ciubotariu 
281b87d37d0SCodrin Ciubotariu 	if (!pendinga && !pendingb)
282b87d37d0SCodrin Ciubotariu 		return IRQ_NONE;
283b87d37d0SCodrin Ciubotariu 
284b87d37d0SCodrin Ciubotariu 	/*
285b87d37d0SCodrin Ciubotariu 	 * Tx/Rx ready interrupts are enabled when stopping only, to assure
286b87d37d0SCodrin Ciubotariu 	 * availability and to disable clocks if necessary
287b87d37d0SCodrin Ciubotariu 	 */
28816135d66SCodrin Ciubotariu 	if (dev->soc->has_fifo) {
28916135d66SCodrin Ciubotariu 		idrb |= pendingb & (MCHP_I2SMCC_INT_TXFFRDY |
29016135d66SCodrin Ciubotariu 				    MCHP_I2SMCC_INT_RXFFRDY);
29116135d66SCodrin Ciubotariu 	} else {
292b87d37d0SCodrin Ciubotariu 		idra |= pendinga & (MCHP_I2SMCC_INT_TXRDY_MASK(dev->channels) |
293b87d37d0SCodrin Ciubotariu 				    MCHP_I2SMCC_INT_RXRDY_MASK(dev->channels));
29416135d66SCodrin Ciubotariu 	}
29516135d66SCodrin Ciubotariu 	if (idra || idrb)
296b87d37d0SCodrin Ciubotariu 		ret = IRQ_HANDLED;
297b87d37d0SCodrin Ciubotariu 
29816135d66SCodrin Ciubotariu 	if ((!dev->soc->has_fifo &&
29916135d66SCodrin Ciubotariu 	     (imra & MCHP_I2SMCC_INT_TXRDY_MASK(dev->channels)) &&
300b87d37d0SCodrin Ciubotariu 	     (imra & MCHP_I2SMCC_INT_TXRDY_MASK(dev->channels)) ==
30116135d66SCodrin Ciubotariu 	     (idra & MCHP_I2SMCC_INT_TXRDY_MASK(dev->channels))) ||
30216135d66SCodrin Ciubotariu 	    (dev->soc->has_fifo && imrb & MCHP_I2SMCC_INT_TXFFRDY)) {
303b87d37d0SCodrin Ciubotariu 		dev->tx_rdy = 1;
304b87d37d0SCodrin Ciubotariu 		wake_up_interruptible(&dev->wq_txrdy);
305b87d37d0SCodrin Ciubotariu 	}
30616135d66SCodrin Ciubotariu 	if ((!dev->soc->has_fifo &&
30716135d66SCodrin Ciubotariu 	     (imra & MCHP_I2SMCC_INT_RXRDY_MASK(dev->channels)) &&
308b87d37d0SCodrin Ciubotariu 	     (imra & MCHP_I2SMCC_INT_RXRDY_MASK(dev->channels)) ==
30916135d66SCodrin Ciubotariu 	     (idra & MCHP_I2SMCC_INT_RXRDY_MASK(dev->channels))) ||
31016135d66SCodrin Ciubotariu 	    (dev->soc->has_fifo && imrb & MCHP_I2SMCC_INT_RXFFRDY)) {
311b87d37d0SCodrin Ciubotariu 		dev->rx_rdy = 1;
312b87d37d0SCodrin Ciubotariu 		wake_up_interruptible(&dev->wq_rxrdy);
313b87d37d0SCodrin Ciubotariu 	}
31416135d66SCodrin Ciubotariu 	if (dev->soc->has_fifo)
31516135d66SCodrin Ciubotariu 		regmap_write(dev->regmap, MCHP_I2SMCC_IDRB, idrb);
31616135d66SCodrin Ciubotariu 	else
317b87d37d0SCodrin Ciubotariu 		regmap_write(dev->regmap, MCHP_I2SMCC_IDRA, idra);
318b87d37d0SCodrin Ciubotariu 
319b87d37d0SCodrin Ciubotariu 	return ret;
320b87d37d0SCodrin Ciubotariu }
321b87d37d0SCodrin Ciubotariu 
mchp_i2s_mcc_set_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)322b87d37d0SCodrin Ciubotariu static int mchp_i2s_mcc_set_sysclk(struct snd_soc_dai *dai,
323b87d37d0SCodrin Ciubotariu 				   int clk_id, unsigned int freq, int dir)
324b87d37d0SCodrin Ciubotariu {
325b87d37d0SCodrin Ciubotariu 	struct mchp_i2s_mcc_dev *dev = snd_soc_dai_get_drvdata(dai);
326b87d37d0SCodrin Ciubotariu 
327b87d37d0SCodrin Ciubotariu 	dev_dbg(dev->dev, "%s() clk_id=%d freq=%u dir=%d\n",
328b87d37d0SCodrin Ciubotariu 		__func__, clk_id, freq, dir);
329b87d37d0SCodrin Ciubotariu 
330b87d37d0SCodrin Ciubotariu 	/* We do not need SYSCLK */
331b87d37d0SCodrin Ciubotariu 	if (dir == SND_SOC_CLOCK_IN)
332b87d37d0SCodrin Ciubotariu 		return 0;
333b87d37d0SCodrin Ciubotariu 
334b87d37d0SCodrin Ciubotariu 	dev->sysclk = freq;
335b87d37d0SCodrin Ciubotariu 
336b87d37d0SCodrin Ciubotariu 	return 0;
337b87d37d0SCodrin Ciubotariu }
338b87d37d0SCodrin Ciubotariu 
mchp_i2s_mcc_set_bclk_ratio(struct snd_soc_dai * dai,unsigned int ratio)339b87d37d0SCodrin Ciubotariu static int mchp_i2s_mcc_set_bclk_ratio(struct snd_soc_dai *dai,
340b87d37d0SCodrin Ciubotariu 				       unsigned int ratio)
341b87d37d0SCodrin Ciubotariu {
342b87d37d0SCodrin Ciubotariu 	struct mchp_i2s_mcc_dev *dev = snd_soc_dai_get_drvdata(dai);
343b87d37d0SCodrin Ciubotariu 
344b87d37d0SCodrin Ciubotariu 	dev_dbg(dev->dev, "%s() ratio=%u\n", __func__, ratio);
345b87d37d0SCodrin Ciubotariu 
346b87d37d0SCodrin Ciubotariu 	dev->frame_length = ratio;
347b87d37d0SCodrin Ciubotariu 
348b87d37d0SCodrin Ciubotariu 	return 0;
349b87d37d0SCodrin Ciubotariu }
350b87d37d0SCodrin Ciubotariu 
mchp_i2s_mcc_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)351b87d37d0SCodrin Ciubotariu static int mchp_i2s_mcc_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
352b87d37d0SCodrin Ciubotariu {
353b87d37d0SCodrin Ciubotariu 	struct mchp_i2s_mcc_dev *dev = snd_soc_dai_get_drvdata(dai);
354b87d37d0SCodrin Ciubotariu 
355b87d37d0SCodrin Ciubotariu 	dev_dbg(dev->dev, "%s() fmt=%#x\n", __func__, fmt);
356b87d37d0SCodrin Ciubotariu 
357b87d37d0SCodrin Ciubotariu 	/* We don't support any kind of clock inversion */
358b87d37d0SCodrin Ciubotariu 	if ((fmt & SND_SOC_DAIFMT_INV_MASK) != SND_SOC_DAIFMT_NB_NF)
359b87d37d0SCodrin Ciubotariu 		return -EINVAL;
360b87d37d0SCodrin Ciubotariu 
361b87d37d0SCodrin Ciubotariu 	/* We can't generate only FSYNC */
3620fd054a5SCharles Keepax 	if ((fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) == SND_SOC_DAIFMT_BC_FP)
363b87d37d0SCodrin Ciubotariu 		return -EINVAL;
364b87d37d0SCodrin Ciubotariu 
365b87d37d0SCodrin Ciubotariu 	/* We can only reconfigure the IP when it's stopped */
366b87d37d0SCodrin Ciubotariu 	if (fmt & SND_SOC_DAIFMT_CONT)
367b87d37d0SCodrin Ciubotariu 		return -EINVAL;
368b87d37d0SCodrin Ciubotariu 
369b87d37d0SCodrin Ciubotariu 	dev->fmt = fmt;
370b87d37d0SCodrin Ciubotariu 
371b87d37d0SCodrin Ciubotariu 	return 0;
372b87d37d0SCodrin Ciubotariu }
373b87d37d0SCodrin Ciubotariu 
mchp_i2s_mcc_set_dai_tdm_slot(struct snd_soc_dai * dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int slot_width)374b87d37d0SCodrin Ciubotariu static int mchp_i2s_mcc_set_dai_tdm_slot(struct snd_soc_dai *dai,
375b87d37d0SCodrin Ciubotariu 					 unsigned int tx_mask,
376b87d37d0SCodrin Ciubotariu 					 unsigned int rx_mask,
377b87d37d0SCodrin Ciubotariu 					 int slots, int slot_width)
378b87d37d0SCodrin Ciubotariu {
379b87d37d0SCodrin Ciubotariu 	struct mchp_i2s_mcc_dev *dev = snd_soc_dai_get_drvdata(dai);
380b87d37d0SCodrin Ciubotariu 
381b87d37d0SCodrin Ciubotariu 	dev_dbg(dev->dev,
382b87d37d0SCodrin Ciubotariu 		"%s() tx_mask=0x%08x rx_mask=0x%08x slots=%d width=%d\n",
383b87d37d0SCodrin Ciubotariu 		__func__, tx_mask, rx_mask, slots, slot_width);
384b87d37d0SCodrin Ciubotariu 
385b87d37d0SCodrin Ciubotariu 	if (slots < 0 || slots > MCHP_I2SMCC_MAX_CHANNELS ||
386b87d37d0SCodrin Ciubotariu 	    slot_width != MCHP_I2MCC_TDM_SLOT_WIDTH)
387b87d37d0SCodrin Ciubotariu 		return -EINVAL;
388b87d37d0SCodrin Ciubotariu 
389b87d37d0SCodrin Ciubotariu 	if (slots) {
390b87d37d0SCodrin Ciubotariu 		/* We do not support daisy chain */
391b87d37d0SCodrin Ciubotariu 		if (rx_mask != GENMASK(slots - 1, 0) ||
392b87d37d0SCodrin Ciubotariu 		    rx_mask != tx_mask)
393b87d37d0SCodrin Ciubotariu 			return -EINVAL;
394b87d37d0SCodrin Ciubotariu 	}
395b87d37d0SCodrin Ciubotariu 
396b87d37d0SCodrin Ciubotariu 	dev->tdm_slots = slots;
397b87d37d0SCodrin Ciubotariu 	dev->frame_length = slots * MCHP_I2MCC_TDM_SLOT_WIDTH;
398b87d37d0SCodrin Ciubotariu 
399b87d37d0SCodrin Ciubotariu 	return 0;
400b87d37d0SCodrin Ciubotariu }
401b87d37d0SCodrin Ciubotariu 
mchp_i2s_mcc_clk_get_rate_diff(struct clk * clk,unsigned long rate,struct clk ** best_clk,unsigned long * best_rate,unsigned long * best_diff_rate)402b87d37d0SCodrin Ciubotariu static int mchp_i2s_mcc_clk_get_rate_diff(struct clk *clk,
403b87d37d0SCodrin Ciubotariu 					  unsigned long rate,
404b87d37d0SCodrin Ciubotariu 					  struct clk **best_clk,
405b87d37d0SCodrin Ciubotariu 					  unsigned long *best_rate,
406b87d37d0SCodrin Ciubotariu 					  unsigned long *best_diff_rate)
407b87d37d0SCodrin Ciubotariu {
408b87d37d0SCodrin Ciubotariu 	long round_rate;
409b87d37d0SCodrin Ciubotariu 	unsigned int diff_rate;
410b87d37d0SCodrin Ciubotariu 
411b87d37d0SCodrin Ciubotariu 	round_rate = clk_round_rate(clk, rate);
412b87d37d0SCodrin Ciubotariu 	if (round_rate < 0)
413b87d37d0SCodrin Ciubotariu 		return (int)round_rate;
414b87d37d0SCodrin Ciubotariu 
415b87d37d0SCodrin Ciubotariu 	diff_rate = abs(rate - round_rate);
416b87d37d0SCodrin Ciubotariu 	if (diff_rate < *best_diff_rate) {
417b87d37d0SCodrin Ciubotariu 		*best_clk = clk;
418b87d37d0SCodrin Ciubotariu 		*best_diff_rate = diff_rate;
419b87d37d0SCodrin Ciubotariu 		*best_rate = rate;
420b87d37d0SCodrin Ciubotariu 	}
421b87d37d0SCodrin Ciubotariu 
422b87d37d0SCodrin Ciubotariu 	return 0;
423b87d37d0SCodrin Ciubotariu }
424b87d37d0SCodrin Ciubotariu 
mchp_i2s_mcc_config_divs(struct mchp_i2s_mcc_dev * dev,unsigned int bclk,unsigned int * mra,unsigned long * best_rate)425b87d37d0SCodrin Ciubotariu static int mchp_i2s_mcc_config_divs(struct mchp_i2s_mcc_dev *dev,
426c9cff337SCodrin Ciubotariu 				    unsigned int bclk, unsigned int *mra,
427c9cff337SCodrin Ciubotariu 				    unsigned long *best_rate)
428b87d37d0SCodrin Ciubotariu {
429b87d37d0SCodrin Ciubotariu 	unsigned long clk_rate;
430b87d37d0SCodrin Ciubotariu 	unsigned long lcm_rate;
431b87d37d0SCodrin Ciubotariu 	unsigned long best_diff_rate = ~0;
432b87d37d0SCodrin Ciubotariu 	unsigned int sysclk;
433b87d37d0SCodrin Ciubotariu 	struct clk *best_clk = NULL;
434b87d37d0SCodrin Ciubotariu 	int ret;
435b87d37d0SCodrin Ciubotariu 
436b87d37d0SCodrin Ciubotariu 	/* For code simplification */
437b87d37d0SCodrin Ciubotariu 	if (!dev->sysclk)
438b87d37d0SCodrin Ciubotariu 		sysclk = bclk;
439b87d37d0SCodrin Ciubotariu 	else
440b87d37d0SCodrin Ciubotariu 		sysclk = dev->sysclk;
441b87d37d0SCodrin Ciubotariu 
442b87d37d0SCodrin Ciubotariu 	/*
443b87d37d0SCodrin Ciubotariu 	 * MCLK is Selected CLK / (2 * IMCKDIV),
444b87d37d0SCodrin Ciubotariu 	 * BCLK is Selected CLK / (2 * ISCKDIV);
445b87d37d0SCodrin Ciubotariu 	 * if IMCKDIV or ISCKDIV are 0, MCLK or BCLK = Selected CLK
446b87d37d0SCodrin Ciubotariu 	 */
447b87d37d0SCodrin Ciubotariu 	lcm_rate = lcm(sysclk, bclk);
448b87d37d0SCodrin Ciubotariu 	if ((lcm_rate / sysclk % 2 == 1 && lcm_rate / sysclk > 2) ||
449b87d37d0SCodrin Ciubotariu 	    (lcm_rate / bclk % 2 == 1 && lcm_rate / bclk > 2))
450b87d37d0SCodrin Ciubotariu 		lcm_rate *= 2;
451b87d37d0SCodrin Ciubotariu 
452b87d37d0SCodrin Ciubotariu 	for (clk_rate = lcm_rate;
453b87d37d0SCodrin Ciubotariu 	     (clk_rate == sysclk || clk_rate / (sysclk * 2) <= GENMASK(5, 0)) &&
454b87d37d0SCodrin Ciubotariu 	     (clk_rate == bclk || clk_rate / (bclk * 2) <= GENMASK(5, 0));
455b87d37d0SCodrin Ciubotariu 	     clk_rate += lcm_rate) {
456b87d37d0SCodrin Ciubotariu 		ret = mchp_i2s_mcc_clk_get_rate_diff(dev->gclk, clk_rate,
457c9cff337SCodrin Ciubotariu 						     &best_clk, best_rate,
458b87d37d0SCodrin Ciubotariu 						     &best_diff_rate);
459b87d37d0SCodrin Ciubotariu 		if (ret) {
460b87d37d0SCodrin Ciubotariu 			dev_err(dev->dev, "gclk error for rate %lu: %d",
461b87d37d0SCodrin Ciubotariu 				clk_rate, ret);
462b87d37d0SCodrin Ciubotariu 		} else {
463b87d37d0SCodrin Ciubotariu 			if (!best_diff_rate) {
464b87d37d0SCodrin Ciubotariu 				dev_dbg(dev->dev, "found perfect rate on gclk: %lu\n",
465b87d37d0SCodrin Ciubotariu 					clk_rate);
466b87d37d0SCodrin Ciubotariu 				break;
467b87d37d0SCodrin Ciubotariu 			}
468b87d37d0SCodrin Ciubotariu 		}
469b87d37d0SCodrin Ciubotariu 
470b87d37d0SCodrin Ciubotariu 		ret = mchp_i2s_mcc_clk_get_rate_diff(dev->pclk, clk_rate,
471c9cff337SCodrin Ciubotariu 						     &best_clk, best_rate,
472b87d37d0SCodrin Ciubotariu 						     &best_diff_rate);
473b87d37d0SCodrin Ciubotariu 		if (ret) {
474b87d37d0SCodrin Ciubotariu 			dev_err(dev->dev, "pclk error for rate %lu: %d",
475b87d37d0SCodrin Ciubotariu 				clk_rate, ret);
476b87d37d0SCodrin Ciubotariu 		} else {
477b87d37d0SCodrin Ciubotariu 			if (!best_diff_rate) {
478b87d37d0SCodrin Ciubotariu 				dev_dbg(dev->dev, "found perfect rate on pclk: %lu\n",
479b87d37d0SCodrin Ciubotariu 					clk_rate);
480b87d37d0SCodrin Ciubotariu 				break;
481b87d37d0SCodrin Ciubotariu 			}
482b87d37d0SCodrin Ciubotariu 		}
483b87d37d0SCodrin Ciubotariu 	}
484b87d37d0SCodrin Ciubotariu 
485b87d37d0SCodrin Ciubotariu 	/* check if clocks returned only errors */
486b87d37d0SCodrin Ciubotariu 	if (!best_clk) {
487b87d37d0SCodrin Ciubotariu 		dev_err(dev->dev, "unable to change rate to clocks\n");
488b87d37d0SCodrin Ciubotariu 		return -EINVAL;
489b87d37d0SCodrin Ciubotariu 	}
490b87d37d0SCodrin Ciubotariu 
491b87d37d0SCodrin Ciubotariu 	dev_dbg(dev->dev, "source CLK is %s with rate %lu, diff %lu\n",
492b87d37d0SCodrin Ciubotariu 		best_clk == dev->pclk ? "pclk" : "gclk",
493c9cff337SCodrin Ciubotariu 		*best_rate, best_diff_rate);
494b87d37d0SCodrin Ciubotariu 
495b87d37d0SCodrin Ciubotariu 	/* Configure divisors */
496b87d37d0SCodrin Ciubotariu 	if (dev->sysclk)
497c9cff337SCodrin Ciubotariu 		*mra |= MCHP_I2SMCC_MRA_IMCKDIV(*best_rate / (2 * sysclk));
498c9cff337SCodrin Ciubotariu 	*mra |= MCHP_I2SMCC_MRA_ISCKDIV(*best_rate / (2 * bclk));
499b87d37d0SCodrin Ciubotariu 
500c9cff337SCodrin Ciubotariu 	if (best_clk == dev->gclk)
501b87d37d0SCodrin Ciubotariu 		*mra |= MCHP_I2SMCC_MRA_SRCCLK_GCLK;
502b87d37d0SCodrin Ciubotariu 	else
503b87d37d0SCodrin Ciubotariu 		*mra |= MCHP_I2SMCC_MRA_SRCCLK_PCLK;
504b87d37d0SCodrin Ciubotariu 
505b87d37d0SCodrin Ciubotariu 	return 0;
506b87d37d0SCodrin Ciubotariu }
507b87d37d0SCodrin Ciubotariu 
mchp_i2s_mcc_is_running(struct mchp_i2s_mcc_dev * dev)508b87d37d0SCodrin Ciubotariu static int mchp_i2s_mcc_is_running(struct mchp_i2s_mcc_dev *dev)
509b87d37d0SCodrin Ciubotariu {
510b87d37d0SCodrin Ciubotariu 	u32 sr;
511b87d37d0SCodrin Ciubotariu 
512b87d37d0SCodrin Ciubotariu 	regmap_read(dev->regmap, MCHP_I2SMCC_SR, &sr);
513b87d37d0SCodrin Ciubotariu 	return !!(sr & (MCHP_I2SMCC_SR_TXEN | MCHP_I2SMCC_SR_RXEN));
514b87d37d0SCodrin Ciubotariu }
515b87d37d0SCodrin Ciubotariu 
mchp_i2s_mcc_period_to_maxburst(int period_size,int sample_size)51603667e3dSCodrin Ciubotariu static inline int mchp_i2s_mcc_period_to_maxburst(int period_size, int sample_size)
51703667e3dSCodrin Ciubotariu {
51803667e3dSCodrin Ciubotariu 	int p_size = period_size;
51903667e3dSCodrin Ciubotariu 	int s_size = sample_size;
52003667e3dSCodrin Ciubotariu 
52103667e3dSCodrin Ciubotariu 	if (DMA_BURST_ALIGNED(p_size, s_size, MCHP_I2SMCC_DMA_8_WORD_CHUNK))
52203667e3dSCodrin Ciubotariu 		return MCHP_I2SMCC_DMA_8_WORD_CHUNK;
52303667e3dSCodrin Ciubotariu 	if (DMA_BURST_ALIGNED(p_size, s_size, MCHP_I2SMCC_DMA_4_WORD_CHUNK))
52403667e3dSCodrin Ciubotariu 		return MCHP_I2SMCC_DMA_4_WORD_CHUNK;
52503667e3dSCodrin Ciubotariu 	if (DMA_BURST_ALIGNED(p_size, s_size, MCHP_I2SMCC_DMA_2_WORD_CHUNK))
52603667e3dSCodrin Ciubotariu 		return MCHP_I2SMCC_DMA_2_WORD_CHUNK;
52703667e3dSCodrin Ciubotariu 	return MCHP_I2SMCC_DMA_1_WORD_CHUNK;
52803667e3dSCodrin Ciubotariu }
52903667e3dSCodrin Ciubotariu 
mchp_i2s_mcc_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)530b87d37d0SCodrin Ciubotariu static int mchp_i2s_mcc_hw_params(struct snd_pcm_substream *substream,
531b87d37d0SCodrin Ciubotariu 				  struct snd_pcm_hw_params *params,
532b87d37d0SCodrin Ciubotariu 				  struct snd_soc_dai *dai)
533b87d37d0SCodrin Ciubotariu {
534c9cff337SCodrin Ciubotariu 	unsigned long rate = 0;
535b87d37d0SCodrin Ciubotariu 	struct mchp_i2s_mcc_dev *dev = snd_soc_dai_get_drvdata(dai);
53603667e3dSCodrin Ciubotariu 	int sample_bytes = params_physical_width(params) / 8;
53703667e3dSCodrin Ciubotariu 	int period_bytes = params_period_size(params) *
53803667e3dSCodrin Ciubotariu 		params_channels(params) * sample_bytes;
53903667e3dSCodrin Ciubotariu 	int maxburst;
540b87d37d0SCodrin Ciubotariu 	u32 mra = 0;
541b87d37d0SCodrin Ciubotariu 	u32 mrb = 0;
542b87d37d0SCodrin Ciubotariu 	unsigned int channels = params_channels(params);
543b87d37d0SCodrin Ciubotariu 	unsigned int frame_length = dev->frame_length;
544b87d37d0SCodrin Ciubotariu 	unsigned int bclk_rate;
545b87d37d0SCodrin Ciubotariu 	int set_divs = 0;
546b87d37d0SCodrin Ciubotariu 	int ret;
547b87d37d0SCodrin Ciubotariu 	bool is_playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
548b87d37d0SCodrin Ciubotariu 
54903667e3dSCodrin Ciubotariu 	dev_dbg(dev->dev, "%s() rate=%u format=%#x width=%u channels=%u period_bytes=%d\n",
550b87d37d0SCodrin Ciubotariu 		__func__, params_rate(params), params_format(params),
55103667e3dSCodrin Ciubotariu 		params_width(params), params_channels(params), period_bytes);
552b87d37d0SCodrin Ciubotariu 
553b87d37d0SCodrin Ciubotariu 	switch (dev->fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
554b87d37d0SCodrin Ciubotariu 	case SND_SOC_DAIFMT_I2S:
555b87d37d0SCodrin Ciubotariu 		if (dev->tdm_slots) {
556b87d37d0SCodrin Ciubotariu 			dev_err(dev->dev, "I2S with TDM is not supported\n");
557b87d37d0SCodrin Ciubotariu 			return -EINVAL;
558b87d37d0SCodrin Ciubotariu 		}
559b87d37d0SCodrin Ciubotariu 		mra |= MCHP_I2SMCC_MRA_FORMAT_I2S;
560b87d37d0SCodrin Ciubotariu 		break;
561b87d37d0SCodrin Ciubotariu 	case SND_SOC_DAIFMT_LEFT_J:
562b87d37d0SCodrin Ciubotariu 		if (dev->tdm_slots) {
563b87d37d0SCodrin Ciubotariu 			dev_err(dev->dev, "Left-Justified with TDM is not supported\n");
564b87d37d0SCodrin Ciubotariu 			return -EINVAL;
565b87d37d0SCodrin Ciubotariu 		}
566b87d37d0SCodrin Ciubotariu 		mra |= MCHP_I2SMCC_MRA_FORMAT_LJ;
567b87d37d0SCodrin Ciubotariu 		break;
568b87d37d0SCodrin Ciubotariu 	case SND_SOC_DAIFMT_DSP_A:
569b87d37d0SCodrin Ciubotariu 		mra |= MCHP_I2SMCC_MRA_FORMAT_TDM;
570b87d37d0SCodrin Ciubotariu 		break;
571b87d37d0SCodrin Ciubotariu 	default:
572b87d37d0SCodrin Ciubotariu 		dev_err(dev->dev, "unsupported bus format\n");
573b87d37d0SCodrin Ciubotariu 		return -EINVAL;
574b87d37d0SCodrin Ciubotariu 	}
575b87d37d0SCodrin Ciubotariu 
5764a8cf938SMark Brown 	switch (dev->fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
5770fd054a5SCharles Keepax 	case SND_SOC_DAIFMT_BP_FP:
578b87d37d0SCodrin Ciubotariu 		/* cpu is BCLK and LRC master */
579b87d37d0SCodrin Ciubotariu 		mra |= MCHP_I2SMCC_MRA_MODE_MASTER;
580b87d37d0SCodrin Ciubotariu 		if (dev->sysclk)
581b87d37d0SCodrin Ciubotariu 			mra |= MCHP_I2SMCC_MRA_IMCKMODE_GEN;
582b87d37d0SCodrin Ciubotariu 		set_divs = 1;
583b87d37d0SCodrin Ciubotariu 		break;
5840fd054a5SCharles Keepax 	case SND_SOC_DAIFMT_BP_FC:
585b87d37d0SCodrin Ciubotariu 		/* cpu is BCLK master */
586b87d37d0SCodrin Ciubotariu 		mrb |= MCHP_I2SMCC_MRB_CLKSEL_INT;
587b87d37d0SCodrin Ciubotariu 		set_divs = 1;
588df561f66SGustavo A. R. Silva 		fallthrough;
5890fd054a5SCharles Keepax 	case SND_SOC_DAIFMT_BC_FC:
590b87d37d0SCodrin Ciubotariu 		/* cpu is slave */
591b87d37d0SCodrin Ciubotariu 		mra |= MCHP_I2SMCC_MRA_MODE_SLAVE;
592b87d37d0SCodrin Ciubotariu 		if (dev->sysclk)
593b87d37d0SCodrin Ciubotariu 			dev_warn(dev->dev, "Unable to generate MCLK in Slave mode\n");
594b87d37d0SCodrin Ciubotariu 		break;
595b87d37d0SCodrin Ciubotariu 	default:
596b87d37d0SCodrin Ciubotariu 		dev_err(dev->dev, "unsupported master/slave mode\n");
597b87d37d0SCodrin Ciubotariu 		return -EINVAL;
598b87d37d0SCodrin Ciubotariu 	}
599b87d37d0SCodrin Ciubotariu 
600b87d37d0SCodrin Ciubotariu 	if (dev->fmt & (SND_SOC_DAIFMT_I2S | SND_SOC_DAIFMT_LEFT_J)) {
60113c1629dSCodrin Ciubotariu 		/* for I2S and LEFT_J one pin is needed for every 2 channels */
60213c1629dSCodrin Ciubotariu 		if (channels > dev->soc->data_pin_pair_num * 2) {
60313c1629dSCodrin Ciubotariu 			dev_err(dev->dev,
60413c1629dSCodrin Ciubotariu 				"unsupported number of audio channels: %d\n",
60513c1629dSCodrin Ciubotariu 				channels);
60613c1629dSCodrin Ciubotariu 			return -EINVAL;
60713c1629dSCodrin Ciubotariu 		}
60813c1629dSCodrin Ciubotariu 
60913c1629dSCodrin Ciubotariu 		/* enable for interleaved format */
61013c1629dSCodrin Ciubotariu 		mrb |= MCHP_I2SMCC_MRB_CRAMODE_REGULAR;
61113c1629dSCodrin Ciubotariu 
612b87d37d0SCodrin Ciubotariu 		switch (channels) {
613b87d37d0SCodrin Ciubotariu 		case 1:
614b87d37d0SCodrin Ciubotariu 			if (is_playback)
615b87d37d0SCodrin Ciubotariu 				mra |= MCHP_I2SMCC_MRA_TXMONO;
616b87d37d0SCodrin Ciubotariu 			else
617b87d37d0SCodrin Ciubotariu 				mra |= MCHP_I2SMCC_MRA_RXMONO;
618b87d37d0SCodrin Ciubotariu 			break;
619b87d37d0SCodrin Ciubotariu 		case 2:
620b87d37d0SCodrin Ciubotariu 			break;
62113c1629dSCodrin Ciubotariu 		case 4:
62213c1629dSCodrin Ciubotariu 			mra |= MCHP_I2SMCC_MRA_WIRECFG_I2S_2_TDM_1;
62313c1629dSCodrin Ciubotariu 			break;
62413c1629dSCodrin Ciubotariu 		case 8:
62513c1629dSCodrin Ciubotariu 			mra |= MCHP_I2SMCC_MRA_WIRECFG_I2S_4_TDM_2;
62613c1629dSCodrin Ciubotariu 			break;
627b87d37d0SCodrin Ciubotariu 		default:
628b87d37d0SCodrin Ciubotariu 			dev_err(dev->dev, "unsupported number of audio channels\n");
629b87d37d0SCodrin Ciubotariu 			return -EINVAL;
630b87d37d0SCodrin Ciubotariu 		}
631b87d37d0SCodrin Ciubotariu 
632b87d37d0SCodrin Ciubotariu 		if (!frame_length)
633b87d37d0SCodrin Ciubotariu 			frame_length = 2 * params_physical_width(params);
634b87d37d0SCodrin Ciubotariu 	} else if (dev->fmt & SND_SOC_DAIFMT_DSP_A) {
635bfdca489SCodrin Ciubotariu 		mra |= MCHP_I2SMCC_MRA_WIRECFG_TDM(dev->tdm_data_pair);
636bfdca489SCodrin Ciubotariu 
637b87d37d0SCodrin Ciubotariu 		if (dev->tdm_slots) {
638b87d37d0SCodrin Ciubotariu 			if (channels % 2 && channels * 2 <= dev->tdm_slots) {
639b87d37d0SCodrin Ciubotariu 				/*
640b87d37d0SCodrin Ciubotariu 				 * Duplicate data for even-numbered channels
641b87d37d0SCodrin Ciubotariu 				 * to odd-numbered channels
642b87d37d0SCodrin Ciubotariu 				 */
643b87d37d0SCodrin Ciubotariu 				if (is_playback)
644b87d37d0SCodrin Ciubotariu 					mra |= MCHP_I2SMCC_MRA_TXMONO;
645b87d37d0SCodrin Ciubotariu 				else
646b87d37d0SCodrin Ciubotariu 					mra |= MCHP_I2SMCC_MRA_RXMONO;
647b87d37d0SCodrin Ciubotariu 			}
648b87d37d0SCodrin Ciubotariu 			channels = dev->tdm_slots;
649b87d37d0SCodrin Ciubotariu 		}
650b87d37d0SCodrin Ciubotariu 
651b87d37d0SCodrin Ciubotariu 		mra |= MCHP_I2SMCC_MRA_NBCHAN(channels);
652b87d37d0SCodrin Ciubotariu 		if (!frame_length)
653b87d37d0SCodrin Ciubotariu 			frame_length = channels * MCHP_I2MCC_TDM_SLOT_WIDTH;
654b87d37d0SCodrin Ciubotariu 	}
655b87d37d0SCodrin Ciubotariu 
656b87d37d0SCodrin Ciubotariu 	/*
657b87d37d0SCodrin Ciubotariu 	 * We must have the same burst size configured
658b87d37d0SCodrin Ciubotariu 	 * in the DMA transfer and in out IP
659b87d37d0SCodrin Ciubotariu 	 */
66003667e3dSCodrin Ciubotariu 	maxburst = mchp_i2s_mcc_period_to_maxburst(period_bytes, sample_bytes);
66103667e3dSCodrin Ciubotariu 	mrb |= MCHP_I2SMCC_MRB_DMACHUNK(maxburst);
662b87d37d0SCodrin Ciubotariu 	if (is_playback)
66303667e3dSCodrin Ciubotariu 		dev->playback.maxburst = maxburst;
664b87d37d0SCodrin Ciubotariu 	else
66503667e3dSCodrin Ciubotariu 		dev->capture.maxburst = maxburst;
666b87d37d0SCodrin Ciubotariu 
667b87d37d0SCodrin Ciubotariu 	switch (params_format(params)) {
668b87d37d0SCodrin Ciubotariu 	case SNDRV_PCM_FORMAT_S8:
669b87d37d0SCodrin Ciubotariu 		mra |= MCHP_I2SMCC_MRA_DATALENGTH_8_BITS;
670b87d37d0SCodrin Ciubotariu 		break;
671b87d37d0SCodrin Ciubotariu 	case SNDRV_PCM_FORMAT_S16_LE:
672b87d37d0SCodrin Ciubotariu 		mra |= MCHP_I2SMCC_MRA_DATALENGTH_16_BITS;
673b87d37d0SCodrin Ciubotariu 		break;
674b87d37d0SCodrin Ciubotariu 	case SNDRV_PCM_FORMAT_S18_3LE:
675b87d37d0SCodrin Ciubotariu 		mra |= MCHP_I2SMCC_MRA_DATALENGTH_18_BITS |
676b87d37d0SCodrin Ciubotariu 		       MCHP_I2SMCC_MRA_IWS;
677b87d37d0SCodrin Ciubotariu 		break;
678b87d37d0SCodrin Ciubotariu 	case SNDRV_PCM_FORMAT_S20_3LE:
679b87d37d0SCodrin Ciubotariu 		mra |= MCHP_I2SMCC_MRA_DATALENGTH_20_BITS |
680b87d37d0SCodrin Ciubotariu 		       MCHP_I2SMCC_MRA_IWS;
681b87d37d0SCodrin Ciubotariu 		break;
682b87d37d0SCodrin Ciubotariu 	case SNDRV_PCM_FORMAT_S24_3LE:
683b87d37d0SCodrin Ciubotariu 		mra |= MCHP_I2SMCC_MRA_DATALENGTH_24_BITS |
684b87d37d0SCodrin Ciubotariu 		       MCHP_I2SMCC_MRA_IWS;
685b87d37d0SCodrin Ciubotariu 		break;
686b87d37d0SCodrin Ciubotariu 	case SNDRV_PCM_FORMAT_S24_LE:
687b87d37d0SCodrin Ciubotariu 		mra |= MCHP_I2SMCC_MRA_DATALENGTH_24_BITS;
688b87d37d0SCodrin Ciubotariu 		break;
689b87d37d0SCodrin Ciubotariu 	case SNDRV_PCM_FORMAT_S32_LE:
690b87d37d0SCodrin Ciubotariu 		mra |= MCHP_I2SMCC_MRA_DATALENGTH_32_BITS;
691b87d37d0SCodrin Ciubotariu 		break;
692b87d37d0SCodrin Ciubotariu 	default:
693b87d37d0SCodrin Ciubotariu 		dev_err(dev->dev, "unsupported size/endianness for audio samples\n");
694b87d37d0SCodrin Ciubotariu 		return -EINVAL;
695b87d37d0SCodrin Ciubotariu 	}
696b87d37d0SCodrin Ciubotariu 
697c9cff337SCodrin Ciubotariu 	if (set_divs) {
698c9cff337SCodrin Ciubotariu 		bclk_rate = frame_length * params_rate(params);
699c9cff337SCodrin Ciubotariu 		ret = mchp_i2s_mcc_config_divs(dev, bclk_rate, &mra,
700c9cff337SCodrin Ciubotariu 					       &rate);
701c9cff337SCodrin Ciubotariu 		if (ret) {
702c9cff337SCodrin Ciubotariu 			dev_err(dev->dev,
703c9cff337SCodrin Ciubotariu 				"unable to configure the divisors: %d\n", ret);
704c9cff337SCodrin Ciubotariu 			return ret;
705c9cff337SCodrin Ciubotariu 		}
706c9cff337SCodrin Ciubotariu 	}
707c9cff337SCodrin Ciubotariu 
70816135d66SCodrin Ciubotariu 	/* enable FIFO if available */
70916135d66SCodrin Ciubotariu 	if (dev->soc->has_fifo)
71016135d66SCodrin Ciubotariu 		mrb |= MCHP_I2SMCC_MRB_FIFOEN;
71116135d66SCodrin Ciubotariu 
712b87d37d0SCodrin Ciubotariu 	/*
713b87d37d0SCodrin Ciubotariu 	 * If we are already running, the wanted setup must be
714b87d37d0SCodrin Ciubotariu 	 * the same with the one that's currently ongoing
715b87d37d0SCodrin Ciubotariu 	 */
716b87d37d0SCodrin Ciubotariu 	if (mchp_i2s_mcc_is_running(dev)) {
717b87d37d0SCodrin Ciubotariu 		u32 mra_cur;
718b87d37d0SCodrin Ciubotariu 		u32 mrb_cur;
719b87d37d0SCodrin Ciubotariu 
720b87d37d0SCodrin Ciubotariu 		regmap_read(dev->regmap, MCHP_I2SMCC_MRA, &mra_cur);
721b87d37d0SCodrin Ciubotariu 		regmap_read(dev->regmap, MCHP_I2SMCC_MRB, &mrb_cur);
722b87d37d0SCodrin Ciubotariu 		if (mra != mra_cur || mrb != mrb_cur)
723b87d37d0SCodrin Ciubotariu 			return -EINVAL;
724b87d37d0SCodrin Ciubotariu 
725b87d37d0SCodrin Ciubotariu 		return 0;
726b87d37d0SCodrin Ciubotariu 	}
727b87d37d0SCodrin Ciubotariu 
728c9cff337SCodrin Ciubotariu 	if (mra & MCHP_I2SMCC_MRA_SRCCLK_GCLK && !dev->gclk_use) {
729c9cff337SCodrin Ciubotariu 		/* set the rate */
730c9cff337SCodrin Ciubotariu 		ret = clk_set_rate(dev->gclk, rate);
731b87d37d0SCodrin Ciubotariu 		if (ret) {
732c9cff337SCodrin Ciubotariu 			dev_err(dev->dev,
733c9cff337SCodrin Ciubotariu 				"unable to set rate %lu to GCLK: %d\n",
734c9cff337SCodrin Ciubotariu 				rate, ret);
735b87d37d0SCodrin Ciubotariu 			return ret;
736b87d37d0SCodrin Ciubotariu 		}
737c9cff337SCodrin Ciubotariu 
738c9cff337SCodrin Ciubotariu 		ret = clk_prepare(dev->gclk);
739c9cff337SCodrin Ciubotariu 		if (ret < 0) {
740c9cff337SCodrin Ciubotariu 			dev_err(dev->dev, "unable to prepare GCLK: %d\n", ret);
741c9cff337SCodrin Ciubotariu 			return ret;
742b87d37d0SCodrin Ciubotariu 		}
743c9cff337SCodrin Ciubotariu 		dev->gclk_use = 1;
744c9cff337SCodrin Ciubotariu 	}
745c9cff337SCodrin Ciubotariu 
746c9cff337SCodrin Ciubotariu 	/* Save the number of channels to know what interrupts to enable */
747c9cff337SCodrin Ciubotariu 	dev->channels = channels;
748b87d37d0SCodrin Ciubotariu 
749b87d37d0SCodrin Ciubotariu 	ret = regmap_write(dev->regmap, MCHP_I2SMCC_MRA, mra);
750988b5946SCodrin Ciubotariu 	if (ret < 0) {
751988b5946SCodrin Ciubotariu 		if (dev->gclk_use) {
752988b5946SCodrin Ciubotariu 			clk_unprepare(dev->gclk);
753988b5946SCodrin Ciubotariu 			dev->gclk_use = 0;
754988b5946SCodrin Ciubotariu 		}
755b87d37d0SCodrin Ciubotariu 		return ret;
756988b5946SCodrin Ciubotariu 	}
757b87d37d0SCodrin Ciubotariu 	return regmap_write(dev->regmap, MCHP_I2SMCC_MRB, mrb);
758b87d37d0SCodrin Ciubotariu }
759b87d37d0SCodrin Ciubotariu 
mchp_i2s_mcc_hw_free(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)760b87d37d0SCodrin Ciubotariu static int mchp_i2s_mcc_hw_free(struct snd_pcm_substream *substream,
761b87d37d0SCodrin Ciubotariu 				struct snd_soc_dai *dai)
762b87d37d0SCodrin Ciubotariu {
763b87d37d0SCodrin Ciubotariu 	struct mchp_i2s_mcc_dev *dev = snd_soc_dai_get_drvdata(dai);
764b87d37d0SCodrin Ciubotariu 	bool is_playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
765b87d37d0SCodrin Ciubotariu 	long err;
766b87d37d0SCodrin Ciubotariu 
767b87d37d0SCodrin Ciubotariu 	if (is_playback) {
768b87d37d0SCodrin Ciubotariu 		err = wait_event_interruptible_timeout(dev->wq_txrdy,
769b87d37d0SCodrin Ciubotariu 						       dev->tx_rdy,
770b87d37d0SCodrin Ciubotariu 						       msecs_to_jiffies(500));
7710f6fc975SCodrin Ciubotariu 		if (err == 0) {
7720f6fc975SCodrin Ciubotariu 			dev_warn_once(dev->dev,
7730f6fc975SCodrin Ciubotariu 				      "Timeout waiting for Tx ready\n");
77416135d66SCodrin Ciubotariu 			if (dev->soc->has_fifo)
77516135d66SCodrin Ciubotariu 				regmap_write(dev->regmap, MCHP_I2SMCC_IDRB,
77616135d66SCodrin Ciubotariu 					     MCHP_I2SMCC_INT_TXFFRDY);
77716135d66SCodrin Ciubotariu 			else
7780f6fc975SCodrin Ciubotariu 				regmap_write(dev->regmap, MCHP_I2SMCC_IDRA,
7790f6fc975SCodrin Ciubotariu 					     MCHP_I2SMCC_INT_TXRDY_MASK(dev->channels));
78016135d66SCodrin Ciubotariu 
7810f6fc975SCodrin Ciubotariu 			dev->tx_rdy = 1;
7820f6fc975SCodrin Ciubotariu 		}
783b87d37d0SCodrin Ciubotariu 	} else {
784b87d37d0SCodrin Ciubotariu 		err = wait_event_interruptible_timeout(dev->wq_rxrdy,
785b87d37d0SCodrin Ciubotariu 						       dev->rx_rdy,
786b87d37d0SCodrin Ciubotariu 						       msecs_to_jiffies(500));
787b87d37d0SCodrin Ciubotariu 		if (err == 0) {
7880f6fc975SCodrin Ciubotariu 			dev_warn_once(dev->dev,
7890f6fc975SCodrin Ciubotariu 				      "Timeout waiting for Rx ready\n");
79016135d66SCodrin Ciubotariu 			if (dev->soc->has_fifo)
79116135d66SCodrin Ciubotariu 				regmap_write(dev->regmap, MCHP_I2SMCC_IDRB,
79216135d66SCodrin Ciubotariu 					     MCHP_I2SMCC_INT_RXFFRDY);
79316135d66SCodrin Ciubotariu 			else
7940f6fc975SCodrin Ciubotariu 				regmap_write(dev->regmap, MCHP_I2SMCC_IDRA,
7950f6fc975SCodrin Ciubotariu 					     MCHP_I2SMCC_INT_RXRDY_MASK(dev->channels));
7960f6fc975SCodrin Ciubotariu 			dev->rx_rdy = 1;
7970f6fc975SCodrin Ciubotariu 		}
798b87d37d0SCodrin Ciubotariu 	}
799b87d37d0SCodrin Ciubotariu 
800b87d37d0SCodrin Ciubotariu 	if (!mchp_i2s_mcc_is_running(dev)) {
801b87d37d0SCodrin Ciubotariu 		regmap_write(dev->regmap, MCHP_I2SMCC_CR, MCHP_I2SMCC_CR_CKDIS);
802b87d37d0SCodrin Ciubotariu 
803b87d37d0SCodrin Ciubotariu 		if (dev->gclk_running) {
804988b5946SCodrin Ciubotariu 			clk_disable(dev->gclk);
805b87d37d0SCodrin Ciubotariu 			dev->gclk_running = 0;
806b87d37d0SCodrin Ciubotariu 		}
807988b5946SCodrin Ciubotariu 		if (dev->gclk_use) {
808988b5946SCodrin Ciubotariu 			clk_unprepare(dev->gclk);
809988b5946SCodrin Ciubotariu 			dev->gclk_use = 0;
810988b5946SCodrin Ciubotariu 		}
811b87d37d0SCodrin Ciubotariu 	}
812b87d37d0SCodrin Ciubotariu 
813b87d37d0SCodrin Ciubotariu 	return 0;
814b87d37d0SCodrin Ciubotariu }
815b87d37d0SCodrin Ciubotariu 
mchp_i2s_mcc_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)816b87d37d0SCodrin Ciubotariu static int mchp_i2s_mcc_trigger(struct snd_pcm_substream *substream, int cmd,
817b87d37d0SCodrin Ciubotariu 				struct snd_soc_dai *dai)
818b87d37d0SCodrin Ciubotariu {
819b87d37d0SCodrin Ciubotariu 	struct mchp_i2s_mcc_dev *dev = snd_soc_dai_get_drvdata(dai);
820b87d37d0SCodrin Ciubotariu 	bool is_playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
821b87d37d0SCodrin Ciubotariu 	u32 cr = 0;
82216135d66SCodrin Ciubotariu 	u32 iera = 0, ierb = 0;
823b87d37d0SCodrin Ciubotariu 	u32 sr;
824b87d37d0SCodrin Ciubotariu 	int err;
825b87d37d0SCodrin Ciubotariu 
826b87d37d0SCodrin Ciubotariu 	switch (cmd) {
827b87d37d0SCodrin Ciubotariu 	case SNDRV_PCM_TRIGGER_START:
828b87d37d0SCodrin Ciubotariu 	case SNDRV_PCM_TRIGGER_RESUME:
829b87d37d0SCodrin Ciubotariu 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
830b87d37d0SCodrin Ciubotariu 		if (is_playback)
831b87d37d0SCodrin Ciubotariu 			cr = MCHP_I2SMCC_CR_TXEN | MCHP_I2SMCC_CR_CKEN;
832b87d37d0SCodrin Ciubotariu 		else
833b87d37d0SCodrin Ciubotariu 			cr = MCHP_I2SMCC_CR_RXEN | MCHP_I2SMCC_CR_CKEN;
834b87d37d0SCodrin Ciubotariu 		break;
835b87d37d0SCodrin Ciubotariu 	case SNDRV_PCM_TRIGGER_STOP:
836b87d37d0SCodrin Ciubotariu 	case SNDRV_PCM_TRIGGER_SUSPEND:
837b87d37d0SCodrin Ciubotariu 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
838b87d37d0SCodrin Ciubotariu 		regmap_read(dev->regmap, MCHP_I2SMCC_SR, &sr);
839b87d37d0SCodrin Ciubotariu 		if (is_playback && (sr & MCHP_I2SMCC_SR_TXEN)) {
840b87d37d0SCodrin Ciubotariu 			cr = MCHP_I2SMCC_CR_TXDIS;
841b87d37d0SCodrin Ciubotariu 			dev->tx_rdy = 0;
842b87d37d0SCodrin Ciubotariu 			/*
843b87d37d0SCodrin Ciubotariu 			 * Enable Tx Ready interrupts on all channels
844b87d37d0SCodrin Ciubotariu 			 * to assure all data is sent
845b87d37d0SCodrin Ciubotariu 			 */
84616135d66SCodrin Ciubotariu 			if (dev->soc->has_fifo)
84716135d66SCodrin Ciubotariu 				ierb = MCHP_I2SMCC_INT_TXFFRDY;
84816135d66SCodrin Ciubotariu 			else
849b87d37d0SCodrin Ciubotariu 				iera = MCHP_I2SMCC_INT_TXRDY_MASK(dev->channels);
850b87d37d0SCodrin Ciubotariu 		} else if (!is_playback && (sr & MCHP_I2SMCC_SR_RXEN)) {
851b87d37d0SCodrin Ciubotariu 			cr = MCHP_I2SMCC_CR_RXDIS;
852b87d37d0SCodrin Ciubotariu 			dev->rx_rdy = 0;
853b87d37d0SCodrin Ciubotariu 			/*
854b87d37d0SCodrin Ciubotariu 			 * Enable Rx Ready interrupts on all channels
855b87d37d0SCodrin Ciubotariu 			 * to assure all data is received
856b87d37d0SCodrin Ciubotariu 			 */
85716135d66SCodrin Ciubotariu 			if (dev->soc->has_fifo)
85816135d66SCodrin Ciubotariu 				ierb = MCHP_I2SMCC_INT_RXFFRDY;
85916135d66SCodrin Ciubotariu 			else
860b87d37d0SCodrin Ciubotariu 				iera = MCHP_I2SMCC_INT_RXRDY_MASK(dev->channels);
861b87d37d0SCodrin Ciubotariu 		}
862b87d37d0SCodrin Ciubotariu 		break;
863b87d37d0SCodrin Ciubotariu 	default:
864b87d37d0SCodrin Ciubotariu 		return -EINVAL;
865b87d37d0SCodrin Ciubotariu 	}
866b87d37d0SCodrin Ciubotariu 
867b87d37d0SCodrin Ciubotariu 	if ((cr & MCHP_I2SMCC_CR_CKEN) && dev->gclk_use &&
868b87d37d0SCodrin Ciubotariu 	    !dev->gclk_running) {
869b87d37d0SCodrin Ciubotariu 		err = clk_enable(dev->gclk);
870b87d37d0SCodrin Ciubotariu 		if (err) {
871b87d37d0SCodrin Ciubotariu 			dev_err_once(dev->dev, "failed to enable GCLK: %d\n",
872b87d37d0SCodrin Ciubotariu 				     err);
873b87d37d0SCodrin Ciubotariu 		} else {
874b87d37d0SCodrin Ciubotariu 			dev->gclk_running = 1;
875b87d37d0SCodrin Ciubotariu 		}
876b87d37d0SCodrin Ciubotariu 	}
877b87d37d0SCodrin Ciubotariu 
87816135d66SCodrin Ciubotariu 	if (dev->soc->has_fifo)
87916135d66SCodrin Ciubotariu 		regmap_write(dev->regmap, MCHP_I2SMCC_IERB, ierb);
88016135d66SCodrin Ciubotariu 	else
881b87d37d0SCodrin Ciubotariu 		regmap_write(dev->regmap, MCHP_I2SMCC_IERA, iera);
882b87d37d0SCodrin Ciubotariu 	regmap_write(dev->regmap, MCHP_I2SMCC_CR, cr);
883b87d37d0SCodrin Ciubotariu 
884b87d37d0SCodrin Ciubotariu 	return 0;
885b87d37d0SCodrin Ciubotariu }
886b87d37d0SCodrin Ciubotariu 
mchp_i2s_mcc_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)887b87d37d0SCodrin Ciubotariu static int mchp_i2s_mcc_startup(struct snd_pcm_substream *substream,
888b87d37d0SCodrin Ciubotariu 				struct snd_soc_dai *dai)
889b87d37d0SCodrin Ciubotariu {
890b87d37d0SCodrin Ciubotariu 	struct mchp_i2s_mcc_dev *dev = snd_soc_dai_get_drvdata(dai);
891b87d37d0SCodrin Ciubotariu 
892b87d37d0SCodrin Ciubotariu 	/* Software reset the IP if it's not running */
893b87d37d0SCodrin Ciubotariu 	if (!mchp_i2s_mcc_is_running(dev)) {
894b87d37d0SCodrin Ciubotariu 		return regmap_write(dev->regmap, MCHP_I2SMCC_CR,
895b87d37d0SCodrin Ciubotariu 				    MCHP_I2SMCC_CR_SWRST);
896b87d37d0SCodrin Ciubotariu 	}
897b87d37d0SCodrin Ciubotariu 
898b87d37d0SCodrin Ciubotariu 	return 0;
899b87d37d0SCodrin Ciubotariu }
900b87d37d0SCodrin Ciubotariu 
mchp_i2s_mcc_dai_probe(struct snd_soc_dai * dai)901b87d37d0SCodrin Ciubotariu static int mchp_i2s_mcc_dai_probe(struct snd_soc_dai *dai)
902b87d37d0SCodrin Ciubotariu {
903b87d37d0SCodrin Ciubotariu 	struct mchp_i2s_mcc_dev *dev = snd_soc_dai_get_drvdata(dai);
904b87d37d0SCodrin Ciubotariu 
905b87d37d0SCodrin Ciubotariu 	init_waitqueue_head(&dev->wq_txrdy);
906b87d37d0SCodrin Ciubotariu 	init_waitqueue_head(&dev->wq_rxrdy);
9070f6fc975SCodrin Ciubotariu 	dev->tx_rdy = 1;
9080f6fc975SCodrin Ciubotariu 	dev->rx_rdy = 1;
909b87d37d0SCodrin Ciubotariu 
910b87d37d0SCodrin Ciubotariu 	snd_soc_dai_init_dma_data(dai, &dev->playback, &dev->capture);
911b87d37d0SCodrin Ciubotariu 
912b87d37d0SCodrin Ciubotariu 	return 0;
913b87d37d0SCodrin Ciubotariu }
914b87d37d0SCodrin Ciubotariu 
9152ff8a43dSKuninori Morimoto static const struct snd_soc_dai_ops mchp_i2s_mcc_dai_ops = {
9162ff8a43dSKuninori Morimoto 	.probe		= mchp_i2s_mcc_dai_probe,
9172ff8a43dSKuninori Morimoto 	.set_sysclk	= mchp_i2s_mcc_set_sysclk,
9182ff8a43dSKuninori Morimoto 	.set_bclk_ratio	= mchp_i2s_mcc_set_bclk_ratio,
9192ff8a43dSKuninori Morimoto 	.startup	= mchp_i2s_mcc_startup,
9202ff8a43dSKuninori Morimoto 	.trigger	= mchp_i2s_mcc_trigger,
9212ff8a43dSKuninori Morimoto 	.hw_params	= mchp_i2s_mcc_hw_params,
9222ff8a43dSKuninori Morimoto 	.hw_free	= mchp_i2s_mcc_hw_free,
9232ff8a43dSKuninori Morimoto 	.set_fmt	= mchp_i2s_mcc_set_dai_fmt,
9242ff8a43dSKuninori Morimoto 	.set_tdm_slot	= mchp_i2s_mcc_set_dai_tdm_slot,
9252ff8a43dSKuninori Morimoto };
9262ff8a43dSKuninori Morimoto 
927b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_RATES              SNDRV_PCM_RATE_8000_192000
928b87d37d0SCodrin Ciubotariu 
929b87d37d0SCodrin Ciubotariu #define MCHP_I2SMCC_FORMATS	(SNDRV_PCM_FMTBIT_S8 |          \
930b87d37d0SCodrin Ciubotariu 				 SNDRV_PCM_FMTBIT_S16_LE |      \
931b87d37d0SCodrin Ciubotariu 				 SNDRV_PCM_FMTBIT_S18_3LE |     \
932b87d37d0SCodrin Ciubotariu 				 SNDRV_PCM_FMTBIT_S20_3LE |     \
933b87d37d0SCodrin Ciubotariu 				 SNDRV_PCM_FMTBIT_S24_3LE |     \
934b87d37d0SCodrin Ciubotariu 				 SNDRV_PCM_FMTBIT_S24_LE |      \
935b87d37d0SCodrin Ciubotariu 				 SNDRV_PCM_FMTBIT_S32_LE)
936b87d37d0SCodrin Ciubotariu 
937b87d37d0SCodrin Ciubotariu static struct snd_soc_dai_driver mchp_i2s_mcc_dai = {
938b87d37d0SCodrin Ciubotariu 	.playback = {
939b09c71f3SCodrin Ciubotariu 		.stream_name = "Playback",
940b87d37d0SCodrin Ciubotariu 		.channels_min = 1,
941b87d37d0SCodrin Ciubotariu 		.channels_max = 8,
942b87d37d0SCodrin Ciubotariu 		.rates = MCHP_I2SMCC_RATES,
943b87d37d0SCodrin Ciubotariu 		.formats = MCHP_I2SMCC_FORMATS,
944b87d37d0SCodrin Ciubotariu 	},
945b87d37d0SCodrin Ciubotariu 	.capture = {
946b09c71f3SCodrin Ciubotariu 		.stream_name = "Capture",
947b87d37d0SCodrin Ciubotariu 		.channels_min = 1,
948b87d37d0SCodrin Ciubotariu 		.channels_max = 8,
949b87d37d0SCodrin Ciubotariu 		.rates = MCHP_I2SMCC_RATES,
950b87d37d0SCodrin Ciubotariu 		.formats = MCHP_I2SMCC_FORMATS,
951b87d37d0SCodrin Ciubotariu 	},
952b87d37d0SCodrin Ciubotariu 	.ops = &mchp_i2s_mcc_dai_ops,
953ba471f8dSKuninori Morimoto 	.symmetric_rate = 1,
954ba471f8dSKuninori Morimoto 	.symmetric_sample_bits = 1,
955b87d37d0SCodrin Ciubotariu 	.symmetric_channels = 1,
956b87d37d0SCodrin Ciubotariu };
957b87d37d0SCodrin Ciubotariu 
958b87d37d0SCodrin Ciubotariu static const struct snd_soc_component_driver mchp_i2s_mcc_component = {
959b87d37d0SCodrin Ciubotariu 	.name			= "mchp-i2s-mcc",
9607593e008SCharles Keepax 	.legacy_dai_naming	= 1,
961b87d37d0SCodrin Ciubotariu };
962b87d37d0SCodrin Ciubotariu 
963b87d37d0SCodrin Ciubotariu #ifdef CONFIG_OF
96413c1629dSCodrin Ciubotariu static struct mchp_i2s_mcc_soc_data mchp_i2s_mcc_sam9x60 = {
96513c1629dSCodrin Ciubotariu 	.data_pin_pair_num = 1,
96613c1629dSCodrin Ciubotariu };
96713c1629dSCodrin Ciubotariu 
96813c1629dSCodrin Ciubotariu static struct mchp_i2s_mcc_soc_data mchp_i2s_mcc_sama7g5 = {
96913c1629dSCodrin Ciubotariu 	.data_pin_pair_num = 4,
97016135d66SCodrin Ciubotariu 	.has_fifo = true,
97113c1629dSCodrin Ciubotariu };
97213c1629dSCodrin Ciubotariu 
973b87d37d0SCodrin Ciubotariu static const struct of_device_id mchp_i2s_mcc_dt_ids[] = {
974b87d37d0SCodrin Ciubotariu 	{
975b87d37d0SCodrin Ciubotariu 		.compatible = "microchip,sam9x60-i2smcc",
97613c1629dSCodrin Ciubotariu 		.data = &mchp_i2s_mcc_sam9x60,
977b87d37d0SCodrin Ciubotariu 	},
97899ac2f8dSCodrin Ciubotariu 	{
97999ac2f8dSCodrin Ciubotariu 		.compatible = "microchip,sama7g5-i2smcc",
98013c1629dSCodrin Ciubotariu 		.data = &mchp_i2s_mcc_sama7g5,
98199ac2f8dSCodrin Ciubotariu 	},
982b87d37d0SCodrin Ciubotariu 	{ /* sentinel */ }
983b87d37d0SCodrin Ciubotariu };
984b87d37d0SCodrin Ciubotariu MODULE_DEVICE_TABLE(of, mchp_i2s_mcc_dt_ids);
985b87d37d0SCodrin Ciubotariu #endif
986b87d37d0SCodrin Ciubotariu 
mchp_i2s_mcc_soc_data_parse(struct platform_device * pdev,struct mchp_i2s_mcc_dev * dev)987bfdca489SCodrin Ciubotariu static int mchp_i2s_mcc_soc_data_parse(struct platform_device *pdev,
988bfdca489SCodrin Ciubotariu 				       struct mchp_i2s_mcc_dev *dev)
989bfdca489SCodrin Ciubotariu {
990bfdca489SCodrin Ciubotariu 	int err;
991bfdca489SCodrin Ciubotariu 
992bfdca489SCodrin Ciubotariu 	if (!dev->soc) {
993bfdca489SCodrin Ciubotariu 		dev_err(&pdev->dev, "failed to get soc data\n");
994bfdca489SCodrin Ciubotariu 		return -ENODEV;
995bfdca489SCodrin Ciubotariu 	}
996bfdca489SCodrin Ciubotariu 
997bfdca489SCodrin Ciubotariu 	if (dev->soc->data_pin_pair_num == 1)
998bfdca489SCodrin Ciubotariu 		return 0;
999bfdca489SCodrin Ciubotariu 
1000bfdca489SCodrin Ciubotariu 	err = of_property_read_u8(pdev->dev.of_node, "microchip,tdm-data-pair",
1001bfdca489SCodrin Ciubotariu 				  &dev->tdm_data_pair);
1002bfdca489SCodrin Ciubotariu 	if (err < 0 && err != -EINVAL) {
1003bfdca489SCodrin Ciubotariu 		dev_err(&pdev->dev,
1004bfdca489SCodrin Ciubotariu 			"bad property data for 'microchip,tdm-data-pair': %d",
1005bfdca489SCodrin Ciubotariu 			err);
1006bfdca489SCodrin Ciubotariu 		return err;
1007bfdca489SCodrin Ciubotariu 	}
1008bfdca489SCodrin Ciubotariu 	if (err == -EINVAL) {
1009bfdca489SCodrin Ciubotariu 		dev_info(&pdev->dev,
1010bfdca489SCodrin Ciubotariu 			 "'microchip,tdm-data-pair' not found; assuming DIN/DOUT 0 for TDM\n");
1011bfdca489SCodrin Ciubotariu 		dev->tdm_data_pair = 0;
1012bfdca489SCodrin Ciubotariu 	} else {
1013bfdca489SCodrin Ciubotariu 		if (dev->tdm_data_pair > dev->soc->data_pin_pair_num - 1) {
1014bfdca489SCodrin Ciubotariu 			dev_err(&pdev->dev,
1015bfdca489SCodrin Ciubotariu 				"invalid value for 'microchip,tdm-data-pair': %d\n",
1016bfdca489SCodrin Ciubotariu 				dev->tdm_data_pair);
1017bfdca489SCodrin Ciubotariu 			return -EINVAL;
1018bfdca489SCodrin Ciubotariu 		}
1019bfdca489SCodrin Ciubotariu 		dev_dbg(&pdev->dev, "TMD format on DIN/DOUT %d pins\n",
1020bfdca489SCodrin Ciubotariu 			dev->tdm_data_pair);
1021bfdca489SCodrin Ciubotariu 	}
1022bfdca489SCodrin Ciubotariu 
1023bfdca489SCodrin Ciubotariu 	return 0;
1024bfdca489SCodrin Ciubotariu }
1025bfdca489SCodrin Ciubotariu 
mchp_i2s_mcc_probe(struct platform_device * pdev)1026b87d37d0SCodrin Ciubotariu static int mchp_i2s_mcc_probe(struct platform_device *pdev)
1027b87d37d0SCodrin Ciubotariu {
1028b87d37d0SCodrin Ciubotariu 	struct mchp_i2s_mcc_dev *dev;
1029b87d37d0SCodrin Ciubotariu 	struct resource *mem;
1030b87d37d0SCodrin Ciubotariu 	struct regmap *regmap;
1031b87d37d0SCodrin Ciubotariu 	void __iomem *base;
1032b87d37d0SCodrin Ciubotariu 	u32 version;
1033b87d37d0SCodrin Ciubotariu 	int irq;
1034b87d37d0SCodrin Ciubotariu 	int err;
1035b87d37d0SCodrin Ciubotariu 
1036b87d37d0SCodrin Ciubotariu 	dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL);
1037b87d37d0SCodrin Ciubotariu 	if (!dev)
1038b87d37d0SCodrin Ciubotariu 		return -ENOMEM;
1039b87d37d0SCodrin Ciubotariu 
1040be374dc0SYang Yingliang 	base = devm_platform_get_and_ioremap_resource(pdev, 0, &mem);
1041b87d37d0SCodrin Ciubotariu 	if (IS_ERR(base))
1042b87d37d0SCodrin Ciubotariu 		return PTR_ERR(base);
1043b87d37d0SCodrin Ciubotariu 
1044b87d37d0SCodrin Ciubotariu 	regmap = devm_regmap_init_mmio(&pdev->dev, base,
1045b87d37d0SCodrin Ciubotariu 				       &mchp_i2s_mcc_regmap_config);
1046b87d37d0SCodrin Ciubotariu 	if (IS_ERR(regmap))
1047b87d37d0SCodrin Ciubotariu 		return PTR_ERR(regmap);
1048b87d37d0SCodrin Ciubotariu 
1049b87d37d0SCodrin Ciubotariu 	irq = platform_get_irq(pdev, 0);
1050b87d37d0SCodrin Ciubotariu 	if (irq < 0)
1051b87d37d0SCodrin Ciubotariu 		return irq;
1052b87d37d0SCodrin Ciubotariu 
1053b87d37d0SCodrin Ciubotariu 	err = devm_request_irq(&pdev->dev, irq, mchp_i2s_mcc_interrupt, 0,
1054b87d37d0SCodrin Ciubotariu 			       dev_name(&pdev->dev), dev);
1055b87d37d0SCodrin Ciubotariu 	if (err)
1056b87d37d0SCodrin Ciubotariu 		return err;
1057b87d37d0SCodrin Ciubotariu 
1058b87d37d0SCodrin Ciubotariu 	dev->pclk = devm_clk_get(&pdev->dev, "pclk");
1059b87d37d0SCodrin Ciubotariu 	if (IS_ERR(dev->pclk)) {
1060b87d37d0SCodrin Ciubotariu 		err = PTR_ERR(dev->pclk);
1061b87d37d0SCodrin Ciubotariu 		dev_err(&pdev->dev,
1062b87d37d0SCodrin Ciubotariu 			"failed to get the peripheral clock: %d\n", err);
1063b87d37d0SCodrin Ciubotariu 		return err;
1064b87d37d0SCodrin Ciubotariu 	}
1065b87d37d0SCodrin Ciubotariu 
1066b87d37d0SCodrin Ciubotariu 	/* Get the optional generated clock */
1067b87d37d0SCodrin Ciubotariu 	dev->gclk = devm_clk_get(&pdev->dev, "gclk");
1068b87d37d0SCodrin Ciubotariu 	if (IS_ERR(dev->gclk)) {
1069b87d37d0SCodrin Ciubotariu 		if (PTR_ERR(dev->gclk) == -EPROBE_DEFER)
1070b87d37d0SCodrin Ciubotariu 			return -EPROBE_DEFER;
1071b87d37d0SCodrin Ciubotariu 		dev_warn(&pdev->dev,
1072b87d37d0SCodrin Ciubotariu 			 "generated clock not found: %d\n", err);
1073b87d37d0SCodrin Ciubotariu 		dev->gclk = NULL;
1074b87d37d0SCodrin Ciubotariu 	}
1075b87d37d0SCodrin Ciubotariu 
107613c1629dSCodrin Ciubotariu 	dev->soc = of_device_get_match_data(&pdev->dev);
1077bfdca489SCodrin Ciubotariu 	err = mchp_i2s_mcc_soc_data_parse(pdev, dev);
1078bfdca489SCodrin Ciubotariu 	if (err < 0)
1079bfdca489SCodrin Ciubotariu 		return err;
1080bfdca489SCodrin Ciubotariu 
1081b87d37d0SCodrin Ciubotariu 	dev->dev = &pdev->dev;
1082b87d37d0SCodrin Ciubotariu 	dev->regmap = regmap;
1083b87d37d0SCodrin Ciubotariu 	platform_set_drvdata(pdev, dev);
1084b87d37d0SCodrin Ciubotariu 
1085b87d37d0SCodrin Ciubotariu 	err = clk_prepare_enable(dev->pclk);
1086b87d37d0SCodrin Ciubotariu 	if (err) {
1087b87d37d0SCodrin Ciubotariu 		dev_err(&pdev->dev,
1088b87d37d0SCodrin Ciubotariu 			"failed to enable the peripheral clock: %d\n", err);
1089b87d37d0SCodrin Ciubotariu 		return err;
1090b87d37d0SCodrin Ciubotariu 	}
1091b87d37d0SCodrin Ciubotariu 
1092b87d37d0SCodrin Ciubotariu 	err = devm_snd_soc_register_component(&pdev->dev,
1093b87d37d0SCodrin Ciubotariu 					      &mchp_i2s_mcc_component,
1094b87d37d0SCodrin Ciubotariu 					      &mchp_i2s_mcc_dai, 1);
1095b87d37d0SCodrin Ciubotariu 	if (err) {
1096b87d37d0SCodrin Ciubotariu 		dev_err(&pdev->dev, "failed to register DAI: %d\n", err);
1097b87d37d0SCodrin Ciubotariu 		clk_disable_unprepare(dev->pclk);
1098b87d37d0SCodrin Ciubotariu 		return err;
1099b87d37d0SCodrin Ciubotariu 	}
1100b87d37d0SCodrin Ciubotariu 
1101b87d37d0SCodrin Ciubotariu 	dev->playback.addr	= (dma_addr_t)mem->start + MCHP_I2SMCC_THR;
1102b87d37d0SCodrin Ciubotariu 	dev->capture.addr	= (dma_addr_t)mem->start + MCHP_I2SMCC_RHR;
1103b87d37d0SCodrin Ciubotariu 
1104b87d37d0SCodrin Ciubotariu 	err = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
1105b87d37d0SCodrin Ciubotariu 	if (err) {
1106b87d37d0SCodrin Ciubotariu 		dev_err(&pdev->dev, "failed to register PCM: %d\n", err);
1107b87d37d0SCodrin Ciubotariu 		clk_disable_unprepare(dev->pclk);
1108b87d37d0SCodrin Ciubotariu 		return err;
1109b87d37d0SCodrin Ciubotariu 	}
1110b87d37d0SCodrin Ciubotariu 
1111b87d37d0SCodrin Ciubotariu 	/* Get IP version. */
1112b87d37d0SCodrin Ciubotariu 	regmap_read(dev->regmap, MCHP_I2SMCC_VERSION, &version);
1113b87d37d0SCodrin Ciubotariu 	dev_info(&pdev->dev, "hw version: %#lx\n",
1114b87d37d0SCodrin Ciubotariu 		 version & MCHP_I2SMCC_VERSION_MASK);
1115b87d37d0SCodrin Ciubotariu 
1116b87d37d0SCodrin Ciubotariu 	return 0;
1117b87d37d0SCodrin Ciubotariu }
1118b87d37d0SCodrin Ciubotariu 
mchp_i2s_mcc_remove(struct platform_device * pdev)1119b0570709SUwe Kleine-König static void mchp_i2s_mcc_remove(struct platform_device *pdev)
1120b87d37d0SCodrin Ciubotariu {
1121b87d37d0SCodrin Ciubotariu 	struct mchp_i2s_mcc_dev *dev = platform_get_drvdata(pdev);
1122b87d37d0SCodrin Ciubotariu 
1123b87d37d0SCodrin Ciubotariu 	clk_disable_unprepare(dev->pclk);
1124b87d37d0SCodrin Ciubotariu }
1125b87d37d0SCodrin Ciubotariu 
1126b87d37d0SCodrin Ciubotariu static struct platform_driver mchp_i2s_mcc_driver = {
1127b87d37d0SCodrin Ciubotariu 	.driver		= {
1128b87d37d0SCodrin Ciubotariu 		.name	= "mchp_i2s_mcc",
112967ed7812SRuan Jinjie 		.of_match_table	= mchp_i2s_mcc_dt_ids,
1130b87d37d0SCodrin Ciubotariu 	},
1131b87d37d0SCodrin Ciubotariu 	.probe		= mchp_i2s_mcc_probe,
1132130af75bSUwe Kleine-König 	.remove		= mchp_i2s_mcc_remove,
1133b87d37d0SCodrin Ciubotariu };
1134b87d37d0SCodrin Ciubotariu module_platform_driver(mchp_i2s_mcc_driver);
1135b87d37d0SCodrin Ciubotariu 
1136b87d37d0SCodrin Ciubotariu MODULE_DESCRIPTION("Microchip I2S Multi-Channel Controller driver");
1137b87d37d0SCodrin Ciubotariu MODULE_AUTHOR("Codrin Ciubotariu <codrin.ciubotariu@microchip.com>");
1138b87d37d0SCodrin Ciubotariu MODULE_LICENSE("GPL v2");
1139