12874c5fdSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */ 253b3d9c3SSeungwon Jeon /* 353b3d9c3SSeungwon Jeon * Copyright (C) 2013 Samsung Electronics Co., Ltd. 453b3d9c3SSeungwon Jeon */ 553b3d9c3SSeungwon Jeon 653b3d9c3SSeungwon Jeon #ifndef _UNIPRO_H_ 753b3d9c3SSeungwon Jeon #define _UNIPRO_H_ 853b3d9c3SSeungwon Jeon 953b3d9c3SSeungwon Jeon /* 10e785060eSDolev Raviv * M-TX Configuration Attributes 11e785060eSDolev Raviv */ 1237113106SYaniv Gardi #define TX_HIBERN8TIME_CAPABILITY 0x000F 13e785060eSDolev Raviv #define TX_MODE 0x0021 14e785060eSDolev Raviv #define TX_HSRATE_SERIES 0x0022 15e785060eSDolev Raviv #define TX_HSGEAR 0x0023 16e785060eSDolev Raviv #define TX_PWMGEAR 0x0024 17e785060eSDolev Raviv #define TX_AMPLITUDE 0x0025 18e785060eSDolev Raviv #define TX_HS_SLEWRATE 0x0026 19e785060eSDolev Raviv #define TX_SYNC_SOURCE 0x0027 20e785060eSDolev Raviv #define TX_HS_SYNC_LENGTH 0x0028 21e785060eSDolev Raviv #define TX_HS_PREPARE_LENGTH 0x0029 22e785060eSDolev Raviv #define TX_LS_PREPARE_LENGTH 0x002A 23e785060eSDolev Raviv #define TX_HIBERN8_CONTROL 0x002B 24e785060eSDolev Raviv #define TX_LCC_ENABLE 0x002C 25e785060eSDolev Raviv #define TX_PWM_BURST_CLOSURE_EXTENSION 0x002D 26e785060eSDolev Raviv #define TX_BYPASS_8B10B_ENABLE 0x002E 27e785060eSDolev Raviv #define TX_DRIVER_POLARITY 0x002F 28e785060eSDolev Raviv #define TX_HS_UNTERMINATED_LINE_DRIVE_ENABLE 0x0030 29e785060eSDolev Raviv #define TX_LS_TERMINATED_LINE_DRIVE_ENABLE 0x0031 30e785060eSDolev Raviv #define TX_LCC_SEQUENCER 0x0032 31e785060eSDolev Raviv #define TX_MIN_ACTIVATETIME 0x0033 32e785060eSDolev Raviv #define TX_PWM_G6_G7_SYNC_LENGTH 0x0034 3387ee1a81SJoao Pinto #define TX_REFCLKFREQ 0x00EB 3487ee1a81SJoao Pinto #define TX_CFGCLKFREQVAL 0x00EC 3587ee1a81SJoao Pinto #define CFGEXTRATTR 0x00F0 3687ee1a81SJoao Pinto #define DITHERCTRL2 0x00F1 37e785060eSDolev Raviv 38e785060eSDolev Raviv /* 39e785060eSDolev Raviv * M-RX Configuration Attributes 40e785060eSDolev Raviv */ 41c0d93b12SAlim Akhtar #define RX_HS_G1_SYNC_LENGTH_CAP 0x008B 42c0d93b12SAlim Akhtar #define RX_HS_G1_PREP_LENGTH_CAP 0x008C 43c0d93b12SAlim Akhtar #define RX_MIN_ACTIVATETIME_CAPABILITY 0x008F 44c0d93b12SAlim Akhtar #define RX_HIBERN8TIME_CAPABILITY 0x0092 45c0d93b12SAlim Akhtar #define RX_HS_G2_SYNC_LENGTH_CAP 0x0094 46c0d93b12SAlim Akhtar #define RX_HS_G3_SYNC_LENGTH_CAP 0x0095 47c0d93b12SAlim Akhtar #define RX_HS_G2_PREP_LENGTH_CAP 0x0096 48c0d93b12SAlim Akhtar #define RX_HS_G3_PREP_LENGTH_CAP 0x0097 49c0d93b12SAlim Akhtar #define RX_ADV_GRANULARITY_CAP 0x0098 50c0d93b12SAlim Akhtar #define RX_HIBERN8TIME_CAP 0x0092 51c0d93b12SAlim Akhtar #define RX_ADV_HIBERN8TIME_CAP 0x0099 52c0d93b12SAlim Akhtar #define RX_ADV_MIN_ACTIVATETIME_CAP 0x009A 53e785060eSDolev Raviv #define RX_MODE 0x00A1 54e785060eSDolev Raviv #define RX_HSRATE_SERIES 0x00A2 55e785060eSDolev Raviv #define RX_HSGEAR 0x00A3 56e785060eSDolev Raviv #define RX_PWMGEAR 0x00A4 57e785060eSDolev Raviv #define RX_LS_TERMINATED_ENABLE 0x00A5 58e785060eSDolev Raviv #define RX_HS_UNTERMINATED_ENABLE 0x00A6 59e785060eSDolev Raviv #define RX_ENTER_HIBERN8 0x00A7 60e785060eSDolev Raviv #define RX_BYPASS_8B10B_ENABLE 0x00A8 61ebcb8f85SPedro Sousa #define RX_TERMINATION_FORCE_ENABLE 0x00A9 62c0d93b12SAlim Akhtar #define RXCALCTRL 0x00B4 63c0d93b12SAlim Akhtar #define RXSQCTRL 0x00B5 64c0d93b12SAlim Akhtar #define CFGRXCDR8 0x00BA 65c0d93b12SAlim Akhtar #define CFGRXOVR8 0x00BD 66c0d93b12SAlim Akhtar #define CFGRXOVR6 0x00BF 67c0d93b12SAlim Akhtar #define RXDIRECTCTRL2 0x00C7 68c0d93b12SAlim Akhtar #define CFGRXOVR4 0x00E9 6987ee1a81SJoao Pinto #define RX_REFCLKFREQ 0x00EB 7087ee1a81SJoao Pinto #define RX_CFGCLKFREQVAL 0x00EC 7187ee1a81SJoao Pinto #define CFGWIDEINLN 0x00F0 7287ee1a81SJoao Pinto #define ENARXDIRECTCFG4 0x00F2 7387ee1a81SJoao Pinto #define ENARXDIRECTCFG3 0x00F3 7487ee1a81SJoao Pinto #define ENARXDIRECTCFG2 0x00F4 7555f4b1f7SAlim Akhtar 76e785060eSDolev Raviv 77e785060eSDolev Raviv #define is_mphy_tx_attr(attr) (attr < RX_MODE) 7855f4b1f7SAlim Akhtar #define RX_ADV_FINE_GRAN_STEP(x) ((((x) & 0x3) << 1) | 0x1) 7955f4b1f7SAlim Akhtar #define SYNC_LEN_FINE(x) ((x) & 0x3F) 8055f4b1f7SAlim Akhtar #define SYNC_LEN_COARSE(x) ((1 << 6) | ((x) & 0x3F)) 8155f4b1f7SAlim Akhtar #define PREP_LEN(x) ((x) & 0xF) 8255f4b1f7SAlim Akhtar 8337113106SYaniv Gardi #define RX_MIN_ACTIVATETIME_UNIT_US 100 8437113106SYaniv Gardi #define HIBERN8TIME_UNIT_US 100 8587ee1a81SJoao Pinto 8687ee1a81SJoao Pinto /* 8787ee1a81SJoao Pinto * Common Block Attributes 8887ee1a81SJoao Pinto */ 8987ee1a81SJoao Pinto #define TX_GLOBALHIBERNATE UNIPRO_CB_OFFSET(0x002B) 9087ee1a81SJoao Pinto #define REFCLKMODE UNIPRO_CB_OFFSET(0x00BF) 9187ee1a81SJoao Pinto #define DIRECTCTRL19 UNIPRO_CB_OFFSET(0x00CD) 9287ee1a81SJoao Pinto #define DIRECTCTRL10 UNIPRO_CB_OFFSET(0x00E6) 9387ee1a81SJoao Pinto #define CDIRECTCTRL6 UNIPRO_CB_OFFSET(0x00EA) 9487ee1a81SJoao Pinto #define RTOBSERVESELECT UNIPRO_CB_OFFSET(0x00F0) 9587ee1a81SJoao Pinto #define CBDIVFACTOR UNIPRO_CB_OFFSET(0x00F1) 9687ee1a81SJoao Pinto #define CBDCOCTRL5 UNIPRO_CB_OFFSET(0x00F3) 9787ee1a81SJoao Pinto #define CBPRGPLL2 UNIPRO_CB_OFFSET(0x00F8) 9887ee1a81SJoao Pinto #define CBPRGTUNING UNIPRO_CB_OFFSET(0x00FB) 9987ee1a81SJoao Pinto 10087ee1a81SJoao Pinto #define UNIPRO_CB_OFFSET(x) (0x8000 | x) 10187ee1a81SJoao Pinto 102e785060eSDolev Raviv /* 1032abe5800SBart Van Assche * PHY Adapter attributes 10453b3d9c3SSeungwon Jeon */ 10553b3d9c3SSeungwon Jeon #define PA_PHY_TYPE 0x1500 10653b3d9c3SSeungwon Jeon #define PA_AVAILTXDATALANES 0x1520 10753b3d9c3SSeungwon Jeon #define PA_MAXTXSPEEDFAST 0x1521 10853b3d9c3SSeungwon Jeon #define PA_MAXTXSPEEDSLOW 0x1522 10953b3d9c3SSeungwon Jeon #define PA_MAXRXSPEEDFAST 0x1541 11053b3d9c3SSeungwon Jeon #define PA_MAXRXSPEEDSLOW 0x1542 11153b3d9c3SSeungwon Jeon #define PA_TXLINKSTARTUPHS 0x1544 112c0d93b12SAlim Akhtar #define PA_AVAILRXDATALANES 0x1540 113c0d93b12SAlim Akhtar #define PA_MINRXTRAILINGCLOCKS 0x1543 1144b9ad0b8SYaniv Gardi #define PA_LOCAL_TX_LCC_ENABLE 0x155E 115c0d93b12SAlim Akhtar #define PA_ACTIVETXDATALANES 0x1560 116c0d93b12SAlim Akhtar #define PA_CONNECTEDTXDATALANES 0x1561 117c0d93b12SAlim Akhtar #define PA_TXFORCECLOCK 0x1562 118c0d93b12SAlim Akhtar #define PA_TXPWRMODE 0x1563 119c0d93b12SAlim Akhtar #define PA_TXTRAILINGCLOCKS 0x1564 12053b3d9c3SSeungwon Jeon #define PA_TXSPEEDFAST 0x1565 12153b3d9c3SSeungwon Jeon #define PA_TXSPEEDSLOW 0x1566 122c0d93b12SAlim Akhtar #define PA_TXPWRSTATUS 0x1567 12353b3d9c3SSeungwon Jeon #define PA_TXGEAR 0x1568 12453b3d9c3SSeungwon Jeon #define PA_TXTERMINATION 0x1569 12553b3d9c3SSeungwon Jeon #define PA_HSSERIES 0x156A 126c0d93b12SAlim Akhtar #define PA_LEGACYDPHYESCDL 0x1570 12753b3d9c3SSeungwon Jeon #define PA_PWRMODE 0x1571 128c0d93b12SAlim Akhtar #define PA_ACTIVERXDATALANES 0x1580 129c0d93b12SAlim Akhtar #define PA_CONNECTEDRXDATALANES 0x1581 130c0d93b12SAlim Akhtar #define PA_RXPWRSTATUS 0x1582 13153b3d9c3SSeungwon Jeon #define PA_RXGEAR 0x1583 13253b3d9c3SSeungwon Jeon #define PA_RXTERMINATION 0x1584 13353b3d9c3SSeungwon Jeon #define PA_MAXRXPWMGEAR 0x1586 13453b3d9c3SSeungwon Jeon #define PA_MAXRXHSGEAR 0x1587 135c0d93b12SAlim Akhtar #define PA_PACPREQTIMEOUT 0x1590 136c0d93b12SAlim Akhtar #define PA_PACPREQEOBTIMEOUT 0x1591 137c0d93b12SAlim Akhtar #define PA_REMOTEVERINFO 0x15A0 138c0d93b12SAlim Akhtar #define PA_LOGICALLANEMAP 0x15A1 139c0d93b12SAlim Akhtar #define PA_SLEEPNOCONFIGTIME 0x15A2 140c0d93b12SAlim Akhtar #define PA_STALLNOCONFIGTIME 0x15A3 141c0d93b12SAlim Akhtar #define PA_SAVECONFIGTIME 0x15A4 14253b3d9c3SSeungwon Jeon #define PA_RXHSUNTERMCAP 0x15A5 14353b3d9c3SSeungwon Jeon #define PA_RXLSTERMCAP 0x15A6 14453b3d9c3SSeungwon Jeon #define PA_HIBERN8TIME 0x15A7 14553b3d9c3SSeungwon Jeon #define PA_LOCALVERINFO 0x15A9 14655f4b1f7SAlim Akhtar #define PA_GRANULARITY 0x15AA 14753b3d9c3SSeungwon Jeon #define PA_TACTIVATE 0x15A8 14853b3d9c3SSeungwon Jeon #define PA_PWRMODEUSERDATA0 0x15B0 14953b3d9c3SSeungwon Jeon #define PA_PWRMODEUSERDATA1 0x15B1 15053b3d9c3SSeungwon Jeon #define PA_PWRMODEUSERDATA2 0x15B2 15153b3d9c3SSeungwon Jeon #define PA_PWRMODEUSERDATA3 0x15B3 15253b3d9c3SSeungwon Jeon #define PA_PWRMODEUSERDATA4 0x15B4 15353b3d9c3SSeungwon Jeon #define PA_PWRMODEUSERDATA5 0x15B5 15453b3d9c3SSeungwon Jeon #define PA_PWRMODEUSERDATA6 0x15B6 15553b3d9c3SSeungwon Jeon #define PA_PWRMODEUSERDATA7 0x15B7 15653b3d9c3SSeungwon Jeon #define PA_PWRMODEUSERDATA8 0x15B8 15753b3d9c3SSeungwon Jeon #define PA_PWRMODEUSERDATA9 0x15B9 15853b3d9c3SSeungwon Jeon #define PA_PWRMODEUSERDATA10 0x15BA 15953b3d9c3SSeungwon Jeon #define PA_PWRMODEUSERDATA11 0x15BB 160c0d93b12SAlim Akhtar #define PA_PACPFRAMECOUNT 0x15C0 161c0d93b12SAlim Akhtar #define PA_PACPERRORCOUNT 0x15C1 162c0d93b12SAlim Akhtar #define PA_PHYTESTCONTROL 0x15C2 163518b32f1SCan Guo #define PA_TXHSADAPTTYPE 0x15D4 164518b32f1SCan Guo 165518b32f1SCan Guo /* Adpat type for PA_TXHSADAPTTYPE attribute */ 166518b32f1SCan Guo #define PA_REFRESH_ADAPT 0x00 167518b32f1SCan Guo #define PA_INITIAL_ADAPT 0x01 168518b32f1SCan Guo #define PA_NO_ADAPT 0x03 16953b3d9c3SSeungwon Jeon 17037113106SYaniv Gardi #define PA_TACTIVATE_TIME_UNIT_US 10 17137113106SYaniv Gardi #define PA_HIBERN8_TIME_UNIT_US 100 17237113106SYaniv Gardi 17387ee1a81SJoao Pinto /*Other attributes*/ 174c0d93b12SAlim Akhtar #define VS_POWERSTATE 0xD083 17587ee1a81SJoao Pinto #define VS_MPHYCFGUPDT 0xD085 17687ee1a81SJoao Pinto #define VS_DEBUGOMC 0xD09E 17787ee1a81SJoao Pinto 178c6a6db43Ssubhashj@codeaurora.org #define PA_GRANULARITY_MIN_VAL 1 179c6a6db43Ssubhashj@codeaurora.org #define PA_GRANULARITY_MAX_VAL 6 180c6a6db43Ssubhashj@codeaurora.org 18137113106SYaniv Gardi /* PHY Adapter Protocol Constants */ 18237113106SYaniv Gardi #define PA_MAXDATALANES 4 18337113106SYaniv Gardi 18408342537SCan Guo #define DL_FC0ProtectionTimeOutVal_Default 8191 18508342537SCan Guo #define DL_TC0ReplayTimeOutVal_Default 65535 18608342537SCan Guo #define DL_AFC0ReqTimeOutVal_Default 32767 18708342537SCan Guo #define DL_FC1ProtectionTimeOutVal_Default 8191 18808342537SCan Guo #define DL_TC1ReplayTimeOutVal_Default 65535 18908342537SCan Guo #define DL_AFC1ReqTimeOutVal_Default 32767 19008342537SCan Guo 19108342537SCan Guo #define DME_LocalFC0ProtectionTimeOutVal 0xD041 19208342537SCan Guo #define DME_LocalTC0ReplayTimeOutVal 0xD042 19308342537SCan Guo #define DME_LocalAFC0ReqTimeOutVal 0xD043 19408342537SCan Guo 195d3e89bacSSeungwon Jeon /* PA power modes */ 1964f6dd2a4SCan Guo enum ufs_pa_pwr_mode { 197d3e89bacSSeungwon Jeon FAST_MODE = 1, 198d3e89bacSSeungwon Jeon SLOW_MODE = 2, 199d3e89bacSSeungwon Jeon FASTAUTO_MODE = 4, 200d3e89bacSSeungwon Jeon SLOWAUTO_MODE = 5, 201d3e89bacSSeungwon Jeon UNCHANGED = 7, 202d3e89bacSSeungwon Jeon }; 203d3e89bacSSeungwon Jeon 2042355b66eSCan Guo #define PWRMODE_MASK 0xF 2052355b66eSCan Guo #define PWRMODE_RX_OFFSET 4 2062355b66eSCan Guo 207d3e89bacSSeungwon Jeon /* PA TX/RX Frequency Series */ 2084f6dd2a4SCan Guo enum ufs_hs_gear_rate { 209d3e89bacSSeungwon Jeon PA_HS_MODE_A = 1, 210d3e89bacSSeungwon Jeon PA_HS_MODE_B = 2, 211d3e89bacSSeungwon Jeon }; 212d3e89bacSSeungwon Jeon 213e785060eSDolev Raviv enum ufs_pwm_gear_tag { 214e785060eSDolev Raviv UFS_PWM_DONT_CHANGE, /* Don't change Gear */ 215e785060eSDolev Raviv UFS_PWM_G1, /* PWM Gear 1 (default for reset) */ 216e785060eSDolev Raviv UFS_PWM_G2, /* PWM Gear 2 */ 217e785060eSDolev Raviv UFS_PWM_G3, /* PWM Gear 3 */ 218e785060eSDolev Raviv UFS_PWM_G4, /* PWM Gear 4 */ 219e785060eSDolev Raviv UFS_PWM_G5, /* PWM Gear 5 */ 220e785060eSDolev Raviv UFS_PWM_G6, /* PWM Gear 6 */ 221e785060eSDolev Raviv UFS_PWM_G7, /* PWM Gear 7 */ 222e785060eSDolev Raviv }; 223e785060eSDolev Raviv 224e785060eSDolev Raviv enum ufs_hs_gear_tag { 225e785060eSDolev Raviv UFS_HS_DONT_CHANGE, /* Don't change Gear */ 226e785060eSDolev Raviv UFS_HS_G1, /* HS Gear 1 (default for reset) */ 227e785060eSDolev Raviv UFS_HS_G2, /* HS Gear 2 */ 228e785060eSDolev Raviv UFS_HS_G3, /* HS Gear 3 */ 229518b32f1SCan Guo UFS_HS_G4, /* HS Gear 4 */ 2303f9b6cecSCC Chou UFS_HS_G5 /* HS Gear 5 */ 231e785060eSDolev Raviv }; 232e785060eSDolev Raviv 233e0d01da2SManivannan Sadhasivam enum ufs_lanes { 234e0d01da2SManivannan Sadhasivam UFS_LANE_DONT_CHANGE, /* Don't change Lane */ 235e0d01da2SManivannan Sadhasivam UFS_LANE_1, /* Lane 1 (default for reset) */ 236e0d01da2SManivannan Sadhasivam UFS_LANE_2, /* Lane 2 */ 237e0d01da2SManivannan Sadhasivam }; 238e0d01da2SManivannan Sadhasivam 23937113106SYaniv Gardi enum ufs_unipro_ver { 24037113106SYaniv Gardi UFS_UNIPRO_VER_RESERVED = 0, 24137113106SYaniv Gardi UFS_UNIPRO_VER_1_40 = 1, /* UniPro version 1.40 */ 24237113106SYaniv Gardi UFS_UNIPRO_VER_1_41 = 2, /* UniPro version 1.41 */ 24337113106SYaniv Gardi UFS_UNIPRO_VER_1_6 = 3, /* UniPro version 1.6 */ 244801909acSStanley Chu UFS_UNIPRO_VER_1_61 = 4, /* UniPro version 1.61 */ 245801909acSStanley Chu UFS_UNIPRO_VER_1_8 = 5, /* UniPro version 1.8 */ 246801909acSStanley Chu UFS_UNIPRO_VER_MAX = 6, /* UniPro unsupported version */ 24737113106SYaniv Gardi /* UniPro version field mask in PA_LOCALVERINFO */ 24837113106SYaniv Gardi UFS_UNIPRO_VER_MASK = 0xF, 24937113106SYaniv Gardi }; 25037113106SYaniv Gardi 25153b3d9c3SSeungwon Jeon /* 25253b3d9c3SSeungwon Jeon * Data Link Layer Attributes 25353b3d9c3SSeungwon Jeon */ 254c0d93b12SAlim Akhtar #define DL_TXPREEMPTIONCAP 0x2000 255c0d93b12SAlim Akhtar #define DL_TC0TXMAXSDUSIZE 0x2001 256c0d93b12SAlim Akhtar #define DL_TC0RXINITCREDITVAL 0x2002 257c0d93b12SAlim Akhtar #define DL_TC1TXMAXSDUSIZE 0x2003 258c0d93b12SAlim Akhtar #define DL_TC1RXINITCREDITVAL 0x2004 259c0d93b12SAlim Akhtar #define DL_TC0TXBUFFERSIZE 0x2005 260c0d93b12SAlim Akhtar #define DL_TC1TXBUFFERSIZE 0x2006 26153b3d9c3SSeungwon Jeon #define DL_TC0TXFCTHRESHOLD 0x2040 26253b3d9c3SSeungwon Jeon #define DL_FC0PROTTIMEOUTVAL 0x2041 26353b3d9c3SSeungwon Jeon #define DL_TC0REPLAYTIMEOUTVAL 0x2042 26453b3d9c3SSeungwon Jeon #define DL_AFC0REQTIMEOUTVAL 0x2043 26553b3d9c3SSeungwon Jeon #define DL_AFC0CREDITTHRESHOLD 0x2044 26653b3d9c3SSeungwon Jeon #define DL_TC0OUTACKTHRESHOLD 0x2045 267c0d93b12SAlim Akhtar #define DL_PEERTC0PRESENT 0x2046 268c0d93b12SAlim Akhtar #define DL_PEERTC0RXINITCREVAL 0x2047 26953b3d9c3SSeungwon Jeon #define DL_TC1TXFCTHRESHOLD 0x2060 27053b3d9c3SSeungwon Jeon #define DL_FC1PROTTIMEOUTVAL 0x2061 27153b3d9c3SSeungwon Jeon #define DL_TC1REPLAYTIMEOUTVAL 0x2062 27253b3d9c3SSeungwon Jeon #define DL_AFC1REQTIMEOUTVAL 0x2063 27353b3d9c3SSeungwon Jeon #define DL_AFC1CREDITTHRESHOLD 0x2064 27453b3d9c3SSeungwon Jeon #define DL_TC1OUTACKTHRESHOLD 0x2065 27553b3d9c3SSeungwon Jeon #define DL_PEERTC1PRESENT 0x2066 27653b3d9c3SSeungwon Jeon #define DL_PEERTC1RXINITCREVAL 0x2067 27753b3d9c3SSeungwon Jeon 27853b3d9c3SSeungwon Jeon /* 27953b3d9c3SSeungwon Jeon * Network Layer Attributes 28053b3d9c3SSeungwon Jeon */ 28153b3d9c3SSeungwon Jeon #define N_DEVICEID 0x3000 28253b3d9c3SSeungwon Jeon #define N_DEVICEID_VALID 0x3001 28353b3d9c3SSeungwon Jeon #define N_TC0TXMAXSDUSIZE 0x3020 28453b3d9c3SSeungwon Jeon #define N_TC1TXMAXSDUSIZE 0x3021 28553b3d9c3SSeungwon Jeon 28653b3d9c3SSeungwon Jeon /* 28753b3d9c3SSeungwon Jeon * Transport Layer Attributes 28853b3d9c3SSeungwon Jeon */ 28953b3d9c3SSeungwon Jeon #define T_NUMCPORTS 0x4000 29053b3d9c3SSeungwon Jeon #define T_NUMTESTFEATURES 0x4001 29153b3d9c3SSeungwon Jeon #define T_CONNECTIONSTATE 0x4020 29253b3d9c3SSeungwon Jeon #define T_PEERDEVICEID 0x4021 29353b3d9c3SSeungwon Jeon #define T_PEERCPORTID 0x4022 29453b3d9c3SSeungwon Jeon #define T_TRAFFICCLASS 0x4023 29553b3d9c3SSeungwon Jeon #define T_PROTOCOLID 0x4024 29653b3d9c3SSeungwon Jeon #define T_CPORTFLAGS 0x4025 29753b3d9c3SSeungwon Jeon #define T_TXTOKENVALUE 0x4026 29853b3d9c3SSeungwon Jeon #define T_RXTOKENVALUE 0x4027 29953b3d9c3SSeungwon Jeon #define T_LOCALBUFFERSPACE 0x4028 30053b3d9c3SSeungwon Jeon #define T_PEERBUFFERSPACE 0x4029 30153b3d9c3SSeungwon Jeon #define T_CREDITSTOSEND 0x402A 30253b3d9c3SSeungwon Jeon #define T_CPORTMODE 0x402B 30353b3d9c3SSeungwon Jeon #define T_TC0TXMAXSDUSIZE 0x4060 30453b3d9c3SSeungwon Jeon #define T_TC1TXMAXSDUSIZE 0x4061 30553b3d9c3SSeungwon Jeon 30655f4b1f7SAlim Akhtar /* CPort setting */ 30755f4b1f7SAlim Akhtar #define E2EFC_ON (1 << 0) 30855f4b1f7SAlim Akhtar #define E2EFC_OFF (0 << 0) 30955f4b1f7SAlim Akhtar #define CSD_N_ON (0 << 1) 31055f4b1f7SAlim Akhtar #define CSD_N_OFF (1 << 1) 31155f4b1f7SAlim Akhtar #define CSV_N_ON (0 << 2) 31255f4b1f7SAlim Akhtar #define CSV_N_OFF (1 << 2) 31355f4b1f7SAlim Akhtar #define CPORT_DEF_FLAGS (CSV_N_OFF | CSD_N_OFF | E2EFC_OFF) 31455f4b1f7SAlim Akhtar 31555f4b1f7SAlim Akhtar /* CPort connection state */ 31655f4b1f7SAlim Akhtar enum { 31755f4b1f7SAlim Akhtar CPORT_IDLE = 0, 31855f4b1f7SAlim Akhtar CPORT_CONNECTED, 31955f4b1f7SAlim Akhtar }; 32055f4b1f7SAlim Akhtar 32153b3d9c3SSeungwon Jeon #endif /* _UNIPRO_H_ */ 322