167351119SBean Huo /* SPDX-License-Identifier: GPL-2.0-or-later */ 2e0eca63eSVinayak Holikatti /* 3e0eca63eSVinayak Holikatti * Universal Flash Storage Host controller driver 4e0eca63eSVinayak Holikatti * Copyright (C) 2011-2013 Samsung India Software Operations 5dc3c8d3aSYaniv Gardi * Copyright (c) 2013-2016, The Linux Foundation. All rights reserved. 6e0eca63eSVinayak Holikatti * 7e0eca63eSVinayak Holikatti * Authors: 8e0eca63eSVinayak Holikatti * Santosh Yaraganavi <santosh.sy@samsung.com> 9e0eca63eSVinayak Holikatti * Vinayak Holikatti <h.vinayak@samsung.com> 10e0eca63eSVinayak Holikatti */ 11e0eca63eSVinayak Holikatti 12e0eca63eSVinayak Holikatti #ifndef _UFSHCD_H 13e0eca63eSVinayak Holikatti #define _UFSHCD_H 14e0eca63eSVinayak Holikatti 155a244e0eSStanley Chu #include <linux/bitfield.h> 161e8d44bdSEric Biggers #include <linux/blk-crypto-profile.h> 173f06f780SBart Van Assche #include <linux/blk-mq.h> 183f06f780SBart Van Assche #include <linux/devfreq.h> 193f06f780SBart Van Assche #include <linux/pm_runtime.h> 20f3e57da5SBean Huo #include <linux/dma-direction.h> 213f06f780SBart Van Assche #include <scsi/scsi_device.h> 22dd11376bSBart Van Assche #include <ufs/unipro.h> 23dd11376bSBart Van Assche #include <ufs/ufs.h> 24dd11376bSBart Van Assche #include <ufs/ufs_quirks.h> 25dd11376bSBart Van Assche #include <ufs/ufshci.h> 26e0eca63eSVinayak Holikatti 27e0eca63eSVinayak Holikatti #define UFSHCD "ufshcd" 28e0eca63eSVinayak Holikatti 295c0c28a8SSujit Reddy Thumma struct ufs_hba; 305c0c28a8SSujit Reddy Thumma 315a0b0cb9SSujit Reddy Thumma enum dev_cmd_type { 325a0b0cb9SSujit Reddy Thumma DEV_CMD_TYPE_NOP = 0x0, 3368078d5cSDolev Raviv DEV_CMD_TYPE_QUERY = 0x1, 346ff265fcSBean Huo DEV_CMD_TYPE_RPMB = 0x2, 355a0b0cb9SSujit Reddy Thumma }; 365a0b0cb9SSujit Reddy Thumma 37e965e5e0SStanley Chu enum ufs_event_type { 38e965e5e0SStanley Chu /* uic specific errors */ 39e965e5e0SStanley Chu UFS_EVT_PA_ERR = 0, 40e965e5e0SStanley Chu UFS_EVT_DL_ERR, 41e965e5e0SStanley Chu UFS_EVT_NL_ERR, 42e965e5e0SStanley Chu UFS_EVT_TL_ERR, 43e965e5e0SStanley Chu UFS_EVT_DME_ERR, 44e965e5e0SStanley Chu 45e965e5e0SStanley Chu /* fatal errors */ 46e965e5e0SStanley Chu UFS_EVT_AUTO_HIBERN8_ERR, 47e965e5e0SStanley Chu UFS_EVT_FATAL_ERR, 48e965e5e0SStanley Chu UFS_EVT_LINK_STARTUP_FAIL, 49e965e5e0SStanley Chu UFS_EVT_RESUME_ERR, 50e965e5e0SStanley Chu UFS_EVT_SUSPEND_ERR, 51b294ff3eSAsutosh Das UFS_EVT_WL_SUSP_ERR, 52b294ff3eSAsutosh Das UFS_EVT_WL_RES_ERR, 53e965e5e0SStanley Chu 54e965e5e0SStanley Chu /* abnormal events */ 55e965e5e0SStanley Chu UFS_EVT_DEV_RESET, 56e965e5e0SStanley Chu UFS_EVT_HOST_RESET, 57e965e5e0SStanley Chu UFS_EVT_ABORT, 58e965e5e0SStanley Chu 59e965e5e0SStanley Chu UFS_EVT_CNT, 60e965e5e0SStanley Chu }; 61e965e5e0SStanley Chu 62e0eca63eSVinayak Holikatti /** 63e0eca63eSVinayak Holikatti * struct uic_command - UIC command structure 64e0eca63eSVinayak Holikatti * @command: UIC command 65e0eca63eSVinayak Holikatti * @argument1: UIC command argument 1 66e0eca63eSVinayak Holikatti * @argument2: UIC command argument 2 67e0eca63eSVinayak Holikatti * @argument3: UIC command argument 3 680f52fcb9SCan Guo * @cmd_active: Indicate if UIC command is outstanding 696ccf44feSSeungwon Jeon * @done: UIC command completion 70e0eca63eSVinayak Holikatti */ 71e0eca63eSVinayak Holikatti struct uic_command { 72e0eca63eSVinayak Holikatti u32 command; 73e0eca63eSVinayak Holikatti u32 argument1; 74e0eca63eSVinayak Holikatti u32 argument2; 75e0eca63eSVinayak Holikatti u32 argument3; 760f52fcb9SCan Guo int cmd_active; 776ccf44feSSeungwon Jeon struct completion done; 78e0eca63eSVinayak Holikatti }; 79e0eca63eSVinayak Holikatti 8057d104c1SSubhash Jadavani /* Used to differentiate the power management options */ 8157d104c1SSubhash Jadavani enum ufs_pm_op { 8257d104c1SSubhash Jadavani UFS_RUNTIME_PM, 8357d104c1SSubhash Jadavani UFS_SYSTEM_PM, 8457d104c1SSubhash Jadavani UFS_SHUTDOWN_PM, 8557d104c1SSubhash Jadavani }; 8657d104c1SSubhash Jadavani 8757d104c1SSubhash Jadavani /* Host <-> Device UniPro Link state */ 8857d104c1SSubhash Jadavani enum uic_link_state { 8957d104c1SSubhash Jadavani UIC_LINK_OFF_STATE = 0, /* Link powered down or disabled */ 9057d104c1SSubhash Jadavani UIC_LINK_ACTIVE_STATE = 1, /* Link is in Fast/Slow/Sleep state */ 9157d104c1SSubhash Jadavani UIC_LINK_HIBERN8_STATE = 2, /* Link is in Hibernate state */ 924db7a236SCan Guo UIC_LINK_BROKEN_STATE = 3, /* Link is in broken state */ 9357d104c1SSubhash Jadavani }; 9457d104c1SSubhash Jadavani 9557d104c1SSubhash Jadavani #define ufshcd_is_link_off(hba) ((hba)->uic_link_state == UIC_LINK_OFF_STATE) 9657d104c1SSubhash Jadavani #define ufshcd_is_link_active(hba) ((hba)->uic_link_state == \ 9757d104c1SSubhash Jadavani UIC_LINK_ACTIVE_STATE) 9857d104c1SSubhash Jadavani #define ufshcd_is_link_hibern8(hba) ((hba)->uic_link_state == \ 9957d104c1SSubhash Jadavani UIC_LINK_HIBERN8_STATE) 1004db7a236SCan Guo #define ufshcd_is_link_broken(hba) ((hba)->uic_link_state == \ 1014db7a236SCan Guo UIC_LINK_BROKEN_STATE) 10257d104c1SSubhash Jadavani #define ufshcd_set_link_off(hba) ((hba)->uic_link_state = UIC_LINK_OFF_STATE) 10357d104c1SSubhash Jadavani #define ufshcd_set_link_active(hba) ((hba)->uic_link_state = \ 10457d104c1SSubhash Jadavani UIC_LINK_ACTIVE_STATE) 10557d104c1SSubhash Jadavani #define ufshcd_set_link_hibern8(hba) ((hba)->uic_link_state = \ 10657d104c1SSubhash Jadavani UIC_LINK_HIBERN8_STATE) 1074db7a236SCan Guo #define ufshcd_set_link_broken(hba) ((hba)->uic_link_state = \ 1084db7a236SCan Guo UIC_LINK_BROKEN_STATE) 10957d104c1SSubhash Jadavani 1101764fa2aSStanley Chu #define ufshcd_set_ufs_dev_active(h) \ 1111764fa2aSStanley Chu ((h)->curr_dev_pwr_mode = UFS_ACTIVE_PWR_MODE) 1121764fa2aSStanley Chu #define ufshcd_set_ufs_dev_sleep(h) \ 1131764fa2aSStanley Chu ((h)->curr_dev_pwr_mode = UFS_SLEEP_PWR_MODE) 1141764fa2aSStanley Chu #define ufshcd_set_ufs_dev_poweroff(h) \ 1151764fa2aSStanley Chu ((h)->curr_dev_pwr_mode = UFS_POWERDOWN_PWR_MODE) 116fe1d4c2eSAdrian Hunter #define ufshcd_set_ufs_dev_deepsleep(h) \ 117fe1d4c2eSAdrian Hunter ((h)->curr_dev_pwr_mode = UFS_DEEPSLEEP_PWR_MODE) 1181764fa2aSStanley Chu #define ufshcd_is_ufs_dev_active(h) \ 1191764fa2aSStanley Chu ((h)->curr_dev_pwr_mode == UFS_ACTIVE_PWR_MODE) 1201764fa2aSStanley Chu #define ufshcd_is_ufs_dev_sleep(h) \ 1211764fa2aSStanley Chu ((h)->curr_dev_pwr_mode == UFS_SLEEP_PWR_MODE) 1221764fa2aSStanley Chu #define ufshcd_is_ufs_dev_poweroff(h) \ 1231764fa2aSStanley Chu ((h)->curr_dev_pwr_mode == UFS_POWERDOWN_PWR_MODE) 124fe1d4c2eSAdrian Hunter #define ufshcd_is_ufs_dev_deepsleep(h) \ 125fe1d4c2eSAdrian Hunter ((h)->curr_dev_pwr_mode == UFS_DEEPSLEEP_PWR_MODE) 1261764fa2aSStanley Chu 12757d104c1SSubhash Jadavani /* 12857d104c1SSubhash Jadavani * UFS Power management levels. 129fe1d4c2eSAdrian Hunter * Each level is in increasing order of power savings, except DeepSleep 130fe1d4c2eSAdrian Hunter * which is lower than PowerDown with power on but not PowerDown with 131fe1d4c2eSAdrian Hunter * power off. 13257d104c1SSubhash Jadavani */ 13357d104c1SSubhash Jadavani enum ufs_pm_level { 134e2ac7ab2SBart Van Assche UFS_PM_LVL_0, 135e2ac7ab2SBart Van Assche UFS_PM_LVL_1, 136e2ac7ab2SBart Van Assche UFS_PM_LVL_2, 137e2ac7ab2SBart Van Assche UFS_PM_LVL_3, 138e2ac7ab2SBart Van Assche UFS_PM_LVL_4, 139e2ac7ab2SBart Van Assche UFS_PM_LVL_5, 140e2ac7ab2SBart Van Assche UFS_PM_LVL_6, 14157d104c1SSubhash Jadavani UFS_PM_LVL_MAX 14257d104c1SSubhash Jadavani }; 14357d104c1SSubhash Jadavani 14457d104c1SSubhash Jadavani struct ufs_pm_lvl_states { 14557d104c1SSubhash Jadavani enum ufs_dev_pwr_mode dev_state; 14657d104c1SSubhash Jadavani enum uic_link_state link_state; 14757d104c1SSubhash Jadavani }; 14857d104c1SSubhash Jadavani 149e0eca63eSVinayak Holikatti /** 150e0eca63eSVinayak Holikatti * struct ufshcd_lrb - local reference block 151e0eca63eSVinayak Holikatti * @utr_descriptor_ptr: UTRD address of the command 1525a0b0cb9SSujit Reddy Thumma * @ucd_req_ptr: UCD address of the command 153e0eca63eSVinayak Holikatti * @ucd_rsp_ptr: Response UPIU address for this command 154e0eca63eSVinayak Holikatti * @ucd_prdt_ptr: PRDT address of the command 155ff8e20c6SDolev Raviv * @utrd_dma_addr: UTRD dma address for debug 156ff8e20c6SDolev Raviv * @ucd_prdt_dma_addr: PRDT dma address for debug 157ff8e20c6SDolev Raviv * @ucd_rsp_dma_addr: UPIU response dma address for debug 158ff8e20c6SDolev Raviv * @ucd_req_dma_addr: UPIU request dma address for debug 159e0eca63eSVinayak Holikatti * @cmd: pointer to SCSI command 160e0eca63eSVinayak Holikatti * @scsi_status: SCSI status of the command 161e0eca63eSVinayak Holikatti * @command_type: SCSI, UFS, Query. 162e0eca63eSVinayak Holikatti * @task_tag: Task tag of the command 163e0eca63eSVinayak Holikatti * @lun: LUN of the command 1645a0b0cb9SSujit Reddy Thumma * @intr_cmd: Interrupt command (doesn't participate in interrupt aggregation) 1650f85e747SDaniil Lunev * @issue_time_stamp: time stamp for debug purposes (CLOCK_MONOTONIC) 1660f85e747SDaniil Lunev * @issue_time_stamp_local_clock: time stamp for debug purposes (local_clock) 1670f85e747SDaniil Lunev * @compl_time_stamp: time stamp for statistics (CLOCK_MONOTONIC) 1680f85e747SDaniil Lunev * @compl_time_stamp_local_clock: time stamp for debug purposes (local_clock) 169df043c74SSatya Tangirala * @crypto_key_slot: the key slot to use for inline crypto (-1 if none) 170df043c74SSatya Tangirala * @data_unit_num: the data unit number for the first block for inline crypto 171e0b299e3SGilad Broner * @req_abort_skip: skip request abort task flag 172e0eca63eSVinayak Holikatti */ 173e0eca63eSVinayak Holikatti struct ufshcd_lrb { 174e0eca63eSVinayak Holikatti struct utp_transfer_req_desc *utr_descriptor_ptr; 1755a0b0cb9SSujit Reddy Thumma struct utp_upiu_req *ucd_req_ptr; 176e0eca63eSVinayak Holikatti struct utp_upiu_rsp *ucd_rsp_ptr; 177e0eca63eSVinayak Holikatti struct ufshcd_sg_entry *ucd_prdt_ptr; 178e0eca63eSVinayak Holikatti 179ff8e20c6SDolev Raviv dma_addr_t utrd_dma_addr; 180ff8e20c6SDolev Raviv dma_addr_t ucd_req_dma_addr; 181ff8e20c6SDolev Raviv dma_addr_t ucd_rsp_dma_addr; 182ff8e20c6SDolev Raviv dma_addr_t ucd_prdt_dma_addr; 183ff8e20c6SDolev Raviv 184e0eca63eSVinayak Holikatti struct scsi_cmnd *cmd; 185e0eca63eSVinayak Holikatti int scsi_status; 186e0eca63eSVinayak Holikatti 187e0eca63eSVinayak Holikatti int command_type; 188e0eca63eSVinayak Holikatti int task_tag; 1890ce147d4SSubhash Jadavani u8 lun; /* UPIU LUN id field is only 8-bit wide */ 1905a0b0cb9SSujit Reddy Thumma bool intr_cmd; 191ff8e20c6SDolev Raviv ktime_t issue_time_stamp; 1920f85e747SDaniil Lunev u64 issue_time_stamp_local_clock; 19309017188SZang Leigang ktime_t compl_time_stamp; 1940f85e747SDaniil Lunev u64 compl_time_stamp_local_clock; 195df043c74SSatya Tangirala #ifdef CONFIG_SCSI_UFS_CRYPTO 196df043c74SSatya Tangirala int crypto_key_slot; 197df043c74SSatya Tangirala u64 data_unit_num; 198df043c74SSatya Tangirala #endif 199e0b299e3SGilad Broner 200e0b299e3SGilad Broner bool req_abort_skip; 201e0eca63eSVinayak Holikatti }; 202e0eca63eSVinayak Holikatti 2035a0b0cb9SSujit Reddy Thumma /** 204a230c2f6STomas Winkler * struct ufs_query - holds relevant data structures for query request 20568078d5cSDolev Raviv * @request: request upiu and function 20668078d5cSDolev Raviv * @descriptor: buffer for sending/receiving descriptor 20768078d5cSDolev Raviv * @response: response upiu and response 20868078d5cSDolev Raviv */ 20968078d5cSDolev Raviv struct ufs_query { 21068078d5cSDolev Raviv struct ufs_query_req request; 21168078d5cSDolev Raviv u8 *descriptor; 21268078d5cSDolev Raviv struct ufs_query_res response; 21368078d5cSDolev Raviv }; 21468078d5cSDolev Raviv 21568078d5cSDolev Raviv /** 2165a0b0cb9SSujit Reddy Thumma * struct ufs_dev_cmd - all assosiated fields with device management commands 2175a0b0cb9SSujit Reddy Thumma * @type: device management command type - Query, NOP OUT 2185a0b0cb9SSujit Reddy Thumma * @lock: lock to allow one command at a time 2195a0b0cb9SSujit Reddy Thumma * @complete: internal commands completion 220cff91dafSBart Van Assche * @query: Device management query information 2215a0b0cb9SSujit Reddy Thumma */ 2225a0b0cb9SSujit Reddy Thumma struct ufs_dev_cmd { 2235a0b0cb9SSujit Reddy Thumma enum dev_cmd_type type; 2245a0b0cb9SSujit Reddy Thumma struct mutex lock; 2255a0b0cb9SSujit Reddy Thumma struct completion *complete; 22668078d5cSDolev Raviv struct ufs_query query; 2275a0b0cb9SSujit Reddy Thumma }; 228e0eca63eSVinayak Holikatti 229c6e79dacSSujit Reddy Thumma /** 230c6e79dacSSujit Reddy Thumma * struct ufs_clk_info - UFS clock related info 231c6e79dacSSujit Reddy Thumma * @list: list headed by hba->clk_list_head 232c6e79dacSSujit Reddy Thumma * @clk: clock node 233c6e79dacSSujit Reddy Thumma * @name: clock name 234c6e79dacSSujit Reddy Thumma * @max_freq: maximum frequency supported by the clock 2354cff6d99SSahitya Tummala * @min_freq: min frequency that can be used for clock scaling 236856b3483SSahitya Tummala * @curr_freq: indicates the current frequency that it is set to 23781309c24SCan Guo * @keep_link_active: indicates that the clk should not be disabled if 238cff91dafSBart Van Assche * link is active 239c6e79dacSSujit Reddy Thumma * @enabled: variable to check against multiple enable/disable 240c6e79dacSSujit Reddy Thumma */ 241c6e79dacSSujit Reddy Thumma struct ufs_clk_info { 242c6e79dacSSujit Reddy Thumma struct list_head list; 243c6e79dacSSujit Reddy Thumma struct clk *clk; 244c6e79dacSSujit Reddy Thumma const char *name; 245c6e79dacSSujit Reddy Thumma u32 max_freq; 2464cff6d99SSahitya Tummala u32 min_freq; 247856b3483SSahitya Tummala u32 curr_freq; 24881309c24SCan Guo bool keep_link_active; 249c6e79dacSSujit Reddy Thumma bool enabled; 250c6e79dacSSujit Reddy Thumma }; 251c6e79dacSSujit Reddy Thumma 252f06fcc71SYaniv Gardi enum ufs_notify_change_status { 253f06fcc71SYaniv Gardi PRE_CHANGE, 254f06fcc71SYaniv Gardi POST_CHANGE, 255f06fcc71SYaniv Gardi }; 2567eb584dbSDolev Raviv 2577eb584dbSDolev Raviv struct ufs_pa_layer_attr { 2587eb584dbSDolev Raviv u32 gear_rx; 2597eb584dbSDolev Raviv u32 gear_tx; 2607eb584dbSDolev Raviv u32 lane_rx; 2617eb584dbSDolev Raviv u32 lane_tx; 2627eb584dbSDolev Raviv u32 pwr_rx; 2637eb584dbSDolev Raviv u32 pwr_tx; 2647eb584dbSDolev Raviv u32 hs_rate; 2657eb584dbSDolev Raviv }; 2667eb584dbSDolev Raviv 2677eb584dbSDolev Raviv struct ufs_pwr_mode_info { 2687eb584dbSDolev Raviv bool is_valid; 2697eb584dbSDolev Raviv struct ufs_pa_layer_attr info; 2707eb584dbSDolev Raviv }; 2717eb584dbSDolev Raviv 2725c0c28a8SSujit Reddy Thumma /** 2735c0c28a8SSujit Reddy Thumma * struct ufs_hba_variant_ops - variant specific callbacks 2745c0c28a8SSujit Reddy Thumma * @name: variant name 2755c0c28a8SSujit Reddy Thumma * @init: called when the driver is initialized 2765c0c28a8SSujit Reddy Thumma * @exit: called to cleanup everything done in init 2779949e702SYaniv Gardi * @get_ufs_hci_version: called to get UFS HCI version 278856b3483SSahitya Tummala * @clk_scale_notify: notifies that clks are scaled up/down 2795c0c28a8SSujit Reddy Thumma * @setup_clocks: called before touching any of the controller registers 2805c0c28a8SSujit Reddy Thumma * @hce_enable_notify: called before and after HCE enable bit is set to allow 2815c0c28a8SSujit Reddy Thumma * variant specific Uni-Pro initialization. 2825c0c28a8SSujit Reddy Thumma * @link_startup_notify: called before and after Link startup is carried out 2835c0c28a8SSujit Reddy Thumma * to allow variant specific Uni-Pro initialization. 2847eb584dbSDolev Raviv * @pwr_change_notify: called before and after a power mode change 2857eb584dbSDolev Raviv * is carried out to allow vendor spesific capabilities 2867eb584dbSDolev Raviv * to be set. 2870e675efaSKiwoong Kim * @setup_xfer_req: called before any transfer request is issued 2880e675efaSKiwoong Kim * to set some things 289d2877be4SKiwoong Kim * @setup_task_mgmt: called before any task management request is issued 290d2877be4SKiwoong Kim * to set some things 291ee32c909SKiwoong Kim * @hibern8_notify: called around hibern8 enter/exit 29256d4a186SSubhash Jadavani * @apply_dev_quirks: called to apply device specific quirks 293cff91dafSBart Van Assche * @fixup_dev_quirks: called to modify device specific quirks 29457d104c1SSubhash Jadavani * @suspend: called during host controller PM callback 29557d104c1SSubhash Jadavani * @resume: called during host controller PM callback 2966e3fd44dSYaniv Gardi * @dbg_register_dump: used to dump controller debug information 2974b9ffb5aSJoao Pinto * @phy_initialization: used to initialize phys 298d8d9f793SBjorn Andersson * @device_reset: called to issue a reset pulse on the UFS device 299cff91dafSBart Van Assche * @config_scaling_param: called to configure clock scaling parameters 3001bc726e2SEric Biggers * @program_key: program or evict an inline encryption key 301172614a9SStanley Chu * @event_notify: called to notify important events 302c2c38c57SManivannan Sadhasivam * @reinit_notify: called to notify reinit of UFSHCD during max gear switch 303c263b4efSAsutosh Das * @mcq_config_resource: called to configure MCQ platform resources 304*7224c806SAsutosh Das * @get_hba_mac: called to get vendor specific mac value, mandatory for mcq mode 3055c0c28a8SSujit Reddy Thumma */ 3065c0c28a8SSujit Reddy Thumma struct ufs_hba_variant_ops { 3075c0c28a8SSujit Reddy Thumma const char *name; 3085c0c28a8SSujit Reddy Thumma int (*init)(struct ufs_hba *); 3095c0c28a8SSujit Reddy Thumma void (*exit)(struct ufs_hba *); 3109949e702SYaniv Gardi u32 (*get_ufs_hci_version)(struct ufs_hba *); 311f06fcc71SYaniv Gardi int (*clk_scale_notify)(struct ufs_hba *, bool, 312f06fcc71SYaniv Gardi enum ufs_notify_change_status); 3131e879e8fSSubhash Jadavani int (*setup_clocks)(struct ufs_hba *, bool, 3141e879e8fSSubhash Jadavani enum ufs_notify_change_status); 315f06fcc71SYaniv Gardi int (*hce_enable_notify)(struct ufs_hba *, 316f06fcc71SYaniv Gardi enum ufs_notify_change_status); 317f06fcc71SYaniv Gardi int (*link_startup_notify)(struct ufs_hba *, 318f06fcc71SYaniv Gardi enum ufs_notify_change_status); 3197eb584dbSDolev Raviv int (*pwr_change_notify)(struct ufs_hba *, 320f06fcc71SYaniv Gardi enum ufs_notify_change_status status, 321f06fcc71SYaniv Gardi struct ufs_pa_layer_attr *, 3227eb584dbSDolev Raviv struct ufs_pa_layer_attr *); 323b427609eSBart Van Assche void (*setup_xfer_req)(struct ufs_hba *hba, int tag, 324b427609eSBart Van Assche bool is_scsi_cmd); 325d2877be4SKiwoong Kim void (*setup_task_mgmt)(struct ufs_hba *, int, u8); 326ee32c909SKiwoong Kim void (*hibern8_notify)(struct ufs_hba *, enum uic_cmd_dme, 327ee32c909SKiwoong Kim enum ufs_notify_change_status); 32809750066SBean Huo int (*apply_dev_quirks)(struct ufs_hba *hba); 329c28c00baSStanley Chu void (*fixup_dev_quirks)(struct ufs_hba *hba); 3309561f584SPeter Wang int (*suspend)(struct ufs_hba *, enum ufs_pm_op, 3319561f584SPeter Wang enum ufs_notify_change_status); 33257d104c1SSubhash Jadavani int (*resume)(struct ufs_hba *, enum ufs_pm_op); 3336e3fd44dSYaniv Gardi void (*dbg_register_dump)(struct ufs_hba *hba); 3344b9ffb5aSJoao Pinto int (*phy_initialization)(struct ufs_hba *); 335151f1b66SAdrian Hunter int (*device_reset)(struct ufs_hba *hba); 3362c75f9a5SAsutosh Das void (*config_scaling_param)(struct ufs_hba *hba, 3372c75f9a5SAsutosh Das struct devfreq_dev_profile *profile, 338c906e832SBart Van Assche struct devfreq_simple_ondemand_data *data); 3391bc726e2SEric Biggers int (*program_key)(struct ufs_hba *hba, 3401bc726e2SEric Biggers const union ufs_crypto_cfg_entry *cfg, int slot); 341172614a9SStanley Chu void (*event_notify)(struct ufs_hba *hba, 342172614a9SStanley Chu enum ufs_event_type evt, void *data); 343c2c38c57SManivannan Sadhasivam void (*reinit_notify)(struct ufs_hba *); 344c263b4efSAsutosh Das int (*mcq_config_resource)(struct ufs_hba *hba); 345*7224c806SAsutosh Das int (*get_hba_mac)(struct ufs_hba *hba); 3465c0c28a8SSujit Reddy Thumma }; 3475c0c28a8SSujit Reddy Thumma 3481ab27c9cSSahitya Tummala /* clock gating state */ 3491ab27c9cSSahitya Tummala enum clk_gating_state { 3501ab27c9cSSahitya Tummala CLKS_OFF, 3511ab27c9cSSahitya Tummala CLKS_ON, 3521ab27c9cSSahitya Tummala REQ_CLKS_OFF, 3531ab27c9cSSahitya Tummala REQ_CLKS_ON, 3541ab27c9cSSahitya Tummala }; 3551ab27c9cSSahitya Tummala 3561ab27c9cSSahitya Tummala /** 3571ab27c9cSSahitya Tummala * struct ufs_clk_gating - UFS clock gating related info 3581ab27c9cSSahitya Tummala * @gate_work: worker to turn off clocks after some delay as specified in 3591ab27c9cSSahitya Tummala * delay_ms 3601ab27c9cSSahitya Tummala * @ungate_work: worker to turn on clocks that will be used in case of 3611ab27c9cSSahitya Tummala * interrupt context 3621ab27c9cSSahitya Tummala * @state: the current clocks state 3631ab27c9cSSahitya Tummala * @delay_ms: gating delay in ms 3641ab27c9cSSahitya Tummala * @is_suspended: clk gating is suspended when set to 1 which can be used 3651ab27c9cSSahitya Tummala * during suspend/resume 3661ab27c9cSSahitya Tummala * @delay_attr: sysfs attribute to control delay_attr 367b427411aSSahitya Tummala * @enable_attr: sysfs attribute to enable/disable clock gating 368b427411aSSahitya Tummala * @is_enabled: Indicates the current status of clock gating 3694543d9d7SCan Guo * @is_initialized: Indicates whether clock gating is initialized or not 3701ab27c9cSSahitya Tummala * @active_reqs: number of requests that are pending and should be waited for 3711ab27c9cSSahitya Tummala * completion before gating clocks. 372cff91dafSBart Van Assche * @clk_gating_workq: workqueue for clock gating work. 3731ab27c9cSSahitya Tummala */ 3741ab27c9cSSahitya Tummala struct ufs_clk_gating { 3751ab27c9cSSahitya Tummala struct delayed_work gate_work; 3761ab27c9cSSahitya Tummala struct work_struct ungate_work; 3771ab27c9cSSahitya Tummala enum clk_gating_state state; 3781ab27c9cSSahitya Tummala unsigned long delay_ms; 3791ab27c9cSSahitya Tummala bool is_suspended; 3801ab27c9cSSahitya Tummala struct device_attribute delay_attr; 381b427411aSSahitya Tummala struct device_attribute enable_attr; 382b427411aSSahitya Tummala bool is_enabled; 3834543d9d7SCan Guo bool is_initialized; 3841ab27c9cSSahitya Tummala int active_reqs; 38510e5e375SVijay Viswanath struct workqueue_struct *clk_gating_workq; 3861ab27c9cSSahitya Tummala }; 3871ab27c9cSSahitya Tummala 388a3cd5ec5Ssubhashj@codeaurora.org struct ufs_saved_pwr_info { 389a3cd5ec5Ssubhashj@codeaurora.org struct ufs_pa_layer_attr info; 390a3cd5ec5Ssubhashj@codeaurora.org bool is_valid; 391a3cd5ec5Ssubhashj@codeaurora.org }; 392a3cd5ec5Ssubhashj@codeaurora.org 393401f1e44Ssubhashj@codeaurora.org /** 394401f1e44Ssubhashj@codeaurora.org * struct ufs_clk_scaling - UFS clock scaling related data 395401f1e44Ssubhashj@codeaurora.org * @active_reqs: number of requests that are pending. If this is zero when 396401f1e44Ssubhashj@codeaurora.org * devfreq ->target() function is called then schedule "suspend_work" to 397401f1e44Ssubhashj@codeaurora.org * suspend devfreq. 398401f1e44Ssubhashj@codeaurora.org * @tot_busy_t: Total busy time in current polling window 399401f1e44Ssubhashj@codeaurora.org * @window_start_t: Start time (in jiffies) of the current polling window 400401f1e44Ssubhashj@codeaurora.org * @busy_start_t: Start time of current busy period 401401f1e44Ssubhashj@codeaurora.org * @enable_attr: sysfs attribute to enable/disable clock scaling 402401f1e44Ssubhashj@codeaurora.org * @saved_pwr_info: UFS power mode may also be changed during scaling and this 403401f1e44Ssubhashj@codeaurora.org * one keeps track of previous power mode. 404401f1e44Ssubhashj@codeaurora.org * @workq: workqueue to schedule devfreq suspend/resume work 405401f1e44Ssubhashj@codeaurora.org * @suspend_work: worker to suspend devfreq 406401f1e44Ssubhashj@codeaurora.org * @resume_work: worker to resume devfreq 40729b87e92SCan Guo * @min_gear: lowest HS gear to scale down to 4080e9d4ca4SCan Guo * @is_enabled: tracks if scaling is currently enabled or not, controlled by 409cff91dafSBart Van Assche * clkscale_enable sysfs node 4100e9d4ca4SCan Guo * @is_allowed: tracks if scaling is currently allowed or not, used to block 411cff91dafSBart Van Assche * clock scaling which is not invoked from devfreq governor 4124543d9d7SCan Guo * @is_initialized: Indicates whether clock scaling is initialized or not 413401f1e44Ssubhashj@codeaurora.org * @is_busy_started: tracks if busy period has started or not 414401f1e44Ssubhashj@codeaurora.org * @is_suspended: tracks if devfreq is suspended or not 415401f1e44Ssubhashj@codeaurora.org */ 416856b3483SSahitya Tummala struct ufs_clk_scaling { 417401f1e44Ssubhashj@codeaurora.org int active_reqs; 418856b3483SSahitya Tummala unsigned long tot_busy_t; 419b1bf66d1SStanley Chu ktime_t window_start_t; 420401f1e44Ssubhashj@codeaurora.org ktime_t busy_start_t; 421fcb0c4b0SSahitya Tummala struct device_attribute enable_attr; 422a3cd5ec5Ssubhashj@codeaurora.org struct ufs_saved_pwr_info saved_pwr_info; 423401f1e44Ssubhashj@codeaurora.org struct workqueue_struct *workq; 424401f1e44Ssubhashj@codeaurora.org struct work_struct suspend_work; 425401f1e44Ssubhashj@codeaurora.org struct work_struct resume_work; 42629b87e92SCan Guo u32 min_gear; 4270e9d4ca4SCan Guo bool is_enabled; 428401f1e44Ssubhashj@codeaurora.org bool is_allowed; 4294543d9d7SCan Guo bool is_initialized; 430401f1e44Ssubhashj@codeaurora.org bool is_busy_started; 431401f1e44Ssubhashj@codeaurora.org bool is_suspended; 432856b3483SSahitya Tummala }; 433856b3483SSahitya Tummala 434e965e5e0SStanley Chu #define UFS_EVENT_HIST_LENGTH 8 435ff8e20c6SDolev Raviv /** 436e965e5e0SStanley Chu * struct ufs_event_hist - keeps history of errors 437ff8e20c6SDolev Raviv * @pos: index to indicate cyclic buffer position 438cff91dafSBart Van Assche * @val: cyclic buffer for registers value 439ff8e20c6SDolev Raviv * @tstamp: cyclic buffer for time stamp 440b6cacaf2SAdrian Hunter * @cnt: error counter 441ff8e20c6SDolev Raviv */ 442e965e5e0SStanley Chu struct ufs_event_hist { 443ff8e20c6SDolev Raviv int pos; 444e965e5e0SStanley Chu u32 val[UFS_EVENT_HIST_LENGTH]; 4450f85e747SDaniil Lunev u64 tstamp[UFS_EVENT_HIST_LENGTH]; 446b6cacaf2SAdrian Hunter unsigned long long cnt; 447ff8e20c6SDolev Raviv }; 448ff8e20c6SDolev Raviv 449ff8e20c6SDolev Raviv /** 450ff8e20c6SDolev Raviv * struct ufs_stats - keeps usage/err statistics 4513f8af604SCan Guo * @last_intr_status: record the last interrupt status. 4523f8af604SCan Guo * @last_intr_ts: record the last interrupt timestamp. 453ff8e20c6SDolev Raviv * @hibern8_exit_cnt: Counter to keep track of number of exits, 454ff8e20c6SDolev Raviv * reset this after link-startup. 455ff8e20c6SDolev Raviv * @last_hibern8_exit_tstamp: Set time after the hibern8 exit. 456ff8e20c6SDolev Raviv * Clear after the first successful command completion. 457cff91dafSBart Van Assche * @event: array with event history. 458ff8e20c6SDolev Raviv */ 459ff8e20c6SDolev Raviv struct ufs_stats { 4603f8af604SCan Guo u32 last_intr_status; 4610f85e747SDaniil Lunev u64 last_intr_ts; 4623f8af604SCan Guo 463ff8e20c6SDolev Raviv u32 hibern8_exit_cnt; 4640f85e747SDaniil Lunev u64 last_hibern8_exit_tstamp; 465e965e5e0SStanley Chu struct ufs_event_hist event[UFS_EVT_CNT]; 466ff8e20c6SDolev Raviv }; 467ff8e20c6SDolev Raviv 4689c202090SBart Van Assche /** 4699c202090SBart Van Assche * enum ufshcd_state - UFS host controller state 4709c202090SBart Van Assche * @UFSHCD_STATE_RESET: Link is not operational. Postpone SCSI command 4719c202090SBart Van Assche * processing. 4729c202090SBart Van Assche * @UFSHCD_STATE_OPERATIONAL: The host controller is operational and can process 4739c202090SBart Van Assche * SCSI commands. 4749c202090SBart Van Assche * @UFSHCD_STATE_EH_SCHEDULED_NON_FATAL: The error handler has been scheduled. 4759c202090SBart Van Assche * SCSI commands may be submitted to the controller. 4769c202090SBart Van Assche * @UFSHCD_STATE_EH_SCHEDULED_FATAL: The error handler has been scheduled. Fail 4779c202090SBart Van Assche * newly submitted SCSI commands with error code DID_BAD_TARGET. 4789c202090SBart Van Assche * @UFSHCD_STATE_ERROR: An unrecoverable error occurred, e.g. link recovery 4799c202090SBart Van Assche * failed. Fail all SCSI commands with error code DID_ERROR. 4809c202090SBart Van Assche */ 4819c202090SBart Van Assche enum ufshcd_state { 4829c202090SBart Van Assche UFSHCD_STATE_RESET, 4839c202090SBart Van Assche UFSHCD_STATE_OPERATIONAL, 4849c202090SBart Van Assche UFSHCD_STATE_EH_SCHEDULED_NON_FATAL, 4859c202090SBart Van Assche UFSHCD_STATE_EH_SCHEDULED_FATAL, 4869c202090SBart Van Assche UFSHCD_STATE_ERROR, 4879c202090SBart Van Assche }; 4889c202090SBart Van Assche 489c3f7d1fcSChristoph Hellwig enum ufshcd_quirks { 490c3f7d1fcSChristoph Hellwig /* Interrupt aggregation support is broken */ 491c3f7d1fcSChristoph Hellwig UFSHCD_QUIRK_BROKEN_INTR_AGGR = 1 << 0, 492c3f7d1fcSChristoph Hellwig 493c3f7d1fcSChristoph Hellwig /* 494c3f7d1fcSChristoph Hellwig * delay before each dme command is required as the unipro 495c3f7d1fcSChristoph Hellwig * layer has shown instabilities 496c3f7d1fcSChristoph Hellwig */ 497c3f7d1fcSChristoph Hellwig UFSHCD_QUIRK_DELAY_BEFORE_DME_CMDS = 1 << 1, 498c3f7d1fcSChristoph Hellwig 499c3f7d1fcSChristoph Hellwig /* 500c3f7d1fcSChristoph Hellwig * If UFS host controller is having issue in processing LCC (Line 501c3f7d1fcSChristoph Hellwig * Control Command) coming from device then enable this quirk. 502c3f7d1fcSChristoph Hellwig * When this quirk is enabled, host controller driver should disable 503c3f7d1fcSChristoph Hellwig * the LCC transmission on UFS device (by clearing TX_LCC_ENABLE 504c3f7d1fcSChristoph Hellwig * attribute of device to 0). 505c3f7d1fcSChristoph Hellwig */ 506c3f7d1fcSChristoph Hellwig UFSHCD_QUIRK_BROKEN_LCC = 1 << 2, 507c3f7d1fcSChristoph Hellwig 508c3f7d1fcSChristoph Hellwig /* 509c3f7d1fcSChristoph Hellwig * The attribute PA_RXHSUNTERMCAP specifies whether or not the 510c3f7d1fcSChristoph Hellwig * inbound Link supports unterminated line in HS mode. Setting this 511c3f7d1fcSChristoph Hellwig * attribute to 1 fixes moving to HS gear. 512c3f7d1fcSChristoph Hellwig */ 513c3f7d1fcSChristoph Hellwig UFSHCD_QUIRK_BROKEN_PA_RXHSUNTERMCAP = 1 << 3, 514c3f7d1fcSChristoph Hellwig 515c3f7d1fcSChristoph Hellwig /* 516c3f7d1fcSChristoph Hellwig * This quirk needs to be enabled if the host controller only allows 517c3f7d1fcSChristoph Hellwig * accessing the peer dme attributes in AUTO mode (FAST AUTO or 518c3f7d1fcSChristoph Hellwig * SLOW AUTO). 519c3f7d1fcSChristoph Hellwig */ 520c3f7d1fcSChristoph Hellwig UFSHCD_QUIRK_DME_PEER_ACCESS_AUTO_MODE = 1 << 4, 521c3f7d1fcSChristoph Hellwig 522c3f7d1fcSChristoph Hellwig /* 523c3f7d1fcSChristoph Hellwig * This quirk needs to be enabled if the host controller doesn't 524c3f7d1fcSChristoph Hellwig * advertise the correct version in UFS_VER register. If this quirk 525c3f7d1fcSChristoph Hellwig * is enabled, standard UFS host driver will call the vendor specific 526c3f7d1fcSChristoph Hellwig * ops (get_ufs_hci_version) to get the correct version. 527c3f7d1fcSChristoph Hellwig */ 528c3f7d1fcSChristoph Hellwig UFSHCD_QUIRK_BROKEN_UFS_HCI_VERSION = 1 << 5, 52987183841SAlim Akhtar 53087183841SAlim Akhtar /* 53187183841SAlim Akhtar * Clear handling for transfer/task request list is just opposite. 53287183841SAlim Akhtar */ 53387183841SAlim Akhtar UFSHCI_QUIRK_BROKEN_REQ_LIST_CLR = 1 << 6, 534b638b5ebSAlim Akhtar 535b638b5ebSAlim Akhtar /* 536b638b5ebSAlim Akhtar * This quirk needs to be enabled if host controller doesn't allow 537b638b5ebSAlim Akhtar * that the interrupt aggregation timer and counter are reset by s/w. 538b638b5ebSAlim Akhtar */ 539b638b5ebSAlim Akhtar UFSHCI_QUIRK_SKIP_RESET_INTR_AGGR = 1 << 7, 54039bf2d83SAlim Akhtar 54139bf2d83SAlim Akhtar /* 54239bf2d83SAlim Akhtar * This quirks needs to be enabled if host controller cannot be 54339bf2d83SAlim Akhtar * enabled via HCE register. 54439bf2d83SAlim Akhtar */ 54539bf2d83SAlim Akhtar UFSHCI_QUIRK_BROKEN_HCE = 1 << 8, 54626f968d7SAlim Akhtar 54726f968d7SAlim Akhtar /* 54826f968d7SAlim Akhtar * This quirk needs to be enabled if the host controller regards 54926f968d7SAlim Akhtar * resolution of the values of PRDTO and PRDTL in UTRD as byte. 55026f968d7SAlim Akhtar */ 55126f968d7SAlim Akhtar UFSHCD_QUIRK_PRDT_BYTE_GRAN = 1 << 9, 552d779a6e9SKiwoong Kim 553d779a6e9SKiwoong Kim /* 554d779a6e9SKiwoong Kim * This quirk needs to be enabled if the host controller reports 555d779a6e9SKiwoong Kim * OCS FATAL ERROR with device error through sense data 556d779a6e9SKiwoong Kim */ 557d779a6e9SKiwoong Kim UFSHCD_QUIRK_BROKEN_OCS_FATAL_ERROR = 1 << 10, 5585df6f2deSKiwoong Kim 5595df6f2deSKiwoong Kim /* 5608da76f71SAdrian Hunter * This quirk needs to be enabled if the host controller has 5618da76f71SAdrian Hunter * auto-hibernate capability but it doesn't work. 5628da76f71SAdrian Hunter */ 5638da76f71SAdrian Hunter UFSHCD_QUIRK_BROKEN_AUTO_HIBERN8 = 1 << 11, 56402f74150SMartin K. Petersen 56502f74150SMartin K. Petersen /* 5665df6f2deSKiwoong Kim * This quirk needs to disable manual flush for write booster 5675df6f2deSKiwoong Kim */ 56802f74150SMartin K. Petersen UFSHCI_QUIRK_SKIP_MANUAL_WB_FLUSH_CTRL = 1 << 12, 56902f74150SMartin K. Petersen 570b1d0d2ebSKiwoong Kim /* 571b1d0d2ebSKiwoong Kim * This quirk needs to disable unipro timeout values 572b1d0d2ebSKiwoong Kim * before power mode change 573b1d0d2ebSKiwoong Kim */ 574b1d0d2ebSKiwoong Kim UFSHCD_QUIRK_SKIP_DEF_UNIPRO_TIMEOUT_SETTING = 1 << 13, 575b1d0d2ebSKiwoong Kim 5762b2bfc8aSKiwoong Kim /* 5772b2bfc8aSKiwoong Kim * This quirk allows only sg entries aligned with page size. 5782b2bfc8aSKiwoong Kim */ 5799599a1cfSAvri Altman UFSHCD_QUIRK_ALIGN_SG_WITH_PAGE_SIZE = 1 << 14, 580a22bcfdbSjongmin jeong 581a22bcfdbSjongmin jeong /* 582a22bcfdbSjongmin jeong * This quirk needs to be enabled if the host controller does not 583a22bcfdbSjongmin jeong * support UIC command 584a22bcfdbSjongmin jeong */ 585a22bcfdbSjongmin jeong UFSHCD_QUIRK_BROKEN_UIC_CMD = 1 << 15, 58610fb4f87Sjongmin jeong 58710fb4f87Sjongmin jeong /* 58810fb4f87Sjongmin jeong * This quirk needs to be enabled if the host controller cannot 58910fb4f87Sjongmin jeong * support physical host configuration. 59010fb4f87Sjongmin jeong */ 59110fb4f87Sjongmin jeong UFSHCD_QUIRK_SKIP_PH_CONFIGURATION = 1 << 16, 5926554400dSYoshihiro Shimoda 5936554400dSYoshihiro Shimoda /* 5946554400dSYoshihiro Shimoda * This quirk needs to be enabled if the host controller has 5956554400dSYoshihiro Shimoda * 64-bit addressing supported capability but it doesn't work. 5966554400dSYoshihiro Shimoda */ 5976554400dSYoshihiro Shimoda UFSHCD_QUIRK_BROKEN_64BIT_ADDRESS = 1 << 17, 5982f11bbc2SYoshihiro Shimoda 5992f11bbc2SYoshihiro Shimoda /* 6002f11bbc2SYoshihiro Shimoda * This quirk needs to be enabled if the host controller has 6012f11bbc2SYoshihiro Shimoda * auto-hibernate capability but it's FASTAUTO only. 6022f11bbc2SYoshihiro Shimoda */ 6032f11bbc2SYoshihiro Shimoda UFSHCD_QUIRK_HIBERN_FASTAUTO = 1 << 18, 60496a7141dSManivannan Sadhasivam 60596a7141dSManivannan Sadhasivam /* 60696a7141dSManivannan Sadhasivam * This quirk needs to be enabled if the host controller needs 60796a7141dSManivannan Sadhasivam * to reinit the device after switching to maximum gear. 60896a7141dSManivannan Sadhasivam */ 60996a7141dSManivannan Sadhasivam UFSHCD_QUIRK_REINIT_AFTER_MAX_GEAR_SWITCH = 1 << 19, 610c3f7d1fcSChristoph Hellwig }; 611c3f7d1fcSChristoph Hellwig 612c2014682SStanley Chu enum ufshcd_caps { 613c2014682SStanley Chu /* Allow dynamic clk gating */ 614c2014682SStanley Chu UFSHCD_CAP_CLK_GATING = 1 << 0, 615c2014682SStanley Chu 616c2014682SStanley Chu /* Allow hiberb8 with clk gating */ 617c2014682SStanley Chu UFSHCD_CAP_HIBERN8_WITH_CLK_GATING = 1 << 1, 618c2014682SStanley Chu 619c2014682SStanley Chu /* Allow dynamic clk scaling */ 620c2014682SStanley Chu UFSHCD_CAP_CLK_SCALING = 1 << 2, 621c2014682SStanley Chu 622c2014682SStanley Chu /* Allow auto bkops to enabled during runtime suspend */ 623c2014682SStanley Chu UFSHCD_CAP_AUTO_BKOPS_SUSPEND = 1 << 3, 624c2014682SStanley Chu 625c2014682SStanley Chu /* 626c2014682SStanley Chu * This capability allows host controller driver to use the UFS HCI's 627c2014682SStanley Chu * interrupt aggregation capability. 628c2014682SStanley Chu * CAUTION: Enabling this might reduce overall UFS throughput. 629c2014682SStanley Chu */ 630c2014682SStanley Chu UFSHCD_CAP_INTR_AGGR = 1 << 4, 631c2014682SStanley Chu 632c2014682SStanley Chu /* 633c2014682SStanley Chu * This capability allows the device auto-bkops to be always enabled 634c2014682SStanley Chu * except during suspend (both runtime and suspend). 635c2014682SStanley Chu * Enabling this capability means that device will always be allowed 636c2014682SStanley Chu * to do background operation when it's active but it might degrade 637c2014682SStanley Chu * the performance of ongoing read/write operations. 638c2014682SStanley Chu */ 639c2014682SStanley Chu UFSHCD_CAP_KEEP_AUTO_BKOPS_ENABLED_EXCEPT_SUSPEND = 1 << 5, 640c2014682SStanley Chu 641c2014682SStanley Chu /* 642c2014682SStanley Chu * This capability allows host controller driver to automatically 643c2014682SStanley Chu * enable runtime power management by itself instead of waiting 644c2014682SStanley Chu * for userspace to control the power management. 645c2014682SStanley Chu */ 646c2014682SStanley Chu UFSHCD_CAP_RPM_AUTOSUSPEND = 1 << 6, 6473d17b9b5SAsutosh Das 6483d17b9b5SAsutosh Das /* 6493d17b9b5SAsutosh Das * This capability allows the host controller driver to turn-on 6503d17b9b5SAsutosh Das * WriteBooster, if the underlying device supports it and is 6513d17b9b5SAsutosh Das * provisioned to be used. This would increase the write performance. 6523d17b9b5SAsutosh Das */ 6533d17b9b5SAsutosh Das UFSHCD_CAP_WB_EN = 1 << 7, 6545e7341e1SSatya Tangirala 6555e7341e1SSatya Tangirala /* 6565e7341e1SSatya Tangirala * This capability allows the host controller driver to use the 6575e7341e1SSatya Tangirala * inline crypto engine, if it is present 6585e7341e1SSatya Tangirala */ 6595e7341e1SSatya Tangirala UFSHCD_CAP_CRYPTO = 1 << 8, 660dd7143e2SCan Guo 661dd7143e2SCan Guo /* 662dd7143e2SCan Guo * This capability allows the controller regulators to be put into 663dd7143e2SCan Guo * lpm mode aggressively during clock gating. 664dd7143e2SCan Guo * This would increase power savings. 665dd7143e2SCan Guo */ 666dd7143e2SCan Guo UFSHCD_CAP_AGGR_POWER_COLLAPSE = 1 << 9, 667fe1d4c2eSAdrian Hunter 668fe1d4c2eSAdrian Hunter /* 669fe1d4c2eSAdrian Hunter * This capability allows the host controller driver to use DeepSleep, 670fe1d4c2eSAdrian Hunter * if it is supported by the UFS device. The host controller driver must 671fe1d4c2eSAdrian Hunter * support device hardware reset via the hba->device_reset() callback, 672fe1d4c2eSAdrian Hunter * in order to exit DeepSleep state. 673fe1d4c2eSAdrian Hunter */ 674fe1d4c2eSAdrian Hunter UFSHCD_CAP_DEEPSLEEP = 1 << 10, 675e88e2d32SAvri Altman 676e88e2d32SAvri Altman /* 677e88e2d32SAvri Altman * This capability allows the host controller driver to use temperature 678e88e2d32SAvri Altman * notification if it is supported by the UFS device. 679e88e2d32SAvri Altman */ 680e88e2d32SAvri Altman UFSHCD_CAP_TEMP_NOTIF = 1 << 11, 68187bd0501SPeter Wang 68287bd0501SPeter Wang /* 68387bd0501SPeter Wang * Enable WriteBooster when scaling up the clock and disable 68487bd0501SPeter Wang * WriteBooster when scaling the clock down. 68587bd0501SPeter Wang */ 68687bd0501SPeter Wang UFSHCD_CAP_WB_WITH_CLK_SCALING = 1 << 12, 687c2014682SStanley Chu }; 688c2014682SStanley Chu 68990b8491cSStanley Chu struct ufs_hba_variant_params { 69090b8491cSStanley Chu struct devfreq_dev_profile devfreq_profile; 69190b8491cSStanley Chu struct devfreq_simple_ondemand_data ondemand_data; 69290b8491cSStanley Chu u16 hba_enable_delay_us; 693d14734aeSStanley Chu u32 wb_flush_threshold; 69490b8491cSStanley Chu }; 69590b8491cSStanley Chu 696f02bc975SDaejun Park #ifdef CONFIG_SCSI_UFS_HPB 697f02bc975SDaejun Park /** 698f02bc975SDaejun Park * struct ufshpb_dev_info - UFSHPB device related info 699f02bc975SDaejun Park * @num_lu: the number of user logical unit to check whether all lu finished 700f02bc975SDaejun Park * initialization 701f02bc975SDaejun Park * @rgn_size: device reported HPB region size 702f02bc975SDaejun Park * @srgn_size: device reported HPB sub-region size 703f02bc975SDaejun Park * @slave_conf_cnt: counter to check all lu finished initialization 704f02bc975SDaejun Park * @hpb_disabled: flag to check if HPB is disabled 70541d8a933SDaejun Park * @max_hpb_single_cmd: device reported bMAX_DATA_SIZE_FOR_SINGLE_CMD value 70641d8a933SDaejun Park * @is_legacy: flag to check HPB 1.0 707119ee38cSAvri Altman * @control_mode: either host or device 708f02bc975SDaejun Park */ 709f02bc975SDaejun Park struct ufshpb_dev_info { 710f02bc975SDaejun Park int num_lu; 711f02bc975SDaejun Park int rgn_size; 712f02bc975SDaejun Park int srgn_size; 713f02bc975SDaejun Park atomic_t slave_conf_cnt; 714f02bc975SDaejun Park bool hpb_disabled; 71541d8a933SDaejun Park u8 max_hpb_single_cmd; 71641d8a933SDaejun Park bool is_legacy; 717119ee38cSAvri Altman u8 control_mode; 718f02bc975SDaejun Park }; 719f02bc975SDaejun Park #endif 720f02bc975SDaejun Park 7211d8613a2SCan Guo struct ufs_hba_monitor { 7221d8613a2SCan Guo unsigned long chunk_size; 7231d8613a2SCan Guo 7241d8613a2SCan Guo unsigned long nr_sec_rw[2]; 7251d8613a2SCan Guo ktime_t total_busy[2]; 7261d8613a2SCan Guo 7271d8613a2SCan Guo unsigned long nr_req[2]; 7281d8613a2SCan Guo /* latencies*/ 7291d8613a2SCan Guo ktime_t lat_sum[2]; 7301d8613a2SCan Guo ktime_t lat_max[2]; 7311d8613a2SCan Guo ktime_t lat_min[2]; 7321d8613a2SCan Guo 7331d8613a2SCan Guo u32 nr_queued[2]; 7341d8613a2SCan Guo ktime_t busy_start_ts[2]; 7351d8613a2SCan Guo 7361d8613a2SCan Guo ktime_t enabled_ts; 7371d8613a2SCan Guo bool enabled; 7381d8613a2SCan Guo }; 7391d8613a2SCan Guo 7403a4bf06dSYaniv Gardi /** 741c263b4efSAsutosh Das * struct ufshcd_res_info_t - MCQ related resource regions 742c263b4efSAsutosh Das * 743c263b4efSAsutosh Das * @name: resource name 744c263b4efSAsutosh Das * @resource: pointer to resource region 745c263b4efSAsutosh Das * @base: register base address 746c263b4efSAsutosh Das */ 747c263b4efSAsutosh Das struct ufshcd_res_info { 748c263b4efSAsutosh Das const char *name; 749c263b4efSAsutosh Das struct resource *resource; 750c263b4efSAsutosh Das void __iomem *base; 751c263b4efSAsutosh Das }; 752c263b4efSAsutosh Das 753c263b4efSAsutosh Das enum ufshcd_res { 754c263b4efSAsutosh Das RES_UFS, 755c263b4efSAsutosh Das RES_MCQ, 756c263b4efSAsutosh Das RES_MCQ_SQD, 757c263b4efSAsutosh Das RES_MCQ_SQIS, 758c263b4efSAsutosh Das RES_MCQ_CQD, 759c263b4efSAsutosh Das RES_MCQ_CQIS, 760c263b4efSAsutosh Das RES_MCQ_VS, 761c263b4efSAsutosh Das RES_MAX, 762c263b4efSAsutosh Das }; 763c263b4efSAsutosh Das 764c263b4efSAsutosh Das /** 765e0eca63eSVinayak Holikatti * struct ufs_hba - per adapter private structure 766e0eca63eSVinayak Holikatti * @mmio_base: UFSHCI base register address 767e0eca63eSVinayak Holikatti * @ucdl_base_addr: UFS Command Descriptor base address 768e0eca63eSVinayak Holikatti * @utrdl_base_addr: UTP Transfer Request Descriptor base address 769e0eca63eSVinayak Holikatti * @utmrdl_base_addr: UTP Task Management Descriptor base address 770e0eca63eSVinayak Holikatti * @ucdl_dma_addr: UFS Command Descriptor DMA address 771e0eca63eSVinayak Holikatti * @utrdl_dma_addr: UTRDL DMA address 772e0eca63eSVinayak Holikatti * @utmrdl_dma_addr: UTMRDL DMA address 773e0eca63eSVinayak Holikatti * @host: Scsi_Host instance of the driver 774e0eca63eSVinayak Holikatti * @dev: device handle 775e2106584SBart Van Assche * @ufs_device_wlun: WLUN that controls the entire UFS device. 776cff91dafSBart Van Assche * @hwmon_device: device instance registered with the hwmon core. 777cff91dafSBart Van Assche * @curr_dev_pwr_mode: active UFS device power mode. 778cff91dafSBart Van Assche * @uic_link_state: active state of the link to the UFS device. 779cff91dafSBart Van Assche * @rpm_lvl: desired UFS power management level during runtime PM. 780cff91dafSBart Van Assche * @spm_lvl: desired UFS power management level during system PM. 781cff91dafSBart Van Assche * @pm_op_in_progress: whether or not a PM operation is in progress. 782cff91dafSBart Van Assche * @ahit: value of Auto-Hibernate Idle Timer register. 783e0eca63eSVinayak Holikatti * @lrb: local reference block 784e0eca63eSVinayak Holikatti * @outstanding_tasks: Bits representing outstanding task requests 785169f5eb2SBart Van Assche * @outstanding_lock: Protects @outstanding_reqs. 786e0eca63eSVinayak Holikatti * @outstanding_reqs: Bits representing outstanding transfer requests 787e0eca63eSVinayak Holikatti * @capabilities: UFS Controller Capabilities 7886e1d850aSAsutosh Das * @mcq_capabilities: UFS Multi Circular Queue capabilities 789e0eca63eSVinayak Holikatti * @nutrs: Transfer Request Queue depth supported by controller 790e0eca63eSVinayak Holikatti * @nutmrs: Task Management Queue depth supported by controller 791945c3ccaSBart Van Assche * @reserved_slot: Used to submit device commands. Protected by @dev_cmd.lock. 792e0eca63eSVinayak Holikatti * @ufs_version: UFS Version to which controller complies 7935c0c28a8SSujit Reddy Thumma * @vops: pointer to variant specific operations 794cff91dafSBart Van Assche * @vps: pointer to variant specific parameters 7955c0c28a8SSujit Reddy Thumma * @priv: pointer to variant specific private data 796ada1e653SEric Biggers * @sg_entry_size: size of struct ufshcd_sg_entry (may include variant fields) 797e0eca63eSVinayak Holikatti * @irq: Irq number of the controller 798cff91dafSBart Van Assche * @is_irq_enabled: whether or not the UFS controller interrupt is enabled. 799cff91dafSBart Van Assche * @dev_ref_clk_freq: reference clock frequency 800cff91dafSBart Van Assche * @quirks: bitmask with information about deviations from the UFSHCI standard. 801cff91dafSBart Van Assche * @dev_quirks: bitmask with information about deviations from the UFS standard. 80269a6c269SBart Van Assche * @tmf_tag_set: TMF tag set. 80369a6c269SBart Van Assche * @tmf_queue: Used to allocate TMF tags. 804cff91dafSBart Van Assche * @tmf_rqs: array with pointers to TMF requests while these are in progress. 805cff91dafSBart Van Assche * @active_uic_cmd: handle of active UIC command 806cff91dafSBart Van Assche * @uic_cmd_mutex: mutex for UIC command 807cff91dafSBart Van Assche * @uic_async_done: completion used during UIC processing 8089c202090SBart Van Assche * @ufshcd_state: UFSHCD state 8093441da7dSSujit Reddy Thumma * @eh_flags: Error handling flags 8102fbd009bSSeungwon Jeon * @intr_mask: Interrupt Mask Bits 81166ec6d59SSujit Reddy Thumma * @ee_ctrl_mask: Exception event control mask 812cff91dafSBart Van Assche * @ee_drv_mask: Exception event mask for driver 813cff91dafSBart Van Assche * @ee_usr_mask: Exception event mask for user (set via debugfs) 814cff91dafSBart Van Assche * @ee_ctrl_mutex: Used to serialize exception event information. 8151d337ec2SSujit Reddy Thumma * @is_powered: flag to check if HBA is powered 8169cd20d3fSCan Guo * @shutting_down: flag to check if shutdown has been invoked 8179cd20d3fSCan Guo * @host_sem: semaphore used to serialize concurrent contexts 81888b09900SAdrian Hunter * @eh_wq: Workqueue that eh_work works on 81988b09900SAdrian Hunter * @eh_work: Worker to handle UFS errors that require s/w attention 82066ec6d59SSujit Reddy Thumma * @eeh_work: Worker to handle exception events 821e0eca63eSVinayak Holikatti * @errors: HBA errors 822e8e7f271SSujit Reddy Thumma * @uic_error: UFS interconnect layer error status 823e8e7f271SSujit Reddy Thumma * @saved_err: sticky error mask 824e8e7f271SSujit Reddy Thumma * @saved_uic_err: sticky UIC error mask 825cff91dafSBart Van Assche * @ufs_stats: various error counters 8264db7a236SCan Guo * @force_reset: flag to force eh_work perform a full reset 8272355b66eSCan Guo * @force_pmc: flag to force a power mode change 8282df74b69SCan Guo * @silence_err_logs: flag to silence error logs 8295a0b0cb9SSujit Reddy Thumma * @dev_cmd: ufs device management command information 830cad2e03dSYaniv Gardi * @last_dme_cmd_tstamp: time stamp of the last completed DME command 831cff91dafSBart Van Assche * @nop_out_timeout: NOP OUT timeout value 832cff91dafSBart Van Assche * @dev_info: information about the UFS device 83366ec6d59SSujit Reddy Thumma * @auto_bkops_enabled: to track whether bkops is enabled in device 834aa497613SSujit Reddy Thumma * @vreg_info: UFS device voltage regulator information 835c6e79dacSSujit Reddy Thumma * @clk_list_head: UFS host controller clocks list node head 836cff91dafSBart Van Assche * @req_abort_count: number of times ufshcd_abort() has been called 837cff91dafSBart Van Assche * @lanes_per_direction: number of lanes per data direction between the UFS 838cff91dafSBart Van Assche * controller and the UFS device. 8397eb584dbSDolev Raviv * @pwr_info: holds current power mode 8407eb584dbSDolev Raviv * @max_pwr_info: keeps the device max valid pwm 841cff91dafSBart Van Assche * @clk_gating: information related to clock gating 842cff91dafSBart Van Assche * @caps: bitmask with information about UFS controller capabilities 843cff91dafSBart Van Assche * @devfreq: frequency scaling information owned by the devfreq core 844cff91dafSBart Van Assche * @clk_scaling: frequency scaling information owned by the UFS driver 8451a547cbcSBart Van Assche * @system_suspending: system suspend has been started and system resume has 8461a547cbcSBart Van Assche * not yet finished. 8471a547cbcSBart Van Assche * @is_sys_suspended: UFS device has been suspended because of system suspend 848afdfff59SYaniv Gardi * @urgent_bkops_lvl: keeps track of urgent bkops level for device 849afdfff59SYaniv Gardi * @is_urgent_bkops_lvl_checked: keeps track if the urgent bkops level for 850afdfff59SYaniv Gardi * device is known or not. 851cff91dafSBart Van Assche * @clk_scaling_lock: used to serialize device commands and clock scaling 852cff91dafSBart Van Assche * @desc_size: descriptor sizes reported by device 85338135535SSubhash Jadavani * @scsi_block_reqs_cnt: reference counting for scsi block requests 854cff91dafSBart Van Assche * @bsg_dev: struct device associated with the BSG queue 855cff91dafSBart Van Assche * @bsg_queue: BSG queue associated with the UFS controller 856cff91dafSBart Van Assche * @rpm_dev_flush_recheck_work: used to suspend from RPM (runtime power 857cff91dafSBart Van Assche * management) after the UFS device has finished a WriteBooster buffer 858cff91dafSBart Van Assche * flush or auto BKOP. 859cff91dafSBart Van Assche * @ufshpb_dev: information related to HPB (Host Performance Booster). 860cff91dafSBart Van Assche * @monitor: statistics about UFS commands 86170297a8aSSatya Tangirala * @crypto_capabilities: Content of crypto capabilities register (0x100) 86270297a8aSSatya Tangirala * @crypto_cap_array: Array of crypto capabilities 86370297a8aSSatya Tangirala * @crypto_cfg_register: Start of the crypto cfg array 864cb77cb5aSEric Biggers * @crypto_profile: the crypto profile of this hba (if applicable) 865cff91dafSBart Van Assche * @debugfs_root: UFS controller debugfs root directory 866cff91dafSBart Van Assche * @debugfs_ee_work: used to restore ee_ctrl_mask after a delay 867cff91dafSBart Van Assche * @debugfs_ee_rate_limit_ms: user configurable delay after which to restore 868cff91dafSBart Van Assche * ee_ctrl_mask 869cff91dafSBart Van Assche * @luns_avail: number of regular and well known LUNs supported by the UFS 870cff91dafSBart Van Assche * device 87157b1c0efSAsutosh Das * @nr_hw_queues: number of hardware queues configured 87257b1c0efSAsutosh Das * @nr_queues: number of Queues of different queue types 873cff91dafSBart Van Assche * @complete_put: whether or not to call ufshcd_rpm_put() from inside 874cff91dafSBart Van Assche * ufshcd_resume_complete() 8756e1d850aSAsutosh Das * @ext_iid_sup: is EXT_IID is supported by UFSHC 876305a357dSAsutosh Das * @mcq_sup: is mcq supported by UFSHC 877c263b4efSAsutosh Das * @res: array of resource info of MCQ registers 878c263b4efSAsutosh Das * @mcq_base: Multi circular queue registers base address 879e0eca63eSVinayak Holikatti */ 880e0eca63eSVinayak Holikatti struct ufs_hba { 881e0eca63eSVinayak Holikatti void __iomem *mmio_base; 882e0eca63eSVinayak Holikatti 883e0eca63eSVinayak Holikatti /* Virtual memory reference */ 884e0eca63eSVinayak Holikatti struct utp_transfer_cmd_desc *ucdl_base_addr; 885e0eca63eSVinayak Holikatti struct utp_transfer_req_desc *utrdl_base_addr; 886e0eca63eSVinayak Holikatti struct utp_task_req_desc *utmrdl_base_addr; 887e0eca63eSVinayak Holikatti 888e0eca63eSVinayak Holikatti /* DMA memory reference */ 889e0eca63eSVinayak Holikatti dma_addr_t ucdl_dma_addr; 890e0eca63eSVinayak Holikatti dma_addr_t utrdl_dma_addr; 891e0eca63eSVinayak Holikatti dma_addr_t utmrdl_dma_addr; 892e0eca63eSVinayak Holikatti 893e0eca63eSVinayak Holikatti struct Scsi_Host *host; 894e0eca63eSVinayak Holikatti struct device *dev; 895e2106584SBart Van Assche struct scsi_device *ufs_device_wlun; 896e0eca63eSVinayak Holikatti 897e88e2d32SAvri Altman #ifdef CONFIG_SCSI_UFS_HWMON 898e88e2d32SAvri Altman struct device *hwmon_device; 899e88e2d32SAvri Altman #endif 900e88e2d32SAvri Altman 90157d104c1SSubhash Jadavani enum ufs_dev_pwr_mode curr_dev_pwr_mode; 90257d104c1SSubhash Jadavani enum uic_link_state uic_link_state; 90357d104c1SSubhash Jadavani /* Desired UFS power management level during runtime PM */ 90457d104c1SSubhash Jadavani enum ufs_pm_level rpm_lvl; 90557d104c1SSubhash Jadavani /* Desired UFS power management level during system PM */ 90657d104c1SSubhash Jadavani enum ufs_pm_level spm_lvl; 90757d104c1SSubhash Jadavani int pm_op_in_progress; 90857d104c1SSubhash Jadavani 909ad448378SAdrian Hunter /* Auto-Hibernate Idle Timer register value */ 910ad448378SAdrian Hunter u32 ahit; 911ad448378SAdrian Hunter 912e0eca63eSVinayak Holikatti struct ufshcd_lrb *lrb; 913e0eca63eSVinayak Holikatti 914e0eca63eSVinayak Holikatti unsigned long outstanding_tasks; 915169f5eb2SBart Van Assche spinlock_t outstanding_lock; 916e0eca63eSVinayak Holikatti unsigned long outstanding_reqs; 917e0eca63eSVinayak Holikatti 918e0eca63eSVinayak Holikatti u32 capabilities; 919e0eca63eSVinayak Holikatti int nutrs; 9206e1d850aSAsutosh Das u32 mcq_capabilities; 921e0eca63eSVinayak Holikatti int nutmrs; 922945c3ccaSBart Van Assche u32 reserved_slot; 923e0eca63eSVinayak Holikatti u32 ufs_version; 924176eb927SArnd Bergmann const struct ufs_hba_variant_ops *vops; 92590b8491cSStanley Chu struct ufs_hba_variant_params *vps; 9265c0c28a8SSujit Reddy Thumma void *priv; 927ada1e653SEric Biggers #ifdef CONFIG_SCSI_UFS_VARIABLE_SG_ENTRY_SIZE 928ada1e653SEric Biggers size_t sg_entry_size; 929ada1e653SEric Biggers #endif 930e0eca63eSVinayak Holikatti unsigned int irq; 93157d104c1SSubhash Jadavani bool is_irq_enabled; 9329e1e8a75SSubhash Jadavani enum ufs_ref_clk_freq dev_ref_clk_freq; 933e0eca63eSVinayak Holikatti 934cad2e03dSYaniv Gardi unsigned int quirks; /* Deviations from standard UFSHCI spec. */ 9356ccf44feSSeungwon Jeon 936c58ab7aaSYaniv Gardi /* Device deviations from standard UFS device spec. */ 937c58ab7aaSYaniv Gardi unsigned int dev_quirks; 938c58ab7aaSYaniv Gardi 93969a6c269SBart Van Assche struct blk_mq_tag_set tmf_tag_set; 94069a6c269SBart Van Assche struct request_queue *tmf_queue; 941f5ef336fSAdrian Hunter struct request **tmf_rqs; 942e0eca63eSVinayak Holikatti 94357d104c1SSubhash Jadavani struct uic_command *active_uic_cmd; 94457d104c1SSubhash Jadavani struct mutex uic_cmd_mutex; 94557d104c1SSubhash Jadavani struct completion *uic_async_done; 94653b3d9c3SSeungwon Jeon 9479c202090SBart Van Assche enum ufshcd_state ufshcd_state; 9483441da7dSSujit Reddy Thumma u32 eh_flags; 9492fbd009bSSeungwon Jeon u32 intr_mask; 950cff91dafSBart Van Assche u16 ee_ctrl_mask; 951cff91dafSBart Van Assche u16 ee_drv_mask; 952cff91dafSBart Van Assche u16 ee_usr_mask; 953cd469475SAdrian Hunter struct mutex ee_ctrl_mutex; 9541d337ec2SSujit Reddy Thumma bool is_powered; 9559cd20d3fSCan Guo bool shutting_down; 9569cd20d3fSCan Guo struct semaphore host_sem; 957e0eca63eSVinayak Holikatti 958e0eca63eSVinayak Holikatti /* Work Queues */ 95988b09900SAdrian Hunter struct workqueue_struct *eh_wq; 96088b09900SAdrian Hunter struct work_struct eh_work; 96166ec6d59SSujit Reddy Thumma struct work_struct eeh_work; 962e0eca63eSVinayak Holikatti 963e0eca63eSVinayak Holikatti /* HBA Errors */ 964e0eca63eSVinayak Holikatti u32 errors; 965e8e7f271SSujit Reddy Thumma u32 uic_error; 966e8e7f271SSujit Reddy Thumma u32 saved_err; 967e8e7f271SSujit Reddy Thumma u32 saved_uic_err; 968ff8e20c6SDolev Raviv struct ufs_stats ufs_stats; 9694db7a236SCan Guo bool force_reset; 9702355b66eSCan Guo bool force_pmc; 9712df74b69SCan Guo bool silence_err_logs; 9725a0b0cb9SSujit Reddy Thumma 9735a0b0cb9SSujit Reddy Thumma /* Device management request data */ 9745a0b0cb9SSujit Reddy Thumma struct ufs_dev_cmd dev_cmd; 975cad2e03dSYaniv Gardi ktime_t last_dme_cmd_tstamp; 9761cbc9ad3SAdrian Hunter int nop_out_timeout; 97766ec6d59SSujit Reddy Thumma 97857d104c1SSubhash Jadavani /* Keeps information of the UFS device connected to this host */ 97957d104c1SSubhash Jadavani struct ufs_dev_info dev_info; 98066ec6d59SSujit Reddy Thumma bool auto_bkops_enabled; 981aa497613SSujit Reddy Thumma struct ufs_vreg_info vreg_info; 982c6e79dacSSujit Reddy Thumma struct list_head clk_list_head; 98357d104c1SSubhash Jadavani 9847fabb77bSGilad Broner /* Number of requests aborts */ 9857fabb77bSGilad Broner int req_abort_count; 9867fabb77bSGilad Broner 98754b879b7SYaniv Gardi /* Number of lanes available (1 or 2) for Rx/Tx */ 98854b879b7SYaniv Gardi u32 lanes_per_direction; 9897eb584dbSDolev Raviv struct ufs_pa_layer_attr pwr_info; 9907eb584dbSDolev Raviv struct ufs_pwr_mode_info max_pwr_info; 9911ab27c9cSSahitya Tummala 9921ab27c9cSSahitya Tummala struct ufs_clk_gating clk_gating; 9931ab27c9cSSahitya Tummala /* Control to enable/disable host capabilities */ 9941ab27c9cSSahitya Tummala u32 caps; 995856b3483SSahitya Tummala 996856b3483SSahitya Tummala struct devfreq *devfreq; 997856b3483SSahitya Tummala struct ufs_clk_scaling clk_scaling; 9981a547cbcSBart Van Assche bool system_suspending; 999e785060eSDolev Raviv bool is_sys_suspended; 1000afdfff59SYaniv Gardi 1001afdfff59SYaniv Gardi enum bkops_status urgent_bkops_lvl; 1002afdfff59SYaniv Gardi bool is_urgent_bkops_lvl_checked; 1003a3cd5ec5Ssubhashj@codeaurora.org 1004a3cd5ec5Ssubhashj@codeaurora.org struct rw_semaphore clk_scaling_lock; 100538135535SSubhash Jadavani atomic_t scsi_block_reqs_cnt; 1006df032bf2SAvri Altman 1007df032bf2SAvri Altman struct device bsg_dev; 1008df032bf2SAvri Altman struct request_queue *bsg_queue; 100951dd905bSStanley Chu struct delayed_work rpm_dev_flush_recheck_work; 101070297a8aSSatya Tangirala 1011f02bc975SDaejun Park #ifdef CONFIG_SCSI_UFS_HPB 1012f02bc975SDaejun Park struct ufshpb_dev_info ufshpb_dev; 1013f02bc975SDaejun Park #endif 1014f02bc975SDaejun Park 10151d8613a2SCan Guo struct ufs_hba_monitor monitor; 10161d8613a2SCan Guo 101770297a8aSSatya Tangirala #ifdef CONFIG_SCSI_UFS_CRYPTO 101870297a8aSSatya Tangirala union ufs_crypto_capabilities crypto_capabilities; 101970297a8aSSatya Tangirala union ufs_crypto_cap_entry *crypto_cap_array; 102070297a8aSSatya Tangirala u32 crypto_cfg_register; 1021cb77cb5aSEric Biggers struct blk_crypto_profile crypto_profile; 102270297a8aSSatya Tangirala #endif 1023b6cacaf2SAdrian Hunter #ifdef CONFIG_DEBUG_FS 1024b6cacaf2SAdrian Hunter struct dentry *debugfs_root; 10257deedfdaSAdrian Hunter struct delayed_work debugfs_ee_work; 10267deedfdaSAdrian Hunter u32 debugfs_ee_rate_limit_ms; 1027b6cacaf2SAdrian Hunter #endif 1028b294ff3eSAsutosh Das u32 luns_avail; 102957b1c0efSAsutosh Das unsigned int nr_hw_queues; 103057b1c0efSAsutosh Das unsigned int nr_queues[HCTX_MAX_TYPES]; 1031b294ff3eSAsutosh Das bool complete_put; 10326e1d850aSAsutosh Das bool ext_iid_sup; 10330cab4023SAsutosh Das bool scsi_host_added; 1034305a357dSAsutosh Das bool mcq_sup; 1035c263b4efSAsutosh Das struct ufshcd_res_info res[RES_MAX]; 1036c263b4efSAsutosh Das void __iomem *mcq_base; 1037e0eca63eSVinayak Holikatti }; 1038e0eca63eSVinayak Holikatti 1039ada1e653SEric Biggers #ifdef CONFIG_SCSI_UFS_VARIABLE_SG_ENTRY_SIZE 1040ada1e653SEric Biggers static inline size_t ufshcd_sg_entry_size(const struct ufs_hba *hba) 1041ada1e653SEric Biggers { 1042ada1e653SEric Biggers return hba->sg_entry_size; 1043ada1e653SEric Biggers } 1044ada1e653SEric Biggers 1045ada1e653SEric Biggers static inline void ufshcd_set_sg_entry_size(struct ufs_hba *hba, size_t sg_entry_size) 1046ada1e653SEric Biggers { 1047ada1e653SEric Biggers WARN_ON_ONCE(sg_entry_size < sizeof(struct ufshcd_sg_entry)); 1048ada1e653SEric Biggers hba->sg_entry_size = sg_entry_size; 1049ada1e653SEric Biggers } 1050ada1e653SEric Biggers #else 1051ada1e653SEric Biggers static inline size_t ufshcd_sg_entry_size(const struct ufs_hba *hba) 1052ada1e653SEric Biggers { 1053ada1e653SEric Biggers return sizeof(struct ufshcd_sg_entry); 1054ada1e653SEric Biggers } 1055ada1e653SEric Biggers 1056ada1e653SEric Biggers #define ufshcd_set_sg_entry_size(hba, sg_entry_size) \ 1057ada1e653SEric Biggers ({ (void)(hba); BUILD_BUG_ON(sg_entry_size != sizeof(struct ufshcd_sg_entry)); }) 1058ada1e653SEric Biggers #endif 1059ada1e653SEric Biggers 1060ada1e653SEric Biggers static inline size_t sizeof_utp_transfer_cmd_desc(const struct ufs_hba *hba) 1061ada1e653SEric Biggers { 1062ada1e653SEric Biggers return sizeof(struct utp_transfer_cmd_desc) + SG_ALL * ufshcd_sg_entry_size(hba); 1063ada1e653SEric Biggers } 1064ada1e653SEric Biggers 10651ab27c9cSSahitya Tummala /* Returns true if clocks can be gated. Otherwise false */ 10661ab27c9cSSahitya Tummala static inline bool ufshcd_is_clkgating_allowed(struct ufs_hba *hba) 10671ab27c9cSSahitya Tummala { 10681ab27c9cSSahitya Tummala return hba->caps & UFSHCD_CAP_CLK_GATING; 10691ab27c9cSSahitya Tummala } 10701ab27c9cSSahitya Tummala static inline bool ufshcd_can_hibern8_during_gating(struct ufs_hba *hba) 10711ab27c9cSSahitya Tummala { 10721ab27c9cSSahitya Tummala return hba->caps & UFSHCD_CAP_HIBERN8_WITH_CLK_GATING; 10731ab27c9cSSahitya Tummala } 1074fcb0c4b0SSahitya Tummala static inline int ufshcd_is_clkscaling_supported(struct ufs_hba *hba) 1075856b3483SSahitya Tummala { 1076856b3483SSahitya Tummala return hba->caps & UFSHCD_CAP_CLK_SCALING; 1077856b3483SSahitya Tummala } 1078374a246eSSubhash Jadavani static inline bool ufshcd_can_autobkops_during_suspend(struct ufs_hba *hba) 1079374a246eSSubhash Jadavani { 1080374a246eSSubhash Jadavani return hba->caps & UFSHCD_CAP_AUTO_BKOPS_SUSPEND; 1081374a246eSSubhash Jadavani } 108249615ba1SStanley Chu static inline bool ufshcd_is_rpm_autosuspend_allowed(struct ufs_hba *hba) 108349615ba1SStanley Chu { 108449615ba1SStanley Chu return hba->caps & UFSHCD_CAP_RPM_AUTOSUSPEND; 108549615ba1SStanley Chu } 1086374a246eSSubhash Jadavani 1087b852190eSYaniv Gardi static inline bool ufshcd_is_intr_aggr_allowed(struct ufs_hba *hba) 1088b852190eSYaniv Gardi { 10891c0810e7SKeoseong Park return (hba->caps & UFSHCD_CAP_INTR_AGGR) && 10901c0810e7SKeoseong Park !(hba->quirks & UFSHCD_QUIRK_BROKEN_INTR_AGGR); 1091b852190eSYaniv Gardi } 1092b852190eSYaniv Gardi 1093dd7143e2SCan Guo static inline bool ufshcd_can_aggressive_pc(struct ufs_hba *hba) 1094dd7143e2SCan Guo { 1095dd7143e2SCan Guo return !!(ufshcd_is_link_hibern8(hba) && 1096dd7143e2SCan Guo (hba->caps & UFSHCD_CAP_AGGR_POWER_COLLAPSE)); 1097dd7143e2SCan Guo } 1098dd7143e2SCan Guo 1099ee5f1042SStanley Chu static inline bool ufshcd_is_auto_hibern8_supported(struct ufs_hba *hba) 1100ee5f1042SStanley Chu { 11018da76f71SAdrian Hunter return (hba->capabilities & MASK_AUTO_HIBERN8_SUPPORT) && 11028da76f71SAdrian Hunter !(hba->quirks & UFSHCD_QUIRK_BROKEN_AUTO_HIBERN8); 1103ee5f1042SStanley Chu } 1104ee5f1042SStanley Chu 11055a244e0eSStanley Chu static inline bool ufshcd_is_auto_hibern8_enabled(struct ufs_hba *hba) 11065a244e0eSStanley Chu { 110751d1628fSBart Van Assche return FIELD_GET(UFSHCI_AHIBERN8_TIMER_MASK, hba->ahit); 11085a244e0eSStanley Chu } 11095a244e0eSStanley Chu 11103d17b9b5SAsutosh Das static inline bool ufshcd_is_wb_allowed(struct ufs_hba *hba) 11113d17b9b5SAsutosh Das { 11123d17b9b5SAsutosh Das return hba->caps & UFSHCD_CAP_WB_EN; 11133d17b9b5SAsutosh Das } 11143d17b9b5SAsutosh Das 111587bd0501SPeter Wang static inline bool ufshcd_enable_wb_if_scaling_up(struct ufs_hba *hba) 111687bd0501SPeter Wang { 111787bd0501SPeter Wang return hba->caps & UFSHCD_CAP_WB_WITH_CLK_SCALING; 111887bd0501SPeter Wang } 111987bd0501SPeter Wang 1120b873a275SSeungwon Jeon #define ufshcd_writel(hba, val, reg) \ 1121b873a275SSeungwon Jeon writel((val), (hba)->mmio_base + (reg)) 1122b873a275SSeungwon Jeon #define ufshcd_readl(hba, reg) \ 1123b873a275SSeungwon Jeon readl((hba)->mmio_base + (reg)) 1124b873a275SSeungwon Jeon 1125e785060eSDolev Raviv /** 1126cff91dafSBart Van Assche * ufshcd_rmwl - perform read/modify/write for a controller register 1127cff91dafSBart Van Assche * @hba: per adapter instance 1128cff91dafSBart Van Assche * @mask: mask to apply on read value 1129cff91dafSBart Van Assche * @val: actual value to write 1130cff91dafSBart Van Assche * @reg: register address 1131e785060eSDolev Raviv */ 1132e785060eSDolev Raviv static inline void ufshcd_rmwl(struct ufs_hba *hba, u32 mask, u32 val, u32 reg) 1133e785060eSDolev Raviv { 1134e785060eSDolev Raviv u32 tmp; 1135e785060eSDolev Raviv 1136e785060eSDolev Raviv tmp = ufshcd_readl(hba, reg); 1137e785060eSDolev Raviv tmp &= ~mask; 1138e785060eSDolev Raviv tmp |= (val & mask); 1139e785060eSDolev Raviv ufshcd_writel(hba, tmp, reg); 1140e785060eSDolev Raviv } 1141e785060eSDolev Raviv 11425c0c28a8SSujit Reddy Thumma int ufshcd_alloc_host(struct device *, struct ufs_hba **); 114347555a5cSYaniv Gardi void ufshcd_dealloc_host(struct ufs_hba *); 11449d19bf7aSStanley Chu int ufshcd_hba_enable(struct ufs_hba *hba); 11455c0c28a8SSujit Reddy Thumma int ufshcd_init(struct ufs_hba *, void __iomem *, unsigned int); 1146087c5efaSStanley Chu int ufshcd_link_recovery(struct ufs_hba *hba); 11479d19bf7aSStanley Chu int ufshcd_make_hba_operational(struct ufs_hba *hba); 1148e0eca63eSVinayak Holikatti void ufshcd_remove(struct ufs_hba *); 1149525943a5SAsutosh Das int ufshcd_uic_hibern8_enter(struct ufs_hba *hba); 11509d19bf7aSStanley Chu int ufshcd_uic_hibern8_exit(struct ufs_hba *hba); 11515c955c10SStanley Chu void ufshcd_delay_us(unsigned long us, unsigned long tolerance); 11529e1e8a75SSubhash Jadavani void ufshcd_parse_dev_ref_clk_freq(struct ufs_hba *hba, struct clk *refclk); 1153e965e5e0SStanley Chu void ufshcd_update_evt_hist(struct ufs_hba *hba, u32 id, u32 val); 11543a95f5b3SAlice.Chao void ufshcd_hba_stop(struct ufs_hba *hba); 1155267a59f6SBart Van Assche void ufshcd_schedule_eh_work(struct ufs_hba *hba); 1156e0eca63eSVinayak Holikatti 11571ce5898aSYaniv Gardi /** 11581ce5898aSYaniv Gardi * ufshcd_set_variant - set variant specific data to the hba 1159cff91dafSBart Van Assche * @hba: per adapter instance 1160cff91dafSBart Van Assche * @variant: pointer to variant specific data 11611ce5898aSYaniv Gardi */ 11621ce5898aSYaniv Gardi static inline void ufshcd_set_variant(struct ufs_hba *hba, void *variant) 11631ce5898aSYaniv Gardi { 11641ce5898aSYaniv Gardi BUG_ON(!hba); 11651ce5898aSYaniv Gardi hba->priv = variant; 11661ce5898aSYaniv Gardi } 11671ce5898aSYaniv Gardi 11681ce5898aSYaniv Gardi /** 11691ce5898aSYaniv Gardi * ufshcd_get_variant - get variant specific data from the hba 1170cff91dafSBart Van Assche * @hba: per adapter instance 11711ce5898aSYaniv Gardi */ 11721ce5898aSYaniv Gardi static inline void *ufshcd_get_variant(struct ufs_hba *hba) 11731ce5898aSYaniv Gardi { 11741ce5898aSYaniv Gardi BUG_ON(!hba); 11751ce5898aSYaniv Gardi return hba->priv; 11761ce5898aSYaniv Gardi } 1177e88e2d32SAvri Altman 11789bb25e5dSBart Van Assche #ifdef CONFIG_PM 1179f1ecbe1eSBart Van Assche extern int ufshcd_runtime_suspend(struct device *dev); 1180f1ecbe1eSBart Van Assche extern int ufshcd_runtime_resume(struct device *dev); 11819bb25e5dSBart Van Assche #endif 11829bb25e5dSBart Van Assche #ifdef CONFIG_PM_SLEEP 1183f1ecbe1eSBart Van Assche extern int ufshcd_system_suspend(struct device *dev); 1184f1ecbe1eSBart Van Assche extern int ufshcd_system_resume(struct device *dev); 11859bb25e5dSBart Van Assche #endif 118657d104c1SSubhash Jadavani extern int ufshcd_shutdown(struct ufs_hba *hba); 1187fc85a74eSStanley Chu extern int ufshcd_dme_configure_adapt(struct ufs_hba *hba, 1188fc85a74eSStanley Chu int agreed_gear, 1189fc85a74eSStanley Chu int adapt_val); 119012b4fdb4SSeungwon Jeon extern int ufshcd_dme_set_attr(struct ufs_hba *hba, u32 attr_sel, 119112b4fdb4SSeungwon Jeon u8 attr_set, u32 mib_val, u8 peer); 119212b4fdb4SSeungwon Jeon extern int ufshcd_dme_get_attr(struct ufs_hba *hba, u32 attr_sel, 119312b4fdb4SSeungwon Jeon u32 *mib_val, u8 peer); 11940d846e70SAlim Akhtar extern int ufshcd_config_pwr_mode(struct ufs_hba *hba, 11950d846e70SAlim Akhtar struct ufs_pa_layer_attr *desired_pwr_mode); 1196fc53683bSStanley Chu extern int ufshcd_uic_change_pwr_mode(struct ufs_hba *hba, u8 mode); 119712b4fdb4SSeungwon Jeon 119812b4fdb4SSeungwon Jeon /* UIC command interfaces for DME primitives */ 119912b4fdb4SSeungwon Jeon #define DME_LOCAL 0 120012b4fdb4SSeungwon Jeon #define DME_PEER 1 120112b4fdb4SSeungwon Jeon #define ATTR_SET_NOR 0 /* NORMAL */ 120212b4fdb4SSeungwon Jeon #define ATTR_SET_ST 1 /* STATIC */ 120312b4fdb4SSeungwon Jeon 120412b4fdb4SSeungwon Jeon static inline int ufshcd_dme_set(struct ufs_hba *hba, u32 attr_sel, 120512b4fdb4SSeungwon Jeon u32 mib_val) 120612b4fdb4SSeungwon Jeon { 120712b4fdb4SSeungwon Jeon return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_NOR, 120812b4fdb4SSeungwon Jeon mib_val, DME_LOCAL); 120912b4fdb4SSeungwon Jeon } 121012b4fdb4SSeungwon Jeon 121112b4fdb4SSeungwon Jeon static inline int ufshcd_dme_st_set(struct ufs_hba *hba, u32 attr_sel, 121212b4fdb4SSeungwon Jeon u32 mib_val) 121312b4fdb4SSeungwon Jeon { 121412b4fdb4SSeungwon Jeon return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_ST, 121512b4fdb4SSeungwon Jeon mib_val, DME_LOCAL); 121612b4fdb4SSeungwon Jeon } 121712b4fdb4SSeungwon Jeon 121812b4fdb4SSeungwon Jeon static inline int ufshcd_dme_peer_set(struct ufs_hba *hba, u32 attr_sel, 121912b4fdb4SSeungwon Jeon u32 mib_val) 122012b4fdb4SSeungwon Jeon { 122112b4fdb4SSeungwon Jeon return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_NOR, 122212b4fdb4SSeungwon Jeon mib_val, DME_PEER); 122312b4fdb4SSeungwon Jeon } 122412b4fdb4SSeungwon Jeon 122512b4fdb4SSeungwon Jeon static inline int ufshcd_dme_peer_st_set(struct ufs_hba *hba, u32 attr_sel, 122612b4fdb4SSeungwon Jeon u32 mib_val) 122712b4fdb4SSeungwon Jeon { 122812b4fdb4SSeungwon Jeon return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_ST, 122912b4fdb4SSeungwon Jeon mib_val, DME_PEER); 123012b4fdb4SSeungwon Jeon } 123112b4fdb4SSeungwon Jeon 123212b4fdb4SSeungwon Jeon static inline int ufshcd_dme_get(struct ufs_hba *hba, 123312b4fdb4SSeungwon Jeon u32 attr_sel, u32 *mib_val) 123412b4fdb4SSeungwon Jeon { 123512b4fdb4SSeungwon Jeon return ufshcd_dme_get_attr(hba, attr_sel, mib_val, DME_LOCAL); 123612b4fdb4SSeungwon Jeon } 123712b4fdb4SSeungwon Jeon 123812b4fdb4SSeungwon Jeon static inline int ufshcd_dme_peer_get(struct ufs_hba *hba, 123912b4fdb4SSeungwon Jeon u32 attr_sel, u32 *mib_val) 124012b4fdb4SSeungwon Jeon { 124112b4fdb4SSeungwon Jeon return ufshcd_dme_get_attr(hba, attr_sel, mib_val, DME_PEER); 124212b4fdb4SSeungwon Jeon } 124312b4fdb4SSeungwon Jeon 1244f37aabcfSYaniv Gardi static inline bool ufshcd_is_hs_mode(struct ufs_pa_layer_attr *pwr_info) 1245f37aabcfSYaniv Gardi { 1246f37aabcfSYaniv Gardi return (pwr_info->pwr_rx == FAST_MODE || 1247f37aabcfSYaniv Gardi pwr_info->pwr_rx == FASTAUTO_MODE) && 1248f37aabcfSYaniv Gardi (pwr_info->pwr_tx == FAST_MODE || 1249f37aabcfSYaniv Gardi pwr_info->pwr_tx == FASTAUTO_MODE); 1250f37aabcfSYaniv Gardi } 1251f37aabcfSYaniv Gardi 1252984eaac1SStanley Chu static inline int ufshcd_disable_host_tx_lcc(struct ufs_hba *hba) 1253984eaac1SStanley Chu { 1254984eaac1SStanley Chu return ufshcd_dme_set(hba, UIC_ARG_MIB(PA_LOCAL_TX_LCC_ENABLE), 0); 1255984eaac1SStanley Chu } 1256984eaac1SStanley Chu 125771d848b8SCan Guo void ufshcd_auto_hibern8_enable(struct ufs_hba *hba); 1258ba7af5ecSStanley Chu void ufshcd_auto_hibern8_update(struct ufs_hba *hba, u32 ahit); 1259aead21f3SBart Van Assche void ufshcd_fixup_dev_quirks(struct ufs_hba *hba, 1260aead21f3SBart Van Assche const struct ufs_dev_quirk *fixups); 12614b828fe1STomas Winkler #define SD_ASCII_STD true 12624b828fe1STomas Winkler #define SD_RAW false 12634b828fe1STomas Winkler int ufshcd_read_string_desc(struct ufs_hba *hba, u8 desc_index, 12644b828fe1STomas Winkler u8 **buf, bool ascii); 12652238d31cSStanislav Nijnikov 12661ab27c9cSSahitya Tummala int ufshcd_hold(struct ufs_hba *hba, bool async); 12671ab27c9cSSahitya Tummala void ufshcd_release(struct ufs_hba *hba); 1268a4b0e8a4SPotomski, MichalX 1269ad8a647eSBart Van Assche void ufshcd_clkgate_delay_set(struct device *dev, unsigned long value); 1270ad8a647eSBart Van Assche 127137113106SYaniv Gardi u32 ufshcd_get_local_unipro_ver(struct ufs_hba *hba); 12720263bcd0SYaniv Gardi 12731d6f9decSStanley Chu int ufshcd_get_vreg(struct device *dev, struct ufs_vreg *vreg); 12741d6f9decSStanley Chu 1275e77044c5SAvri Altman int ufshcd_send_uic_cmd(struct ufs_hba *hba, struct uic_command *uic_cmd); 1276e77044c5SAvri Altman 12775e0a86eeSAvri Altman int ufshcd_exec_raw_upiu_cmd(struct ufs_hba *hba, 12785e0a86eeSAvri Altman struct utp_upiu_req *req_upiu, 12795e0a86eeSAvri Altman struct utp_upiu_req *rsp_upiu, 12805e0a86eeSAvri Altman int msgcode, 12815e0a86eeSAvri Altman u8 *desc_buff, int *buff_len, 12825e0a86eeSAvri Altman enum query_opcode desc_op); 12836ff265fcSBean Huo int ufshcd_advanced_rpmb_req_handler(struct ufs_hba *hba, struct utp_upiu_req *req_upiu, 12846ff265fcSBean Huo struct utp_upiu_req *rsp_upiu, struct ufs_ehs *ehs_req, 12856ff265fcSBean Huo struct ufs_ehs *ehs_rsp, int sg_cnt, 12866ff265fcSBean Huo struct scatterlist *sg_list, enum dma_data_direction dir); 12873b5f3c0dSYue Hu int ufshcd_wb_toggle(struct ufs_hba *hba, bool enable); 12886c4148ceSJinyoung Choi int ufshcd_wb_toggle_buf_flush(struct ufs_hba *hba, bool enable); 1289b294ff3eSAsutosh Das int ufshcd_suspend_prepare(struct device *dev); 1290ddba1cf7SAdrian Hunter int __ufshcd_suspend_prepare(struct device *dev, bool rpm_ok_for_spm); 1291b294ff3eSAsutosh Das void ufshcd_resume_complete(struct device *dev); 12928e834ca5SBean Huo 12930263bcd0SYaniv Gardi /* Wrapper functions for safely calling variant operations */ 12940263bcd0SYaniv Gardi static inline int ufshcd_vops_init(struct ufs_hba *hba) 12950263bcd0SYaniv Gardi { 12960263bcd0SYaniv Gardi if (hba->vops && hba->vops->init) 12970263bcd0SYaniv Gardi return hba->vops->init(hba); 12980263bcd0SYaniv Gardi 12990263bcd0SYaniv Gardi return 0; 13000263bcd0SYaniv Gardi } 13010263bcd0SYaniv Gardi 130292bcebe4SStanley Chu static inline int ufshcd_vops_phy_initialization(struct ufs_hba *hba) 130392bcebe4SStanley Chu { 130492bcebe4SStanley Chu if (hba->vops && hba->vops->phy_initialization) 130592bcebe4SStanley Chu return hba->vops->phy_initialization(hba); 130692bcebe4SStanley Chu 130792bcebe4SStanley Chu return 0; 130892bcebe4SStanley Chu } 130992bcebe4SStanley Chu 131035d11ec2SKrzysztof Kozlowski extern const struct ufs_pm_lvl_states ufs_pm_lvl_states[]; 1311cbb6813eSStanislav Nijnikov 1312ba80917dSTomas Winkler int ufshcd_dump_regs(struct ufs_hba *hba, size_t offset, size_t len, 1313ba80917dSTomas Winkler const char *prefix); 1314ba80917dSTomas Winkler 13157deedfdaSAdrian Hunter int __ufshcd_write_ee_control(struct ufs_hba *hba, u32 ee_ctrl_mask); 13167deedfdaSAdrian Hunter int ufshcd_write_ee_control(struct ufs_hba *hba); 131735d11ec2SKrzysztof Kozlowski int ufshcd_update_ee_control(struct ufs_hba *hba, u16 *mask, 131835d11ec2SKrzysztof Kozlowski const u16 *other_mask, u16 set, u16 clr); 1319cd469475SAdrian Hunter 1320e0eca63eSVinayak Holikatti #endif /* End of Header */ 1321