xref: /linux/include/ufs/ufshcd.h (revision 1d6f9decb60a23cde2e0fbe0f89d5fc6d462ddd5)
167351119SBean Huo /* SPDX-License-Identifier: GPL-2.0-or-later */
2e0eca63eSVinayak Holikatti /*
3e0eca63eSVinayak Holikatti  * Universal Flash Storage Host controller driver
4e0eca63eSVinayak Holikatti  * Copyright (C) 2011-2013 Samsung India Software Operations
5dc3c8d3aSYaniv Gardi  * Copyright (c) 2013-2016, The Linux Foundation. All rights reserved.
6e0eca63eSVinayak Holikatti  *
7e0eca63eSVinayak Holikatti  * Authors:
8e0eca63eSVinayak Holikatti  *	Santosh Yaraganavi <santosh.sy@samsung.com>
9e0eca63eSVinayak Holikatti  *	Vinayak Holikatti <h.vinayak@samsung.com>
10e0eca63eSVinayak Holikatti  */
11e0eca63eSVinayak Holikatti 
12e0eca63eSVinayak Holikatti #ifndef _UFSHCD_H
13e0eca63eSVinayak Holikatti #define _UFSHCD_H
14e0eca63eSVinayak Holikatti 
155a244e0eSStanley Chu #include <linux/bitfield.h>
161e8d44bdSEric Biggers #include <linux/blk-crypto-profile.h>
173f06f780SBart Van Assche #include <linux/blk-mq.h>
183f06f780SBart Van Assche #include <linux/devfreq.h>
193f06f780SBart Van Assche #include <linux/pm_runtime.h>
203f06f780SBart Van Assche #include <scsi/scsi_device.h>
21dd11376bSBart Van Assche #include <ufs/unipro.h>
22dd11376bSBart Van Assche #include <ufs/ufs.h>
23dd11376bSBart Van Assche #include <ufs/ufs_quirks.h>
24dd11376bSBart Van Assche #include <ufs/ufshci.h>
25e0eca63eSVinayak Holikatti 
26e0eca63eSVinayak Holikatti #define UFSHCD "ufshcd"
27e0eca63eSVinayak Holikatti 
285c0c28a8SSujit Reddy Thumma struct ufs_hba;
295c0c28a8SSujit Reddy Thumma 
305a0b0cb9SSujit Reddy Thumma enum dev_cmd_type {
315a0b0cb9SSujit Reddy Thumma 	DEV_CMD_TYPE_NOP		= 0x0,
3268078d5cSDolev Raviv 	DEV_CMD_TYPE_QUERY		= 0x1,
335a0b0cb9SSujit Reddy Thumma };
345a0b0cb9SSujit Reddy Thumma 
35e965e5e0SStanley Chu enum ufs_event_type {
36e965e5e0SStanley Chu 	/* uic specific errors */
37e965e5e0SStanley Chu 	UFS_EVT_PA_ERR = 0,
38e965e5e0SStanley Chu 	UFS_EVT_DL_ERR,
39e965e5e0SStanley Chu 	UFS_EVT_NL_ERR,
40e965e5e0SStanley Chu 	UFS_EVT_TL_ERR,
41e965e5e0SStanley Chu 	UFS_EVT_DME_ERR,
42e965e5e0SStanley Chu 
43e965e5e0SStanley Chu 	/* fatal errors */
44e965e5e0SStanley Chu 	UFS_EVT_AUTO_HIBERN8_ERR,
45e965e5e0SStanley Chu 	UFS_EVT_FATAL_ERR,
46e965e5e0SStanley Chu 	UFS_EVT_LINK_STARTUP_FAIL,
47e965e5e0SStanley Chu 	UFS_EVT_RESUME_ERR,
48e965e5e0SStanley Chu 	UFS_EVT_SUSPEND_ERR,
49b294ff3eSAsutosh Das 	UFS_EVT_WL_SUSP_ERR,
50b294ff3eSAsutosh Das 	UFS_EVT_WL_RES_ERR,
51e965e5e0SStanley Chu 
52e965e5e0SStanley Chu 	/* abnormal events */
53e965e5e0SStanley Chu 	UFS_EVT_DEV_RESET,
54e965e5e0SStanley Chu 	UFS_EVT_HOST_RESET,
55e965e5e0SStanley Chu 	UFS_EVT_ABORT,
56e965e5e0SStanley Chu 
57e965e5e0SStanley Chu 	UFS_EVT_CNT,
58e965e5e0SStanley Chu };
59e965e5e0SStanley Chu 
60e0eca63eSVinayak Holikatti /**
61e0eca63eSVinayak Holikatti  * struct uic_command - UIC command structure
62e0eca63eSVinayak Holikatti  * @command: UIC command
63e0eca63eSVinayak Holikatti  * @argument1: UIC command argument 1
64e0eca63eSVinayak Holikatti  * @argument2: UIC command argument 2
65e0eca63eSVinayak Holikatti  * @argument3: UIC command argument 3
660f52fcb9SCan Guo  * @cmd_active: Indicate if UIC command is outstanding
676ccf44feSSeungwon Jeon  * @done: UIC command completion
68e0eca63eSVinayak Holikatti  */
69e0eca63eSVinayak Holikatti struct uic_command {
70e0eca63eSVinayak Holikatti 	u32 command;
71e0eca63eSVinayak Holikatti 	u32 argument1;
72e0eca63eSVinayak Holikatti 	u32 argument2;
73e0eca63eSVinayak Holikatti 	u32 argument3;
740f52fcb9SCan Guo 	int cmd_active;
756ccf44feSSeungwon Jeon 	struct completion done;
76e0eca63eSVinayak Holikatti };
77e0eca63eSVinayak Holikatti 
7857d104c1SSubhash Jadavani /* Used to differentiate the power management options */
7957d104c1SSubhash Jadavani enum ufs_pm_op {
8057d104c1SSubhash Jadavani 	UFS_RUNTIME_PM,
8157d104c1SSubhash Jadavani 	UFS_SYSTEM_PM,
8257d104c1SSubhash Jadavani 	UFS_SHUTDOWN_PM,
8357d104c1SSubhash Jadavani };
8457d104c1SSubhash Jadavani 
8557d104c1SSubhash Jadavani /* Host <-> Device UniPro Link state */
8657d104c1SSubhash Jadavani enum uic_link_state {
8757d104c1SSubhash Jadavani 	UIC_LINK_OFF_STATE	= 0, /* Link powered down or disabled */
8857d104c1SSubhash Jadavani 	UIC_LINK_ACTIVE_STATE	= 1, /* Link is in Fast/Slow/Sleep state */
8957d104c1SSubhash Jadavani 	UIC_LINK_HIBERN8_STATE	= 2, /* Link is in Hibernate state */
904db7a236SCan Guo 	UIC_LINK_BROKEN_STATE	= 3, /* Link is in broken state */
9157d104c1SSubhash Jadavani };
9257d104c1SSubhash Jadavani 
9357d104c1SSubhash Jadavani #define ufshcd_is_link_off(hba) ((hba)->uic_link_state == UIC_LINK_OFF_STATE)
9457d104c1SSubhash Jadavani #define ufshcd_is_link_active(hba) ((hba)->uic_link_state == \
9557d104c1SSubhash Jadavani 				    UIC_LINK_ACTIVE_STATE)
9657d104c1SSubhash Jadavani #define ufshcd_is_link_hibern8(hba) ((hba)->uic_link_state == \
9757d104c1SSubhash Jadavani 				    UIC_LINK_HIBERN8_STATE)
984db7a236SCan Guo #define ufshcd_is_link_broken(hba) ((hba)->uic_link_state == \
994db7a236SCan Guo 				   UIC_LINK_BROKEN_STATE)
10057d104c1SSubhash Jadavani #define ufshcd_set_link_off(hba) ((hba)->uic_link_state = UIC_LINK_OFF_STATE)
10157d104c1SSubhash Jadavani #define ufshcd_set_link_active(hba) ((hba)->uic_link_state = \
10257d104c1SSubhash Jadavani 				    UIC_LINK_ACTIVE_STATE)
10357d104c1SSubhash Jadavani #define ufshcd_set_link_hibern8(hba) ((hba)->uic_link_state = \
10457d104c1SSubhash Jadavani 				    UIC_LINK_HIBERN8_STATE)
1054db7a236SCan Guo #define ufshcd_set_link_broken(hba) ((hba)->uic_link_state = \
1064db7a236SCan Guo 				    UIC_LINK_BROKEN_STATE)
10757d104c1SSubhash Jadavani 
1081764fa2aSStanley Chu #define ufshcd_set_ufs_dev_active(h) \
1091764fa2aSStanley Chu 	((h)->curr_dev_pwr_mode = UFS_ACTIVE_PWR_MODE)
1101764fa2aSStanley Chu #define ufshcd_set_ufs_dev_sleep(h) \
1111764fa2aSStanley Chu 	((h)->curr_dev_pwr_mode = UFS_SLEEP_PWR_MODE)
1121764fa2aSStanley Chu #define ufshcd_set_ufs_dev_poweroff(h) \
1131764fa2aSStanley Chu 	((h)->curr_dev_pwr_mode = UFS_POWERDOWN_PWR_MODE)
114fe1d4c2eSAdrian Hunter #define ufshcd_set_ufs_dev_deepsleep(h) \
115fe1d4c2eSAdrian Hunter 	((h)->curr_dev_pwr_mode = UFS_DEEPSLEEP_PWR_MODE)
1161764fa2aSStanley Chu #define ufshcd_is_ufs_dev_active(h) \
1171764fa2aSStanley Chu 	((h)->curr_dev_pwr_mode == UFS_ACTIVE_PWR_MODE)
1181764fa2aSStanley Chu #define ufshcd_is_ufs_dev_sleep(h) \
1191764fa2aSStanley Chu 	((h)->curr_dev_pwr_mode == UFS_SLEEP_PWR_MODE)
1201764fa2aSStanley Chu #define ufshcd_is_ufs_dev_poweroff(h) \
1211764fa2aSStanley Chu 	((h)->curr_dev_pwr_mode == UFS_POWERDOWN_PWR_MODE)
122fe1d4c2eSAdrian Hunter #define ufshcd_is_ufs_dev_deepsleep(h) \
123fe1d4c2eSAdrian Hunter 	((h)->curr_dev_pwr_mode == UFS_DEEPSLEEP_PWR_MODE)
1241764fa2aSStanley Chu 
12557d104c1SSubhash Jadavani /*
12657d104c1SSubhash Jadavani  * UFS Power management levels.
127fe1d4c2eSAdrian Hunter  * Each level is in increasing order of power savings, except DeepSleep
128fe1d4c2eSAdrian Hunter  * which is lower than PowerDown with power on but not PowerDown with
129fe1d4c2eSAdrian Hunter  * power off.
13057d104c1SSubhash Jadavani  */
13157d104c1SSubhash Jadavani enum ufs_pm_level {
132e2ac7ab2SBart Van Assche 	UFS_PM_LVL_0,
133e2ac7ab2SBart Van Assche 	UFS_PM_LVL_1,
134e2ac7ab2SBart Van Assche 	UFS_PM_LVL_2,
135e2ac7ab2SBart Van Assche 	UFS_PM_LVL_3,
136e2ac7ab2SBart Van Assche 	UFS_PM_LVL_4,
137e2ac7ab2SBart Van Assche 	UFS_PM_LVL_5,
138e2ac7ab2SBart Van Assche 	UFS_PM_LVL_6,
13957d104c1SSubhash Jadavani 	UFS_PM_LVL_MAX
14057d104c1SSubhash Jadavani };
14157d104c1SSubhash Jadavani 
14257d104c1SSubhash Jadavani struct ufs_pm_lvl_states {
14357d104c1SSubhash Jadavani 	enum ufs_dev_pwr_mode dev_state;
14457d104c1SSubhash Jadavani 	enum uic_link_state link_state;
14557d104c1SSubhash Jadavani };
14657d104c1SSubhash Jadavani 
147e0eca63eSVinayak Holikatti /**
148e0eca63eSVinayak Holikatti  * struct ufshcd_lrb - local reference block
149e0eca63eSVinayak Holikatti  * @utr_descriptor_ptr: UTRD address of the command
1505a0b0cb9SSujit Reddy Thumma  * @ucd_req_ptr: UCD address of the command
151e0eca63eSVinayak Holikatti  * @ucd_rsp_ptr: Response UPIU address for this command
152e0eca63eSVinayak Holikatti  * @ucd_prdt_ptr: PRDT address of the command
153ff8e20c6SDolev Raviv  * @utrd_dma_addr: UTRD dma address for debug
154ff8e20c6SDolev Raviv  * @ucd_prdt_dma_addr: PRDT dma address for debug
155ff8e20c6SDolev Raviv  * @ucd_rsp_dma_addr: UPIU response dma address for debug
156ff8e20c6SDolev Raviv  * @ucd_req_dma_addr: UPIU request dma address for debug
157e0eca63eSVinayak Holikatti  * @cmd: pointer to SCSI command
158e0eca63eSVinayak Holikatti  * @scsi_status: SCSI status of the command
159e0eca63eSVinayak Holikatti  * @command_type: SCSI, UFS, Query.
160e0eca63eSVinayak Holikatti  * @task_tag: Task tag of the command
161e0eca63eSVinayak Holikatti  * @lun: LUN of the command
1625a0b0cb9SSujit Reddy Thumma  * @intr_cmd: Interrupt command (doesn't participate in interrupt aggregation)
163ff8e20c6SDolev Raviv  * @issue_time_stamp: time stamp for debug purposes
16409017188SZang Leigang  * @compl_time_stamp: time stamp for statistics
165df043c74SSatya Tangirala  * @crypto_key_slot: the key slot to use for inline crypto (-1 if none)
166df043c74SSatya Tangirala  * @data_unit_num: the data unit number for the first block for inline crypto
167e0b299e3SGilad Broner  * @req_abort_skip: skip request abort task flag
168e0eca63eSVinayak Holikatti  */
169e0eca63eSVinayak Holikatti struct ufshcd_lrb {
170e0eca63eSVinayak Holikatti 	struct utp_transfer_req_desc *utr_descriptor_ptr;
1715a0b0cb9SSujit Reddy Thumma 	struct utp_upiu_req *ucd_req_ptr;
172e0eca63eSVinayak Holikatti 	struct utp_upiu_rsp *ucd_rsp_ptr;
173e0eca63eSVinayak Holikatti 	struct ufshcd_sg_entry *ucd_prdt_ptr;
174e0eca63eSVinayak Holikatti 
175ff8e20c6SDolev Raviv 	dma_addr_t utrd_dma_addr;
176ff8e20c6SDolev Raviv 	dma_addr_t ucd_req_dma_addr;
177ff8e20c6SDolev Raviv 	dma_addr_t ucd_rsp_dma_addr;
178ff8e20c6SDolev Raviv 	dma_addr_t ucd_prdt_dma_addr;
179ff8e20c6SDolev Raviv 
180e0eca63eSVinayak Holikatti 	struct scsi_cmnd *cmd;
181e0eca63eSVinayak Holikatti 	int scsi_status;
182e0eca63eSVinayak Holikatti 
183e0eca63eSVinayak Holikatti 	int command_type;
184e0eca63eSVinayak Holikatti 	int task_tag;
1850ce147d4SSubhash Jadavani 	u8 lun; /* UPIU LUN id field is only 8-bit wide */
1865a0b0cb9SSujit Reddy Thumma 	bool intr_cmd;
187ff8e20c6SDolev Raviv 	ktime_t issue_time_stamp;
18809017188SZang Leigang 	ktime_t compl_time_stamp;
189df043c74SSatya Tangirala #ifdef CONFIG_SCSI_UFS_CRYPTO
190df043c74SSatya Tangirala 	int crypto_key_slot;
191df043c74SSatya Tangirala 	u64 data_unit_num;
192df043c74SSatya Tangirala #endif
193e0b299e3SGilad Broner 
194e0b299e3SGilad Broner 	bool req_abort_skip;
195e0eca63eSVinayak Holikatti };
196e0eca63eSVinayak Holikatti 
1975a0b0cb9SSujit Reddy Thumma /**
198a230c2f6STomas Winkler  * struct ufs_query - holds relevant data structures for query request
19968078d5cSDolev Raviv  * @request: request upiu and function
20068078d5cSDolev Raviv  * @descriptor: buffer for sending/receiving descriptor
20168078d5cSDolev Raviv  * @response: response upiu and response
20268078d5cSDolev Raviv  */
20368078d5cSDolev Raviv struct ufs_query {
20468078d5cSDolev Raviv 	struct ufs_query_req request;
20568078d5cSDolev Raviv 	u8 *descriptor;
20668078d5cSDolev Raviv 	struct ufs_query_res response;
20768078d5cSDolev Raviv };
20868078d5cSDolev Raviv 
20968078d5cSDolev Raviv /**
2105a0b0cb9SSujit Reddy Thumma  * struct ufs_dev_cmd - all assosiated fields with device management commands
2115a0b0cb9SSujit Reddy Thumma  * @type: device management command type - Query, NOP OUT
2125a0b0cb9SSujit Reddy Thumma  * @lock: lock to allow one command at a time
2135a0b0cb9SSujit Reddy Thumma  * @complete: internal commands completion
214cff91dafSBart Van Assche  * @query: Device management query information
2155a0b0cb9SSujit Reddy Thumma  */
2165a0b0cb9SSujit Reddy Thumma struct ufs_dev_cmd {
2175a0b0cb9SSujit Reddy Thumma 	enum dev_cmd_type type;
2185a0b0cb9SSujit Reddy Thumma 	struct mutex lock;
2195a0b0cb9SSujit Reddy Thumma 	struct completion *complete;
22068078d5cSDolev Raviv 	struct ufs_query query;
2215a0b0cb9SSujit Reddy Thumma };
222e0eca63eSVinayak Holikatti 
223c6e79dacSSujit Reddy Thumma /**
224c6e79dacSSujit Reddy Thumma  * struct ufs_clk_info - UFS clock related info
225c6e79dacSSujit Reddy Thumma  * @list: list headed by hba->clk_list_head
226c6e79dacSSujit Reddy Thumma  * @clk: clock node
227c6e79dacSSujit Reddy Thumma  * @name: clock name
228c6e79dacSSujit Reddy Thumma  * @max_freq: maximum frequency supported by the clock
2294cff6d99SSahitya Tummala  * @min_freq: min frequency that can be used for clock scaling
230856b3483SSahitya Tummala  * @curr_freq: indicates the current frequency that it is set to
23181309c24SCan Guo  * @keep_link_active: indicates that the clk should not be disabled if
232cff91dafSBart Van Assche  *		      link is active
233c6e79dacSSujit Reddy Thumma  * @enabled: variable to check against multiple enable/disable
234c6e79dacSSujit Reddy Thumma  */
235c6e79dacSSujit Reddy Thumma struct ufs_clk_info {
236c6e79dacSSujit Reddy Thumma 	struct list_head list;
237c6e79dacSSujit Reddy Thumma 	struct clk *clk;
238c6e79dacSSujit Reddy Thumma 	const char *name;
239c6e79dacSSujit Reddy Thumma 	u32 max_freq;
2404cff6d99SSahitya Tummala 	u32 min_freq;
241856b3483SSahitya Tummala 	u32 curr_freq;
24281309c24SCan Guo 	bool keep_link_active;
243c6e79dacSSujit Reddy Thumma 	bool enabled;
244c6e79dacSSujit Reddy Thumma };
245c6e79dacSSujit Reddy Thumma 
246f06fcc71SYaniv Gardi enum ufs_notify_change_status {
247f06fcc71SYaniv Gardi 	PRE_CHANGE,
248f06fcc71SYaniv Gardi 	POST_CHANGE,
249f06fcc71SYaniv Gardi };
2507eb584dbSDolev Raviv 
2517eb584dbSDolev Raviv struct ufs_pa_layer_attr {
2527eb584dbSDolev Raviv 	u32 gear_rx;
2537eb584dbSDolev Raviv 	u32 gear_tx;
2547eb584dbSDolev Raviv 	u32 lane_rx;
2557eb584dbSDolev Raviv 	u32 lane_tx;
2567eb584dbSDolev Raviv 	u32 pwr_rx;
2577eb584dbSDolev Raviv 	u32 pwr_tx;
2587eb584dbSDolev Raviv 	u32 hs_rate;
2597eb584dbSDolev Raviv };
2607eb584dbSDolev Raviv 
2617eb584dbSDolev Raviv struct ufs_pwr_mode_info {
2627eb584dbSDolev Raviv 	bool is_valid;
2637eb584dbSDolev Raviv 	struct ufs_pa_layer_attr info;
2647eb584dbSDolev Raviv };
2657eb584dbSDolev Raviv 
2665c0c28a8SSujit Reddy Thumma /**
2675c0c28a8SSujit Reddy Thumma  * struct ufs_hba_variant_ops - variant specific callbacks
2685c0c28a8SSujit Reddy Thumma  * @name: variant name
2695c0c28a8SSujit Reddy Thumma  * @init: called when the driver is initialized
2705c0c28a8SSujit Reddy Thumma  * @exit: called to cleanup everything done in init
2719949e702SYaniv Gardi  * @get_ufs_hci_version: called to get UFS HCI version
272856b3483SSahitya Tummala  * @clk_scale_notify: notifies that clks are scaled up/down
2735c0c28a8SSujit Reddy Thumma  * @setup_clocks: called before touching any of the controller registers
2745c0c28a8SSujit Reddy Thumma  * @hce_enable_notify: called before and after HCE enable bit is set to allow
2755c0c28a8SSujit Reddy Thumma  *                     variant specific Uni-Pro initialization.
2765c0c28a8SSujit Reddy Thumma  * @link_startup_notify: called before and after Link startup is carried out
2775c0c28a8SSujit Reddy Thumma  *                       to allow variant specific Uni-Pro initialization.
2787eb584dbSDolev Raviv  * @pwr_change_notify: called before and after a power mode change
2797eb584dbSDolev Raviv  *			is carried out to allow vendor spesific capabilities
2807eb584dbSDolev Raviv  *			to be set.
2810e675efaSKiwoong Kim  * @setup_xfer_req: called before any transfer request is issued
2820e675efaSKiwoong Kim  *                  to set some things
283d2877be4SKiwoong Kim  * @setup_task_mgmt: called before any task management request is issued
284d2877be4SKiwoong Kim  *                  to set some things
285ee32c909SKiwoong Kim  * @hibern8_notify: called around hibern8 enter/exit
28656d4a186SSubhash Jadavani  * @apply_dev_quirks: called to apply device specific quirks
287cff91dafSBart Van Assche  * @fixup_dev_quirks: called to modify device specific quirks
28857d104c1SSubhash Jadavani  * @suspend: called during host controller PM callback
28957d104c1SSubhash Jadavani  * @resume: called during host controller PM callback
2906e3fd44dSYaniv Gardi  * @dbg_register_dump: used to dump controller debug information
2914b9ffb5aSJoao Pinto  * @phy_initialization: used to initialize phys
292d8d9f793SBjorn Andersson  * @device_reset: called to issue a reset pulse on the UFS device
293cff91dafSBart Van Assche  * @config_scaling_param: called to configure clock scaling parameters
2941bc726e2SEric Biggers  * @program_key: program or evict an inline encryption key
295172614a9SStanley Chu  * @event_notify: called to notify important events
2965c0c28a8SSujit Reddy Thumma  */
2975c0c28a8SSujit Reddy Thumma struct ufs_hba_variant_ops {
2985c0c28a8SSujit Reddy Thumma 	const char *name;
2995c0c28a8SSujit Reddy Thumma 	int	(*init)(struct ufs_hba *);
3005c0c28a8SSujit Reddy Thumma 	void    (*exit)(struct ufs_hba *);
3019949e702SYaniv Gardi 	u32	(*get_ufs_hci_version)(struct ufs_hba *);
302f06fcc71SYaniv Gardi 	int	(*clk_scale_notify)(struct ufs_hba *, bool,
303f06fcc71SYaniv Gardi 				    enum ufs_notify_change_status);
3041e879e8fSSubhash Jadavani 	int	(*setup_clocks)(struct ufs_hba *, bool,
3051e879e8fSSubhash Jadavani 				enum ufs_notify_change_status);
306f06fcc71SYaniv Gardi 	int	(*hce_enable_notify)(struct ufs_hba *,
307f06fcc71SYaniv Gardi 				     enum ufs_notify_change_status);
308f06fcc71SYaniv Gardi 	int	(*link_startup_notify)(struct ufs_hba *,
309f06fcc71SYaniv Gardi 				       enum ufs_notify_change_status);
3107eb584dbSDolev Raviv 	int	(*pwr_change_notify)(struct ufs_hba *,
311f06fcc71SYaniv Gardi 					enum ufs_notify_change_status status,
312f06fcc71SYaniv Gardi 					struct ufs_pa_layer_attr *,
3137eb584dbSDolev Raviv 					struct ufs_pa_layer_attr *);
314b427609eSBart Van Assche 	void	(*setup_xfer_req)(struct ufs_hba *hba, int tag,
315b427609eSBart Van Assche 				  bool is_scsi_cmd);
316d2877be4SKiwoong Kim 	void	(*setup_task_mgmt)(struct ufs_hba *, int, u8);
317ee32c909SKiwoong Kim 	void    (*hibern8_notify)(struct ufs_hba *, enum uic_cmd_dme,
318ee32c909SKiwoong Kim 					enum ufs_notify_change_status);
31909750066SBean Huo 	int	(*apply_dev_quirks)(struct ufs_hba *hba);
320c28c00baSStanley Chu 	void	(*fixup_dev_quirks)(struct ufs_hba *hba);
3219561f584SPeter Wang 	int     (*suspend)(struct ufs_hba *, enum ufs_pm_op,
3229561f584SPeter Wang 					enum ufs_notify_change_status);
32357d104c1SSubhash Jadavani 	int     (*resume)(struct ufs_hba *, enum ufs_pm_op);
3246e3fd44dSYaniv Gardi 	void	(*dbg_register_dump)(struct ufs_hba *hba);
3254b9ffb5aSJoao Pinto 	int	(*phy_initialization)(struct ufs_hba *);
326151f1b66SAdrian Hunter 	int	(*device_reset)(struct ufs_hba *hba);
3272c75f9a5SAsutosh Das 	void	(*config_scaling_param)(struct ufs_hba *hba,
3282c75f9a5SAsutosh Das 				struct devfreq_dev_profile *profile,
329c906e832SBart Van Assche 				struct devfreq_simple_ondemand_data *data);
3301bc726e2SEric Biggers 	int	(*program_key)(struct ufs_hba *hba,
3311bc726e2SEric Biggers 			       const union ufs_crypto_cfg_entry *cfg, int slot);
332172614a9SStanley Chu 	void	(*event_notify)(struct ufs_hba *hba,
333172614a9SStanley Chu 				enum ufs_event_type evt, void *data);
3345c0c28a8SSujit Reddy Thumma };
3355c0c28a8SSujit Reddy Thumma 
3361ab27c9cSSahitya Tummala /* clock gating state  */
3371ab27c9cSSahitya Tummala enum clk_gating_state {
3381ab27c9cSSahitya Tummala 	CLKS_OFF,
3391ab27c9cSSahitya Tummala 	CLKS_ON,
3401ab27c9cSSahitya Tummala 	REQ_CLKS_OFF,
3411ab27c9cSSahitya Tummala 	REQ_CLKS_ON,
3421ab27c9cSSahitya Tummala };
3431ab27c9cSSahitya Tummala 
3441ab27c9cSSahitya Tummala /**
3451ab27c9cSSahitya Tummala  * struct ufs_clk_gating - UFS clock gating related info
3461ab27c9cSSahitya Tummala  * @gate_work: worker to turn off clocks after some delay as specified in
3471ab27c9cSSahitya Tummala  * delay_ms
3481ab27c9cSSahitya Tummala  * @ungate_work: worker to turn on clocks that will be used in case of
3491ab27c9cSSahitya Tummala  * interrupt context
3501ab27c9cSSahitya Tummala  * @state: the current clocks state
3511ab27c9cSSahitya Tummala  * @delay_ms: gating delay in ms
3521ab27c9cSSahitya Tummala  * @is_suspended: clk gating is suspended when set to 1 which can be used
3531ab27c9cSSahitya Tummala  * during suspend/resume
3541ab27c9cSSahitya Tummala  * @delay_attr: sysfs attribute to control delay_attr
355b427411aSSahitya Tummala  * @enable_attr: sysfs attribute to enable/disable clock gating
356b427411aSSahitya Tummala  * @is_enabled: Indicates the current status of clock gating
3574543d9d7SCan Guo  * @is_initialized: Indicates whether clock gating is initialized or not
3581ab27c9cSSahitya Tummala  * @active_reqs: number of requests that are pending and should be waited for
3591ab27c9cSSahitya Tummala  * completion before gating clocks.
360cff91dafSBart Van Assche  * @clk_gating_workq: workqueue for clock gating work.
3611ab27c9cSSahitya Tummala  */
3621ab27c9cSSahitya Tummala struct ufs_clk_gating {
3631ab27c9cSSahitya Tummala 	struct delayed_work gate_work;
3641ab27c9cSSahitya Tummala 	struct work_struct ungate_work;
3651ab27c9cSSahitya Tummala 	enum clk_gating_state state;
3661ab27c9cSSahitya Tummala 	unsigned long delay_ms;
3671ab27c9cSSahitya Tummala 	bool is_suspended;
3681ab27c9cSSahitya Tummala 	struct device_attribute delay_attr;
369b427411aSSahitya Tummala 	struct device_attribute enable_attr;
370b427411aSSahitya Tummala 	bool is_enabled;
3714543d9d7SCan Guo 	bool is_initialized;
3721ab27c9cSSahitya Tummala 	int active_reqs;
37310e5e375SVijay Viswanath 	struct workqueue_struct *clk_gating_workq;
3741ab27c9cSSahitya Tummala };
3751ab27c9cSSahitya Tummala 
376a3cd5ec5Ssubhashj@codeaurora.org struct ufs_saved_pwr_info {
377a3cd5ec5Ssubhashj@codeaurora.org 	struct ufs_pa_layer_attr info;
378a3cd5ec5Ssubhashj@codeaurora.org 	bool is_valid;
379a3cd5ec5Ssubhashj@codeaurora.org };
380a3cd5ec5Ssubhashj@codeaurora.org 
381401f1e44Ssubhashj@codeaurora.org /**
382401f1e44Ssubhashj@codeaurora.org  * struct ufs_clk_scaling - UFS clock scaling related data
383401f1e44Ssubhashj@codeaurora.org  * @active_reqs: number of requests that are pending. If this is zero when
384401f1e44Ssubhashj@codeaurora.org  * devfreq ->target() function is called then schedule "suspend_work" to
385401f1e44Ssubhashj@codeaurora.org  * suspend devfreq.
386401f1e44Ssubhashj@codeaurora.org  * @tot_busy_t: Total busy time in current polling window
387401f1e44Ssubhashj@codeaurora.org  * @window_start_t: Start time (in jiffies) of the current polling window
388401f1e44Ssubhashj@codeaurora.org  * @busy_start_t: Start time of current busy period
389401f1e44Ssubhashj@codeaurora.org  * @enable_attr: sysfs attribute to enable/disable clock scaling
390401f1e44Ssubhashj@codeaurora.org  * @saved_pwr_info: UFS power mode may also be changed during scaling and this
391401f1e44Ssubhashj@codeaurora.org  * one keeps track of previous power mode.
392401f1e44Ssubhashj@codeaurora.org  * @workq: workqueue to schedule devfreq suspend/resume work
393401f1e44Ssubhashj@codeaurora.org  * @suspend_work: worker to suspend devfreq
394401f1e44Ssubhashj@codeaurora.org  * @resume_work: worker to resume devfreq
39529b87e92SCan Guo  * @min_gear: lowest HS gear to scale down to
3960e9d4ca4SCan Guo  * @is_enabled: tracks if scaling is currently enabled or not, controlled by
397cff91dafSBart Van Assche  *		clkscale_enable sysfs node
3980e9d4ca4SCan Guo  * @is_allowed: tracks if scaling is currently allowed or not, used to block
399cff91dafSBart Van Assche  *		clock scaling which is not invoked from devfreq governor
4004543d9d7SCan Guo  * @is_initialized: Indicates whether clock scaling is initialized or not
401401f1e44Ssubhashj@codeaurora.org  * @is_busy_started: tracks if busy period has started or not
402401f1e44Ssubhashj@codeaurora.org  * @is_suspended: tracks if devfreq is suspended or not
403401f1e44Ssubhashj@codeaurora.org  */
404856b3483SSahitya Tummala struct ufs_clk_scaling {
405401f1e44Ssubhashj@codeaurora.org 	int active_reqs;
406856b3483SSahitya Tummala 	unsigned long tot_busy_t;
407b1bf66d1SStanley Chu 	ktime_t window_start_t;
408401f1e44Ssubhashj@codeaurora.org 	ktime_t busy_start_t;
409fcb0c4b0SSahitya Tummala 	struct device_attribute enable_attr;
410a3cd5ec5Ssubhashj@codeaurora.org 	struct ufs_saved_pwr_info saved_pwr_info;
411401f1e44Ssubhashj@codeaurora.org 	struct workqueue_struct *workq;
412401f1e44Ssubhashj@codeaurora.org 	struct work_struct suspend_work;
413401f1e44Ssubhashj@codeaurora.org 	struct work_struct resume_work;
41429b87e92SCan Guo 	u32 min_gear;
4150e9d4ca4SCan Guo 	bool is_enabled;
416401f1e44Ssubhashj@codeaurora.org 	bool is_allowed;
4174543d9d7SCan Guo 	bool is_initialized;
418401f1e44Ssubhashj@codeaurora.org 	bool is_busy_started;
419401f1e44Ssubhashj@codeaurora.org 	bool is_suspended;
420856b3483SSahitya Tummala };
421856b3483SSahitya Tummala 
422e965e5e0SStanley Chu #define UFS_EVENT_HIST_LENGTH 8
423ff8e20c6SDolev Raviv /**
424e965e5e0SStanley Chu  * struct ufs_event_hist - keeps history of errors
425ff8e20c6SDolev Raviv  * @pos: index to indicate cyclic buffer position
426cff91dafSBart Van Assche  * @val: cyclic buffer for registers value
427ff8e20c6SDolev Raviv  * @tstamp: cyclic buffer for time stamp
428b6cacaf2SAdrian Hunter  * @cnt: error counter
429ff8e20c6SDolev Raviv  */
430e965e5e0SStanley Chu struct ufs_event_hist {
431ff8e20c6SDolev Raviv 	int pos;
432e965e5e0SStanley Chu 	u32 val[UFS_EVENT_HIST_LENGTH];
433e965e5e0SStanley Chu 	ktime_t tstamp[UFS_EVENT_HIST_LENGTH];
434b6cacaf2SAdrian Hunter 	unsigned long long cnt;
435ff8e20c6SDolev Raviv };
436ff8e20c6SDolev Raviv 
437ff8e20c6SDolev Raviv /**
438ff8e20c6SDolev Raviv  * struct ufs_stats - keeps usage/err statistics
4393f8af604SCan Guo  * @last_intr_status: record the last interrupt status.
4403f8af604SCan Guo  * @last_intr_ts: record the last interrupt timestamp.
441ff8e20c6SDolev Raviv  * @hibern8_exit_cnt: Counter to keep track of number of exits,
442ff8e20c6SDolev Raviv  *		reset this after link-startup.
443ff8e20c6SDolev Raviv  * @last_hibern8_exit_tstamp: Set time after the hibern8 exit.
444ff8e20c6SDolev Raviv  *		Clear after the first successful command completion.
445cff91dafSBart Van Assche  * @event: array with event history.
446ff8e20c6SDolev Raviv  */
447ff8e20c6SDolev Raviv struct ufs_stats {
4483f8af604SCan Guo 	u32 last_intr_status;
4493f8af604SCan Guo 	ktime_t last_intr_ts;
4503f8af604SCan Guo 
451ff8e20c6SDolev Raviv 	u32 hibern8_exit_cnt;
452ff8e20c6SDolev Raviv 	ktime_t last_hibern8_exit_tstamp;
453e965e5e0SStanley Chu 	struct ufs_event_hist event[UFS_EVT_CNT];
454ff8e20c6SDolev Raviv };
455ff8e20c6SDolev Raviv 
4569c202090SBart Van Assche /**
4579c202090SBart Van Assche  * enum ufshcd_state - UFS host controller state
4589c202090SBart Van Assche  * @UFSHCD_STATE_RESET: Link is not operational. Postpone SCSI command
4599c202090SBart Van Assche  *	processing.
4609c202090SBart Van Assche  * @UFSHCD_STATE_OPERATIONAL: The host controller is operational and can process
4619c202090SBart Van Assche  *	SCSI commands.
4629c202090SBart Van Assche  * @UFSHCD_STATE_EH_SCHEDULED_NON_FATAL: The error handler has been scheduled.
4639c202090SBart Van Assche  *	SCSI commands may be submitted to the controller.
4649c202090SBart Van Assche  * @UFSHCD_STATE_EH_SCHEDULED_FATAL: The error handler has been scheduled. Fail
4659c202090SBart Van Assche  *	newly submitted SCSI commands with error code DID_BAD_TARGET.
4669c202090SBart Van Assche  * @UFSHCD_STATE_ERROR: An unrecoverable error occurred, e.g. link recovery
4679c202090SBart Van Assche  *	failed. Fail all SCSI commands with error code DID_ERROR.
4689c202090SBart Van Assche  */
4699c202090SBart Van Assche enum ufshcd_state {
4709c202090SBart Van Assche 	UFSHCD_STATE_RESET,
4719c202090SBart Van Assche 	UFSHCD_STATE_OPERATIONAL,
4729c202090SBart Van Assche 	UFSHCD_STATE_EH_SCHEDULED_NON_FATAL,
4739c202090SBart Van Assche 	UFSHCD_STATE_EH_SCHEDULED_FATAL,
4749c202090SBart Van Assche 	UFSHCD_STATE_ERROR,
4759c202090SBart Van Assche };
4769c202090SBart Van Assche 
477c3f7d1fcSChristoph Hellwig enum ufshcd_quirks {
478c3f7d1fcSChristoph Hellwig 	/* Interrupt aggregation support is broken */
479c3f7d1fcSChristoph Hellwig 	UFSHCD_QUIRK_BROKEN_INTR_AGGR			= 1 << 0,
480c3f7d1fcSChristoph Hellwig 
481c3f7d1fcSChristoph Hellwig 	/*
482c3f7d1fcSChristoph Hellwig 	 * delay before each dme command is required as the unipro
483c3f7d1fcSChristoph Hellwig 	 * layer has shown instabilities
484c3f7d1fcSChristoph Hellwig 	 */
485c3f7d1fcSChristoph Hellwig 	UFSHCD_QUIRK_DELAY_BEFORE_DME_CMDS		= 1 << 1,
486c3f7d1fcSChristoph Hellwig 
487c3f7d1fcSChristoph Hellwig 	/*
488c3f7d1fcSChristoph Hellwig 	 * If UFS host controller is having issue in processing LCC (Line
489c3f7d1fcSChristoph Hellwig 	 * Control Command) coming from device then enable this quirk.
490c3f7d1fcSChristoph Hellwig 	 * When this quirk is enabled, host controller driver should disable
491c3f7d1fcSChristoph Hellwig 	 * the LCC transmission on UFS device (by clearing TX_LCC_ENABLE
492c3f7d1fcSChristoph Hellwig 	 * attribute of device to 0).
493c3f7d1fcSChristoph Hellwig 	 */
494c3f7d1fcSChristoph Hellwig 	UFSHCD_QUIRK_BROKEN_LCC				= 1 << 2,
495c3f7d1fcSChristoph Hellwig 
496c3f7d1fcSChristoph Hellwig 	/*
497c3f7d1fcSChristoph Hellwig 	 * The attribute PA_RXHSUNTERMCAP specifies whether or not the
498c3f7d1fcSChristoph Hellwig 	 * inbound Link supports unterminated line in HS mode. Setting this
499c3f7d1fcSChristoph Hellwig 	 * attribute to 1 fixes moving to HS gear.
500c3f7d1fcSChristoph Hellwig 	 */
501c3f7d1fcSChristoph Hellwig 	UFSHCD_QUIRK_BROKEN_PA_RXHSUNTERMCAP		= 1 << 3,
502c3f7d1fcSChristoph Hellwig 
503c3f7d1fcSChristoph Hellwig 	/*
504c3f7d1fcSChristoph Hellwig 	 * This quirk needs to be enabled if the host controller only allows
505c3f7d1fcSChristoph Hellwig 	 * accessing the peer dme attributes in AUTO mode (FAST AUTO or
506c3f7d1fcSChristoph Hellwig 	 * SLOW AUTO).
507c3f7d1fcSChristoph Hellwig 	 */
508c3f7d1fcSChristoph Hellwig 	UFSHCD_QUIRK_DME_PEER_ACCESS_AUTO_MODE		= 1 << 4,
509c3f7d1fcSChristoph Hellwig 
510c3f7d1fcSChristoph Hellwig 	/*
511c3f7d1fcSChristoph Hellwig 	 * This quirk needs to be enabled if the host controller doesn't
512c3f7d1fcSChristoph Hellwig 	 * advertise the correct version in UFS_VER register. If this quirk
513c3f7d1fcSChristoph Hellwig 	 * is enabled, standard UFS host driver will call the vendor specific
514c3f7d1fcSChristoph Hellwig 	 * ops (get_ufs_hci_version) to get the correct version.
515c3f7d1fcSChristoph Hellwig 	 */
516c3f7d1fcSChristoph Hellwig 	UFSHCD_QUIRK_BROKEN_UFS_HCI_VERSION		= 1 << 5,
51787183841SAlim Akhtar 
51887183841SAlim Akhtar 	/*
51987183841SAlim Akhtar 	 * Clear handling for transfer/task request list is just opposite.
52087183841SAlim Akhtar 	 */
52187183841SAlim Akhtar 	UFSHCI_QUIRK_BROKEN_REQ_LIST_CLR		= 1 << 6,
522b638b5ebSAlim Akhtar 
523b638b5ebSAlim Akhtar 	/*
524b638b5ebSAlim Akhtar 	 * This quirk needs to be enabled if host controller doesn't allow
525b638b5ebSAlim Akhtar 	 * that the interrupt aggregation timer and counter are reset by s/w.
526b638b5ebSAlim Akhtar 	 */
527b638b5ebSAlim Akhtar 	UFSHCI_QUIRK_SKIP_RESET_INTR_AGGR		= 1 << 7,
52839bf2d83SAlim Akhtar 
52939bf2d83SAlim Akhtar 	/*
53039bf2d83SAlim Akhtar 	 * This quirks needs to be enabled if host controller cannot be
53139bf2d83SAlim Akhtar 	 * enabled via HCE register.
53239bf2d83SAlim Akhtar 	 */
53339bf2d83SAlim Akhtar 	UFSHCI_QUIRK_BROKEN_HCE				= 1 << 8,
53426f968d7SAlim Akhtar 
53526f968d7SAlim Akhtar 	/*
53626f968d7SAlim Akhtar 	 * This quirk needs to be enabled if the host controller regards
53726f968d7SAlim Akhtar 	 * resolution of the values of PRDTO and PRDTL in UTRD as byte.
53826f968d7SAlim Akhtar 	 */
53926f968d7SAlim Akhtar 	UFSHCD_QUIRK_PRDT_BYTE_GRAN			= 1 << 9,
540d779a6e9SKiwoong Kim 
541d779a6e9SKiwoong Kim 	/*
542d779a6e9SKiwoong Kim 	 * This quirk needs to be enabled if the host controller reports
543d779a6e9SKiwoong Kim 	 * OCS FATAL ERROR with device error through sense data
544d779a6e9SKiwoong Kim 	 */
545d779a6e9SKiwoong Kim 	UFSHCD_QUIRK_BROKEN_OCS_FATAL_ERROR		= 1 << 10,
5465df6f2deSKiwoong Kim 
5475df6f2deSKiwoong Kim 	/*
5488da76f71SAdrian Hunter 	 * This quirk needs to be enabled if the host controller has
5498da76f71SAdrian Hunter 	 * auto-hibernate capability but it doesn't work.
5508da76f71SAdrian Hunter 	 */
5518da76f71SAdrian Hunter 	UFSHCD_QUIRK_BROKEN_AUTO_HIBERN8		= 1 << 11,
55202f74150SMartin K. Petersen 
55302f74150SMartin K. Petersen 	/*
5545df6f2deSKiwoong Kim 	 * This quirk needs to disable manual flush for write booster
5555df6f2deSKiwoong Kim 	 */
55602f74150SMartin K. Petersen 	UFSHCI_QUIRK_SKIP_MANUAL_WB_FLUSH_CTRL		= 1 << 12,
55702f74150SMartin K. Petersen 
558b1d0d2ebSKiwoong Kim 	/*
559b1d0d2ebSKiwoong Kim 	 * This quirk needs to disable unipro timeout values
560b1d0d2ebSKiwoong Kim 	 * before power mode change
561b1d0d2ebSKiwoong Kim 	 */
562b1d0d2ebSKiwoong Kim 	UFSHCD_QUIRK_SKIP_DEF_UNIPRO_TIMEOUT_SETTING = 1 << 13,
563b1d0d2ebSKiwoong Kim 
5642b2bfc8aSKiwoong Kim 	/*
5652b2bfc8aSKiwoong Kim 	 * This quirk allows only sg entries aligned with page size.
5662b2bfc8aSKiwoong Kim 	 */
5679599a1cfSAvri Altman 	UFSHCD_QUIRK_ALIGN_SG_WITH_PAGE_SIZE		= 1 << 14,
568a22bcfdbSjongmin jeong 
569a22bcfdbSjongmin jeong 	/*
570a22bcfdbSjongmin jeong 	 * This quirk needs to be enabled if the host controller does not
571a22bcfdbSjongmin jeong 	 * support UIC command
572a22bcfdbSjongmin jeong 	 */
573a22bcfdbSjongmin jeong 	UFSHCD_QUIRK_BROKEN_UIC_CMD			= 1 << 15,
57410fb4f87Sjongmin jeong 
57510fb4f87Sjongmin jeong 	/*
57610fb4f87Sjongmin jeong 	 * This quirk needs to be enabled if the host controller cannot
57710fb4f87Sjongmin jeong 	 * support physical host configuration.
57810fb4f87Sjongmin jeong 	 */
57910fb4f87Sjongmin jeong 	UFSHCD_QUIRK_SKIP_PH_CONFIGURATION		= 1 << 16,
5806554400dSYoshihiro Shimoda 
5816554400dSYoshihiro Shimoda 	/*
5826554400dSYoshihiro Shimoda 	 * This quirk needs to be enabled if the host controller has
5836554400dSYoshihiro Shimoda 	 * 64-bit addressing supported capability but it doesn't work.
5846554400dSYoshihiro Shimoda 	 */
5856554400dSYoshihiro Shimoda 	UFSHCD_QUIRK_BROKEN_64BIT_ADDRESS		= 1 << 17,
5862f11bbc2SYoshihiro Shimoda 
5872f11bbc2SYoshihiro Shimoda 	/*
5882f11bbc2SYoshihiro Shimoda 	 * This quirk needs to be enabled if the host controller has
5892f11bbc2SYoshihiro Shimoda 	 * auto-hibernate capability but it's FASTAUTO only.
5902f11bbc2SYoshihiro Shimoda 	 */
5912f11bbc2SYoshihiro Shimoda 	UFSHCD_QUIRK_HIBERN_FASTAUTO			= 1 << 18,
592c3f7d1fcSChristoph Hellwig };
593c3f7d1fcSChristoph Hellwig 
594c2014682SStanley Chu enum ufshcd_caps {
595c2014682SStanley Chu 	/* Allow dynamic clk gating */
596c2014682SStanley Chu 	UFSHCD_CAP_CLK_GATING				= 1 << 0,
597c2014682SStanley Chu 
598c2014682SStanley Chu 	/* Allow hiberb8 with clk gating */
599c2014682SStanley Chu 	UFSHCD_CAP_HIBERN8_WITH_CLK_GATING		= 1 << 1,
600c2014682SStanley Chu 
601c2014682SStanley Chu 	/* Allow dynamic clk scaling */
602c2014682SStanley Chu 	UFSHCD_CAP_CLK_SCALING				= 1 << 2,
603c2014682SStanley Chu 
604c2014682SStanley Chu 	/* Allow auto bkops to enabled during runtime suspend */
605c2014682SStanley Chu 	UFSHCD_CAP_AUTO_BKOPS_SUSPEND			= 1 << 3,
606c2014682SStanley Chu 
607c2014682SStanley Chu 	/*
608c2014682SStanley Chu 	 * This capability allows host controller driver to use the UFS HCI's
609c2014682SStanley Chu 	 * interrupt aggregation capability.
610c2014682SStanley Chu 	 * CAUTION: Enabling this might reduce overall UFS throughput.
611c2014682SStanley Chu 	 */
612c2014682SStanley Chu 	UFSHCD_CAP_INTR_AGGR				= 1 << 4,
613c2014682SStanley Chu 
614c2014682SStanley Chu 	/*
615c2014682SStanley Chu 	 * This capability allows the device auto-bkops to be always enabled
616c2014682SStanley Chu 	 * except during suspend (both runtime and suspend).
617c2014682SStanley Chu 	 * Enabling this capability means that device will always be allowed
618c2014682SStanley Chu 	 * to do background operation when it's active but it might degrade
619c2014682SStanley Chu 	 * the performance of ongoing read/write operations.
620c2014682SStanley Chu 	 */
621c2014682SStanley Chu 	UFSHCD_CAP_KEEP_AUTO_BKOPS_ENABLED_EXCEPT_SUSPEND = 1 << 5,
622c2014682SStanley Chu 
623c2014682SStanley Chu 	/*
624c2014682SStanley Chu 	 * This capability allows host controller driver to automatically
625c2014682SStanley Chu 	 * enable runtime power management by itself instead of waiting
626c2014682SStanley Chu 	 * for userspace to control the power management.
627c2014682SStanley Chu 	 */
628c2014682SStanley Chu 	UFSHCD_CAP_RPM_AUTOSUSPEND			= 1 << 6,
6293d17b9b5SAsutosh Das 
6303d17b9b5SAsutosh Das 	/*
6313d17b9b5SAsutosh Das 	 * This capability allows the host controller driver to turn-on
6323d17b9b5SAsutosh Das 	 * WriteBooster, if the underlying device supports it and is
6333d17b9b5SAsutosh Das 	 * provisioned to be used. This would increase the write performance.
6343d17b9b5SAsutosh Das 	 */
6353d17b9b5SAsutosh Das 	UFSHCD_CAP_WB_EN				= 1 << 7,
6365e7341e1SSatya Tangirala 
6375e7341e1SSatya Tangirala 	/*
6385e7341e1SSatya Tangirala 	 * This capability allows the host controller driver to use the
6395e7341e1SSatya Tangirala 	 * inline crypto engine, if it is present
6405e7341e1SSatya Tangirala 	 */
6415e7341e1SSatya Tangirala 	UFSHCD_CAP_CRYPTO				= 1 << 8,
642dd7143e2SCan Guo 
643dd7143e2SCan Guo 	/*
644dd7143e2SCan Guo 	 * This capability allows the controller regulators to be put into
645dd7143e2SCan Guo 	 * lpm mode aggressively during clock gating.
646dd7143e2SCan Guo 	 * This would increase power savings.
647dd7143e2SCan Guo 	 */
648dd7143e2SCan Guo 	UFSHCD_CAP_AGGR_POWER_COLLAPSE			= 1 << 9,
649fe1d4c2eSAdrian Hunter 
650fe1d4c2eSAdrian Hunter 	/*
651fe1d4c2eSAdrian Hunter 	 * This capability allows the host controller driver to use DeepSleep,
652fe1d4c2eSAdrian Hunter 	 * if it is supported by the UFS device. The host controller driver must
653fe1d4c2eSAdrian Hunter 	 * support device hardware reset via the hba->device_reset() callback,
654fe1d4c2eSAdrian Hunter 	 * in order to exit DeepSleep state.
655fe1d4c2eSAdrian Hunter 	 */
656fe1d4c2eSAdrian Hunter 	UFSHCD_CAP_DEEPSLEEP				= 1 << 10,
657e88e2d32SAvri Altman 
658e88e2d32SAvri Altman 	/*
659e88e2d32SAvri Altman 	 * This capability allows the host controller driver to use temperature
660e88e2d32SAvri Altman 	 * notification if it is supported by the UFS device.
661e88e2d32SAvri Altman 	 */
662e88e2d32SAvri Altman 	UFSHCD_CAP_TEMP_NOTIF				= 1 << 11,
663c2014682SStanley Chu };
664c2014682SStanley Chu 
66590b8491cSStanley Chu struct ufs_hba_variant_params {
66690b8491cSStanley Chu 	struct devfreq_dev_profile devfreq_profile;
66790b8491cSStanley Chu 	struct devfreq_simple_ondemand_data ondemand_data;
66890b8491cSStanley Chu 	u16 hba_enable_delay_us;
669d14734aeSStanley Chu 	u32 wb_flush_threshold;
67090b8491cSStanley Chu };
67190b8491cSStanley Chu 
672f02bc975SDaejun Park #ifdef CONFIG_SCSI_UFS_HPB
673f02bc975SDaejun Park /**
674f02bc975SDaejun Park  * struct ufshpb_dev_info - UFSHPB device related info
675f02bc975SDaejun Park  * @num_lu: the number of user logical unit to check whether all lu finished
676f02bc975SDaejun Park  *          initialization
677f02bc975SDaejun Park  * @rgn_size: device reported HPB region size
678f02bc975SDaejun Park  * @srgn_size: device reported HPB sub-region size
679f02bc975SDaejun Park  * @slave_conf_cnt: counter to check all lu finished initialization
680f02bc975SDaejun Park  * @hpb_disabled: flag to check if HPB is disabled
68141d8a933SDaejun Park  * @max_hpb_single_cmd: device reported bMAX_DATA_SIZE_FOR_SINGLE_CMD value
68241d8a933SDaejun Park  * @is_legacy: flag to check HPB 1.0
683119ee38cSAvri Altman  * @control_mode: either host or device
684f02bc975SDaejun Park  */
685f02bc975SDaejun Park struct ufshpb_dev_info {
686f02bc975SDaejun Park 	int num_lu;
687f02bc975SDaejun Park 	int rgn_size;
688f02bc975SDaejun Park 	int srgn_size;
689f02bc975SDaejun Park 	atomic_t slave_conf_cnt;
690f02bc975SDaejun Park 	bool hpb_disabled;
69141d8a933SDaejun Park 	u8 max_hpb_single_cmd;
69241d8a933SDaejun Park 	bool is_legacy;
693119ee38cSAvri Altman 	u8 control_mode;
694f02bc975SDaejun Park };
695f02bc975SDaejun Park #endif
696f02bc975SDaejun Park 
6971d8613a2SCan Guo struct ufs_hba_monitor {
6981d8613a2SCan Guo 	unsigned long chunk_size;
6991d8613a2SCan Guo 
7001d8613a2SCan Guo 	unsigned long nr_sec_rw[2];
7011d8613a2SCan Guo 	ktime_t total_busy[2];
7021d8613a2SCan Guo 
7031d8613a2SCan Guo 	unsigned long nr_req[2];
7041d8613a2SCan Guo 	/* latencies*/
7051d8613a2SCan Guo 	ktime_t lat_sum[2];
7061d8613a2SCan Guo 	ktime_t lat_max[2];
7071d8613a2SCan Guo 	ktime_t lat_min[2];
7081d8613a2SCan Guo 
7091d8613a2SCan Guo 	u32 nr_queued[2];
7101d8613a2SCan Guo 	ktime_t busy_start_ts[2];
7111d8613a2SCan Guo 
7121d8613a2SCan Guo 	ktime_t enabled_ts;
7131d8613a2SCan Guo 	bool enabled;
7141d8613a2SCan Guo };
7151d8613a2SCan Guo 
7163a4bf06dSYaniv Gardi /**
717e0eca63eSVinayak Holikatti  * struct ufs_hba - per adapter private structure
718e0eca63eSVinayak Holikatti  * @mmio_base: UFSHCI base register address
719e0eca63eSVinayak Holikatti  * @ucdl_base_addr: UFS Command Descriptor base address
720e0eca63eSVinayak Holikatti  * @utrdl_base_addr: UTP Transfer Request Descriptor base address
721e0eca63eSVinayak Holikatti  * @utmrdl_base_addr: UTP Task Management Descriptor base address
722e0eca63eSVinayak Holikatti  * @ucdl_dma_addr: UFS Command Descriptor DMA address
723e0eca63eSVinayak Holikatti  * @utrdl_dma_addr: UTRDL DMA address
724e0eca63eSVinayak Holikatti  * @utmrdl_dma_addr: UTMRDL DMA address
725e0eca63eSVinayak Holikatti  * @host: Scsi_Host instance of the driver
726e0eca63eSVinayak Holikatti  * @dev: device handle
727e2106584SBart Van Assche  * @ufs_device_wlun: WLUN that controls the entire UFS device.
728cff91dafSBart Van Assche  * @hwmon_device: device instance registered with the hwmon core.
729cff91dafSBart Van Assche  * @curr_dev_pwr_mode: active UFS device power mode.
730cff91dafSBart Van Assche  * @uic_link_state: active state of the link to the UFS device.
731cff91dafSBart Van Assche  * @rpm_lvl: desired UFS power management level during runtime PM.
732cff91dafSBart Van Assche  * @spm_lvl: desired UFS power management level during system PM.
733cff91dafSBart Van Assche  * @pm_op_in_progress: whether or not a PM operation is in progress.
734cff91dafSBart Van Assche  * @ahit: value of Auto-Hibernate Idle Timer register.
735e0eca63eSVinayak Holikatti  * @lrb: local reference block
736e0eca63eSVinayak Holikatti  * @outstanding_tasks: Bits representing outstanding task requests
737169f5eb2SBart Van Assche  * @outstanding_lock: Protects @outstanding_reqs.
738e0eca63eSVinayak Holikatti  * @outstanding_reqs: Bits representing outstanding transfer requests
739e0eca63eSVinayak Holikatti  * @capabilities: UFS Controller Capabilities
740e0eca63eSVinayak Holikatti  * @nutrs: Transfer Request Queue depth supported by controller
741e0eca63eSVinayak Holikatti  * @nutmrs: Task Management Queue depth supported by controller
742945c3ccaSBart Van Assche  * @reserved_slot: Used to submit device commands. Protected by @dev_cmd.lock.
743e0eca63eSVinayak Holikatti  * @ufs_version: UFS Version to which controller complies
7445c0c28a8SSujit Reddy Thumma  * @vops: pointer to variant specific operations
745cff91dafSBart Van Assche  * @vps: pointer to variant specific parameters
7465c0c28a8SSujit Reddy Thumma  * @priv: pointer to variant specific private data
747e0eca63eSVinayak Holikatti  * @irq: Irq number of the controller
748cff91dafSBart Van Assche  * @is_irq_enabled: whether or not the UFS controller interrupt is enabled.
749cff91dafSBart Van Assche  * @dev_ref_clk_freq: reference clock frequency
750cff91dafSBart Van Assche  * @quirks: bitmask with information about deviations from the UFSHCI standard.
751cff91dafSBart Van Assche  * @dev_quirks: bitmask with information about deviations from the UFS standard.
75269a6c269SBart Van Assche  * @tmf_tag_set: TMF tag set.
75369a6c269SBart Van Assche  * @tmf_queue: Used to allocate TMF tags.
754cff91dafSBart Van Assche  * @tmf_rqs: array with pointers to TMF requests while these are in progress.
755cff91dafSBart Van Assche  * @active_uic_cmd: handle of active UIC command
756cff91dafSBart Van Assche  * @uic_cmd_mutex: mutex for UIC command
757cff91dafSBart Van Assche  * @uic_async_done: completion used during UIC processing
7589c202090SBart Van Assche  * @ufshcd_state: UFSHCD state
7593441da7dSSujit Reddy Thumma  * @eh_flags: Error handling flags
7602fbd009bSSeungwon Jeon  * @intr_mask: Interrupt Mask Bits
76166ec6d59SSujit Reddy Thumma  * @ee_ctrl_mask: Exception event control mask
762cff91dafSBart Van Assche  * @ee_drv_mask: Exception event mask for driver
763cff91dafSBart Van Assche  * @ee_usr_mask: Exception event mask for user (set via debugfs)
764cff91dafSBart Van Assche  * @ee_ctrl_mutex: Used to serialize exception event information.
7651d337ec2SSujit Reddy Thumma  * @is_powered: flag to check if HBA is powered
7669cd20d3fSCan Guo  * @shutting_down: flag to check if shutdown has been invoked
7679cd20d3fSCan Guo  * @host_sem: semaphore used to serialize concurrent contexts
76888b09900SAdrian Hunter  * @eh_wq: Workqueue that eh_work works on
76988b09900SAdrian Hunter  * @eh_work: Worker to handle UFS errors that require s/w attention
77066ec6d59SSujit Reddy Thumma  * @eeh_work: Worker to handle exception events
771e0eca63eSVinayak Holikatti  * @errors: HBA errors
772e8e7f271SSujit Reddy Thumma  * @uic_error: UFS interconnect layer error status
773e8e7f271SSujit Reddy Thumma  * @saved_err: sticky error mask
774e8e7f271SSujit Reddy Thumma  * @saved_uic_err: sticky UIC error mask
775cff91dafSBart Van Assche  * @ufs_stats: various error counters
7764db7a236SCan Guo  * @force_reset: flag to force eh_work perform a full reset
7772355b66eSCan Guo  * @force_pmc: flag to force a power mode change
7782df74b69SCan Guo  * @silence_err_logs: flag to silence error logs
7795a0b0cb9SSujit Reddy Thumma  * @dev_cmd: ufs device management command information
780cad2e03dSYaniv Gardi  * @last_dme_cmd_tstamp: time stamp of the last completed DME command
781cff91dafSBart Van Assche  * @nop_out_timeout: NOP OUT timeout value
782cff91dafSBart Van Assche  * @dev_info: information about the UFS device
78366ec6d59SSujit Reddy Thumma  * @auto_bkops_enabled: to track whether bkops is enabled in device
784aa497613SSujit Reddy Thumma  * @vreg_info: UFS device voltage regulator information
785c6e79dacSSujit Reddy Thumma  * @clk_list_head: UFS host controller clocks list node head
786cff91dafSBart Van Assche  * @req_abort_count: number of times ufshcd_abort() has been called
787cff91dafSBart Van Assche  * @lanes_per_direction: number of lanes per data direction between the UFS
788cff91dafSBart Van Assche  *	controller and the UFS device.
7897eb584dbSDolev Raviv  * @pwr_info: holds current power mode
7907eb584dbSDolev Raviv  * @max_pwr_info: keeps the device max valid pwm
791cff91dafSBart Van Assche  * @clk_gating: information related to clock gating
792cff91dafSBart Van Assche  * @caps: bitmask with information about UFS controller capabilities
793cff91dafSBart Van Assche  * @devfreq: frequency scaling information owned by the devfreq core
794cff91dafSBart Van Assche  * @clk_scaling: frequency scaling information owned by the UFS driver
795cff91dafSBart Van Assche  * @is_sys_suspended: whether or not the entire system has been suspended
796afdfff59SYaniv Gardi  * @urgent_bkops_lvl: keeps track of urgent bkops level for device
797afdfff59SYaniv Gardi  * @is_urgent_bkops_lvl_checked: keeps track if the urgent bkops level for
798afdfff59SYaniv Gardi  *  device is known or not.
799cff91dafSBart Van Assche  * @clk_scaling_lock: used to serialize device commands and clock scaling
800cff91dafSBart Van Assche  * @desc_size: descriptor sizes reported by device
80138135535SSubhash Jadavani  * @scsi_block_reqs_cnt: reference counting for scsi block requests
802cff91dafSBart Van Assche  * @bsg_dev: struct device associated with the BSG queue
803cff91dafSBart Van Assche  * @bsg_queue: BSG queue associated with the UFS controller
804cff91dafSBart Van Assche  * @rpm_dev_flush_recheck_work: used to suspend from RPM (runtime power
805cff91dafSBart Van Assche  *	management) after the UFS device has finished a WriteBooster buffer
806cff91dafSBart Van Assche  *	flush or auto BKOP.
807cff91dafSBart Van Assche  * @ufshpb_dev: information related to HPB (Host Performance Booster).
808cff91dafSBart Van Assche  * @monitor: statistics about UFS commands
80970297a8aSSatya Tangirala  * @crypto_capabilities: Content of crypto capabilities register (0x100)
81070297a8aSSatya Tangirala  * @crypto_cap_array: Array of crypto capabilities
81170297a8aSSatya Tangirala  * @crypto_cfg_register: Start of the crypto cfg array
812cb77cb5aSEric Biggers  * @crypto_profile: the crypto profile of this hba (if applicable)
813cff91dafSBart Van Assche  * @debugfs_root: UFS controller debugfs root directory
814cff91dafSBart Van Assche  * @debugfs_ee_work: used to restore ee_ctrl_mask after a delay
815cff91dafSBart Van Assche  * @debugfs_ee_rate_limit_ms: user configurable delay after which to restore
816cff91dafSBart Van Assche  *	ee_ctrl_mask
817cff91dafSBart Van Assche  * @luns_avail: number of regular and well known LUNs supported by the UFS
818cff91dafSBart Van Assche  *	device
819cff91dafSBart Van Assche  * @complete_put: whether or not to call ufshcd_rpm_put() from inside
820cff91dafSBart Van Assche  *	ufshcd_resume_complete()
821e0eca63eSVinayak Holikatti  */
822e0eca63eSVinayak Holikatti struct ufs_hba {
823e0eca63eSVinayak Holikatti 	void __iomem *mmio_base;
824e0eca63eSVinayak Holikatti 
825e0eca63eSVinayak Holikatti 	/* Virtual memory reference */
826e0eca63eSVinayak Holikatti 	struct utp_transfer_cmd_desc *ucdl_base_addr;
827e0eca63eSVinayak Holikatti 	struct utp_transfer_req_desc *utrdl_base_addr;
828e0eca63eSVinayak Holikatti 	struct utp_task_req_desc *utmrdl_base_addr;
829e0eca63eSVinayak Holikatti 
830e0eca63eSVinayak Holikatti 	/* DMA memory reference */
831e0eca63eSVinayak Holikatti 	dma_addr_t ucdl_dma_addr;
832e0eca63eSVinayak Holikatti 	dma_addr_t utrdl_dma_addr;
833e0eca63eSVinayak Holikatti 	dma_addr_t utmrdl_dma_addr;
834e0eca63eSVinayak Holikatti 
835e0eca63eSVinayak Holikatti 	struct Scsi_Host *host;
836e0eca63eSVinayak Holikatti 	struct device *dev;
837e2106584SBart Van Assche 	struct scsi_device *ufs_device_wlun;
838e0eca63eSVinayak Holikatti 
839e88e2d32SAvri Altman #ifdef CONFIG_SCSI_UFS_HWMON
840e88e2d32SAvri Altman 	struct device *hwmon_device;
841e88e2d32SAvri Altman #endif
842e88e2d32SAvri Altman 
84357d104c1SSubhash Jadavani 	enum ufs_dev_pwr_mode curr_dev_pwr_mode;
84457d104c1SSubhash Jadavani 	enum uic_link_state uic_link_state;
84557d104c1SSubhash Jadavani 	/* Desired UFS power management level during runtime PM */
84657d104c1SSubhash Jadavani 	enum ufs_pm_level rpm_lvl;
84757d104c1SSubhash Jadavani 	/* Desired UFS power management level during system PM */
84857d104c1SSubhash Jadavani 	enum ufs_pm_level spm_lvl;
84957d104c1SSubhash Jadavani 	int pm_op_in_progress;
85057d104c1SSubhash Jadavani 
851ad448378SAdrian Hunter 	/* Auto-Hibernate Idle Timer register value */
852ad448378SAdrian Hunter 	u32 ahit;
853ad448378SAdrian Hunter 
854e0eca63eSVinayak Holikatti 	struct ufshcd_lrb *lrb;
855e0eca63eSVinayak Holikatti 
856e0eca63eSVinayak Holikatti 	unsigned long outstanding_tasks;
857169f5eb2SBart Van Assche 	spinlock_t outstanding_lock;
858e0eca63eSVinayak Holikatti 	unsigned long outstanding_reqs;
859e0eca63eSVinayak Holikatti 
860e0eca63eSVinayak Holikatti 	u32 capabilities;
861e0eca63eSVinayak Holikatti 	int nutrs;
862e0eca63eSVinayak Holikatti 	int nutmrs;
863945c3ccaSBart Van Assche 	u32 reserved_slot;
864e0eca63eSVinayak Holikatti 	u32 ufs_version;
865176eb927SArnd Bergmann 	const struct ufs_hba_variant_ops *vops;
86690b8491cSStanley Chu 	struct ufs_hba_variant_params *vps;
8675c0c28a8SSujit Reddy Thumma 	void *priv;
868e0eca63eSVinayak Holikatti 	unsigned int irq;
86957d104c1SSubhash Jadavani 	bool is_irq_enabled;
8709e1e8a75SSubhash Jadavani 	enum ufs_ref_clk_freq dev_ref_clk_freq;
871e0eca63eSVinayak Holikatti 
872cad2e03dSYaniv Gardi 	unsigned int quirks;	/* Deviations from standard UFSHCI spec. */
8736ccf44feSSeungwon Jeon 
874c58ab7aaSYaniv Gardi 	/* Device deviations from standard UFS device spec. */
875c58ab7aaSYaniv Gardi 	unsigned int dev_quirks;
876c58ab7aaSYaniv Gardi 
87769a6c269SBart Van Assche 	struct blk_mq_tag_set tmf_tag_set;
87869a6c269SBart Van Assche 	struct request_queue *tmf_queue;
879f5ef336fSAdrian Hunter 	struct request **tmf_rqs;
880e0eca63eSVinayak Holikatti 
88157d104c1SSubhash Jadavani 	struct uic_command *active_uic_cmd;
88257d104c1SSubhash Jadavani 	struct mutex uic_cmd_mutex;
88357d104c1SSubhash Jadavani 	struct completion *uic_async_done;
88453b3d9c3SSeungwon Jeon 
8859c202090SBart Van Assche 	enum ufshcd_state ufshcd_state;
8863441da7dSSujit Reddy Thumma 	u32 eh_flags;
8872fbd009bSSeungwon Jeon 	u32 intr_mask;
888cff91dafSBart Van Assche 	u16 ee_ctrl_mask;
889cff91dafSBart Van Assche 	u16 ee_drv_mask;
890cff91dafSBart Van Assche 	u16 ee_usr_mask;
891cd469475SAdrian Hunter 	struct mutex ee_ctrl_mutex;
8921d337ec2SSujit Reddy Thumma 	bool is_powered;
8939cd20d3fSCan Guo 	bool shutting_down;
8949cd20d3fSCan Guo 	struct semaphore host_sem;
895e0eca63eSVinayak Holikatti 
896e0eca63eSVinayak Holikatti 	/* Work Queues */
89788b09900SAdrian Hunter 	struct workqueue_struct *eh_wq;
89888b09900SAdrian Hunter 	struct work_struct eh_work;
89966ec6d59SSujit Reddy Thumma 	struct work_struct eeh_work;
900e0eca63eSVinayak Holikatti 
901e0eca63eSVinayak Holikatti 	/* HBA Errors */
902e0eca63eSVinayak Holikatti 	u32 errors;
903e8e7f271SSujit Reddy Thumma 	u32 uic_error;
904e8e7f271SSujit Reddy Thumma 	u32 saved_err;
905e8e7f271SSujit Reddy Thumma 	u32 saved_uic_err;
906ff8e20c6SDolev Raviv 	struct ufs_stats ufs_stats;
9074db7a236SCan Guo 	bool force_reset;
9082355b66eSCan Guo 	bool force_pmc;
9092df74b69SCan Guo 	bool silence_err_logs;
9105a0b0cb9SSujit Reddy Thumma 
9115a0b0cb9SSujit Reddy Thumma 	/* Device management request data */
9125a0b0cb9SSujit Reddy Thumma 	struct ufs_dev_cmd dev_cmd;
913cad2e03dSYaniv Gardi 	ktime_t last_dme_cmd_tstamp;
9141cbc9ad3SAdrian Hunter 	int nop_out_timeout;
91566ec6d59SSujit Reddy Thumma 
91657d104c1SSubhash Jadavani 	/* Keeps information of the UFS device connected to this host */
91757d104c1SSubhash Jadavani 	struct ufs_dev_info dev_info;
91866ec6d59SSujit Reddy Thumma 	bool auto_bkops_enabled;
919aa497613SSujit Reddy Thumma 	struct ufs_vreg_info vreg_info;
920c6e79dacSSujit Reddy Thumma 	struct list_head clk_list_head;
92157d104c1SSubhash Jadavani 
9227fabb77bSGilad Broner 	/* Number of requests aborts */
9237fabb77bSGilad Broner 	int req_abort_count;
9247fabb77bSGilad Broner 
92554b879b7SYaniv Gardi 	/* Number of lanes available (1 or 2) for Rx/Tx */
92654b879b7SYaniv Gardi 	u32 lanes_per_direction;
9277eb584dbSDolev Raviv 	struct ufs_pa_layer_attr pwr_info;
9287eb584dbSDolev Raviv 	struct ufs_pwr_mode_info max_pwr_info;
9291ab27c9cSSahitya Tummala 
9301ab27c9cSSahitya Tummala 	struct ufs_clk_gating clk_gating;
9311ab27c9cSSahitya Tummala 	/* Control to enable/disable host capabilities */
9321ab27c9cSSahitya Tummala 	u32 caps;
933856b3483SSahitya Tummala 
934856b3483SSahitya Tummala 	struct devfreq *devfreq;
935856b3483SSahitya Tummala 	struct ufs_clk_scaling clk_scaling;
936e785060eSDolev Raviv 	bool is_sys_suspended;
937afdfff59SYaniv Gardi 
938afdfff59SYaniv Gardi 	enum bkops_status urgent_bkops_lvl;
939afdfff59SYaniv Gardi 	bool is_urgent_bkops_lvl_checked;
940a3cd5ec5Ssubhashj@codeaurora.org 
941a3cd5ec5Ssubhashj@codeaurora.org 	struct rw_semaphore clk_scaling_lock;
9427a0bf85bSBean Huo 	unsigned char desc_size[QUERY_DESC_IDN_MAX];
94338135535SSubhash Jadavani 	atomic_t scsi_block_reqs_cnt;
944df032bf2SAvri Altman 
945df032bf2SAvri Altman 	struct device		bsg_dev;
946df032bf2SAvri Altman 	struct request_queue	*bsg_queue;
94751dd905bSStanley Chu 	struct delayed_work rpm_dev_flush_recheck_work;
94870297a8aSSatya Tangirala 
949f02bc975SDaejun Park #ifdef CONFIG_SCSI_UFS_HPB
950f02bc975SDaejun Park 	struct ufshpb_dev_info ufshpb_dev;
951f02bc975SDaejun Park #endif
952f02bc975SDaejun Park 
9531d8613a2SCan Guo 	struct ufs_hba_monitor	monitor;
9541d8613a2SCan Guo 
95570297a8aSSatya Tangirala #ifdef CONFIG_SCSI_UFS_CRYPTO
95670297a8aSSatya Tangirala 	union ufs_crypto_capabilities crypto_capabilities;
95770297a8aSSatya Tangirala 	union ufs_crypto_cap_entry *crypto_cap_array;
95870297a8aSSatya Tangirala 	u32 crypto_cfg_register;
959cb77cb5aSEric Biggers 	struct blk_crypto_profile crypto_profile;
96070297a8aSSatya Tangirala #endif
961b6cacaf2SAdrian Hunter #ifdef CONFIG_DEBUG_FS
962b6cacaf2SAdrian Hunter 	struct dentry *debugfs_root;
9637deedfdaSAdrian Hunter 	struct delayed_work debugfs_ee_work;
9647deedfdaSAdrian Hunter 	u32 debugfs_ee_rate_limit_ms;
965b6cacaf2SAdrian Hunter #endif
966b294ff3eSAsutosh Das 	u32 luns_avail;
967b294ff3eSAsutosh Das 	bool complete_put;
968e0eca63eSVinayak Holikatti };
969e0eca63eSVinayak Holikatti 
9701ab27c9cSSahitya Tummala /* Returns true if clocks can be gated. Otherwise false */
9711ab27c9cSSahitya Tummala static inline bool ufshcd_is_clkgating_allowed(struct ufs_hba *hba)
9721ab27c9cSSahitya Tummala {
9731ab27c9cSSahitya Tummala 	return hba->caps & UFSHCD_CAP_CLK_GATING;
9741ab27c9cSSahitya Tummala }
9751ab27c9cSSahitya Tummala static inline bool ufshcd_can_hibern8_during_gating(struct ufs_hba *hba)
9761ab27c9cSSahitya Tummala {
9771ab27c9cSSahitya Tummala 	return hba->caps & UFSHCD_CAP_HIBERN8_WITH_CLK_GATING;
9781ab27c9cSSahitya Tummala }
979fcb0c4b0SSahitya Tummala static inline int ufshcd_is_clkscaling_supported(struct ufs_hba *hba)
980856b3483SSahitya Tummala {
981856b3483SSahitya Tummala 	return hba->caps & UFSHCD_CAP_CLK_SCALING;
982856b3483SSahitya Tummala }
983374a246eSSubhash Jadavani static inline bool ufshcd_can_autobkops_during_suspend(struct ufs_hba *hba)
984374a246eSSubhash Jadavani {
985374a246eSSubhash Jadavani 	return hba->caps & UFSHCD_CAP_AUTO_BKOPS_SUSPEND;
986374a246eSSubhash Jadavani }
98749615ba1SStanley Chu static inline bool ufshcd_is_rpm_autosuspend_allowed(struct ufs_hba *hba)
98849615ba1SStanley Chu {
98949615ba1SStanley Chu 	return hba->caps & UFSHCD_CAP_RPM_AUTOSUSPEND;
99049615ba1SStanley Chu }
991374a246eSSubhash Jadavani 
992b852190eSYaniv Gardi static inline bool ufshcd_is_intr_aggr_allowed(struct ufs_hba *hba)
993b852190eSYaniv Gardi {
9941c0810e7SKeoseong Park 	return (hba->caps & UFSHCD_CAP_INTR_AGGR) &&
9951c0810e7SKeoseong Park 		!(hba->quirks & UFSHCD_QUIRK_BROKEN_INTR_AGGR);
996b852190eSYaniv Gardi }
997b852190eSYaniv Gardi 
998dd7143e2SCan Guo static inline bool ufshcd_can_aggressive_pc(struct ufs_hba *hba)
999dd7143e2SCan Guo {
1000dd7143e2SCan Guo 	return !!(ufshcd_is_link_hibern8(hba) &&
1001dd7143e2SCan Guo 		  (hba->caps & UFSHCD_CAP_AGGR_POWER_COLLAPSE));
1002dd7143e2SCan Guo }
1003dd7143e2SCan Guo 
1004ee5f1042SStanley Chu static inline bool ufshcd_is_auto_hibern8_supported(struct ufs_hba *hba)
1005ee5f1042SStanley Chu {
10068da76f71SAdrian Hunter 	return (hba->capabilities & MASK_AUTO_HIBERN8_SUPPORT) &&
10078da76f71SAdrian Hunter 		!(hba->quirks & UFSHCD_QUIRK_BROKEN_AUTO_HIBERN8);
1008ee5f1042SStanley Chu }
1009ee5f1042SStanley Chu 
10105a244e0eSStanley Chu static inline bool ufshcd_is_auto_hibern8_enabled(struct ufs_hba *hba)
10115a244e0eSStanley Chu {
101251d1628fSBart Van Assche 	return FIELD_GET(UFSHCI_AHIBERN8_TIMER_MASK, hba->ahit);
10135a244e0eSStanley Chu }
10145a244e0eSStanley Chu 
10153d17b9b5SAsutosh Das static inline bool ufshcd_is_wb_allowed(struct ufs_hba *hba)
10163d17b9b5SAsutosh Das {
10173d17b9b5SAsutosh Das 	return hba->caps & UFSHCD_CAP_WB_EN;
10183d17b9b5SAsutosh Das }
10193d17b9b5SAsutosh Das 
1020b873a275SSeungwon Jeon #define ufshcd_writel(hba, val, reg)	\
1021b873a275SSeungwon Jeon 	writel((val), (hba)->mmio_base + (reg))
1022b873a275SSeungwon Jeon #define ufshcd_readl(hba, reg)	\
1023b873a275SSeungwon Jeon 	readl((hba)->mmio_base + (reg))
1024b873a275SSeungwon Jeon 
1025e785060eSDolev Raviv /**
1026cff91dafSBart Van Assche  * ufshcd_rmwl - perform read/modify/write for a controller register
1027cff91dafSBart Van Assche  * @hba: per adapter instance
1028cff91dafSBart Van Assche  * @mask: mask to apply on read value
1029cff91dafSBart Van Assche  * @val: actual value to write
1030cff91dafSBart Van Assche  * @reg: register address
1031e785060eSDolev Raviv  */
1032e785060eSDolev Raviv static inline void ufshcd_rmwl(struct ufs_hba *hba, u32 mask, u32 val, u32 reg)
1033e785060eSDolev Raviv {
1034e785060eSDolev Raviv 	u32 tmp;
1035e785060eSDolev Raviv 
1036e785060eSDolev Raviv 	tmp = ufshcd_readl(hba, reg);
1037e785060eSDolev Raviv 	tmp &= ~mask;
1038e785060eSDolev Raviv 	tmp |= (val & mask);
1039e785060eSDolev Raviv 	ufshcd_writel(hba, tmp, reg);
1040e785060eSDolev Raviv }
1041e785060eSDolev Raviv 
10425c0c28a8SSujit Reddy Thumma int ufshcd_alloc_host(struct device *, struct ufs_hba **);
104347555a5cSYaniv Gardi void ufshcd_dealloc_host(struct ufs_hba *);
10449d19bf7aSStanley Chu int ufshcd_hba_enable(struct ufs_hba *hba);
10455c0c28a8SSujit Reddy Thumma int ufshcd_init(struct ufs_hba *, void __iomem *, unsigned int);
1046087c5efaSStanley Chu int ufshcd_link_recovery(struct ufs_hba *hba);
10479d19bf7aSStanley Chu int ufshcd_make_hba_operational(struct ufs_hba *hba);
1048e0eca63eSVinayak Holikatti void ufshcd_remove(struct ufs_hba *);
1049525943a5SAsutosh Das int ufshcd_uic_hibern8_enter(struct ufs_hba *hba);
10509d19bf7aSStanley Chu int ufshcd_uic_hibern8_exit(struct ufs_hba *hba);
10515c955c10SStanley Chu void ufshcd_delay_us(unsigned long us, unsigned long tolerance);
10529e1e8a75SSubhash Jadavani void ufshcd_parse_dev_ref_clk_freq(struct ufs_hba *hba, struct clk *refclk);
1053e965e5e0SStanley Chu void ufshcd_update_evt_hist(struct ufs_hba *hba, u32 id, u32 val);
10543a95f5b3SAlice.Chao void ufshcd_hba_stop(struct ufs_hba *hba);
1055267a59f6SBart Van Assche void ufshcd_schedule_eh_work(struct ufs_hba *hba);
1056e0eca63eSVinayak Holikatti 
105768078d5cSDolev Raviv static inline void check_upiu_size(void)
105868078d5cSDolev Raviv {
105968078d5cSDolev Raviv 	BUILD_BUG_ON(ALIGNED_UPIU_SIZE <
106068078d5cSDolev Raviv 		GENERAL_UPIU_REQUEST_SIZE + QUERY_DESC_MAX_SIZE);
106168078d5cSDolev Raviv }
106268078d5cSDolev Raviv 
10631ce5898aSYaniv Gardi /**
10641ce5898aSYaniv Gardi  * ufshcd_set_variant - set variant specific data to the hba
1065cff91dafSBart Van Assche  * @hba: per adapter instance
1066cff91dafSBart Van Assche  * @variant: pointer to variant specific data
10671ce5898aSYaniv Gardi  */
10681ce5898aSYaniv Gardi static inline void ufshcd_set_variant(struct ufs_hba *hba, void *variant)
10691ce5898aSYaniv Gardi {
10701ce5898aSYaniv Gardi 	BUG_ON(!hba);
10711ce5898aSYaniv Gardi 	hba->priv = variant;
10721ce5898aSYaniv Gardi }
10731ce5898aSYaniv Gardi 
10741ce5898aSYaniv Gardi /**
10751ce5898aSYaniv Gardi  * ufshcd_get_variant - get variant specific data from the hba
1076cff91dafSBart Van Assche  * @hba: per adapter instance
10771ce5898aSYaniv Gardi  */
10781ce5898aSYaniv Gardi static inline void *ufshcd_get_variant(struct ufs_hba *hba)
10791ce5898aSYaniv Gardi {
10801ce5898aSYaniv Gardi 	BUG_ON(!hba);
10811ce5898aSYaniv Gardi 	return hba->priv;
10821ce5898aSYaniv Gardi }
1083e88e2d32SAvri Altman 
10849bb25e5dSBart Van Assche #ifdef CONFIG_PM
1085f1ecbe1eSBart Van Assche extern int ufshcd_runtime_suspend(struct device *dev);
1086f1ecbe1eSBart Van Assche extern int ufshcd_runtime_resume(struct device *dev);
10879bb25e5dSBart Van Assche #endif
10889bb25e5dSBart Van Assche #ifdef CONFIG_PM_SLEEP
1089f1ecbe1eSBart Van Assche extern int ufshcd_system_suspend(struct device *dev);
1090f1ecbe1eSBart Van Assche extern int ufshcd_system_resume(struct device *dev);
10919bb25e5dSBart Van Assche #endif
109257d104c1SSubhash Jadavani extern int ufshcd_shutdown(struct ufs_hba *hba);
1093fc85a74eSStanley Chu extern int ufshcd_dme_configure_adapt(struct ufs_hba *hba,
1094fc85a74eSStanley Chu 				      int agreed_gear,
1095fc85a74eSStanley Chu 				      int adapt_val);
109612b4fdb4SSeungwon Jeon extern int ufshcd_dme_set_attr(struct ufs_hba *hba, u32 attr_sel,
109712b4fdb4SSeungwon Jeon 			       u8 attr_set, u32 mib_val, u8 peer);
109812b4fdb4SSeungwon Jeon extern int ufshcd_dme_get_attr(struct ufs_hba *hba, u32 attr_sel,
109912b4fdb4SSeungwon Jeon 			       u32 *mib_val, u8 peer);
11000d846e70SAlim Akhtar extern int ufshcd_config_pwr_mode(struct ufs_hba *hba,
11010d846e70SAlim Akhtar 			struct ufs_pa_layer_attr *desired_pwr_mode);
1102fc53683bSStanley Chu extern int ufshcd_uic_change_pwr_mode(struct ufs_hba *hba, u8 mode);
110312b4fdb4SSeungwon Jeon 
110412b4fdb4SSeungwon Jeon /* UIC command interfaces for DME primitives */
110512b4fdb4SSeungwon Jeon #define DME_LOCAL	0
110612b4fdb4SSeungwon Jeon #define DME_PEER	1
110712b4fdb4SSeungwon Jeon #define ATTR_SET_NOR	0	/* NORMAL */
110812b4fdb4SSeungwon Jeon #define ATTR_SET_ST	1	/* STATIC */
110912b4fdb4SSeungwon Jeon 
111012b4fdb4SSeungwon Jeon static inline int ufshcd_dme_set(struct ufs_hba *hba, u32 attr_sel,
111112b4fdb4SSeungwon Jeon 				 u32 mib_val)
111212b4fdb4SSeungwon Jeon {
111312b4fdb4SSeungwon Jeon 	return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_NOR,
111412b4fdb4SSeungwon Jeon 				   mib_val, DME_LOCAL);
111512b4fdb4SSeungwon Jeon }
111612b4fdb4SSeungwon Jeon 
111712b4fdb4SSeungwon Jeon static inline int ufshcd_dme_st_set(struct ufs_hba *hba, u32 attr_sel,
111812b4fdb4SSeungwon Jeon 				    u32 mib_val)
111912b4fdb4SSeungwon Jeon {
112012b4fdb4SSeungwon Jeon 	return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_ST,
112112b4fdb4SSeungwon Jeon 				   mib_val, DME_LOCAL);
112212b4fdb4SSeungwon Jeon }
112312b4fdb4SSeungwon Jeon 
112412b4fdb4SSeungwon Jeon static inline int ufshcd_dme_peer_set(struct ufs_hba *hba, u32 attr_sel,
112512b4fdb4SSeungwon Jeon 				      u32 mib_val)
112612b4fdb4SSeungwon Jeon {
112712b4fdb4SSeungwon Jeon 	return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_NOR,
112812b4fdb4SSeungwon Jeon 				   mib_val, DME_PEER);
112912b4fdb4SSeungwon Jeon }
113012b4fdb4SSeungwon Jeon 
113112b4fdb4SSeungwon Jeon static inline int ufshcd_dme_peer_st_set(struct ufs_hba *hba, u32 attr_sel,
113212b4fdb4SSeungwon Jeon 					 u32 mib_val)
113312b4fdb4SSeungwon Jeon {
113412b4fdb4SSeungwon Jeon 	return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_ST,
113512b4fdb4SSeungwon Jeon 				   mib_val, DME_PEER);
113612b4fdb4SSeungwon Jeon }
113712b4fdb4SSeungwon Jeon 
113812b4fdb4SSeungwon Jeon static inline int ufshcd_dme_get(struct ufs_hba *hba,
113912b4fdb4SSeungwon Jeon 				 u32 attr_sel, u32 *mib_val)
114012b4fdb4SSeungwon Jeon {
114112b4fdb4SSeungwon Jeon 	return ufshcd_dme_get_attr(hba, attr_sel, mib_val, DME_LOCAL);
114212b4fdb4SSeungwon Jeon }
114312b4fdb4SSeungwon Jeon 
114412b4fdb4SSeungwon Jeon static inline int ufshcd_dme_peer_get(struct ufs_hba *hba,
114512b4fdb4SSeungwon Jeon 				      u32 attr_sel, u32 *mib_val)
114612b4fdb4SSeungwon Jeon {
114712b4fdb4SSeungwon Jeon 	return ufshcd_dme_get_attr(hba, attr_sel, mib_val, DME_PEER);
114812b4fdb4SSeungwon Jeon }
114912b4fdb4SSeungwon Jeon 
1150f37aabcfSYaniv Gardi static inline bool ufshcd_is_hs_mode(struct ufs_pa_layer_attr *pwr_info)
1151f37aabcfSYaniv Gardi {
1152f37aabcfSYaniv Gardi 	return (pwr_info->pwr_rx == FAST_MODE ||
1153f37aabcfSYaniv Gardi 		pwr_info->pwr_rx == FASTAUTO_MODE) &&
1154f37aabcfSYaniv Gardi 		(pwr_info->pwr_tx == FAST_MODE ||
1155f37aabcfSYaniv Gardi 		pwr_info->pwr_tx == FASTAUTO_MODE);
1156f37aabcfSYaniv Gardi }
1157f37aabcfSYaniv Gardi 
1158984eaac1SStanley Chu static inline int ufshcd_disable_host_tx_lcc(struct ufs_hba *hba)
1159984eaac1SStanley Chu {
1160984eaac1SStanley Chu 	return ufshcd_dme_set(hba, UIC_ARG_MIB(PA_LOCAL_TX_LCC_ENABLE), 0);
1161984eaac1SStanley Chu }
1162984eaac1SStanley Chu 
1163dc3c8d3aSYaniv Gardi /* Expose Query-Request API */
11642238d31cSStanislav Nijnikov int ufshcd_query_descriptor_retry(struct ufs_hba *hba,
11652238d31cSStanislav Nijnikov 				  enum query_opcode opcode,
11662238d31cSStanislav Nijnikov 				  enum desc_idn idn, u8 index,
11672238d31cSStanislav Nijnikov 				  u8 selector,
11682238d31cSStanislav Nijnikov 				  u8 *desc_buf, int *buf_len);
116945bced87SStanislav Nijnikov int ufshcd_read_desc_param(struct ufs_hba *hba,
117045bced87SStanislav Nijnikov 			   enum desc_idn desc_id,
117145bced87SStanislav Nijnikov 			   int desc_index,
117245bced87SStanislav Nijnikov 			   u8 param_offset,
117345bced87SStanislav Nijnikov 			   u8 *param_read_buf,
117445bced87SStanislav Nijnikov 			   u8 param_size);
117541d8a933SDaejun Park int ufshcd_query_attr_retry(struct ufs_hba *hba, enum query_opcode opcode,
117641d8a933SDaejun Park 			    enum attr_idn idn, u8 index, u8 selector,
117741d8a933SDaejun Park 			    u32 *attr_val);
1178ec92b59cSStanislav Nijnikov int ufshcd_query_attr(struct ufs_hba *hba, enum query_opcode opcode,
1179ec92b59cSStanislav Nijnikov 		      enum attr_idn idn, u8 index, u8 selector, u32 *attr_val);
1180dc3c8d3aSYaniv Gardi int ufshcd_query_flag(struct ufs_hba *hba, enum query_opcode opcode,
11811f34eedfSStanley Chu 	enum flag_idn idn, u8 index, bool *flag_res);
11824b828fe1STomas Winkler 
118371d848b8SCan Guo void ufshcd_auto_hibern8_enable(struct ufs_hba *hba);
1184ba7af5ecSStanley Chu void ufshcd_auto_hibern8_update(struct ufs_hba *hba, u32 ahit);
1185aead21f3SBart Van Assche void ufshcd_fixup_dev_quirks(struct ufs_hba *hba,
1186aead21f3SBart Van Assche 			     const struct ufs_dev_quirk *fixups);
11874b828fe1STomas Winkler #define SD_ASCII_STD true
11884b828fe1STomas Winkler #define SD_RAW false
11894b828fe1STomas Winkler int ufshcd_read_string_desc(struct ufs_hba *hba, u8 desc_index,
11904b828fe1STomas Winkler 			    u8 **buf, bool ascii);
11912238d31cSStanislav Nijnikov 
11921ab27c9cSSahitya Tummala int ufshcd_hold(struct ufs_hba *hba, bool async);
11931ab27c9cSSahitya Tummala void ufshcd_release(struct ufs_hba *hba);
1194a4b0e8a4SPotomski, MichalX 
1195ad8a647eSBart Van Assche void ufshcd_clkgate_delay_set(struct device *dev, unsigned long value);
1196ad8a647eSBart Van Assche 
11977a0bf85bSBean Huo void ufshcd_map_desc_id_to_length(struct ufs_hba *hba, enum desc_idn desc_id,
1198a4b0e8a4SPotomski, MichalX 				  int *desc_length);
1199a4b0e8a4SPotomski, MichalX 
120037113106SYaniv Gardi u32 ufshcd_get_local_unipro_ver(struct ufs_hba *hba);
12010263bcd0SYaniv Gardi 
1202*1d6f9decSStanley Chu int ufshcd_get_vreg(struct device *dev, struct ufs_vreg *vreg);
1203*1d6f9decSStanley Chu 
1204e77044c5SAvri Altman int ufshcd_send_uic_cmd(struct ufs_hba *hba, struct uic_command *uic_cmd);
1205e77044c5SAvri Altman 
12065e0a86eeSAvri Altman int ufshcd_exec_raw_upiu_cmd(struct ufs_hba *hba,
12075e0a86eeSAvri Altman 			     struct utp_upiu_req *req_upiu,
12085e0a86eeSAvri Altman 			     struct utp_upiu_req *rsp_upiu,
12095e0a86eeSAvri Altman 			     int msgcode,
12105e0a86eeSAvri Altman 			     u8 *desc_buff, int *buff_len,
12115e0a86eeSAvri Altman 			     enum query_opcode desc_op);
12125e0a86eeSAvri Altman 
12133b5f3c0dSYue Hu int ufshcd_wb_toggle(struct ufs_hba *hba, bool enable);
1214b294ff3eSAsutosh Das int ufshcd_suspend_prepare(struct device *dev);
1215ddba1cf7SAdrian Hunter int __ufshcd_suspend_prepare(struct device *dev, bool rpm_ok_for_spm);
1216b294ff3eSAsutosh Das void ufshcd_resume_complete(struct device *dev);
12178e834ca5SBean Huo 
12180263bcd0SYaniv Gardi /* Wrapper functions for safely calling variant operations */
12190263bcd0SYaniv Gardi static inline int ufshcd_vops_init(struct ufs_hba *hba)
12200263bcd0SYaniv Gardi {
12210263bcd0SYaniv Gardi 	if (hba->vops && hba->vops->init)
12220263bcd0SYaniv Gardi 		return hba->vops->init(hba);
12230263bcd0SYaniv Gardi 
12240263bcd0SYaniv Gardi 	return 0;
12250263bcd0SYaniv Gardi }
12260263bcd0SYaniv Gardi 
122792bcebe4SStanley Chu static inline int ufshcd_vops_phy_initialization(struct ufs_hba *hba)
122892bcebe4SStanley Chu {
122992bcebe4SStanley Chu 	if (hba->vops && hba->vops->phy_initialization)
123092bcebe4SStanley Chu 		return hba->vops->phy_initialization(hba);
123192bcebe4SStanley Chu 
123292bcebe4SStanley Chu 	return 0;
123392bcebe4SStanley Chu }
123492bcebe4SStanley Chu 
1235cbb6813eSStanislav Nijnikov extern struct ufs_pm_lvl_states ufs_pm_lvl_states[];
1236cbb6813eSStanislav Nijnikov 
1237ba80917dSTomas Winkler int ufshcd_dump_regs(struct ufs_hba *hba, size_t offset, size_t len,
1238ba80917dSTomas Winkler 		     const char *prefix);
1239ba80917dSTomas Winkler 
12407deedfdaSAdrian Hunter int __ufshcd_write_ee_control(struct ufs_hba *hba, u32 ee_ctrl_mask);
12417deedfdaSAdrian Hunter int ufshcd_write_ee_control(struct ufs_hba *hba);
1242cd469475SAdrian Hunter int ufshcd_update_ee_control(struct ufs_hba *hba, u16 *mask, u16 *other_mask,
1243cd469475SAdrian Hunter 			     u16 set, u16 clr);
1244cd469475SAdrian Hunter 
1245e0eca63eSVinayak Holikatti #endif /* End of Header */
1246