1f62d184eSSricharan Ramabadhran /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ 2f62d184eSSricharan Ramabadhran /* 3f62d184eSSricharan Ramabadhran * Copyright (c) 2023, The Linux Foundation. All rights reserved. 4f62d184eSSricharan Ramabadhran */ 5f62d184eSSricharan Ramabadhran 6f62d184eSSricharan Ramabadhran #ifndef _DT_BINDINGS_RESET_IPQ_GCC_5018_H 7f62d184eSSricharan Ramabadhran #define _DT_BINDINGS_RESET_IPQ_GCC_5018_H 8f62d184eSSricharan Ramabadhran 9f62d184eSSricharan Ramabadhran #define GCC_APC0_VOLTAGE_DROOP_DETECTOR_BCR 0 10f62d184eSSricharan Ramabadhran #define GCC_BLSP1_BCR 1 11f62d184eSSricharan Ramabadhran #define GCC_BLSP1_QUP1_BCR 2 12f62d184eSSricharan Ramabadhran #define GCC_BLSP1_QUP2_BCR 3 13f62d184eSSricharan Ramabadhran #define GCC_BLSP1_QUP3_BCR 4 14f62d184eSSricharan Ramabadhran #define GCC_BLSP1_UART1_BCR 5 15f62d184eSSricharan Ramabadhran #define GCC_BLSP1_UART2_BCR 6 16f62d184eSSricharan Ramabadhran #define GCC_BOOT_ROM_BCR 7 17f62d184eSSricharan Ramabadhran #define GCC_BTSS_BCR 8 18f62d184eSSricharan Ramabadhran #define GCC_CMN_BLK_BCR 9 19f62d184eSSricharan Ramabadhran #define GCC_CMN_LDO_BCR 10 20f62d184eSSricharan Ramabadhran #define GCC_CE_BCR 11 21f62d184eSSricharan Ramabadhran #define GCC_CRYPTO_BCR 12 22f62d184eSSricharan Ramabadhran #define GCC_DCC_BCR 13 23f62d184eSSricharan Ramabadhran #define GCC_DCD_BCR 14 24f62d184eSSricharan Ramabadhran #define GCC_DDRSS_BCR 15 25f62d184eSSricharan Ramabadhran #define GCC_EDPD_BCR 16 26f62d184eSSricharan Ramabadhran #define GCC_GEPHY_BCR 17 27f62d184eSSricharan Ramabadhran #define GCC_GEPHY_MDC_SW_ARES 18 28f62d184eSSricharan Ramabadhran #define GCC_GEPHY_DSP_HW_ARES 19 29f62d184eSSricharan Ramabadhran #define GCC_GEPHY_RX_ARES 20 30f62d184eSSricharan Ramabadhran #define GCC_GEPHY_TX_ARES 21 31f62d184eSSricharan Ramabadhran #define GCC_GMAC0_BCR 22 32f62d184eSSricharan Ramabadhran #define GCC_GMAC0_CFG_ARES 23 33f62d184eSSricharan Ramabadhran #define GCC_GMAC0_SYS_ARES 24 34f62d184eSSricharan Ramabadhran #define GCC_GMAC1_BCR 25 35f62d184eSSricharan Ramabadhran #define GCC_GMAC1_CFG_ARES 26 36f62d184eSSricharan Ramabadhran #define GCC_GMAC1_SYS_ARES 27 37f62d184eSSricharan Ramabadhran #define GCC_IMEM_BCR 28 38f62d184eSSricharan Ramabadhran #define GCC_LPASS_BCR 29 39f62d184eSSricharan Ramabadhran #define GCC_MDIO0_BCR 30 40f62d184eSSricharan Ramabadhran #define GCC_MDIO1_BCR 31 41f62d184eSSricharan Ramabadhran #define GCC_MPM_BCR 32 42f62d184eSSricharan Ramabadhran #define GCC_PCIE0_BCR 33 43f62d184eSSricharan Ramabadhran #define GCC_PCIE0_LINK_DOWN_BCR 34 44f62d184eSSricharan Ramabadhran #define GCC_PCIE0_PHY_BCR 35 45f62d184eSSricharan Ramabadhran #define GCC_PCIE0PHY_PHY_BCR 36 46f62d184eSSricharan Ramabadhran #define GCC_PCIE0_PIPE_ARES 37 47f62d184eSSricharan Ramabadhran #define GCC_PCIE0_SLEEP_ARES 38 48f62d184eSSricharan Ramabadhran #define GCC_PCIE0_CORE_STICKY_ARES 39 49f62d184eSSricharan Ramabadhran #define GCC_PCIE0_AXI_MASTER_ARES 40 50f62d184eSSricharan Ramabadhran #define GCC_PCIE0_AXI_SLAVE_ARES 41 51f62d184eSSricharan Ramabadhran #define GCC_PCIE0_AHB_ARES 42 52f62d184eSSricharan Ramabadhran #define GCC_PCIE0_AXI_MASTER_STICKY_ARES 43 53f62d184eSSricharan Ramabadhran #define GCC_PCIE0_AXI_SLAVE_STICKY_ARES 44 54f62d184eSSricharan Ramabadhran #define GCC_PCIE1_BCR 45 55f62d184eSSricharan Ramabadhran #define GCC_PCIE1_LINK_DOWN_BCR 46 56f62d184eSSricharan Ramabadhran #define GCC_PCIE1_PHY_BCR 47 57f62d184eSSricharan Ramabadhran #define GCC_PCIE1PHY_PHY_BCR 48 58f62d184eSSricharan Ramabadhran #define GCC_PCIE1_PIPE_ARES 49 59f62d184eSSricharan Ramabadhran #define GCC_PCIE1_SLEEP_ARES 50 60f62d184eSSricharan Ramabadhran #define GCC_PCIE1_CORE_STICKY_ARES 51 61f62d184eSSricharan Ramabadhran #define GCC_PCIE1_AXI_MASTER_ARES 52 62f62d184eSSricharan Ramabadhran #define GCC_PCIE1_AXI_SLAVE_ARES 53 63f62d184eSSricharan Ramabadhran #define GCC_PCIE1_AHB_ARES 54 64f62d184eSSricharan Ramabadhran #define GCC_PCIE1_AXI_MASTER_STICKY_ARES 55 65f62d184eSSricharan Ramabadhran #define GCC_PCIE1_AXI_SLAVE_STICKY_ARES 56 66f62d184eSSricharan Ramabadhran #define GCC_PCNOC_BCR 57 67f62d184eSSricharan Ramabadhran #define GCC_PCNOC_BUS_TIMEOUT0_BCR 58 68f62d184eSSricharan Ramabadhran #define GCC_PCNOC_BUS_TIMEOUT1_BCR 59 69f62d184eSSricharan Ramabadhran #define GCC_PCNOC_BUS_TIMEOUT2_BCR 60 70f62d184eSSricharan Ramabadhran #define GCC_PCNOC_BUS_TIMEOUT3_BCR 61 71f62d184eSSricharan Ramabadhran #define GCC_PCNOC_BUS_TIMEOUT4_BCR 62 72f62d184eSSricharan Ramabadhran #define GCC_PCNOC_BUS_TIMEOUT5_BCR 63 73f62d184eSSricharan Ramabadhran #define GCC_PCNOC_BUS_TIMEOUT6_BCR 64 74f62d184eSSricharan Ramabadhran #define GCC_PCNOC_BUS_TIMEOUT7_BCR 65 75f62d184eSSricharan Ramabadhran #define GCC_PCNOC_BUS_TIMEOUT8_BCR 66 76f62d184eSSricharan Ramabadhran #define GCC_PCNOC_BUS_TIMEOUT9_BCR 67 77f62d184eSSricharan Ramabadhran #define GCC_PCNOC_BUS_TIMEOUT10_BCR 68 78f62d184eSSricharan Ramabadhran #define GCC_PCNOC_BUS_TIMEOUT11_BCR 69 79f62d184eSSricharan Ramabadhran #define GCC_PRNG_BCR 70 80f62d184eSSricharan Ramabadhran #define GCC_Q6SS_DBG_ARES 71 81f62d184eSSricharan Ramabadhran #define GCC_Q6_AHB_S_ARES 72 82f62d184eSSricharan Ramabadhran #define GCC_Q6_AHB_ARES 73 83f62d184eSSricharan Ramabadhran #define GCC_Q6_AXIM2_ARES 74 84f62d184eSSricharan Ramabadhran #define GCC_Q6_AXIM_ARES 75 85f62d184eSSricharan Ramabadhran #define GCC_Q6_AXIS_ARES 76 86f62d184eSSricharan Ramabadhran #define GCC_QDSS_BCR 77 87f62d184eSSricharan Ramabadhran #define GCC_QPIC_BCR 78 88f62d184eSSricharan Ramabadhran #define GCC_QUSB2_0_PHY_BCR 79 89f62d184eSSricharan Ramabadhran #define GCC_SDCC1_BCR 80 90f62d184eSSricharan Ramabadhran #define GCC_SEC_CTRL_BCR 81 91f62d184eSSricharan Ramabadhran #define GCC_SPDM_BCR 82 92f62d184eSSricharan Ramabadhran #define GCC_SYSTEM_NOC_BCR 83 93f62d184eSSricharan Ramabadhran #define GCC_TCSR_BCR 84 94f62d184eSSricharan Ramabadhran #define GCC_TLMM_BCR 85 95f62d184eSSricharan Ramabadhran #define GCC_UBI0_AXI_ARES 86 96f62d184eSSricharan Ramabadhran #define GCC_UBI0_AHB_ARES 87 97f62d184eSSricharan Ramabadhran #define GCC_UBI0_NC_AXI_ARES 88 98f62d184eSSricharan Ramabadhran #define GCC_UBI0_DBG_ARES 89 99f62d184eSSricharan Ramabadhran #define GCC_UBI0_UTCM_ARES 90 100f62d184eSSricharan Ramabadhran #define GCC_UBI0_CORE_ARES 91 101f62d184eSSricharan Ramabadhran #define GCC_UBI32_BCR 92 102f62d184eSSricharan Ramabadhran #define GCC_UNIPHY_BCR 93 103f62d184eSSricharan Ramabadhran #define GCC_UNIPHY_AHB_ARES 94 104f62d184eSSricharan Ramabadhran #define GCC_UNIPHY_SYS_ARES 95 105f62d184eSSricharan Ramabadhran #define GCC_UNIPHY_RX_ARES 96 106f62d184eSSricharan Ramabadhran #define GCC_UNIPHY_TX_ARES 97 107f62d184eSSricharan Ramabadhran #define GCC_USB0_BCR 98 108f62d184eSSricharan Ramabadhran #define GCC_USB0_PHY_BCR 99 109f62d184eSSricharan Ramabadhran #define GCC_WCSS_BCR 100 110f62d184eSSricharan Ramabadhran #define GCC_WCSS_DBG_ARES 101 111f62d184eSSricharan Ramabadhran #define GCC_WCSS_ECAHB_ARES 102 112f62d184eSSricharan Ramabadhran #define GCC_WCSS_ACMT_ARES 103 113f62d184eSSricharan Ramabadhran #define GCC_WCSS_DBG_BDG_ARES 104 114f62d184eSSricharan Ramabadhran #define GCC_WCSS_AHB_S_ARES 105 115f62d184eSSricharan Ramabadhran #define GCC_WCSS_AXI_M_ARES 106 116f62d184eSSricharan Ramabadhran #define GCC_WCSS_AXI_S_ARES 107 117f62d184eSSricharan Ramabadhran #define GCC_WCSS_Q6_BCR 108 118f62d184eSSricharan Ramabadhran #define GCC_WCSSAON_RESET 109 119f62d184eSSricharan Ramabadhran #define GCC_UNIPHY_SOFT_RESET 110 120f62d184eSSricharan Ramabadhran #define GCC_GEPHY_MISC_ARES 111 121f62d184eSSricharan Ramabadhran 122f62d184eSSricharan Ramabadhran #endif 123