1*0f29e33fSLuca Weiss /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ 2*0f29e33fSLuca Weiss /* 3*0f29e33fSLuca Weiss * Copyright (c) 2023-2024, Qualcomm Innovation Center, Inc. All rights reserved. 4*0f29e33fSLuca Weiss * Copyright (c) 2025, Luca Weiss <luca.weiss@fairphone.com> 5*0f29e33fSLuca Weiss */ 6*0f29e33fSLuca Weiss 7*0f29e33fSLuca Weiss #ifndef __DT_BINDINGS_INTERCONNECT_QCOM_MILOS_H 8*0f29e33fSLuca Weiss #define __DT_BINDINGS_INTERCONNECT_QCOM_MILOS_H 9*0f29e33fSLuca Weiss 10*0f29e33fSLuca Weiss #define MASTER_QUP_1 0 11*0f29e33fSLuca Weiss #define MASTER_UFS_MEM 1 12*0f29e33fSLuca Weiss #define MASTER_USB3_0 2 13*0f29e33fSLuca Weiss #define SLAVE_A1NOC_SNOC 3 14*0f29e33fSLuca Weiss 15*0f29e33fSLuca Weiss #define MASTER_QDSS_BAM 0 16*0f29e33fSLuca Weiss #define MASTER_QSPI_0 1 17*0f29e33fSLuca Weiss #define MASTER_QUP_0 2 18*0f29e33fSLuca Weiss #define MASTER_CRYPTO 3 19*0f29e33fSLuca Weiss #define MASTER_IPA 4 20*0f29e33fSLuca Weiss #define MASTER_QDSS_ETR 5 21*0f29e33fSLuca Weiss #define MASTER_QDSS_ETR_1 6 22*0f29e33fSLuca Weiss #define MASTER_SDCC_1 7 23*0f29e33fSLuca Weiss #define MASTER_SDCC_2 8 24*0f29e33fSLuca Weiss #define SLAVE_A2NOC_SNOC 9 25*0f29e33fSLuca Weiss 26*0f29e33fSLuca Weiss #define MASTER_QUP_CORE_0 0 27*0f29e33fSLuca Weiss #define MASTER_QUP_CORE_1 1 28*0f29e33fSLuca Weiss #define SLAVE_QUP_CORE_0 2 29*0f29e33fSLuca Weiss #define SLAVE_QUP_CORE_1 3 30*0f29e33fSLuca Weiss 31*0f29e33fSLuca Weiss #define MASTER_CNOC_CFG 0 32*0f29e33fSLuca Weiss #define SLAVE_AHB2PHY_SOUTH 1 33*0f29e33fSLuca Weiss #define SLAVE_AHB2PHY_NORTH 2 34*0f29e33fSLuca Weiss #define SLAVE_CAMERA_CFG 3 35*0f29e33fSLuca Weiss #define SLAVE_CLK_CTL 4 36*0f29e33fSLuca Weiss #define SLAVE_RBCPR_CX_CFG 5 37*0f29e33fSLuca Weiss #define SLAVE_RBCPR_MXA_CFG 6 38*0f29e33fSLuca Weiss #define SLAVE_CRYPTO_0_CFG 7 39*0f29e33fSLuca Weiss #define SLAVE_CX_RDPM 8 40*0f29e33fSLuca Weiss #define SLAVE_GFX3D_CFG 9 41*0f29e33fSLuca Weiss #define SLAVE_IMEM_CFG 10 42*0f29e33fSLuca Weiss #define SLAVE_CNOC_MSS 11 43*0f29e33fSLuca Weiss #define SLAVE_MX_2_RDPM 12 44*0f29e33fSLuca Weiss #define SLAVE_MX_RDPM 13 45*0f29e33fSLuca Weiss #define SLAVE_PDM 14 46*0f29e33fSLuca Weiss #define SLAVE_QDSS_CFG 15 47*0f29e33fSLuca Weiss #define SLAVE_QSPI_0 16 48*0f29e33fSLuca Weiss #define SLAVE_QUP_0 17 49*0f29e33fSLuca Weiss #define SLAVE_QUP_1 18 50*0f29e33fSLuca Weiss #define SLAVE_SDC1 19 51*0f29e33fSLuca Weiss #define SLAVE_SDCC_2 20 52*0f29e33fSLuca Weiss #define SLAVE_TCSR 21 53*0f29e33fSLuca Weiss #define SLAVE_TLMM 22 54*0f29e33fSLuca Weiss #define SLAVE_UFS_MEM_CFG 23 55*0f29e33fSLuca Weiss #define SLAVE_USB3_0 24 56*0f29e33fSLuca Weiss #define SLAVE_VENUS_CFG 25 57*0f29e33fSLuca Weiss #define SLAVE_VSENSE_CTRL_CFG 26 58*0f29e33fSLuca Weiss #define SLAVE_WLAN 27 59*0f29e33fSLuca Weiss #define SLAVE_CNOC_MNOC_HF_CFG 28 60*0f29e33fSLuca Weiss #define SLAVE_CNOC_MNOC_SF_CFG 29 61*0f29e33fSLuca Weiss #define SLAVE_NSP_QTB_CFG 30 62*0f29e33fSLuca Weiss #define SLAVE_PCIE_ANOC_CFG 31 63*0f29e33fSLuca Weiss #define SLAVE_WLAN_Q6_THROTTLE_CFG 32 64*0f29e33fSLuca Weiss #define SLAVE_SERVICE_CNOC_CFG 33 65*0f29e33fSLuca Weiss #define SLAVE_QDSS_STM 34 66*0f29e33fSLuca Weiss #define SLAVE_TCU 35 67*0f29e33fSLuca Weiss 68*0f29e33fSLuca Weiss #define MASTER_GEM_NOC_CNOC 0 69*0f29e33fSLuca Weiss #define MASTER_GEM_NOC_PCIE_SNOC 1 70*0f29e33fSLuca Weiss #define SLAVE_AOSS 2 71*0f29e33fSLuca Weiss #define SLAVE_DISPLAY_CFG 3 72*0f29e33fSLuca Weiss #define SLAVE_IPA_CFG 4 73*0f29e33fSLuca Weiss #define SLAVE_IPC_ROUTER_CFG 5 74*0f29e33fSLuca Weiss #define SLAVE_PCIE_0_CFG 6 75*0f29e33fSLuca Weiss #define SLAVE_PCIE_1_CFG 7 76*0f29e33fSLuca Weiss #define SLAVE_PRNG 8 77*0f29e33fSLuca Weiss #define SLAVE_TME_CFG 9 78*0f29e33fSLuca Weiss #define SLAVE_APPSS 10 79*0f29e33fSLuca Weiss #define SLAVE_CNOC_CFG 11 80*0f29e33fSLuca Weiss #define SLAVE_DDRSS_CFG 12 81*0f29e33fSLuca Weiss #define SLAVE_IMEM 13 82*0f29e33fSLuca Weiss #define SLAVE_PIMEM 14 83*0f29e33fSLuca Weiss #define SLAVE_SERVICE_CNOC 15 84*0f29e33fSLuca Weiss #define SLAVE_PCIE_0 16 85*0f29e33fSLuca Weiss #define SLAVE_PCIE_1 17 86*0f29e33fSLuca Weiss 87*0f29e33fSLuca Weiss #define MASTER_GPU_TCU 0 88*0f29e33fSLuca Weiss #define MASTER_SYS_TCU 1 89*0f29e33fSLuca Weiss #define MASTER_APPSS_PROC 2 90*0f29e33fSLuca Weiss #define MASTER_GFX3D 3 91*0f29e33fSLuca Weiss #define MASTER_LPASS_GEM_NOC 4 92*0f29e33fSLuca Weiss #define MASTER_MSS_PROC 5 93*0f29e33fSLuca Weiss #define MASTER_MNOC_HF_MEM_NOC 6 94*0f29e33fSLuca Weiss #define MASTER_MNOC_SF_MEM_NOC 7 95*0f29e33fSLuca Weiss #define MASTER_COMPUTE_NOC 8 96*0f29e33fSLuca Weiss #define MASTER_ANOC_PCIE_GEM_NOC 9 97*0f29e33fSLuca Weiss #define MASTER_SNOC_GC_MEM_NOC 10 98*0f29e33fSLuca Weiss #define MASTER_SNOC_SF_MEM_NOC 11 99*0f29e33fSLuca Weiss #define MASTER_WLAN_Q6 12 100*0f29e33fSLuca Weiss #define SLAVE_GEM_NOC_CNOC 13 101*0f29e33fSLuca Weiss #define SLAVE_LLCC 14 102*0f29e33fSLuca Weiss #define SLAVE_MEM_NOC_PCIE_SNOC 15 103*0f29e33fSLuca Weiss 104*0f29e33fSLuca Weiss #define MASTER_LPASS_PROC 0 105*0f29e33fSLuca Weiss #define SLAVE_LPASS_GEM_NOC 1 106*0f29e33fSLuca Weiss 107*0f29e33fSLuca Weiss #define MASTER_LLCC 0 108*0f29e33fSLuca Weiss #define SLAVE_EBI1 1 109*0f29e33fSLuca Weiss 110*0f29e33fSLuca Weiss #define MASTER_CAMNOC_HF 0 111*0f29e33fSLuca Weiss #define MASTER_CAMNOC_ICP 1 112*0f29e33fSLuca Weiss #define MASTER_CAMNOC_SF 2 113*0f29e33fSLuca Weiss #define MASTER_MDP 3 114*0f29e33fSLuca Weiss #define MASTER_VIDEO 4 115*0f29e33fSLuca Weiss #define MASTER_CNOC_MNOC_HF_CFG 5 116*0f29e33fSLuca Weiss #define MASTER_CNOC_MNOC_SF_CFG 6 117*0f29e33fSLuca Weiss #define SLAVE_MNOC_HF_MEM_NOC 7 118*0f29e33fSLuca Weiss #define SLAVE_MNOC_SF_MEM_NOC 8 119*0f29e33fSLuca Weiss #define SLAVE_SERVICE_MNOC_HF 9 120*0f29e33fSLuca Weiss #define SLAVE_SERVICE_MNOC_SF 10 121*0f29e33fSLuca Weiss 122*0f29e33fSLuca Weiss #define MASTER_CDSP_PROC 0 123*0f29e33fSLuca Weiss #define SLAVE_CDSP_MEM_NOC 1 124*0f29e33fSLuca Weiss 125*0f29e33fSLuca Weiss #define MASTER_PCIE_ANOC_CFG 0 126*0f29e33fSLuca Weiss #define MASTER_PCIE_0 1 127*0f29e33fSLuca Weiss #define MASTER_PCIE_1 2 128*0f29e33fSLuca Weiss #define SLAVE_ANOC_PCIE_GEM_NOC 3 129*0f29e33fSLuca Weiss #define SLAVE_SERVICE_PCIE_ANOC 4 130*0f29e33fSLuca Weiss 131*0f29e33fSLuca Weiss #define MASTER_A1NOC_SNOC 0 132*0f29e33fSLuca Weiss #define MASTER_A2NOC_SNOC 1 133*0f29e33fSLuca Weiss #define MASTER_APSS_NOC 2 134*0f29e33fSLuca Weiss #define MASTER_CNOC_SNOC 3 135*0f29e33fSLuca Weiss #define MASTER_PIMEM 4 136*0f29e33fSLuca Weiss #define MASTER_GIC 5 137*0f29e33fSLuca Weiss #define SLAVE_SNOC_GEM_NOC_GC 6 138*0f29e33fSLuca Weiss #define SLAVE_SNOC_GEM_NOC_SF 7 139*0f29e33fSLuca Weiss 140*0f29e33fSLuca Weiss 141*0f29e33fSLuca Weiss #endif 142