1*01404648SChun-Jie Chen /* SPDX-License-Identifier: (GPL-2.0 OR MIT) */ 2*01404648SChun-Jie Chen /* 3*01404648SChun-Jie Chen * Copyright (c) 2021 MediaTek Inc. 4*01404648SChun-Jie Chen * Author: Chun-Jie Chen <chun-jie.chen@mediatek.com> 5*01404648SChun-Jie Chen */ 6*01404648SChun-Jie Chen 7*01404648SChun-Jie Chen #ifndef _DT_BINDINGS_CLK_MT8195_H 8*01404648SChun-Jie Chen #define _DT_BINDINGS_CLK_MT8195_H 9*01404648SChun-Jie Chen 10*01404648SChun-Jie Chen /* TOPCKGEN */ 11*01404648SChun-Jie Chen 12*01404648SChun-Jie Chen #define CLK_TOP_AXI 0 13*01404648SChun-Jie Chen #define CLK_TOP_SPM 1 14*01404648SChun-Jie Chen #define CLK_TOP_SCP 2 15*01404648SChun-Jie Chen #define CLK_TOP_BUS_AXIMEM 3 16*01404648SChun-Jie Chen #define CLK_TOP_VPP 4 17*01404648SChun-Jie Chen #define CLK_TOP_ETHDR 5 18*01404648SChun-Jie Chen #define CLK_TOP_IPE 6 19*01404648SChun-Jie Chen #define CLK_TOP_CAM 7 20*01404648SChun-Jie Chen #define CLK_TOP_CCU 8 21*01404648SChun-Jie Chen #define CLK_TOP_IMG 9 22*01404648SChun-Jie Chen #define CLK_TOP_CAMTM 10 23*01404648SChun-Jie Chen #define CLK_TOP_DSP 11 24*01404648SChun-Jie Chen #define CLK_TOP_DSP1 12 25*01404648SChun-Jie Chen #define CLK_TOP_DSP2 13 26*01404648SChun-Jie Chen #define CLK_TOP_DSP3 14 27*01404648SChun-Jie Chen #define CLK_TOP_DSP4 15 28*01404648SChun-Jie Chen #define CLK_TOP_DSP5 16 29*01404648SChun-Jie Chen #define CLK_TOP_DSP6 17 30*01404648SChun-Jie Chen #define CLK_TOP_DSP7 18 31*01404648SChun-Jie Chen #define CLK_TOP_IPU_IF 19 32*01404648SChun-Jie Chen #define CLK_TOP_MFG_CORE_TMP 20 33*01404648SChun-Jie Chen #define CLK_TOP_CAMTG 21 34*01404648SChun-Jie Chen #define CLK_TOP_CAMTG2 22 35*01404648SChun-Jie Chen #define CLK_TOP_CAMTG3 23 36*01404648SChun-Jie Chen #define CLK_TOP_CAMTG4 24 37*01404648SChun-Jie Chen #define CLK_TOP_CAMTG5 25 38*01404648SChun-Jie Chen #define CLK_TOP_UART 26 39*01404648SChun-Jie Chen #define CLK_TOP_SPI 27 40*01404648SChun-Jie Chen #define CLK_TOP_SPIS 28 41*01404648SChun-Jie Chen #define CLK_TOP_MSDC50_0_HCLK 29 42*01404648SChun-Jie Chen #define CLK_TOP_MSDC50_0 30 43*01404648SChun-Jie Chen #define CLK_TOP_MSDC30_1 31 44*01404648SChun-Jie Chen #define CLK_TOP_MSDC30_2 32 45*01404648SChun-Jie Chen #define CLK_TOP_INTDIR 33 46*01404648SChun-Jie Chen #define CLK_TOP_AUD_INTBUS 34 47*01404648SChun-Jie Chen #define CLK_TOP_AUDIO_H 35 48*01404648SChun-Jie Chen #define CLK_TOP_PWRAP_ULPOSC 36 49*01404648SChun-Jie Chen #define CLK_TOP_ATB 37 50*01404648SChun-Jie Chen #define CLK_TOP_PWRMCU 38 51*01404648SChun-Jie Chen #define CLK_TOP_DP 39 52*01404648SChun-Jie Chen #define CLK_TOP_EDP 40 53*01404648SChun-Jie Chen #define CLK_TOP_DPI 41 54*01404648SChun-Jie Chen #define CLK_TOP_DISP_PWM0 42 55*01404648SChun-Jie Chen #define CLK_TOP_DISP_PWM1 43 56*01404648SChun-Jie Chen #define CLK_TOP_USB_TOP 44 57*01404648SChun-Jie Chen #define CLK_TOP_SSUSB_XHCI 45 58*01404648SChun-Jie Chen #define CLK_TOP_USB_TOP_1P 46 59*01404648SChun-Jie Chen #define CLK_TOP_SSUSB_XHCI_1P 47 60*01404648SChun-Jie Chen #define CLK_TOP_USB_TOP_2P 48 61*01404648SChun-Jie Chen #define CLK_TOP_SSUSB_XHCI_2P 49 62*01404648SChun-Jie Chen #define CLK_TOP_USB_TOP_3P 50 63*01404648SChun-Jie Chen #define CLK_TOP_SSUSB_XHCI_3P 51 64*01404648SChun-Jie Chen #define CLK_TOP_I2C 52 65*01404648SChun-Jie Chen #define CLK_TOP_SENINF 53 66*01404648SChun-Jie Chen #define CLK_TOP_SENINF1 54 67*01404648SChun-Jie Chen #define CLK_TOP_SENINF2 55 68*01404648SChun-Jie Chen #define CLK_TOP_SENINF3 56 69*01404648SChun-Jie Chen #define CLK_TOP_GCPU 57 70*01404648SChun-Jie Chen #define CLK_TOP_DXCC 58 71*01404648SChun-Jie Chen #define CLK_TOP_DPMAIF_MAIN 59 72*01404648SChun-Jie Chen #define CLK_TOP_AES_UFSFDE 60 73*01404648SChun-Jie Chen #define CLK_TOP_UFS 61 74*01404648SChun-Jie Chen #define CLK_TOP_UFS_TICK1US 62 75*01404648SChun-Jie Chen #define CLK_TOP_UFS_MP_SAP_CFG 63 76*01404648SChun-Jie Chen #define CLK_TOP_VENC 64 77*01404648SChun-Jie Chen #define CLK_TOP_VDEC 65 78*01404648SChun-Jie Chen #define CLK_TOP_PWM 66 79*01404648SChun-Jie Chen #define CLK_TOP_MCUPM 67 80*01404648SChun-Jie Chen #define CLK_TOP_SPMI_P_MST 68 81*01404648SChun-Jie Chen #define CLK_TOP_SPMI_M_MST 69 82*01404648SChun-Jie Chen #define CLK_TOP_DVFSRC 70 83*01404648SChun-Jie Chen #define CLK_TOP_TL 71 84*01404648SChun-Jie Chen #define CLK_TOP_TL_P1 72 85*01404648SChun-Jie Chen #define CLK_TOP_AES_MSDCFDE 73 86*01404648SChun-Jie Chen #define CLK_TOP_DSI_OCC 74 87*01404648SChun-Jie Chen #define CLK_TOP_WPE_VPP 75 88*01404648SChun-Jie Chen #define CLK_TOP_HDCP 76 89*01404648SChun-Jie Chen #define CLK_TOP_HDCP_24M 77 90*01404648SChun-Jie Chen #define CLK_TOP_HD20_DACR_REF_CLK 78 91*01404648SChun-Jie Chen #define CLK_TOP_HD20_HDCP_CCLK 79 92*01404648SChun-Jie Chen #define CLK_TOP_HDMI_XTAL 80 93*01404648SChun-Jie Chen #define CLK_TOP_HDMI_APB 81 94*01404648SChun-Jie Chen #define CLK_TOP_SNPS_ETH_250M 82 95*01404648SChun-Jie Chen #define CLK_TOP_SNPS_ETH_62P4M_PTP 83 96*01404648SChun-Jie Chen #define CLK_TOP_SNPS_ETH_50M_RMII 84 97*01404648SChun-Jie Chen #define CLK_TOP_DGI_OUT 85 98*01404648SChun-Jie Chen #define CLK_TOP_NNA0 86 99*01404648SChun-Jie Chen #define CLK_TOP_NNA1 87 100*01404648SChun-Jie Chen #define CLK_TOP_ADSP 88 101*01404648SChun-Jie Chen #define CLK_TOP_ASM_H 89 102*01404648SChun-Jie Chen #define CLK_TOP_ASM_M 90 103*01404648SChun-Jie Chen #define CLK_TOP_ASM_L 91 104*01404648SChun-Jie Chen #define CLK_TOP_APLL1 92 105*01404648SChun-Jie Chen #define CLK_TOP_APLL2 93 106*01404648SChun-Jie Chen #define CLK_TOP_APLL3 94 107*01404648SChun-Jie Chen #define CLK_TOP_APLL4 95 108*01404648SChun-Jie Chen #define CLK_TOP_APLL5 96 109*01404648SChun-Jie Chen #define CLK_TOP_I2SO1_MCK 97 110*01404648SChun-Jie Chen #define CLK_TOP_I2SO2_MCK 98 111*01404648SChun-Jie Chen #define CLK_TOP_I2SI1_MCK 99 112*01404648SChun-Jie Chen #define CLK_TOP_I2SI2_MCK 100 113*01404648SChun-Jie Chen #define CLK_TOP_DPTX_MCK 101 114*01404648SChun-Jie Chen #define CLK_TOP_AUD_IEC_CLK 102 115*01404648SChun-Jie Chen #define CLK_TOP_A1SYS_HP 103 116*01404648SChun-Jie Chen #define CLK_TOP_A2SYS_HF 104 117*01404648SChun-Jie Chen #define CLK_TOP_A3SYS_HF 105 118*01404648SChun-Jie Chen #define CLK_TOP_A4SYS_HF 106 119*01404648SChun-Jie Chen #define CLK_TOP_SPINFI_BCLK 107 120*01404648SChun-Jie Chen #define CLK_TOP_NFI1X 108 121*01404648SChun-Jie Chen #define CLK_TOP_ECC 109 122*01404648SChun-Jie Chen #define CLK_TOP_AUDIO_LOCAL_BUS 110 123*01404648SChun-Jie Chen #define CLK_TOP_SPINOR 111 124*01404648SChun-Jie Chen #define CLK_TOP_DVIO_DGI_REF 112 125*01404648SChun-Jie Chen #define CLK_TOP_ULPOSC 113 126*01404648SChun-Jie Chen #define CLK_TOP_ULPOSC_CORE 114 127*01404648SChun-Jie Chen #define CLK_TOP_SRCK 115 128*01404648SChun-Jie Chen #define CLK_TOP_MFG_CK_FAST_REF 116 129*01404648SChun-Jie Chen #define CLK_TOP_CLK26M_D2 117 130*01404648SChun-Jie Chen #define CLK_TOP_CLK26M_D52 118 131*01404648SChun-Jie Chen #define CLK_TOP_IN_DGI 119 132*01404648SChun-Jie Chen #define CLK_TOP_IN_DGI_D2 120 133*01404648SChun-Jie Chen #define CLK_TOP_IN_DGI_D4 121 134*01404648SChun-Jie Chen #define CLK_TOP_IN_DGI_D6 122 135*01404648SChun-Jie Chen #define CLK_TOP_IN_DGI_D8 123 136*01404648SChun-Jie Chen #define CLK_TOP_MAINPLL_D3 124 137*01404648SChun-Jie Chen #define CLK_TOP_MAINPLL_D4 125 138*01404648SChun-Jie Chen #define CLK_TOP_MAINPLL_D4_D2 126 139*01404648SChun-Jie Chen #define CLK_TOP_MAINPLL_D4_D4 127 140*01404648SChun-Jie Chen #define CLK_TOP_MAINPLL_D4_D8 128 141*01404648SChun-Jie Chen #define CLK_TOP_MAINPLL_D5 129 142*01404648SChun-Jie Chen #define CLK_TOP_MAINPLL_D5_D2 130 143*01404648SChun-Jie Chen #define CLK_TOP_MAINPLL_D5_D4 131 144*01404648SChun-Jie Chen #define CLK_TOP_MAINPLL_D5_D8 132 145*01404648SChun-Jie Chen #define CLK_TOP_MAINPLL_D6 133 146*01404648SChun-Jie Chen #define CLK_TOP_MAINPLL_D6_D2 134 147*01404648SChun-Jie Chen #define CLK_TOP_MAINPLL_D6_D4 135 148*01404648SChun-Jie Chen #define CLK_TOP_MAINPLL_D6_D8 136 149*01404648SChun-Jie Chen #define CLK_TOP_MAINPLL_D7 137 150*01404648SChun-Jie Chen #define CLK_TOP_MAINPLL_D7_D2 138 151*01404648SChun-Jie Chen #define CLK_TOP_MAINPLL_D7_D4 139 152*01404648SChun-Jie Chen #define CLK_TOP_MAINPLL_D7_D8 140 153*01404648SChun-Jie Chen #define CLK_TOP_MAINPLL_D9 141 154*01404648SChun-Jie Chen #define CLK_TOP_UNIVPLL_D2 142 155*01404648SChun-Jie Chen #define CLK_TOP_UNIVPLL_D3 143 156*01404648SChun-Jie Chen #define CLK_TOP_UNIVPLL_D4 144 157*01404648SChun-Jie Chen #define CLK_TOP_UNIVPLL_D4_D2 145 158*01404648SChun-Jie Chen #define CLK_TOP_UNIVPLL_D4_D4 146 159*01404648SChun-Jie Chen #define CLK_TOP_UNIVPLL_D4_D8 147 160*01404648SChun-Jie Chen #define CLK_TOP_UNIVPLL_D5 148 161*01404648SChun-Jie Chen #define CLK_TOP_UNIVPLL_D5_D2 149 162*01404648SChun-Jie Chen #define CLK_TOP_UNIVPLL_D5_D4 150 163*01404648SChun-Jie Chen #define CLK_TOP_UNIVPLL_D5_D8 151 164*01404648SChun-Jie Chen #define CLK_TOP_UNIVPLL_D6 152 165*01404648SChun-Jie Chen #define CLK_TOP_UNIVPLL_D6_D2 153 166*01404648SChun-Jie Chen #define CLK_TOP_UNIVPLL_D6_D4 154 167*01404648SChun-Jie Chen #define CLK_TOP_UNIVPLL_D6_D8 155 168*01404648SChun-Jie Chen #define CLK_TOP_UNIVPLL_D6_D16 156 169*01404648SChun-Jie Chen #define CLK_TOP_UNIVPLL_D7 157 170*01404648SChun-Jie Chen #define CLK_TOP_UNIVPLL_192M 158 171*01404648SChun-Jie Chen #define CLK_TOP_UNIVPLL_192M_D4 159 172*01404648SChun-Jie Chen #define CLK_TOP_UNIVPLL_192M_D8 160 173*01404648SChun-Jie Chen #define CLK_TOP_UNIVPLL_192M_D16 161 174*01404648SChun-Jie Chen #define CLK_TOP_UNIVPLL_192M_D32 162 175*01404648SChun-Jie Chen #define CLK_TOP_APLL1_D3 163 176*01404648SChun-Jie Chen #define CLK_TOP_APLL1_D4 164 177*01404648SChun-Jie Chen #define CLK_TOP_APLL2_D3 165 178*01404648SChun-Jie Chen #define CLK_TOP_APLL2_D4 166 179*01404648SChun-Jie Chen #define CLK_TOP_APLL3_D4 167 180*01404648SChun-Jie Chen #define CLK_TOP_APLL4_D4 168 181*01404648SChun-Jie Chen #define CLK_TOP_APLL5_D4 169 182*01404648SChun-Jie Chen #define CLK_TOP_HDMIRX_APLL_D3 170 183*01404648SChun-Jie Chen #define CLK_TOP_HDMIRX_APLL_D4 171 184*01404648SChun-Jie Chen #define CLK_TOP_HDMIRX_APLL_D6 172 185*01404648SChun-Jie Chen #define CLK_TOP_MMPLL_D4 173 186*01404648SChun-Jie Chen #define CLK_TOP_MMPLL_D4_D2 174 187*01404648SChun-Jie Chen #define CLK_TOP_MMPLL_D4_D4 175 188*01404648SChun-Jie Chen #define CLK_TOP_MMPLL_D5 176 189*01404648SChun-Jie Chen #define CLK_TOP_MMPLL_D5_D2 177 190*01404648SChun-Jie Chen #define CLK_TOP_MMPLL_D5_D4 178 191*01404648SChun-Jie Chen #define CLK_TOP_MMPLL_D6 179 192*01404648SChun-Jie Chen #define CLK_TOP_MMPLL_D6_D2 180 193*01404648SChun-Jie Chen #define CLK_TOP_MMPLL_D7 181 194*01404648SChun-Jie Chen #define CLK_TOP_MMPLL_D9 182 195*01404648SChun-Jie Chen #define CLK_TOP_TVDPLL1_D2 183 196*01404648SChun-Jie Chen #define CLK_TOP_TVDPLL1_D4 184 197*01404648SChun-Jie Chen #define CLK_TOP_TVDPLL1_D8 185 198*01404648SChun-Jie Chen #define CLK_TOP_TVDPLL1_D16 186 199*01404648SChun-Jie Chen #define CLK_TOP_TVDPLL2_D2 187 200*01404648SChun-Jie Chen #define CLK_TOP_TVDPLL2_D4 188 201*01404648SChun-Jie Chen #define CLK_TOP_TVDPLL2_D8 189 202*01404648SChun-Jie Chen #define CLK_TOP_TVDPLL2_D16 190 203*01404648SChun-Jie Chen #define CLK_TOP_MSDCPLL_D2 191 204*01404648SChun-Jie Chen #define CLK_TOP_MSDCPLL_D4 192 205*01404648SChun-Jie Chen #define CLK_TOP_MSDCPLL_D16 193 206*01404648SChun-Jie Chen #define CLK_TOP_ETHPLL_D2 194 207*01404648SChun-Jie Chen #define CLK_TOP_ETHPLL_D8 195 208*01404648SChun-Jie Chen #define CLK_TOP_ETHPLL_D10 196 209*01404648SChun-Jie Chen #define CLK_TOP_DGIPLL_D2 197 210*01404648SChun-Jie Chen #define CLK_TOP_ULPOSC1 198 211*01404648SChun-Jie Chen #define CLK_TOP_ULPOSC1_D2 199 212*01404648SChun-Jie Chen #define CLK_TOP_ULPOSC1_D4 200 213*01404648SChun-Jie Chen #define CLK_TOP_ULPOSC1_D7 201 214*01404648SChun-Jie Chen #define CLK_TOP_ULPOSC1_D8 202 215*01404648SChun-Jie Chen #define CLK_TOP_ULPOSC1_D10 203 216*01404648SChun-Jie Chen #define CLK_TOP_ULPOSC1_D16 204 217*01404648SChun-Jie Chen #define CLK_TOP_ULPOSC2 205 218*01404648SChun-Jie Chen #define CLK_TOP_ADSPPLL_D2 206 219*01404648SChun-Jie Chen #define CLK_TOP_ADSPPLL_D4 207 220*01404648SChun-Jie Chen #define CLK_TOP_ADSPPLL_D8 208 221*01404648SChun-Jie Chen #define CLK_TOP_MEM_466M 209 222*01404648SChun-Jie Chen #define CLK_TOP_MPHONE_SLAVE_B 210 223*01404648SChun-Jie Chen #define CLK_TOP_PEXTP_PIPE 211 224*01404648SChun-Jie Chen #define CLK_TOP_UFS_RX_SYMBOL 212 225*01404648SChun-Jie Chen #define CLK_TOP_UFS_TX_SYMBOL 213 226*01404648SChun-Jie Chen #define CLK_TOP_SSUSB_U3PHY_P1_P_P0 214 227*01404648SChun-Jie Chen #define CLK_TOP_UFS_RX_SYMBOL1 215 228*01404648SChun-Jie Chen #define CLK_TOP_FPC 216 229*01404648SChun-Jie Chen #define CLK_TOP_HDMIRX_P 217 230*01404648SChun-Jie Chen #define CLK_TOP_APLL12_DIV0 218 231*01404648SChun-Jie Chen #define CLK_TOP_APLL12_DIV1 219 232*01404648SChun-Jie Chen #define CLK_TOP_APLL12_DIV2 220 233*01404648SChun-Jie Chen #define CLK_TOP_APLL12_DIV3 221 234*01404648SChun-Jie Chen #define CLK_TOP_APLL12_DIV4 222 235*01404648SChun-Jie Chen #define CLK_TOP_APLL12_DIV9 223 236*01404648SChun-Jie Chen #define CLK_TOP_CFG_VPP0 224 237*01404648SChun-Jie Chen #define CLK_TOP_CFG_VPP1 225 238*01404648SChun-Jie Chen #define CLK_TOP_CFG_VDO0 226 239*01404648SChun-Jie Chen #define CLK_TOP_CFG_VDO1 227 240*01404648SChun-Jie Chen #define CLK_TOP_CFG_UNIPLL_SES 228 241*01404648SChun-Jie Chen #define CLK_TOP_CFG_26M_VPP0 229 242*01404648SChun-Jie Chen #define CLK_TOP_CFG_26M_VPP1 230 243*01404648SChun-Jie Chen #define CLK_TOP_CFG_26M_AUD 231 244*01404648SChun-Jie Chen #define CLK_TOP_CFG_AXI_EAST 232 245*01404648SChun-Jie Chen #define CLK_TOP_CFG_AXI_EAST_NORTH 233 246*01404648SChun-Jie Chen #define CLK_TOP_CFG_AXI_NORTH 234 247*01404648SChun-Jie Chen #define CLK_TOP_CFG_AXI_SOUTH 235 248*01404648SChun-Jie Chen #define CLK_TOP_CFG_EXT_TEST 236 249*01404648SChun-Jie Chen #define CLK_TOP_SSUSB_REF 237 250*01404648SChun-Jie Chen #define CLK_TOP_SSUSB_PHY_REF 238 251*01404648SChun-Jie Chen #define CLK_TOP_SSUSB_P1_REF 239 252*01404648SChun-Jie Chen #define CLK_TOP_SSUSB_PHY_P1_REF 240 253*01404648SChun-Jie Chen #define CLK_TOP_SSUSB_P2_REF 241 254*01404648SChun-Jie Chen #define CLK_TOP_SSUSB_PHY_P2_REF 242 255*01404648SChun-Jie Chen #define CLK_TOP_SSUSB_P3_REF 243 256*01404648SChun-Jie Chen #define CLK_TOP_SSUSB_PHY_P3_REF 244 257*01404648SChun-Jie Chen #define CLK_TOP_NR_CLK 245 258*01404648SChun-Jie Chen 259*01404648SChun-Jie Chen /* INFRACFG_AO */ 260*01404648SChun-Jie Chen 261*01404648SChun-Jie Chen #define CLK_INFRA_AO_PMIC_TMR 0 262*01404648SChun-Jie Chen #define CLK_INFRA_AO_PMIC_AP 1 263*01404648SChun-Jie Chen #define CLK_INFRA_AO_PMIC_MD 2 264*01404648SChun-Jie Chen #define CLK_INFRA_AO_PMIC_CONN 3 265*01404648SChun-Jie Chen #define CLK_INFRA_AO_SEJ 4 266*01404648SChun-Jie Chen #define CLK_INFRA_AO_APXGPT 5 267*01404648SChun-Jie Chen #define CLK_INFRA_AO_GCE 6 268*01404648SChun-Jie Chen #define CLK_INFRA_AO_GCE2 7 269*01404648SChun-Jie Chen #define CLK_INFRA_AO_THERM 8 270*01404648SChun-Jie Chen #define CLK_INFRA_AO_PWM_H 9 271*01404648SChun-Jie Chen #define CLK_INFRA_AO_PWM1 10 272*01404648SChun-Jie Chen #define CLK_INFRA_AO_PWM2 11 273*01404648SChun-Jie Chen #define CLK_INFRA_AO_PWM3 12 274*01404648SChun-Jie Chen #define CLK_INFRA_AO_PWM4 13 275*01404648SChun-Jie Chen #define CLK_INFRA_AO_PWM 14 276*01404648SChun-Jie Chen #define CLK_INFRA_AO_UART0 15 277*01404648SChun-Jie Chen #define CLK_INFRA_AO_UART1 16 278*01404648SChun-Jie Chen #define CLK_INFRA_AO_UART2 17 279*01404648SChun-Jie Chen #define CLK_INFRA_AO_UART3 18 280*01404648SChun-Jie Chen #define CLK_INFRA_AO_UART4 19 281*01404648SChun-Jie Chen #define CLK_INFRA_AO_GCE_26M 20 282*01404648SChun-Jie Chen #define CLK_INFRA_AO_CQ_DMA_FPC 21 283*01404648SChun-Jie Chen #define CLK_INFRA_AO_UART5 22 284*01404648SChun-Jie Chen #define CLK_INFRA_AO_HDMI_26M 23 285*01404648SChun-Jie Chen #define CLK_INFRA_AO_SPI0 24 286*01404648SChun-Jie Chen #define CLK_INFRA_AO_MSDC0 25 287*01404648SChun-Jie Chen #define CLK_INFRA_AO_MSDC1 26 288*01404648SChun-Jie Chen #define CLK_INFRA_AO_CG1_MSDC2 27 289*01404648SChun-Jie Chen #define CLK_INFRA_AO_MSDC0_SRC 28 290*01404648SChun-Jie Chen #define CLK_INFRA_AO_TRNG 29 291*01404648SChun-Jie Chen #define CLK_INFRA_AO_AUXADC 30 292*01404648SChun-Jie Chen #define CLK_INFRA_AO_CPUM 31 293*01404648SChun-Jie Chen #define CLK_INFRA_AO_HDMI_32K 32 294*01404648SChun-Jie Chen #define CLK_INFRA_AO_CEC_66M_H 33 295*01404648SChun-Jie Chen #define CLK_INFRA_AO_IRRX 34 296*01404648SChun-Jie Chen #define CLK_INFRA_AO_PCIE_TL_26M 35 297*01404648SChun-Jie Chen #define CLK_INFRA_AO_MSDC1_SRC 36 298*01404648SChun-Jie Chen #define CLK_INFRA_AO_CEC_66M_B 37 299*01404648SChun-Jie Chen #define CLK_INFRA_AO_PCIE_TL_96M 38 300*01404648SChun-Jie Chen #define CLK_INFRA_AO_DEVICE_APC 39 301*01404648SChun-Jie Chen #define CLK_INFRA_AO_ECC_66M_H 40 302*01404648SChun-Jie Chen #define CLK_INFRA_AO_DEBUGSYS 41 303*01404648SChun-Jie Chen #define CLK_INFRA_AO_AUDIO 42 304*01404648SChun-Jie Chen #define CLK_INFRA_AO_PCIE_TL_32K 43 305*01404648SChun-Jie Chen #define CLK_INFRA_AO_DBG_TRACE 44 306*01404648SChun-Jie Chen #define CLK_INFRA_AO_DRAMC_F26M 45 307*01404648SChun-Jie Chen #define CLK_INFRA_AO_IRTX 46 308*01404648SChun-Jie Chen #define CLK_INFRA_AO_SSUSB 47 309*01404648SChun-Jie Chen #define CLK_INFRA_AO_DISP_PWM 48 310*01404648SChun-Jie Chen #define CLK_INFRA_AO_CLDMA_B 49 311*01404648SChun-Jie Chen #define CLK_INFRA_AO_AUDIO_26M_B 50 312*01404648SChun-Jie Chen #define CLK_INFRA_AO_SPI1 51 313*01404648SChun-Jie Chen #define CLK_INFRA_AO_SPI2 52 314*01404648SChun-Jie Chen #define CLK_INFRA_AO_SPI3 53 315*01404648SChun-Jie Chen #define CLK_INFRA_AO_UNIPRO_SYS 54 316*01404648SChun-Jie Chen #define CLK_INFRA_AO_UNIPRO_TICK 55 317*01404648SChun-Jie Chen #define CLK_INFRA_AO_UFS_MP_SAP_B 56 318*01404648SChun-Jie Chen #define CLK_INFRA_AO_PWRMCU 57 319*01404648SChun-Jie Chen #define CLK_INFRA_AO_PWRMCU_BUS_H 58 320*01404648SChun-Jie Chen #define CLK_INFRA_AO_APDMA_B 59 321*01404648SChun-Jie Chen #define CLK_INFRA_AO_SPI4 60 322*01404648SChun-Jie Chen #define CLK_INFRA_AO_SPI5 61 323*01404648SChun-Jie Chen #define CLK_INFRA_AO_CQ_DMA 62 324*01404648SChun-Jie Chen #define CLK_INFRA_AO_AES_UFSFDE 63 325*01404648SChun-Jie Chen #define CLK_INFRA_AO_AES 64 326*01404648SChun-Jie Chen #define CLK_INFRA_AO_UFS_TICK 65 327*01404648SChun-Jie Chen #define CLK_INFRA_AO_SSUSB_XHCI 66 328*01404648SChun-Jie Chen #define CLK_INFRA_AO_MSDC0_SELF 67 329*01404648SChun-Jie Chen #define CLK_INFRA_AO_MSDC1_SELF 68 330*01404648SChun-Jie Chen #define CLK_INFRA_AO_MSDC2_SELF 69 331*01404648SChun-Jie Chen #define CLK_INFRA_AO_I2S_DMA 70 332*01404648SChun-Jie Chen #define CLK_INFRA_AO_AP_MSDC0 71 333*01404648SChun-Jie Chen #define CLK_INFRA_AO_MD_MSDC0 72 334*01404648SChun-Jie Chen #define CLK_INFRA_AO_CG3_MSDC2 73 335*01404648SChun-Jie Chen #define CLK_INFRA_AO_GCPU 74 336*01404648SChun-Jie Chen #define CLK_INFRA_AO_PCIE_PERI_26M 75 337*01404648SChun-Jie Chen #define CLK_INFRA_AO_GCPU_66M_B 76 338*01404648SChun-Jie Chen #define CLK_INFRA_AO_GCPU_133M_B 77 339*01404648SChun-Jie Chen #define CLK_INFRA_AO_DISP_PWM1 78 340*01404648SChun-Jie Chen #define CLK_INFRA_AO_FBIST2FPC 79 341*01404648SChun-Jie Chen #define CLK_INFRA_AO_DEVICE_APC_SYNC 80 342*01404648SChun-Jie Chen #define CLK_INFRA_AO_PCIE_P1_PERI_26M 81 343*01404648SChun-Jie Chen #define CLK_INFRA_AO_SPIS0 82 344*01404648SChun-Jie Chen #define CLK_INFRA_AO_SPIS1 83 345*01404648SChun-Jie Chen #define CLK_INFRA_AO_133M_M_PERI 84 346*01404648SChun-Jie Chen #define CLK_INFRA_AO_66M_M_PERI 85 347*01404648SChun-Jie Chen #define CLK_INFRA_AO_PCIE_PL_P_250M_P0 86 348*01404648SChun-Jie Chen #define CLK_INFRA_AO_PCIE_PL_P_250M_P1 87 349*01404648SChun-Jie Chen #define CLK_INFRA_AO_PCIE_P1_TL_96M 88 350*01404648SChun-Jie Chen #define CLK_INFRA_AO_AES_MSDCFDE_0P 89 351*01404648SChun-Jie Chen #define CLK_INFRA_AO_UFS_TX_SYMBOL 90 352*01404648SChun-Jie Chen #define CLK_INFRA_AO_UFS_RX_SYMBOL 91 353*01404648SChun-Jie Chen #define CLK_INFRA_AO_UFS_RX_SYMBOL1 92 354*01404648SChun-Jie Chen #define CLK_INFRA_AO_PERI_UFS_MEM_SUB 93 355*01404648SChun-Jie Chen #define CLK_INFRA_AO_NR_CLK 94 356*01404648SChun-Jie Chen 357*01404648SChun-Jie Chen /* APMIXEDSYS */ 358*01404648SChun-Jie Chen 359*01404648SChun-Jie Chen #define CLK_APMIXED_NNAPLL 0 360*01404648SChun-Jie Chen #define CLK_APMIXED_RESPLL 1 361*01404648SChun-Jie Chen #define CLK_APMIXED_ETHPLL 2 362*01404648SChun-Jie Chen #define CLK_APMIXED_MSDCPLL 3 363*01404648SChun-Jie Chen #define CLK_APMIXED_TVDPLL1 4 364*01404648SChun-Jie Chen #define CLK_APMIXED_TVDPLL2 5 365*01404648SChun-Jie Chen #define CLK_APMIXED_MMPLL 6 366*01404648SChun-Jie Chen #define CLK_APMIXED_MAINPLL 7 367*01404648SChun-Jie Chen #define CLK_APMIXED_VDECPLL 8 368*01404648SChun-Jie Chen #define CLK_APMIXED_IMGPLL 9 369*01404648SChun-Jie Chen #define CLK_APMIXED_UNIVPLL 10 370*01404648SChun-Jie Chen #define CLK_APMIXED_HDMIPLL1 11 371*01404648SChun-Jie Chen #define CLK_APMIXED_HDMIPLL2 12 372*01404648SChun-Jie Chen #define CLK_APMIXED_HDMIRX_APLL 13 373*01404648SChun-Jie Chen #define CLK_APMIXED_USB1PLL 14 374*01404648SChun-Jie Chen #define CLK_APMIXED_ADSPPLL 15 375*01404648SChun-Jie Chen #define CLK_APMIXED_APLL1 16 376*01404648SChun-Jie Chen #define CLK_APMIXED_APLL2 17 377*01404648SChun-Jie Chen #define CLK_APMIXED_APLL3 18 378*01404648SChun-Jie Chen #define CLK_APMIXED_APLL4 19 379*01404648SChun-Jie Chen #define CLK_APMIXED_APLL5 20 380*01404648SChun-Jie Chen #define CLK_APMIXED_MFGPLL 21 381*01404648SChun-Jie Chen #define CLK_APMIXED_DGIPLL 22 382*01404648SChun-Jie Chen #define CLK_APMIXED_PLL_SSUSB26M 23 383*01404648SChun-Jie Chen #define CLK_APMIXED_NR_CLK 24 384*01404648SChun-Jie Chen 385*01404648SChun-Jie Chen /* SCP_ADSP */ 386*01404648SChun-Jie Chen 387*01404648SChun-Jie Chen #define CLK_SCP_ADSP_AUDIODSP 0 388*01404648SChun-Jie Chen #define CLK_SCP_ADSP_NR_CLK 1 389*01404648SChun-Jie Chen 390*01404648SChun-Jie Chen /* PERICFG_AO */ 391*01404648SChun-Jie Chen 392*01404648SChun-Jie Chen #define CLK_PERI_AO_ETHERNET 0 393*01404648SChun-Jie Chen #define CLK_PERI_AO_ETHERNET_BUS 1 394*01404648SChun-Jie Chen #define CLK_PERI_AO_FLASHIF_BUS 2 395*01404648SChun-Jie Chen #define CLK_PERI_AO_FLASHIF_FLASH 3 396*01404648SChun-Jie Chen #define CLK_PERI_AO_SSUSB_1P_BUS 4 397*01404648SChun-Jie Chen #define CLK_PERI_AO_SSUSB_1P_XHCI 5 398*01404648SChun-Jie Chen #define CLK_PERI_AO_SSUSB_2P_BUS 6 399*01404648SChun-Jie Chen #define CLK_PERI_AO_SSUSB_2P_XHCI 7 400*01404648SChun-Jie Chen #define CLK_PERI_AO_SSUSB_3P_BUS 8 401*01404648SChun-Jie Chen #define CLK_PERI_AO_SSUSB_3P_XHCI 9 402*01404648SChun-Jie Chen #define CLK_PERI_AO_SPINFI 10 403*01404648SChun-Jie Chen #define CLK_PERI_AO_ETHERNET_MAC 11 404*01404648SChun-Jie Chen #define CLK_PERI_AO_NFI_H 12 405*01404648SChun-Jie Chen #define CLK_PERI_AO_FNFI1X 13 406*01404648SChun-Jie Chen #define CLK_PERI_AO_PCIE_P0_MEM 14 407*01404648SChun-Jie Chen #define CLK_PERI_AO_PCIE_P1_MEM 15 408*01404648SChun-Jie Chen #define CLK_PERI_AO_NR_CLK 16 409*01404648SChun-Jie Chen 410*01404648SChun-Jie Chen /* IMP_IIC_WRAP_S */ 411*01404648SChun-Jie Chen 412*01404648SChun-Jie Chen #define CLK_IMP_IIC_WRAP_S_I2C5 0 413*01404648SChun-Jie Chen #define CLK_IMP_IIC_WRAP_S_I2C6 1 414*01404648SChun-Jie Chen #define CLK_IMP_IIC_WRAP_S_I2C7 2 415*01404648SChun-Jie Chen #define CLK_IMP_IIC_WRAP_S_NR_CLK 3 416*01404648SChun-Jie Chen 417*01404648SChun-Jie Chen /* IMP_IIC_WRAP_W */ 418*01404648SChun-Jie Chen 419*01404648SChun-Jie Chen #define CLK_IMP_IIC_WRAP_W_I2C0 0 420*01404648SChun-Jie Chen #define CLK_IMP_IIC_WRAP_W_I2C1 1 421*01404648SChun-Jie Chen #define CLK_IMP_IIC_WRAP_W_I2C2 2 422*01404648SChun-Jie Chen #define CLK_IMP_IIC_WRAP_W_I2C3 3 423*01404648SChun-Jie Chen #define CLK_IMP_IIC_WRAP_W_I2C4 4 424*01404648SChun-Jie Chen #define CLK_IMP_IIC_WRAP_W_NR_CLK 5 425*01404648SChun-Jie Chen 426*01404648SChun-Jie Chen /* MFGCFG */ 427*01404648SChun-Jie Chen 428*01404648SChun-Jie Chen #define CLK_MFG_BG3D 0 429*01404648SChun-Jie Chen #define CLK_MFG_NR_CLK 1 430*01404648SChun-Jie Chen 431*01404648SChun-Jie Chen /* VPPSYS0 */ 432*01404648SChun-Jie Chen 433*01404648SChun-Jie Chen #define CLK_VPP0_MDP_FG 0 434*01404648SChun-Jie Chen #define CLK_VPP0_STITCH 1 435*01404648SChun-Jie Chen #define CLK_VPP0_PADDING 2 436*01404648SChun-Jie Chen #define CLK_VPP0_MDP_TCC 3 437*01404648SChun-Jie Chen #define CLK_VPP0_WARP0_ASYNC_TX 4 438*01404648SChun-Jie Chen #define CLK_VPP0_WARP1_ASYNC_TX 5 439*01404648SChun-Jie Chen #define CLK_VPP0_MUTEX 6 440*01404648SChun-Jie Chen #define CLK_VPP0_VPP02VPP1_RELAY 7 441*01404648SChun-Jie Chen #define CLK_VPP0_VPP12VPP0_ASYNC 8 442*01404648SChun-Jie Chen #define CLK_VPP0_MMSYSRAM_TOP 9 443*01404648SChun-Jie Chen #define CLK_VPP0_MDP_AAL 10 444*01404648SChun-Jie Chen #define CLK_VPP0_MDP_RSZ 11 445*01404648SChun-Jie Chen #define CLK_VPP0_SMI_COMMON 12 446*01404648SChun-Jie Chen #define CLK_VPP0_GALS_VDO0_LARB0 13 447*01404648SChun-Jie Chen #define CLK_VPP0_GALS_VDO0_LARB1 14 448*01404648SChun-Jie Chen #define CLK_VPP0_GALS_VENCSYS 15 449*01404648SChun-Jie Chen #define CLK_VPP0_GALS_VENCSYS_CORE1 16 450*01404648SChun-Jie Chen #define CLK_VPP0_GALS_INFRA 17 451*01404648SChun-Jie Chen #define CLK_VPP0_GALS_CAMSYS 18 452*01404648SChun-Jie Chen #define CLK_VPP0_GALS_VPP1_LARB5 19 453*01404648SChun-Jie Chen #define CLK_VPP0_GALS_VPP1_LARB6 20 454*01404648SChun-Jie Chen #define CLK_VPP0_SMI_REORDER 21 455*01404648SChun-Jie Chen #define CLK_VPP0_SMI_IOMMU 22 456*01404648SChun-Jie Chen #define CLK_VPP0_GALS_IMGSYS_CAMSYS 23 457*01404648SChun-Jie Chen #define CLK_VPP0_MDP_RDMA 24 458*01404648SChun-Jie Chen #define CLK_VPP0_MDP_WROT 25 459*01404648SChun-Jie Chen #define CLK_VPP0_GALS_EMI0_EMI1 26 460*01404648SChun-Jie Chen #define CLK_VPP0_SMI_SUB_COMMON_REORDER 27 461*01404648SChun-Jie Chen #define CLK_VPP0_SMI_RSI 28 462*01404648SChun-Jie Chen #define CLK_VPP0_SMI_COMMON_LARB4 29 463*01404648SChun-Jie Chen #define CLK_VPP0_GALS_VDEC_VDEC_CORE1 30 464*01404648SChun-Jie Chen #define CLK_VPP0_GALS_VPP1_WPE 31 465*01404648SChun-Jie Chen #define CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1 32 466*01404648SChun-Jie Chen #define CLK_VPP0_FAKE_ENG 33 467*01404648SChun-Jie Chen #define CLK_VPP0_MDP_HDR 34 468*01404648SChun-Jie Chen #define CLK_VPP0_MDP_TDSHP 35 469*01404648SChun-Jie Chen #define CLK_VPP0_MDP_COLOR 36 470*01404648SChun-Jie Chen #define CLK_VPP0_MDP_OVL 37 471*01404648SChun-Jie Chen #define CLK_VPP0_WARP0_RELAY 38 472*01404648SChun-Jie Chen #define CLK_VPP0_WARP0_MDP_DL_ASYNC 39 473*01404648SChun-Jie Chen #define CLK_VPP0_WARP1_RELAY 40 474*01404648SChun-Jie Chen #define CLK_VPP0_WARP1_MDP_DL_ASYNC 41 475*01404648SChun-Jie Chen #define CLK_VPP0_NR_CLK 42 476*01404648SChun-Jie Chen 477*01404648SChun-Jie Chen /* WPESYS */ 478*01404648SChun-Jie Chen 479*01404648SChun-Jie Chen #define CLK_WPE_VPP0 0 480*01404648SChun-Jie Chen #define CLK_WPE_VPP1 1 481*01404648SChun-Jie Chen #define CLK_WPE_SMI_LARB7 2 482*01404648SChun-Jie Chen #define CLK_WPE_SMI_LARB8 3 483*01404648SChun-Jie Chen #define CLK_WPE_EVENT_TX 4 484*01404648SChun-Jie Chen #define CLK_WPE_SMI_LARB7_P 5 485*01404648SChun-Jie Chen #define CLK_WPE_SMI_LARB8_P 6 486*01404648SChun-Jie Chen #define CLK_WPE_NR_CLK 7 487*01404648SChun-Jie Chen 488*01404648SChun-Jie Chen /* WPESYS_VPP0 */ 489*01404648SChun-Jie Chen 490*01404648SChun-Jie Chen #define CLK_WPE_VPP0_VECI 0 491*01404648SChun-Jie Chen #define CLK_WPE_VPP0_VEC2I 1 492*01404648SChun-Jie Chen #define CLK_WPE_VPP0_VEC3I 2 493*01404648SChun-Jie Chen #define CLK_WPE_VPP0_WPEO 3 494*01404648SChun-Jie Chen #define CLK_WPE_VPP0_MSKO 4 495*01404648SChun-Jie Chen #define CLK_WPE_VPP0_VGEN 5 496*01404648SChun-Jie Chen #define CLK_WPE_VPP0_EXT 6 497*01404648SChun-Jie Chen #define CLK_WPE_VPP0_VFC 7 498*01404648SChun-Jie Chen #define CLK_WPE_VPP0_CACH0_TOP 8 499*01404648SChun-Jie Chen #define CLK_WPE_VPP0_CACH0_DMA 9 500*01404648SChun-Jie Chen #define CLK_WPE_VPP0_CACH1_TOP 10 501*01404648SChun-Jie Chen #define CLK_WPE_VPP0_CACH1_DMA 11 502*01404648SChun-Jie Chen #define CLK_WPE_VPP0_CACH2_TOP 12 503*01404648SChun-Jie Chen #define CLK_WPE_VPP0_CACH2_DMA 13 504*01404648SChun-Jie Chen #define CLK_WPE_VPP0_CACH3_TOP 14 505*01404648SChun-Jie Chen #define CLK_WPE_VPP0_CACH3_DMA 15 506*01404648SChun-Jie Chen #define CLK_WPE_VPP0_PSP 16 507*01404648SChun-Jie Chen #define CLK_WPE_VPP0_PSP2 17 508*01404648SChun-Jie Chen #define CLK_WPE_VPP0_SYNC 18 509*01404648SChun-Jie Chen #define CLK_WPE_VPP0_C24 19 510*01404648SChun-Jie Chen #define CLK_WPE_VPP0_MDP_CROP 20 511*01404648SChun-Jie Chen #define CLK_WPE_VPP0_ISP_CROP 21 512*01404648SChun-Jie Chen #define CLK_WPE_VPP0_TOP 22 513*01404648SChun-Jie Chen #define CLK_WPE_VPP0_NR_CLK 23 514*01404648SChun-Jie Chen 515*01404648SChun-Jie Chen /* WPESYS_VPP1 */ 516*01404648SChun-Jie Chen 517*01404648SChun-Jie Chen #define CLK_WPE_VPP1_VECI 0 518*01404648SChun-Jie Chen #define CLK_WPE_VPP1_VEC2I 1 519*01404648SChun-Jie Chen #define CLK_WPE_VPP1_VEC3I 2 520*01404648SChun-Jie Chen #define CLK_WPE_VPP1_WPEO 3 521*01404648SChun-Jie Chen #define CLK_WPE_VPP1_MSKO 4 522*01404648SChun-Jie Chen #define CLK_WPE_VPP1_VGEN 5 523*01404648SChun-Jie Chen #define CLK_WPE_VPP1_EXT 6 524*01404648SChun-Jie Chen #define CLK_WPE_VPP1_VFC 7 525*01404648SChun-Jie Chen #define CLK_WPE_VPP1_CACH0_TOP 8 526*01404648SChun-Jie Chen #define CLK_WPE_VPP1_CACH0_DMA 9 527*01404648SChun-Jie Chen #define CLK_WPE_VPP1_CACH1_TOP 10 528*01404648SChun-Jie Chen #define CLK_WPE_VPP1_CACH1_DMA 11 529*01404648SChun-Jie Chen #define CLK_WPE_VPP1_CACH2_TOP 12 530*01404648SChun-Jie Chen #define CLK_WPE_VPP1_CACH2_DMA 13 531*01404648SChun-Jie Chen #define CLK_WPE_VPP1_CACH3_TOP 14 532*01404648SChun-Jie Chen #define CLK_WPE_VPP1_CACH3_DMA 15 533*01404648SChun-Jie Chen #define CLK_WPE_VPP1_PSP 16 534*01404648SChun-Jie Chen #define CLK_WPE_VPP1_PSP2 17 535*01404648SChun-Jie Chen #define CLK_WPE_VPP1_SYNC 18 536*01404648SChun-Jie Chen #define CLK_WPE_VPP1_C24 19 537*01404648SChun-Jie Chen #define CLK_WPE_VPP1_MDP_CROP 20 538*01404648SChun-Jie Chen #define CLK_WPE_VPP1_ISP_CROP 21 539*01404648SChun-Jie Chen #define CLK_WPE_VPP1_TOP 22 540*01404648SChun-Jie Chen #define CLK_WPE_VPP1_NR_CLK 23 541*01404648SChun-Jie Chen 542*01404648SChun-Jie Chen /* VPPSYS1 */ 543*01404648SChun-Jie Chen 544*01404648SChun-Jie Chen #define CLK_VPP1_SVPP1_MDP_OVL 0 545*01404648SChun-Jie Chen #define CLK_VPP1_SVPP1_MDP_TCC 1 546*01404648SChun-Jie Chen #define CLK_VPP1_SVPP1_MDP_WROT 2 547*01404648SChun-Jie Chen #define CLK_VPP1_SVPP1_VPP_PAD 3 548*01404648SChun-Jie Chen #define CLK_VPP1_SVPP2_MDP_WROT 4 549*01404648SChun-Jie Chen #define CLK_VPP1_SVPP2_VPP_PAD 5 550*01404648SChun-Jie Chen #define CLK_VPP1_SVPP3_MDP_WROT 6 551*01404648SChun-Jie Chen #define CLK_VPP1_SVPP3_VPP_PAD 7 552*01404648SChun-Jie Chen #define CLK_VPP1_SVPP1_MDP_RDMA 8 553*01404648SChun-Jie Chen #define CLK_VPP1_SVPP1_MDP_FG 9 554*01404648SChun-Jie Chen #define CLK_VPP1_SVPP2_MDP_RDMA 10 555*01404648SChun-Jie Chen #define CLK_VPP1_SVPP2_MDP_FG 11 556*01404648SChun-Jie Chen #define CLK_VPP1_SVPP3_MDP_RDMA 12 557*01404648SChun-Jie Chen #define CLK_VPP1_SVPP3_MDP_FG 13 558*01404648SChun-Jie Chen #define CLK_VPP1_VPP_SPLIT 14 559*01404648SChun-Jie Chen #define CLK_VPP1_SVPP2_VDO0_DL_RELAY 15 560*01404648SChun-Jie Chen #define CLK_VPP1_SVPP1_MDP_TDSHP 16 561*01404648SChun-Jie Chen #define CLK_VPP1_SVPP1_MDP_COLOR 17 562*01404648SChun-Jie Chen #define CLK_VPP1_SVPP3_VDO1_DL_RELAY 18 563*01404648SChun-Jie Chen #define CLK_VPP1_SVPP2_VPP_MERGE 19 564*01404648SChun-Jie Chen #define CLK_VPP1_SVPP2_MDP_COLOR 20 565*01404648SChun-Jie Chen #define CLK_VPP1_VPPSYS1_GALS 21 566*01404648SChun-Jie Chen #define CLK_VPP1_SVPP3_VPP_MERGE 22 567*01404648SChun-Jie Chen #define CLK_VPP1_SVPP3_MDP_COLOR 23 568*01404648SChun-Jie Chen #define CLK_VPP1_VPPSYS1_LARB 24 569*01404648SChun-Jie Chen #define CLK_VPP1_SVPP1_MDP_RSZ 25 570*01404648SChun-Jie Chen #define CLK_VPP1_SVPP1_MDP_HDR 26 571*01404648SChun-Jie Chen #define CLK_VPP1_SVPP1_MDP_AAL 27 572*01404648SChun-Jie Chen #define CLK_VPP1_SVPP2_MDP_HDR 28 573*01404648SChun-Jie Chen #define CLK_VPP1_SVPP2_MDP_AAL 29 574*01404648SChun-Jie Chen #define CLK_VPP1_DL_ASYNC 30 575*01404648SChun-Jie Chen #define CLK_VPP1_LARB5_FAKE_ENG 31 576*01404648SChun-Jie Chen #define CLK_VPP1_SVPP3_MDP_HDR 32 577*01404648SChun-Jie Chen #define CLK_VPP1_SVPP3_MDP_AAL 33 578*01404648SChun-Jie Chen #define CLK_VPP1_SVPP2_VDO1_DL_RELAY 34 579*01404648SChun-Jie Chen #define CLK_VPP1_LARB6_FAKE_ENG 35 580*01404648SChun-Jie Chen #define CLK_VPP1_SVPP2_MDP_RSZ 36 581*01404648SChun-Jie Chen #define CLK_VPP1_SVPP3_MDP_RSZ 37 582*01404648SChun-Jie Chen #define CLK_VPP1_SVPP3_VDO0_DL_RELAY 38 583*01404648SChun-Jie Chen #define CLK_VPP1_DISP_MUTEX 39 584*01404648SChun-Jie Chen #define CLK_VPP1_SVPP2_MDP_TDSHP 40 585*01404648SChun-Jie Chen #define CLK_VPP1_SVPP3_MDP_TDSHP 41 586*01404648SChun-Jie Chen #define CLK_VPP1_VPP0_DL1_RELAY 42 587*01404648SChun-Jie Chen #define CLK_VPP1_HDMI_META 43 588*01404648SChun-Jie Chen #define CLK_VPP1_VPP_SPLIT_HDMI 44 589*01404648SChun-Jie Chen #define CLK_VPP1_DGI_IN 45 590*01404648SChun-Jie Chen #define CLK_VPP1_DGI_OUT 46 591*01404648SChun-Jie Chen #define CLK_VPP1_VPP_SPLIT_DGI 47 592*01404648SChun-Jie Chen #define CLK_VPP1_VPP0_DL_ASYNC 48 593*01404648SChun-Jie Chen #define CLK_VPP1_VPP0_DL_RELAY 49 594*01404648SChun-Jie Chen #define CLK_VPP1_VPP_SPLIT_26M 50 595*01404648SChun-Jie Chen #define CLK_VPP1_NR_CLK 51 596*01404648SChun-Jie Chen 597*01404648SChun-Jie Chen /* IMGSYS */ 598*01404648SChun-Jie Chen 599*01404648SChun-Jie Chen #define CLK_IMG_LARB9 0 600*01404648SChun-Jie Chen #define CLK_IMG_TRAW0 1 601*01404648SChun-Jie Chen #define CLK_IMG_TRAW1 2 602*01404648SChun-Jie Chen #define CLK_IMG_TRAW2 3 603*01404648SChun-Jie Chen #define CLK_IMG_TRAW3 4 604*01404648SChun-Jie Chen #define CLK_IMG_DIP0 5 605*01404648SChun-Jie Chen #define CLK_IMG_WPE0 6 606*01404648SChun-Jie Chen #define CLK_IMG_IPE 7 607*01404648SChun-Jie Chen #define CLK_IMG_DIP1 8 608*01404648SChun-Jie Chen #define CLK_IMG_WPE1 9 609*01404648SChun-Jie Chen #define CLK_IMG_GALS 10 610*01404648SChun-Jie Chen #define CLK_IMG_NR_CLK 11 611*01404648SChun-Jie Chen 612*01404648SChun-Jie Chen /* IMGSYS1_DIP_TOP */ 613*01404648SChun-Jie Chen 614*01404648SChun-Jie Chen #define CLK_IMG1_DIP_TOP_LARB10 0 615*01404648SChun-Jie Chen #define CLK_IMG1_DIP_TOP_DIP_TOP 1 616*01404648SChun-Jie Chen #define CLK_IMG1_DIP_TOP_NR_CLK 2 617*01404648SChun-Jie Chen 618*01404648SChun-Jie Chen /* IMGSYS1_DIP_NR */ 619*01404648SChun-Jie Chen 620*01404648SChun-Jie Chen #define CLK_IMG1_DIP_NR_RESERVE 0 621*01404648SChun-Jie Chen #define CLK_IMG1_DIP_NR_DIP_NR 1 622*01404648SChun-Jie Chen #define CLK_IMG1_DIP_NR_NR_CLK 2 623*01404648SChun-Jie Chen 624*01404648SChun-Jie Chen /* IMGSYS1_WPE */ 625*01404648SChun-Jie Chen 626*01404648SChun-Jie Chen #define CLK_IMG1_WPE_LARB11 0 627*01404648SChun-Jie Chen #define CLK_IMG1_WPE_WPE 1 628*01404648SChun-Jie Chen #define CLK_IMG1_WPE_NR_CLK 2 629*01404648SChun-Jie Chen 630*01404648SChun-Jie Chen /* IPESYS */ 631*01404648SChun-Jie Chen 632*01404648SChun-Jie Chen #define CLK_IPE_DPE 0 633*01404648SChun-Jie Chen #define CLK_IPE_FDVT 1 634*01404648SChun-Jie Chen #define CLK_IPE_ME 2 635*01404648SChun-Jie Chen #define CLK_IPE_TOP 3 636*01404648SChun-Jie Chen #define CLK_IPE_SMI_LARB12 4 637*01404648SChun-Jie Chen #define CLK_IPE_NR_CLK 5 638*01404648SChun-Jie Chen 639*01404648SChun-Jie Chen /* CAMSYS */ 640*01404648SChun-Jie Chen 641*01404648SChun-Jie Chen #define CLK_CAM_LARB13 0 642*01404648SChun-Jie Chen #define CLK_CAM_LARB14 1 643*01404648SChun-Jie Chen #define CLK_CAM_MAIN_CAM 2 644*01404648SChun-Jie Chen #define CLK_CAM_MAIN_CAMTG 3 645*01404648SChun-Jie Chen #define CLK_CAM_SENINF 4 646*01404648SChun-Jie Chen #define CLK_CAM_GCAMSVA 5 647*01404648SChun-Jie Chen #define CLK_CAM_GCAMSVB 6 648*01404648SChun-Jie Chen #define CLK_CAM_GCAMSVC 7 649*01404648SChun-Jie Chen #define CLK_CAM_SCAMSA 8 650*01404648SChun-Jie Chen #define CLK_CAM_SCAMSB 9 651*01404648SChun-Jie Chen #define CLK_CAM_CAMSV_TOP 10 652*01404648SChun-Jie Chen #define CLK_CAM_CAMSV_CQ 11 653*01404648SChun-Jie Chen #define CLK_CAM_ADL 12 654*01404648SChun-Jie Chen #define CLK_CAM_ASG 13 655*01404648SChun-Jie Chen #define CLK_CAM_PDA 14 656*01404648SChun-Jie Chen #define CLK_CAM_FAKE_ENG 15 657*01404648SChun-Jie Chen #define CLK_CAM_MAIN_MRAW0 16 658*01404648SChun-Jie Chen #define CLK_CAM_MAIN_MRAW1 17 659*01404648SChun-Jie Chen #define CLK_CAM_MAIN_MRAW2 18 660*01404648SChun-Jie Chen #define CLK_CAM_MAIN_MRAW3 19 661*01404648SChun-Jie Chen #define CLK_CAM_CAM2MM0_GALS 20 662*01404648SChun-Jie Chen #define CLK_CAM_CAM2MM1_GALS 21 663*01404648SChun-Jie Chen #define CLK_CAM_CAM2SYS_GALS 22 664*01404648SChun-Jie Chen #define CLK_CAM_NR_CLK 23 665*01404648SChun-Jie Chen 666*01404648SChun-Jie Chen /* CAMSYS_RAWA */ 667*01404648SChun-Jie Chen 668*01404648SChun-Jie Chen #define CLK_CAM_RAWA_LARBX 0 669*01404648SChun-Jie Chen #define CLK_CAM_RAWA_CAM 1 670*01404648SChun-Jie Chen #define CLK_CAM_RAWA_CAMTG 2 671*01404648SChun-Jie Chen #define CLK_CAM_RAWA_NR_CLK 3 672*01404648SChun-Jie Chen 673*01404648SChun-Jie Chen /* CAMSYS_YUVA */ 674*01404648SChun-Jie Chen 675*01404648SChun-Jie Chen #define CLK_CAM_YUVA_LARBX 0 676*01404648SChun-Jie Chen #define CLK_CAM_YUVA_CAM 1 677*01404648SChun-Jie Chen #define CLK_CAM_YUVA_CAMTG 2 678*01404648SChun-Jie Chen #define CLK_CAM_YUVA_NR_CLK 3 679*01404648SChun-Jie Chen 680*01404648SChun-Jie Chen /* CAMSYS_RAWB */ 681*01404648SChun-Jie Chen 682*01404648SChun-Jie Chen #define CLK_CAM_RAWB_LARBX 0 683*01404648SChun-Jie Chen #define CLK_CAM_RAWB_CAM 1 684*01404648SChun-Jie Chen #define CLK_CAM_RAWB_CAMTG 2 685*01404648SChun-Jie Chen #define CLK_CAM_RAWB_NR_CLK 3 686*01404648SChun-Jie Chen 687*01404648SChun-Jie Chen /* CAMSYS_YUVB */ 688*01404648SChun-Jie Chen 689*01404648SChun-Jie Chen #define CLK_CAM_YUVB_LARBX 0 690*01404648SChun-Jie Chen #define CLK_CAM_YUVB_CAM 1 691*01404648SChun-Jie Chen #define CLK_CAM_YUVB_CAMTG 2 692*01404648SChun-Jie Chen #define CLK_CAM_YUVB_NR_CLK 3 693*01404648SChun-Jie Chen 694*01404648SChun-Jie Chen /* CAMSYS_MRAW */ 695*01404648SChun-Jie Chen 696*01404648SChun-Jie Chen #define CLK_CAM_MRAW_LARBX 0 697*01404648SChun-Jie Chen #define CLK_CAM_MRAW_CAMTG 1 698*01404648SChun-Jie Chen #define CLK_CAM_MRAW_MRAW0 2 699*01404648SChun-Jie Chen #define CLK_CAM_MRAW_MRAW1 3 700*01404648SChun-Jie Chen #define CLK_CAM_MRAW_MRAW2 4 701*01404648SChun-Jie Chen #define CLK_CAM_MRAW_MRAW3 5 702*01404648SChun-Jie Chen #define CLK_CAM_MRAW_NR_CLK 6 703*01404648SChun-Jie Chen 704*01404648SChun-Jie Chen /* CCUSYS */ 705*01404648SChun-Jie Chen 706*01404648SChun-Jie Chen #define CLK_CCU_LARB18 0 707*01404648SChun-Jie Chen #define CLK_CCU_AHB 1 708*01404648SChun-Jie Chen #define CLK_CCU_CCU0 2 709*01404648SChun-Jie Chen #define CLK_CCU_CCU1 3 710*01404648SChun-Jie Chen #define CLK_CCU_NR_CLK 4 711*01404648SChun-Jie Chen 712*01404648SChun-Jie Chen /* VDECSYS_SOC */ 713*01404648SChun-Jie Chen 714*01404648SChun-Jie Chen #define CLK_VDEC_SOC_LARB1 0 715*01404648SChun-Jie Chen #define CLK_VDEC_SOC_LAT 1 716*01404648SChun-Jie Chen #define CLK_VDEC_SOC_VDEC 2 717*01404648SChun-Jie Chen #define CLK_VDEC_SOC_NR_CLK 3 718*01404648SChun-Jie Chen 719*01404648SChun-Jie Chen /* VDECSYS */ 720*01404648SChun-Jie Chen 721*01404648SChun-Jie Chen #define CLK_VDEC_LARB1 0 722*01404648SChun-Jie Chen #define CLK_VDEC_LAT 1 723*01404648SChun-Jie Chen #define CLK_VDEC_VDEC 2 724*01404648SChun-Jie Chen #define CLK_VDEC_NR_CLK 3 725*01404648SChun-Jie Chen 726*01404648SChun-Jie Chen /* VDECSYS_CORE1 */ 727*01404648SChun-Jie Chen 728*01404648SChun-Jie Chen #define CLK_VDEC_CORE1_LARB1 0 729*01404648SChun-Jie Chen #define CLK_VDEC_CORE1_LAT 1 730*01404648SChun-Jie Chen #define CLK_VDEC_CORE1_VDEC 2 731*01404648SChun-Jie Chen #define CLK_VDEC_CORE1_NR_CLK 3 732*01404648SChun-Jie Chen 733*01404648SChun-Jie Chen /* APUSYS_PLL */ 734*01404648SChun-Jie Chen 735*01404648SChun-Jie Chen #define CLK_APUSYS_PLL_APUPLL 0 736*01404648SChun-Jie Chen #define CLK_APUSYS_PLL_NPUPLL 1 737*01404648SChun-Jie Chen #define CLK_APUSYS_PLL_APUPLL1 2 738*01404648SChun-Jie Chen #define CLK_APUSYS_PLL_APUPLL2 3 739*01404648SChun-Jie Chen #define CLK_APUSYS_PLL_NR_CLK 4 740*01404648SChun-Jie Chen 741*01404648SChun-Jie Chen /* VENCSYS */ 742*01404648SChun-Jie Chen 743*01404648SChun-Jie Chen #define CLK_VENC_LARB 0 744*01404648SChun-Jie Chen #define CLK_VENC_VENC 1 745*01404648SChun-Jie Chen #define CLK_VENC_JPGENC 2 746*01404648SChun-Jie Chen #define CLK_VENC_JPGDEC 3 747*01404648SChun-Jie Chen #define CLK_VENC_JPGDEC_C1 4 748*01404648SChun-Jie Chen #define CLK_VENC_GALS 5 749*01404648SChun-Jie Chen #define CLK_VENC_NR_CLK 6 750*01404648SChun-Jie Chen 751*01404648SChun-Jie Chen /* VENCSYS_CORE1 */ 752*01404648SChun-Jie Chen 753*01404648SChun-Jie Chen #define CLK_VENC_CORE1_LARB 0 754*01404648SChun-Jie Chen #define CLK_VENC_CORE1_VENC 1 755*01404648SChun-Jie Chen #define CLK_VENC_CORE1_JPGENC 2 756*01404648SChun-Jie Chen #define CLK_VENC_CORE1_JPGDEC 3 757*01404648SChun-Jie Chen #define CLK_VENC_CORE1_JPGDEC_C1 4 758*01404648SChun-Jie Chen #define CLK_VENC_CORE1_GALS 5 759*01404648SChun-Jie Chen #define CLK_VENC_CORE1_NR_CLK 6 760*01404648SChun-Jie Chen 761*01404648SChun-Jie Chen /* VDOSYS0 */ 762*01404648SChun-Jie Chen 763*01404648SChun-Jie Chen #define CLK_VDO0_DISP_OVL0 0 764*01404648SChun-Jie Chen #define CLK_VDO0_DISP_COLOR0 1 765*01404648SChun-Jie Chen #define CLK_VDO0_DISP_COLOR1 2 766*01404648SChun-Jie Chen #define CLK_VDO0_DISP_CCORR0 3 767*01404648SChun-Jie Chen #define CLK_VDO0_DISP_CCORR1 4 768*01404648SChun-Jie Chen #define CLK_VDO0_DISP_AAL0 5 769*01404648SChun-Jie Chen #define CLK_VDO0_DISP_AAL1 6 770*01404648SChun-Jie Chen #define CLK_VDO0_DISP_GAMMA0 7 771*01404648SChun-Jie Chen #define CLK_VDO0_DISP_GAMMA1 8 772*01404648SChun-Jie Chen #define CLK_VDO0_DISP_DITHER0 9 773*01404648SChun-Jie Chen #define CLK_VDO0_DISP_DITHER1 10 774*01404648SChun-Jie Chen #define CLK_VDO0_DISP_OVL1 11 775*01404648SChun-Jie Chen #define CLK_VDO0_DISP_WDMA0 12 776*01404648SChun-Jie Chen #define CLK_VDO0_DISP_WDMA1 13 777*01404648SChun-Jie Chen #define CLK_VDO0_DISP_RDMA0 14 778*01404648SChun-Jie Chen #define CLK_VDO0_DISP_RDMA1 15 779*01404648SChun-Jie Chen #define CLK_VDO0_DSI0 16 780*01404648SChun-Jie Chen #define CLK_VDO0_DSI1 17 781*01404648SChun-Jie Chen #define CLK_VDO0_DSC_WRAP0 18 782*01404648SChun-Jie Chen #define CLK_VDO0_VPP_MERGE0 19 783*01404648SChun-Jie Chen #define CLK_VDO0_DP_INTF0 20 784*01404648SChun-Jie Chen #define CLK_VDO0_DISP_MUTEX0 21 785*01404648SChun-Jie Chen #define CLK_VDO0_DISP_IL_ROT0 22 786*01404648SChun-Jie Chen #define CLK_VDO0_APB_BUS 23 787*01404648SChun-Jie Chen #define CLK_VDO0_FAKE_ENG0 24 788*01404648SChun-Jie Chen #define CLK_VDO0_FAKE_ENG1 25 789*01404648SChun-Jie Chen #define CLK_VDO0_DL_ASYNC0 26 790*01404648SChun-Jie Chen #define CLK_VDO0_DL_ASYNC1 27 791*01404648SChun-Jie Chen #define CLK_VDO0_DL_ASYNC2 28 792*01404648SChun-Jie Chen #define CLK_VDO0_DL_ASYNC3 29 793*01404648SChun-Jie Chen #define CLK_VDO0_DL_ASYNC4 30 794*01404648SChun-Jie Chen #define CLK_VDO0_DISP_MONITOR0 31 795*01404648SChun-Jie Chen #define CLK_VDO0_DISP_MONITOR1 32 796*01404648SChun-Jie Chen #define CLK_VDO0_DISP_MONITOR2 33 797*01404648SChun-Jie Chen #define CLK_VDO0_DISP_MONITOR3 34 798*01404648SChun-Jie Chen #define CLK_VDO0_DISP_MONITOR4 35 799*01404648SChun-Jie Chen #define CLK_VDO0_SMI_GALS 36 800*01404648SChun-Jie Chen #define CLK_VDO0_SMI_COMMON 37 801*01404648SChun-Jie Chen #define CLK_VDO0_SMI_EMI 38 802*01404648SChun-Jie Chen #define CLK_VDO0_SMI_IOMMU 39 803*01404648SChun-Jie Chen #define CLK_VDO0_SMI_LARB 40 804*01404648SChun-Jie Chen #define CLK_VDO0_SMI_RSI 41 805*01404648SChun-Jie Chen #define CLK_VDO0_DSI0_DSI 42 806*01404648SChun-Jie Chen #define CLK_VDO0_DSI1_DSI 43 807*01404648SChun-Jie Chen #define CLK_VDO0_DP_INTF0_DP_INTF 44 808*01404648SChun-Jie Chen #define CLK_VDO0_NR_CLK 45 809*01404648SChun-Jie Chen 810*01404648SChun-Jie Chen /* VDOSYS1 */ 811*01404648SChun-Jie Chen 812*01404648SChun-Jie Chen #define CLK_VDO1_SMI_LARB2 0 813*01404648SChun-Jie Chen #define CLK_VDO1_SMI_LARB3 1 814*01404648SChun-Jie Chen #define CLK_VDO1_GALS 2 815*01404648SChun-Jie Chen #define CLK_VDO1_FAKE_ENG0 3 816*01404648SChun-Jie Chen #define CLK_VDO1_FAKE_ENG 4 817*01404648SChun-Jie Chen #define CLK_VDO1_MDP_RDMA0 5 818*01404648SChun-Jie Chen #define CLK_VDO1_MDP_RDMA1 6 819*01404648SChun-Jie Chen #define CLK_VDO1_MDP_RDMA2 7 820*01404648SChun-Jie Chen #define CLK_VDO1_MDP_RDMA3 8 821*01404648SChun-Jie Chen #define CLK_VDO1_VPP_MERGE0 9 822*01404648SChun-Jie Chen #define CLK_VDO1_VPP_MERGE1 10 823*01404648SChun-Jie Chen #define CLK_VDO1_VPP_MERGE2 11 824*01404648SChun-Jie Chen #define CLK_VDO1_VPP_MERGE3 12 825*01404648SChun-Jie Chen #define CLK_VDO1_VPP_MERGE4 13 826*01404648SChun-Jie Chen #define CLK_VDO1_VPP2_TO_VDO1_DL_ASYNC 14 827*01404648SChun-Jie Chen #define CLK_VDO1_VPP3_TO_VDO1_DL_ASYNC 15 828*01404648SChun-Jie Chen #define CLK_VDO1_DISP_MUTEX 16 829*01404648SChun-Jie Chen #define CLK_VDO1_MDP_RDMA4 17 830*01404648SChun-Jie Chen #define CLK_VDO1_MDP_RDMA5 18 831*01404648SChun-Jie Chen #define CLK_VDO1_MDP_RDMA6 19 832*01404648SChun-Jie Chen #define CLK_VDO1_MDP_RDMA7 20 833*01404648SChun-Jie Chen #define CLK_VDO1_DP_INTF0_MM 21 834*01404648SChun-Jie Chen #define CLK_VDO1_DPI0_MM 22 835*01404648SChun-Jie Chen #define CLK_VDO1_DPI1_MM 23 836*01404648SChun-Jie Chen #define CLK_VDO1_DISP_MONITOR 24 837*01404648SChun-Jie Chen #define CLK_VDO1_MERGE0_DL_ASYNC 25 838*01404648SChun-Jie Chen #define CLK_VDO1_MERGE1_DL_ASYNC 26 839*01404648SChun-Jie Chen #define CLK_VDO1_MERGE2_DL_ASYNC 27 840*01404648SChun-Jie Chen #define CLK_VDO1_MERGE3_DL_ASYNC 28 841*01404648SChun-Jie Chen #define CLK_VDO1_MERGE4_DL_ASYNC 29 842*01404648SChun-Jie Chen #define CLK_VDO1_VDO0_DSC_TO_VDO1_DL_ASYNC 30 843*01404648SChun-Jie Chen #define CLK_VDO1_VDO0_MERGE_TO_VDO1_DL_ASYNC 31 844*01404648SChun-Jie Chen #define CLK_VDO1_HDR_VDO_FE0 32 845*01404648SChun-Jie Chen #define CLK_VDO1_HDR_GFX_FE0 33 846*01404648SChun-Jie Chen #define CLK_VDO1_HDR_VDO_BE 34 847*01404648SChun-Jie Chen #define CLK_VDO1_HDR_VDO_FE1 35 848*01404648SChun-Jie Chen #define CLK_VDO1_HDR_GFX_FE1 36 849*01404648SChun-Jie Chen #define CLK_VDO1_DISP_MIXER 37 850*01404648SChun-Jie Chen #define CLK_VDO1_HDR_VDO_FE0_DL_ASYNC 38 851*01404648SChun-Jie Chen #define CLK_VDO1_HDR_VDO_FE1_DL_ASYNC 39 852*01404648SChun-Jie Chen #define CLK_VDO1_HDR_GFX_FE0_DL_ASYNC 40 853*01404648SChun-Jie Chen #define CLK_VDO1_HDR_GFX_FE1_DL_ASYNC 41 854*01404648SChun-Jie Chen #define CLK_VDO1_HDR_VDO_BE_DL_ASYNC 42 855*01404648SChun-Jie Chen #define CLK_VDO1_DPI0 43 856*01404648SChun-Jie Chen #define CLK_VDO1_DISP_MONITOR_DPI0 44 857*01404648SChun-Jie Chen #define CLK_VDO1_DPI1 45 858*01404648SChun-Jie Chen #define CLK_VDO1_DISP_MONITOR_DPI1 46 859*01404648SChun-Jie Chen #define CLK_VDO1_DPINTF 47 860*01404648SChun-Jie Chen #define CLK_VDO1_DISP_MONITOR_DPINTF 48 861*01404648SChun-Jie Chen #define CLK_VDO1_26M_SLOW 49 862*01404648SChun-Jie Chen #define CLK_VDO1_NR_CLK 50 863*01404648SChun-Jie Chen 864*01404648SChun-Jie Chen #endif /* _DT_BINDINGS_CLK_MT8195_H */ 865