12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later 2d00680edSCarlo Caione /* 3d00680edSCarlo Caione * sunxi Watchdog Driver 4d00680edSCarlo Caione * 5d00680edSCarlo Caione * Copyright (c) 2013 Carlo Caione 6d00680edSCarlo Caione * 2012 Henrik Nordstrom 7d00680edSCarlo Caione * 8d00680edSCarlo Caione * Based on xen_wdt.c 9d00680edSCarlo Caione * (c) Copyright 2010 Novell, Inc. 10d00680edSCarlo Caione */ 11d00680edSCarlo Caione 12d00680edSCarlo Caione #include <linux/clk.h> 13440e96bcSMaxime Ripard #include <linux/delay.h> 14d00680edSCarlo Caione #include <linux/err.h> 15d00680edSCarlo Caione #include <linux/init.h> 16d00680edSCarlo Caione #include <linux/io.h> 17d00680edSCarlo Caione #include <linux/kernel.h> 18d00680edSCarlo Caione #include <linux/module.h> 19d00680edSCarlo Caione #include <linux/moduleparam.h> 20d00680edSCarlo Caione #include <linux/of.h> 21f2147de3SChen-Yu Tsai #include <linux/of_device.h> 22d00680edSCarlo Caione #include <linux/platform_device.h> 23d00680edSCarlo Caione #include <linux/types.h> 24d00680edSCarlo Caione #include <linux/watchdog.h> 25d00680edSCarlo Caione 26d00680edSCarlo Caione #define WDT_MAX_TIMEOUT 16 27d00680edSCarlo Caione #define WDT_MIN_TIMEOUT 1 28f2147de3SChen-Yu Tsai #define WDT_TIMEOUT_MASK 0x0F 29d00680edSCarlo Caione 30d00680edSCarlo Caione #define WDT_CTRL_RELOAD ((1 << 0) | (0x0a57 << 1)) 31d00680edSCarlo Caione 32d00680edSCarlo Caione #define WDT_MODE_EN (1 << 0) 33d00680edSCarlo Caione 34d00680edSCarlo Caione #define DRV_NAME "sunxi-wdt" 35d00680edSCarlo Caione #define DRV_VERSION "1.0" 36d00680edSCarlo Caione 37d00680edSCarlo Caione static bool nowayout = WATCHDOG_NOWAYOUT; 381d1dedc2SMarcus Folkesson static unsigned int timeout; 39d00680edSCarlo Caione 40f2147de3SChen-Yu Tsai /* 41f2147de3SChen-Yu Tsai * This structure stores the register offsets for different variants 42f2147de3SChen-Yu Tsai * of Allwinner's watchdog hardware. 43f2147de3SChen-Yu Tsai */ 44f2147de3SChen-Yu Tsai struct sunxi_wdt_reg { 45f2147de3SChen-Yu Tsai u8 wdt_ctrl; 46f2147de3SChen-Yu Tsai u8 wdt_cfg; 47f2147de3SChen-Yu Tsai u8 wdt_mode; 48f2147de3SChen-Yu Tsai u8 wdt_timeout_shift; 49f2147de3SChen-Yu Tsai u8 wdt_reset_mask; 50f2147de3SChen-Yu Tsai u8 wdt_reset_val; 51f2147de3SChen-Yu Tsai }; 52f2147de3SChen-Yu Tsai 53d00680edSCarlo Caione struct sunxi_wdt_dev { 54d00680edSCarlo Caione struct watchdog_device wdt_dev; 55d00680edSCarlo Caione void __iomem *wdt_base; 56f2147de3SChen-Yu Tsai const struct sunxi_wdt_reg *wdt_regs; 57d00680edSCarlo Caione }; 58d00680edSCarlo Caione 59d00680edSCarlo Caione /* 60d00680edSCarlo Caione * wdt_timeout_map maps the watchdog timer interval value in seconds to 61f2147de3SChen-Yu Tsai * the value of the register WDT_MODE at bits .wdt_timeout_shift ~ +3 62d00680edSCarlo Caione * 63d00680edSCarlo Caione * [timeout seconds] = register value 64d00680edSCarlo Caione * 65d00680edSCarlo Caione */ 66d00680edSCarlo Caione 67d00680edSCarlo Caione static const int wdt_timeout_map[] = { 6851ee34abSEmilio López [1] = 0x1, /* 1s */ 6951ee34abSEmilio López [2] = 0x2, /* 2s */ 7051ee34abSEmilio López [3] = 0x3, /* 3s */ 7151ee34abSEmilio López [4] = 0x4, /* 4s */ 7251ee34abSEmilio López [5] = 0x5, /* 5s */ 7351ee34abSEmilio López [6] = 0x6, /* 6s */ 7451ee34abSEmilio López [8] = 0x7, /* 8s */ 7551ee34abSEmilio López [10] = 0x8, /* 10s */ 7651ee34abSEmilio López [12] = 0x9, /* 12s */ 7751ee34abSEmilio López [14] = 0xA, /* 14s */ 7851ee34abSEmilio López [16] = 0xB, /* 16s */ 79d00680edSCarlo Caione }; 80d00680edSCarlo Caione 81440e96bcSMaxime Ripard 824d8b229dSGuenter Roeck static int sunxi_wdt_restart(struct watchdog_device *wdt_dev, 834d8b229dSGuenter Roeck unsigned long action, void *data) 84440e96bcSMaxime Ripard { 850ebad1e5SDamien Riegel struct sunxi_wdt_dev *sunxi_wdt = watchdog_get_drvdata(wdt_dev); 86d20a1d90SGuenter Roeck void __iomem *wdt_base = sunxi_wdt->wdt_base; 87f2147de3SChen-Yu Tsai const struct sunxi_wdt_reg *regs = sunxi_wdt->wdt_regs; 88f2147de3SChen-Yu Tsai u32 val; 89d20a1d90SGuenter Roeck 90f2147de3SChen-Yu Tsai /* Set system reset function */ 91f2147de3SChen-Yu Tsai val = readl(wdt_base + regs->wdt_cfg); 92f2147de3SChen-Yu Tsai val &= ~(regs->wdt_reset_mask); 93f2147de3SChen-Yu Tsai val |= regs->wdt_reset_val; 94f2147de3SChen-Yu Tsai writel(val, wdt_base + regs->wdt_cfg); 95f2147de3SChen-Yu Tsai 96f2147de3SChen-Yu Tsai /* Set lowest timeout and enable watchdog */ 97f2147de3SChen-Yu Tsai val = readl(wdt_base + regs->wdt_mode); 98f2147de3SChen-Yu Tsai val &= ~(WDT_TIMEOUT_MASK << regs->wdt_timeout_shift); 99f2147de3SChen-Yu Tsai val |= WDT_MODE_EN; 100f2147de3SChen-Yu Tsai writel(val, wdt_base + regs->wdt_mode); 101440e96bcSMaxime Ripard 102440e96bcSMaxime Ripard /* 103440e96bcSMaxime Ripard * Restart the watchdog. The default (and lowest) interval 104440e96bcSMaxime Ripard * value for the watchdog is 0.5s. 105440e96bcSMaxime Ripard */ 106f2147de3SChen-Yu Tsai writel(WDT_CTRL_RELOAD, wdt_base + regs->wdt_ctrl); 107440e96bcSMaxime Ripard 108440e96bcSMaxime Ripard while (1) { 109440e96bcSMaxime Ripard mdelay(5); 110f2147de3SChen-Yu Tsai val = readl(wdt_base + regs->wdt_mode); 111f2147de3SChen-Yu Tsai val |= WDT_MODE_EN; 112f2147de3SChen-Yu Tsai writel(val, wdt_base + regs->wdt_mode); 113440e96bcSMaxime Ripard } 1140ebad1e5SDamien Riegel return 0; 115440e96bcSMaxime Ripard } 116440e96bcSMaxime Ripard 117d00680edSCarlo Caione static int sunxi_wdt_ping(struct watchdog_device *wdt_dev) 118d00680edSCarlo Caione { 119d00680edSCarlo Caione struct sunxi_wdt_dev *sunxi_wdt = watchdog_get_drvdata(wdt_dev); 120d00680edSCarlo Caione void __iomem *wdt_base = sunxi_wdt->wdt_base; 121f2147de3SChen-Yu Tsai const struct sunxi_wdt_reg *regs = sunxi_wdt->wdt_regs; 122d00680edSCarlo Caione 123f2147de3SChen-Yu Tsai writel(WDT_CTRL_RELOAD, wdt_base + regs->wdt_ctrl); 124d00680edSCarlo Caione 125d00680edSCarlo Caione return 0; 126d00680edSCarlo Caione } 127d00680edSCarlo Caione 128d00680edSCarlo Caione static int sunxi_wdt_set_timeout(struct watchdog_device *wdt_dev, 129d00680edSCarlo Caione unsigned int timeout) 130d00680edSCarlo Caione { 131d00680edSCarlo Caione struct sunxi_wdt_dev *sunxi_wdt = watchdog_get_drvdata(wdt_dev); 132d00680edSCarlo Caione void __iomem *wdt_base = sunxi_wdt->wdt_base; 133f2147de3SChen-Yu Tsai const struct sunxi_wdt_reg *regs = sunxi_wdt->wdt_regs; 134d00680edSCarlo Caione u32 reg; 135d00680edSCarlo Caione 136d00680edSCarlo Caione if (wdt_timeout_map[timeout] == 0) 137d00680edSCarlo Caione timeout++; 138d00680edSCarlo Caione 139d00680edSCarlo Caione sunxi_wdt->wdt_dev.timeout = timeout; 140d00680edSCarlo Caione 141f2147de3SChen-Yu Tsai reg = readl(wdt_base + regs->wdt_mode); 142f2147de3SChen-Yu Tsai reg &= ~(WDT_TIMEOUT_MASK << regs->wdt_timeout_shift); 143f2147de3SChen-Yu Tsai reg |= wdt_timeout_map[timeout] << regs->wdt_timeout_shift; 144f2147de3SChen-Yu Tsai writel(reg, wdt_base + regs->wdt_mode); 145d00680edSCarlo Caione 146d00680edSCarlo Caione sunxi_wdt_ping(wdt_dev); 147d00680edSCarlo Caione 148d00680edSCarlo Caione return 0; 149d00680edSCarlo Caione } 150d00680edSCarlo Caione 151d00680edSCarlo Caione static int sunxi_wdt_stop(struct watchdog_device *wdt_dev) 152d00680edSCarlo Caione { 153d00680edSCarlo Caione struct sunxi_wdt_dev *sunxi_wdt = watchdog_get_drvdata(wdt_dev); 154d00680edSCarlo Caione void __iomem *wdt_base = sunxi_wdt->wdt_base; 155f2147de3SChen-Yu Tsai const struct sunxi_wdt_reg *regs = sunxi_wdt->wdt_regs; 156d00680edSCarlo Caione 157f2147de3SChen-Yu Tsai writel(0, wdt_base + regs->wdt_mode); 158d00680edSCarlo Caione 159d00680edSCarlo Caione return 0; 160d00680edSCarlo Caione } 161d00680edSCarlo Caione 162d00680edSCarlo Caione static int sunxi_wdt_start(struct watchdog_device *wdt_dev) 163d00680edSCarlo Caione { 164d00680edSCarlo Caione u32 reg; 165d00680edSCarlo Caione struct sunxi_wdt_dev *sunxi_wdt = watchdog_get_drvdata(wdt_dev); 166d00680edSCarlo Caione void __iomem *wdt_base = sunxi_wdt->wdt_base; 167f2147de3SChen-Yu Tsai const struct sunxi_wdt_reg *regs = sunxi_wdt->wdt_regs; 168d00680edSCarlo Caione int ret; 169d00680edSCarlo Caione 170d00680edSCarlo Caione ret = sunxi_wdt_set_timeout(&sunxi_wdt->wdt_dev, 171d00680edSCarlo Caione sunxi_wdt->wdt_dev.timeout); 172d00680edSCarlo Caione if (ret < 0) 173d00680edSCarlo Caione return ret; 174d00680edSCarlo Caione 175f2147de3SChen-Yu Tsai /* Set system reset function */ 176f2147de3SChen-Yu Tsai reg = readl(wdt_base + regs->wdt_cfg); 177f2147de3SChen-Yu Tsai reg &= ~(regs->wdt_reset_mask); 1780919e444SFrancesco Lavra reg |= regs->wdt_reset_val; 179f2147de3SChen-Yu Tsai writel(reg, wdt_base + regs->wdt_cfg); 180f2147de3SChen-Yu Tsai 181f2147de3SChen-Yu Tsai /* Enable watchdog */ 182f2147de3SChen-Yu Tsai reg = readl(wdt_base + regs->wdt_mode); 183f2147de3SChen-Yu Tsai reg |= WDT_MODE_EN; 184f2147de3SChen-Yu Tsai writel(reg, wdt_base + regs->wdt_mode); 185d00680edSCarlo Caione 186d00680edSCarlo Caione return 0; 187d00680edSCarlo Caione } 188d00680edSCarlo Caione 189d00680edSCarlo Caione static const struct watchdog_info sunxi_wdt_info = { 190d00680edSCarlo Caione .identity = DRV_NAME, 191d00680edSCarlo Caione .options = WDIOF_SETTIMEOUT | 192d00680edSCarlo Caione WDIOF_KEEPALIVEPING | 193d00680edSCarlo Caione WDIOF_MAGICCLOSE, 194d00680edSCarlo Caione }; 195d00680edSCarlo Caione 196d00680edSCarlo Caione static const struct watchdog_ops sunxi_wdt_ops = { 197d00680edSCarlo Caione .owner = THIS_MODULE, 198d00680edSCarlo Caione .start = sunxi_wdt_start, 199d00680edSCarlo Caione .stop = sunxi_wdt_stop, 200d00680edSCarlo Caione .ping = sunxi_wdt_ping, 201d00680edSCarlo Caione .set_timeout = sunxi_wdt_set_timeout, 2020ebad1e5SDamien Riegel .restart = sunxi_wdt_restart, 203d00680edSCarlo Caione }; 204d00680edSCarlo Caione 205f2147de3SChen-Yu Tsai static const struct sunxi_wdt_reg sun4i_wdt_reg = { 206f2147de3SChen-Yu Tsai .wdt_ctrl = 0x00, 207f2147de3SChen-Yu Tsai .wdt_cfg = 0x04, 208f2147de3SChen-Yu Tsai .wdt_mode = 0x04, 209f2147de3SChen-Yu Tsai .wdt_timeout_shift = 3, 210f2147de3SChen-Yu Tsai .wdt_reset_mask = 0x02, 211f2147de3SChen-Yu Tsai .wdt_reset_val = 0x02, 212f2147de3SChen-Yu Tsai }; 213f2147de3SChen-Yu Tsai 214c5ec618fSChen-Yu Tsai static const struct sunxi_wdt_reg sun6i_wdt_reg = { 215c5ec618fSChen-Yu Tsai .wdt_ctrl = 0x10, 216c5ec618fSChen-Yu Tsai .wdt_cfg = 0x14, 217c5ec618fSChen-Yu Tsai .wdt_mode = 0x18, 218c5ec618fSChen-Yu Tsai .wdt_timeout_shift = 4, 219c5ec618fSChen-Yu Tsai .wdt_reset_mask = 0x03, 220c5ec618fSChen-Yu Tsai .wdt_reset_val = 0x01, 221c5ec618fSChen-Yu Tsai }; 222c5ec618fSChen-Yu Tsai 223f2147de3SChen-Yu Tsai static const struct of_device_id sunxi_wdt_dt_ids[] = { 224f2147de3SChen-Yu Tsai { .compatible = "allwinner,sun4i-a10-wdt", .data = &sun4i_wdt_reg }, 225c5ec618fSChen-Yu Tsai { .compatible = "allwinner,sun6i-a31-wdt", .data = &sun6i_wdt_reg }, 226f2147de3SChen-Yu Tsai { /* sentinel */ } 227f2147de3SChen-Yu Tsai }; 228f2147de3SChen-Yu Tsai MODULE_DEVICE_TABLE(of, sunxi_wdt_dt_ids); 229f2147de3SChen-Yu Tsai 2301d5898b4SMaxime Ripard static int sunxi_wdt_probe(struct platform_device *pdev) 231d00680edSCarlo Caione { 2328ba41f6cSGuenter Roeck struct device *dev = &pdev->dev; 233d00680edSCarlo Caione struct sunxi_wdt_dev *sunxi_wdt; 234d00680edSCarlo Caione int err; 235d00680edSCarlo Caione 2368ba41f6cSGuenter Roeck sunxi_wdt = devm_kzalloc(dev, sizeof(*sunxi_wdt), GFP_KERNEL); 237d00680edSCarlo Caione if (!sunxi_wdt) 238*ff01cb1cSMartin Wu return -ENOMEM; 239d00680edSCarlo Caione 2408ba41f6cSGuenter Roeck sunxi_wdt->wdt_regs = of_device_get_match_data(dev); 241e5310371SCorentin Labbe if (!sunxi_wdt->wdt_regs) 242f2147de3SChen-Yu Tsai return -ENODEV; 243f2147de3SChen-Yu Tsai 2440f0a6a28SGuenter Roeck sunxi_wdt->wdt_base = devm_platform_ioremap_resource(pdev, 0); 245d00680edSCarlo Caione if (IS_ERR(sunxi_wdt->wdt_base)) 246d00680edSCarlo Caione return PTR_ERR(sunxi_wdt->wdt_base); 247d00680edSCarlo Caione 248d00680edSCarlo Caione sunxi_wdt->wdt_dev.info = &sunxi_wdt_info; 249d00680edSCarlo Caione sunxi_wdt->wdt_dev.ops = &sunxi_wdt_ops; 250d00680edSCarlo Caione sunxi_wdt->wdt_dev.timeout = WDT_MAX_TIMEOUT; 251d00680edSCarlo Caione sunxi_wdt->wdt_dev.max_timeout = WDT_MAX_TIMEOUT; 252d00680edSCarlo Caione sunxi_wdt->wdt_dev.min_timeout = WDT_MIN_TIMEOUT; 2538ba41f6cSGuenter Roeck sunxi_wdt->wdt_dev.parent = dev; 254d00680edSCarlo Caione 2558ba41f6cSGuenter Roeck watchdog_init_timeout(&sunxi_wdt->wdt_dev, timeout, dev); 256d00680edSCarlo Caione watchdog_set_nowayout(&sunxi_wdt->wdt_dev, nowayout); 2570ebad1e5SDamien Riegel watchdog_set_restart_priority(&sunxi_wdt->wdt_dev, 128); 258d00680edSCarlo Caione 259d00680edSCarlo Caione watchdog_set_drvdata(&sunxi_wdt->wdt_dev, sunxi_wdt); 260d00680edSCarlo Caione 261d00680edSCarlo Caione sunxi_wdt_stop(&sunxi_wdt->wdt_dev); 262d00680edSCarlo Caione 26342f82693SGuenter Roeck watchdog_stop_on_reboot(&sunxi_wdt->wdt_dev); 2648ba41f6cSGuenter Roeck err = devm_watchdog_register_device(dev, &sunxi_wdt->wdt_dev); 265d00680edSCarlo Caione if (unlikely(err)) 266d00680edSCarlo Caione return err; 267d00680edSCarlo Caione 2688ba41f6cSGuenter Roeck dev_info(dev, "Watchdog enabled (timeout=%d sec, nowayout=%d)", 269d00680edSCarlo Caione sunxi_wdt->wdt_dev.timeout, nowayout); 270d00680edSCarlo Caione 271d00680edSCarlo Caione return 0; 272d00680edSCarlo Caione } 273d00680edSCarlo Caione 274d00680edSCarlo Caione static struct platform_driver sunxi_wdt_driver = { 275d00680edSCarlo Caione .probe = sunxi_wdt_probe, 276d00680edSCarlo Caione .driver = { 277d00680edSCarlo Caione .name = DRV_NAME, 27885eee819SSachin Kamat .of_match_table = sunxi_wdt_dt_ids, 279d00680edSCarlo Caione }, 280d00680edSCarlo Caione }; 281d00680edSCarlo Caione 282d00680edSCarlo Caione module_platform_driver(sunxi_wdt_driver); 283d00680edSCarlo Caione 284d00680edSCarlo Caione module_param(timeout, uint, 0); 285d00680edSCarlo Caione MODULE_PARM_DESC(timeout, "Watchdog heartbeat in seconds"); 286d00680edSCarlo Caione 287d00680edSCarlo Caione module_param(nowayout, bool, 0); 288d00680edSCarlo Caione MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started " 289d00680edSCarlo Caione "(default=" __MODULE_STRING(WATCHDOG_NOWAYOUT) ")"); 290d00680edSCarlo Caione 291d00680edSCarlo Caione MODULE_LICENSE("GPL"); 292d00680edSCarlo Caione MODULE_AUTHOR("Carlo Caione <carlo.caione@gmail.com>"); 293d00680edSCarlo Caione MODULE_AUTHOR("Henrik Nordstrom <henrik@henriknordstrom.net>"); 294d00680edSCarlo Caione MODULE_DESCRIPTION("sunxi WatchDog Timer Driver"); 295d00680edSCarlo Caione MODULE_VERSION(DRV_VERSION); 296