12e62c498SMarcus Folkesson // SPDX-License-Identifier: GPL-2.0+ 2a44a4553SMatthias Brugger /* 3a44a4553SMatthias Brugger * Mediatek Watchdog Driver 4a44a4553SMatthias Brugger * 5a44a4553SMatthias Brugger * Copyright (C) 2014 Matthias Brugger 6a44a4553SMatthias Brugger * 7a44a4553SMatthias Brugger * Matthias Brugger <matthias.bgg@gmail.com> 8a44a4553SMatthias Brugger * 9a44a4553SMatthias Brugger * Based on sunxi_wdt.c 10a44a4553SMatthias Brugger */ 11a44a4553SMatthias Brugger 129e5236e7Syong.liang #include <dt-bindings/reset-controller/mt2712-resets.h> 13c254e103Syong.liang #include <dt-bindings/reset-controller/mt8183-resets.h> 14adc318a3SCrystal Guo #include <dt-bindings/reset-controller/mt8192-resets.h> 15c254e103Syong.liang #include <linux/delay.h> 16a44a4553SMatthias Brugger #include <linux/err.h> 17a44a4553SMatthias Brugger #include <linux/init.h> 18a44a4553SMatthias Brugger #include <linux/io.h> 19a44a4553SMatthias Brugger #include <linux/kernel.h> 20a44a4553SMatthias Brugger #include <linux/module.h> 21a44a4553SMatthias Brugger #include <linux/moduleparam.h> 22a44a4553SMatthias Brugger #include <linux/of.h> 23c254e103Syong.liang #include <linux/of_device.h> 24a44a4553SMatthias Brugger #include <linux/platform_device.h> 25c254e103Syong.liang #include <linux/reset-controller.h> 26a44a4553SMatthias Brugger #include <linux/types.h> 27a44a4553SMatthias Brugger #include <linux/watchdog.h> 28*1bbce779SWang Qing #include <linux/interrupt.h> 29a44a4553SMatthias Brugger 30a44a4553SMatthias Brugger #define WDT_MAX_TIMEOUT 31 31*1bbce779SWang Qing #define WDT_MIN_TIMEOUT 2 32a44a4553SMatthias Brugger #define WDT_LENGTH_TIMEOUT(n) ((n) << 5) 33a44a4553SMatthias Brugger 34a44a4553SMatthias Brugger #define WDT_LENGTH 0x04 35a44a4553SMatthias Brugger #define WDT_LENGTH_KEY 0x8 36a44a4553SMatthias Brugger 37a44a4553SMatthias Brugger #define WDT_RST 0x08 38a44a4553SMatthias Brugger #define WDT_RST_RELOAD 0x1971 39a44a4553SMatthias Brugger 40a44a4553SMatthias Brugger #define WDT_MODE 0x00 41a44a4553SMatthias Brugger #define WDT_MODE_EN (1 << 0) 42a44a4553SMatthias Brugger #define WDT_MODE_EXT_POL_LOW (0 << 1) 43a44a4553SMatthias Brugger #define WDT_MODE_EXT_POL_HIGH (1 << 1) 44a44a4553SMatthias Brugger #define WDT_MODE_EXRST_EN (1 << 2) 45a44a4553SMatthias Brugger #define WDT_MODE_IRQ_EN (1 << 3) 46a44a4553SMatthias Brugger #define WDT_MODE_AUTO_START (1 << 4) 47a44a4553SMatthias Brugger #define WDT_MODE_DUAL_EN (1 << 6) 48a44a4553SMatthias Brugger #define WDT_MODE_KEY 0x22000000 49a44a4553SMatthias Brugger 50a44a4553SMatthias Brugger #define WDT_SWRST 0x14 51a44a4553SMatthias Brugger #define WDT_SWRST_KEY 0x1209 52a44a4553SMatthias Brugger 53c254e103Syong.liang #define WDT_SWSYSRST 0x18U 54c254e103Syong.liang #define WDT_SWSYS_RST_KEY 0x88000000 55c254e103Syong.liang 56a44a4553SMatthias Brugger #define DRV_NAME "mtk-wdt" 57a44a4553SMatthias Brugger #define DRV_VERSION "1.0" 58a44a4553SMatthias Brugger 59a44a4553SMatthias Brugger static bool nowayout = WATCHDOG_NOWAYOUT; 60b82e6953SMarcus Folkesson static unsigned int timeout; 61a44a4553SMatthias Brugger 62a44a4553SMatthias Brugger struct mtk_wdt_dev { 63a44a4553SMatthias Brugger struct watchdog_device wdt_dev; 64a44a4553SMatthias Brugger void __iomem *wdt_base; 65c254e103Syong.liang spinlock_t lock; /* protects WDT_SWSYSRST reg */ 66c254e103Syong.liang struct reset_controller_dev rcdev; 67a44a4553SMatthias Brugger }; 68a44a4553SMatthias Brugger 69c254e103Syong.liang struct mtk_wdt_data { 70c254e103Syong.liang int toprgu_sw_rst_num; 71c254e103Syong.liang }; 72c254e103Syong.liang 739e5236e7Syong.liang static const struct mtk_wdt_data mt2712_data = { 749e5236e7Syong.liang .toprgu_sw_rst_num = MT2712_TOPRGU_SW_RST_NUM, 759e5236e7Syong.liang }; 769e5236e7Syong.liang 77c254e103Syong.liang static const struct mtk_wdt_data mt8183_data = { 78c254e103Syong.liang .toprgu_sw_rst_num = MT8183_TOPRGU_SW_RST_NUM, 79c254e103Syong.liang }; 80c254e103Syong.liang 81adc318a3SCrystal Guo static const struct mtk_wdt_data mt8192_data = { 82adc318a3SCrystal Guo .toprgu_sw_rst_num = MT8192_TOPRGU_SW_RST_NUM, 83adc318a3SCrystal Guo }; 84adc318a3SCrystal Guo 85c254e103Syong.liang static int toprgu_reset_update(struct reset_controller_dev *rcdev, 86c254e103Syong.liang unsigned long id, bool assert) 87c254e103Syong.liang { 88c254e103Syong.liang unsigned int tmp; 89c254e103Syong.liang unsigned long flags; 90c254e103Syong.liang struct mtk_wdt_dev *data = 91c254e103Syong.liang container_of(rcdev, struct mtk_wdt_dev, rcdev); 92c254e103Syong.liang 93c254e103Syong.liang spin_lock_irqsave(&data->lock, flags); 94c254e103Syong.liang 95c254e103Syong.liang tmp = readl(data->wdt_base + WDT_SWSYSRST); 96c254e103Syong.liang if (assert) 97c254e103Syong.liang tmp |= BIT(id); 98c254e103Syong.liang else 99c254e103Syong.liang tmp &= ~BIT(id); 100c254e103Syong.liang tmp |= WDT_SWSYS_RST_KEY; 101c254e103Syong.liang writel(tmp, data->wdt_base + WDT_SWSYSRST); 102c254e103Syong.liang 103c254e103Syong.liang spin_unlock_irqrestore(&data->lock, flags); 104c254e103Syong.liang 105c254e103Syong.liang return 0; 106c254e103Syong.liang } 107c254e103Syong.liang 108c254e103Syong.liang static int toprgu_reset_assert(struct reset_controller_dev *rcdev, 109c254e103Syong.liang unsigned long id) 110c254e103Syong.liang { 111c254e103Syong.liang return toprgu_reset_update(rcdev, id, true); 112c254e103Syong.liang } 113c254e103Syong.liang 114c254e103Syong.liang static int toprgu_reset_deassert(struct reset_controller_dev *rcdev, 115c254e103Syong.liang unsigned long id) 116c254e103Syong.liang { 117c254e103Syong.liang return toprgu_reset_update(rcdev, id, false); 118c254e103Syong.liang } 119c254e103Syong.liang 120c254e103Syong.liang static int toprgu_reset(struct reset_controller_dev *rcdev, 121c254e103Syong.liang unsigned long id) 122c254e103Syong.liang { 123c254e103Syong.liang int ret; 124c254e103Syong.liang 125c254e103Syong.liang ret = toprgu_reset_assert(rcdev, id); 126c254e103Syong.liang if (ret) 127c254e103Syong.liang return ret; 128c254e103Syong.liang 129c254e103Syong.liang return toprgu_reset_deassert(rcdev, id); 130c254e103Syong.liang } 131c254e103Syong.liang 132c254e103Syong.liang static const struct reset_control_ops toprgu_reset_ops = { 133c254e103Syong.liang .assert = toprgu_reset_assert, 134c254e103Syong.liang .deassert = toprgu_reset_deassert, 135c254e103Syong.liang .reset = toprgu_reset, 136c254e103Syong.liang }; 137c254e103Syong.liang 138c254e103Syong.liang static int toprgu_register_reset_controller(struct platform_device *pdev, 139c254e103Syong.liang int rst_num) 140c254e103Syong.liang { 141c254e103Syong.liang int ret; 142c254e103Syong.liang struct mtk_wdt_dev *mtk_wdt = platform_get_drvdata(pdev); 143c254e103Syong.liang 144c254e103Syong.liang spin_lock_init(&mtk_wdt->lock); 145c254e103Syong.liang 146c254e103Syong.liang mtk_wdt->rcdev.owner = THIS_MODULE; 147c254e103Syong.liang mtk_wdt->rcdev.nr_resets = rst_num; 148c254e103Syong.liang mtk_wdt->rcdev.ops = &toprgu_reset_ops; 149c254e103Syong.liang mtk_wdt->rcdev.of_node = pdev->dev.of_node; 150c254e103Syong.liang ret = devm_reset_controller_register(&pdev->dev, &mtk_wdt->rcdev); 151c254e103Syong.liang if (ret != 0) 152c254e103Syong.liang dev_err(&pdev->dev, 153c254e103Syong.liang "couldn't register wdt reset controller: %d\n", ret); 154c254e103Syong.liang return ret; 155c254e103Syong.liang } 156c254e103Syong.liang 1574d8b229dSGuenter Roeck static int mtk_wdt_restart(struct watchdog_device *wdt_dev, 1584d8b229dSGuenter Roeck unsigned long action, void *data) 159a44a4553SMatthias Brugger { 160e86adc3fSDamien Riegel struct mtk_wdt_dev *mtk_wdt = watchdog_get_drvdata(wdt_dev); 161a44a4553SMatthias Brugger void __iomem *wdt_base; 162a44a4553SMatthias Brugger 163a44a4553SMatthias Brugger wdt_base = mtk_wdt->wdt_base; 164a44a4553SMatthias Brugger 165a44a4553SMatthias Brugger while (1) { 166a44a4553SMatthias Brugger writel(WDT_SWRST_KEY, wdt_base + WDT_SWRST); 167a44a4553SMatthias Brugger mdelay(5); 168a44a4553SMatthias Brugger } 169a44a4553SMatthias Brugger 170e86adc3fSDamien Riegel return 0; 171a44a4553SMatthias Brugger } 172a44a4553SMatthias Brugger 173a44a4553SMatthias Brugger static int mtk_wdt_ping(struct watchdog_device *wdt_dev) 174a44a4553SMatthias Brugger { 175a44a4553SMatthias Brugger struct mtk_wdt_dev *mtk_wdt = watchdog_get_drvdata(wdt_dev); 176a44a4553SMatthias Brugger void __iomem *wdt_base = mtk_wdt->wdt_base; 177a44a4553SMatthias Brugger 178a44a4553SMatthias Brugger iowrite32(WDT_RST_RELOAD, wdt_base + WDT_RST); 179a44a4553SMatthias Brugger 180a44a4553SMatthias Brugger return 0; 181a44a4553SMatthias Brugger } 182a44a4553SMatthias Brugger 183a44a4553SMatthias Brugger static int mtk_wdt_set_timeout(struct watchdog_device *wdt_dev, 184a44a4553SMatthias Brugger unsigned int timeout) 185a44a4553SMatthias Brugger { 186a44a4553SMatthias Brugger struct mtk_wdt_dev *mtk_wdt = watchdog_get_drvdata(wdt_dev); 187a44a4553SMatthias Brugger void __iomem *wdt_base = mtk_wdt->wdt_base; 188a44a4553SMatthias Brugger u32 reg; 189a44a4553SMatthias Brugger 190a44a4553SMatthias Brugger wdt_dev->timeout = timeout; 191*1bbce779SWang Qing /* 192*1bbce779SWang Qing * In dual mode, irq will be triggered at timeout / 2 193*1bbce779SWang Qing * the real timeout occurs at timeout 194*1bbce779SWang Qing */ 195*1bbce779SWang Qing if (wdt_dev->pretimeout) 196*1bbce779SWang Qing wdt_dev->pretimeout = timeout / 2; 197a44a4553SMatthias Brugger 198a44a4553SMatthias Brugger /* 199a44a4553SMatthias Brugger * One bit is the value of 512 ticks 200a44a4553SMatthias Brugger * The clock has 32 KHz 201a44a4553SMatthias Brugger */ 202*1bbce779SWang Qing reg = WDT_LENGTH_TIMEOUT((timeout - wdt_dev->pretimeout) << 6) 203*1bbce779SWang Qing | WDT_LENGTH_KEY; 204a44a4553SMatthias Brugger iowrite32(reg, wdt_base + WDT_LENGTH); 205a44a4553SMatthias Brugger 206a44a4553SMatthias Brugger mtk_wdt_ping(wdt_dev); 207a44a4553SMatthias Brugger 208a44a4553SMatthias Brugger return 0; 209a44a4553SMatthias Brugger } 210a44a4553SMatthias Brugger 211bbece05cSfreddy.hsin static void mtk_wdt_init(struct watchdog_device *wdt_dev) 212bbece05cSfreddy.hsin { 213bbece05cSfreddy.hsin struct mtk_wdt_dev *mtk_wdt = watchdog_get_drvdata(wdt_dev); 214bbece05cSfreddy.hsin void __iomem *wdt_base; 215bbece05cSfreddy.hsin 216bbece05cSfreddy.hsin wdt_base = mtk_wdt->wdt_base; 217bbece05cSfreddy.hsin 218bbece05cSfreddy.hsin if (readl(wdt_base + WDT_MODE) & WDT_MODE_EN) { 219bbece05cSfreddy.hsin set_bit(WDOG_HW_RUNNING, &wdt_dev->status); 220bbece05cSfreddy.hsin mtk_wdt_set_timeout(wdt_dev, wdt_dev->timeout); 221bbece05cSfreddy.hsin } 222bbece05cSfreddy.hsin } 223bbece05cSfreddy.hsin 224a44a4553SMatthias Brugger static int mtk_wdt_stop(struct watchdog_device *wdt_dev) 225a44a4553SMatthias Brugger { 226a44a4553SMatthias Brugger struct mtk_wdt_dev *mtk_wdt = watchdog_get_drvdata(wdt_dev); 227a44a4553SMatthias Brugger void __iomem *wdt_base = mtk_wdt->wdt_base; 228a44a4553SMatthias Brugger u32 reg; 229a44a4553SMatthias Brugger 230a44a4553SMatthias Brugger reg = readl(wdt_base + WDT_MODE); 231a44a4553SMatthias Brugger reg &= ~WDT_MODE_EN; 2325da2bf1aSNicolas Boichat reg |= WDT_MODE_KEY; 233a44a4553SMatthias Brugger iowrite32(reg, wdt_base + WDT_MODE); 234a44a4553SMatthias Brugger 235a44a4553SMatthias Brugger return 0; 236a44a4553SMatthias Brugger } 237a44a4553SMatthias Brugger 238a44a4553SMatthias Brugger static int mtk_wdt_start(struct watchdog_device *wdt_dev) 239a44a4553SMatthias Brugger { 240a44a4553SMatthias Brugger u32 reg; 241a44a4553SMatthias Brugger struct mtk_wdt_dev *mtk_wdt = watchdog_get_drvdata(wdt_dev); 242a44a4553SMatthias Brugger void __iomem *wdt_base = mtk_wdt->wdt_base; 2439ffd906dSDan Carpenter int ret; 244a44a4553SMatthias Brugger 245a44a4553SMatthias Brugger ret = mtk_wdt_set_timeout(wdt_dev, wdt_dev->timeout); 246a44a4553SMatthias Brugger if (ret < 0) 247a44a4553SMatthias Brugger return ret; 248a44a4553SMatthias Brugger 249a44a4553SMatthias Brugger reg = ioread32(wdt_base + WDT_MODE); 250*1bbce779SWang Qing if (wdt_dev->pretimeout) 251*1bbce779SWang Qing reg |= (WDT_MODE_IRQ_EN | WDT_MODE_DUAL_EN); 252*1bbce779SWang Qing else 253a44a4553SMatthias Brugger reg &= ~(WDT_MODE_IRQ_EN | WDT_MODE_DUAL_EN); 254a44a4553SMatthias Brugger reg |= (WDT_MODE_EN | WDT_MODE_KEY); 255a44a4553SMatthias Brugger iowrite32(reg, wdt_base + WDT_MODE); 256a44a4553SMatthias Brugger 257a44a4553SMatthias Brugger return 0; 258a44a4553SMatthias Brugger } 259a44a4553SMatthias Brugger 260*1bbce779SWang Qing static int mtk_wdt_set_pretimeout(struct watchdog_device *wdd, 261*1bbce779SWang Qing unsigned int timeout) 262*1bbce779SWang Qing { 263*1bbce779SWang Qing struct mtk_wdt_dev *mtk_wdt = watchdog_get_drvdata(wdd); 264*1bbce779SWang Qing void __iomem *wdt_base = mtk_wdt->wdt_base; 265*1bbce779SWang Qing u32 reg = ioread32(wdt_base + WDT_MODE); 266*1bbce779SWang Qing 267*1bbce779SWang Qing if (timeout && !wdd->pretimeout) { 268*1bbce779SWang Qing wdd->pretimeout = wdd->timeout / 2; 269*1bbce779SWang Qing reg |= (WDT_MODE_IRQ_EN | WDT_MODE_DUAL_EN); 270*1bbce779SWang Qing } else if (!timeout && wdd->pretimeout) { 271*1bbce779SWang Qing wdd->pretimeout = 0; 272*1bbce779SWang Qing reg &= ~(WDT_MODE_IRQ_EN | WDT_MODE_DUAL_EN); 273*1bbce779SWang Qing } else { 274*1bbce779SWang Qing return 0; 275*1bbce779SWang Qing } 276*1bbce779SWang Qing 277*1bbce779SWang Qing reg |= WDT_MODE_KEY; 278*1bbce779SWang Qing iowrite32(reg, wdt_base + WDT_MODE); 279*1bbce779SWang Qing 280*1bbce779SWang Qing return mtk_wdt_set_timeout(wdd, wdd->timeout); 281*1bbce779SWang Qing } 282*1bbce779SWang Qing 283*1bbce779SWang Qing static irqreturn_t mtk_wdt_isr(int irq, void *arg) 284*1bbce779SWang Qing { 285*1bbce779SWang Qing struct watchdog_device *wdd = arg; 286*1bbce779SWang Qing 287*1bbce779SWang Qing watchdog_notify_pretimeout(wdd); 288*1bbce779SWang Qing 289*1bbce779SWang Qing return IRQ_HANDLED; 290*1bbce779SWang Qing } 291*1bbce779SWang Qing 292a44a4553SMatthias Brugger static const struct watchdog_info mtk_wdt_info = { 293a44a4553SMatthias Brugger .identity = DRV_NAME, 294a44a4553SMatthias Brugger .options = WDIOF_SETTIMEOUT | 295a44a4553SMatthias Brugger WDIOF_KEEPALIVEPING | 296a44a4553SMatthias Brugger WDIOF_MAGICCLOSE, 297a44a4553SMatthias Brugger }; 298a44a4553SMatthias Brugger 299*1bbce779SWang Qing static const struct watchdog_info mtk_wdt_pt_info = { 300*1bbce779SWang Qing .identity = DRV_NAME, 301*1bbce779SWang Qing .options = WDIOF_SETTIMEOUT | 302*1bbce779SWang Qing WDIOF_PRETIMEOUT | 303*1bbce779SWang Qing WDIOF_KEEPALIVEPING | 304*1bbce779SWang Qing WDIOF_MAGICCLOSE, 305*1bbce779SWang Qing }; 306*1bbce779SWang Qing 307a44a4553SMatthias Brugger static const struct watchdog_ops mtk_wdt_ops = { 308a44a4553SMatthias Brugger .owner = THIS_MODULE, 309a44a4553SMatthias Brugger .start = mtk_wdt_start, 310a44a4553SMatthias Brugger .stop = mtk_wdt_stop, 311a44a4553SMatthias Brugger .ping = mtk_wdt_ping, 312a44a4553SMatthias Brugger .set_timeout = mtk_wdt_set_timeout, 313*1bbce779SWang Qing .set_pretimeout = mtk_wdt_set_pretimeout, 314e86adc3fSDamien Riegel .restart = mtk_wdt_restart, 315a44a4553SMatthias Brugger }; 316a44a4553SMatthias Brugger 317a44a4553SMatthias Brugger static int mtk_wdt_probe(struct platform_device *pdev) 318a44a4553SMatthias Brugger { 319a15f6e64SGuenter Roeck struct device *dev = &pdev->dev; 320a44a4553SMatthias Brugger struct mtk_wdt_dev *mtk_wdt; 321c254e103Syong.liang const struct mtk_wdt_data *wdt_data; 322*1bbce779SWang Qing int err, irq; 323a44a4553SMatthias Brugger 324a15f6e64SGuenter Roeck mtk_wdt = devm_kzalloc(dev, sizeof(*mtk_wdt), GFP_KERNEL); 325a44a4553SMatthias Brugger if (!mtk_wdt) 326a44a4553SMatthias Brugger return -ENOMEM; 327a44a4553SMatthias Brugger 328a44a4553SMatthias Brugger platform_set_drvdata(pdev, mtk_wdt); 329a44a4553SMatthias Brugger 3300f0a6a28SGuenter Roeck mtk_wdt->wdt_base = devm_platform_ioremap_resource(pdev, 0); 331a44a4553SMatthias Brugger if (IS_ERR(mtk_wdt->wdt_base)) 332a44a4553SMatthias Brugger return PTR_ERR(mtk_wdt->wdt_base); 333a44a4553SMatthias Brugger 334*1bbce779SWang Qing irq = platform_get_irq(pdev, 0); 335*1bbce779SWang Qing if (irq > 0) { 336*1bbce779SWang Qing err = devm_request_irq(&pdev->dev, irq, mtk_wdt_isr, 0, "wdt_bark", 337*1bbce779SWang Qing &mtk_wdt->wdt_dev); 338*1bbce779SWang Qing if (err) 339*1bbce779SWang Qing return err; 340*1bbce779SWang Qing 341*1bbce779SWang Qing mtk_wdt->wdt_dev.info = &mtk_wdt_pt_info; 342*1bbce779SWang Qing mtk_wdt->wdt_dev.pretimeout = WDT_MAX_TIMEOUT / 2; 343*1bbce779SWang Qing } else { 344*1bbce779SWang Qing if (irq == -EPROBE_DEFER) 345*1bbce779SWang Qing return -EPROBE_DEFER; 346*1bbce779SWang Qing 347a44a4553SMatthias Brugger mtk_wdt->wdt_dev.info = &mtk_wdt_info; 348*1bbce779SWang Qing } 349*1bbce779SWang Qing 350a44a4553SMatthias Brugger mtk_wdt->wdt_dev.ops = &mtk_wdt_ops; 351a44a4553SMatthias Brugger mtk_wdt->wdt_dev.timeout = WDT_MAX_TIMEOUT; 352bbece05cSfreddy.hsin mtk_wdt->wdt_dev.max_hw_heartbeat_ms = WDT_MAX_TIMEOUT * 1000; 353a44a4553SMatthias Brugger mtk_wdt->wdt_dev.min_timeout = WDT_MIN_TIMEOUT; 354a15f6e64SGuenter Roeck mtk_wdt->wdt_dev.parent = dev; 355a44a4553SMatthias Brugger 356a15f6e64SGuenter Roeck watchdog_init_timeout(&mtk_wdt->wdt_dev, timeout, dev); 357a44a4553SMatthias Brugger watchdog_set_nowayout(&mtk_wdt->wdt_dev, nowayout); 358e86adc3fSDamien Riegel watchdog_set_restart_priority(&mtk_wdt->wdt_dev, 128); 359a44a4553SMatthias Brugger 360a44a4553SMatthias Brugger watchdog_set_drvdata(&mtk_wdt->wdt_dev, mtk_wdt); 361a44a4553SMatthias Brugger 362bbece05cSfreddy.hsin mtk_wdt_init(&mtk_wdt->wdt_dev); 363a44a4553SMatthias Brugger 364a15f6e64SGuenter Roeck watchdog_stop_on_reboot(&mtk_wdt->wdt_dev); 365a15f6e64SGuenter Roeck err = devm_watchdog_register_device(dev, &mtk_wdt->wdt_dev); 366a44a4553SMatthias Brugger if (unlikely(err)) 367a44a4553SMatthias Brugger return err; 368a44a4553SMatthias Brugger 369a15f6e64SGuenter Roeck dev_info(dev, "Watchdog enabled (timeout=%d sec, nowayout=%d)\n", 370a44a4553SMatthias Brugger mtk_wdt->wdt_dev.timeout, nowayout); 371a44a4553SMatthias Brugger 372c254e103Syong.liang wdt_data = of_device_get_match_data(dev); 373c254e103Syong.liang if (wdt_data) { 374c254e103Syong.liang err = toprgu_register_reset_controller(pdev, 375c254e103Syong.liang wdt_data->toprgu_sw_rst_num); 376c254e103Syong.liang if (err) 377c254e103Syong.liang return err; 378c254e103Syong.liang } 379a44a4553SMatthias Brugger return 0; 380a44a4553SMatthias Brugger } 381a44a4553SMatthias Brugger 3829fab0692SGreta Zhang #ifdef CONFIG_PM_SLEEP 3839fab0692SGreta Zhang static int mtk_wdt_suspend(struct device *dev) 3849fab0692SGreta Zhang { 3859fab0692SGreta Zhang struct mtk_wdt_dev *mtk_wdt = dev_get_drvdata(dev); 3869fab0692SGreta Zhang 3879fab0692SGreta Zhang if (watchdog_active(&mtk_wdt->wdt_dev)) 3889fab0692SGreta Zhang mtk_wdt_stop(&mtk_wdt->wdt_dev); 3899fab0692SGreta Zhang 3909fab0692SGreta Zhang return 0; 3919fab0692SGreta Zhang } 3929fab0692SGreta Zhang 3939fab0692SGreta Zhang static int mtk_wdt_resume(struct device *dev) 3949fab0692SGreta Zhang { 3959fab0692SGreta Zhang struct mtk_wdt_dev *mtk_wdt = dev_get_drvdata(dev); 3969fab0692SGreta Zhang 3979fab0692SGreta Zhang if (watchdog_active(&mtk_wdt->wdt_dev)) { 3989fab0692SGreta Zhang mtk_wdt_start(&mtk_wdt->wdt_dev); 3999fab0692SGreta Zhang mtk_wdt_ping(&mtk_wdt->wdt_dev); 4009fab0692SGreta Zhang } 4019fab0692SGreta Zhang 4029fab0692SGreta Zhang return 0; 4039fab0692SGreta Zhang } 4049fab0692SGreta Zhang #endif 4059fab0692SGreta Zhang 406a44a4553SMatthias Brugger static const struct of_device_id mtk_wdt_dt_ids[] = { 4079e5236e7Syong.liang { .compatible = "mediatek,mt2712-wdt", .data = &mt2712_data }, 408a44a4553SMatthias Brugger { .compatible = "mediatek,mt6589-wdt" }, 409c254e103Syong.liang { .compatible = "mediatek,mt8183-wdt", .data = &mt8183_data }, 410adc318a3SCrystal Guo { .compatible = "mediatek,mt8192-wdt", .data = &mt8192_data }, 411a44a4553SMatthias Brugger { /* sentinel */ } 412a44a4553SMatthias Brugger }; 413a44a4553SMatthias Brugger MODULE_DEVICE_TABLE(of, mtk_wdt_dt_ids); 414a44a4553SMatthias Brugger 4159fab0692SGreta Zhang static const struct dev_pm_ops mtk_wdt_pm_ops = { 4169fab0692SGreta Zhang SET_SYSTEM_SLEEP_PM_OPS(mtk_wdt_suspend, 4179fab0692SGreta Zhang mtk_wdt_resume) 4189fab0692SGreta Zhang }; 4199fab0692SGreta Zhang 420a44a4553SMatthias Brugger static struct platform_driver mtk_wdt_driver = { 421a44a4553SMatthias Brugger .probe = mtk_wdt_probe, 422a44a4553SMatthias Brugger .driver = { 423a44a4553SMatthias Brugger .name = DRV_NAME, 4249fab0692SGreta Zhang .pm = &mtk_wdt_pm_ops, 425a44a4553SMatthias Brugger .of_match_table = mtk_wdt_dt_ids, 426a44a4553SMatthias Brugger }, 427a44a4553SMatthias Brugger }; 428a44a4553SMatthias Brugger 429a44a4553SMatthias Brugger module_platform_driver(mtk_wdt_driver); 430a44a4553SMatthias Brugger 431a44a4553SMatthias Brugger module_param(timeout, uint, 0); 432a44a4553SMatthias Brugger MODULE_PARM_DESC(timeout, "Watchdog heartbeat in seconds"); 433a44a4553SMatthias Brugger 434a44a4553SMatthias Brugger module_param(nowayout, bool, 0); 435a44a4553SMatthias Brugger MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default=" 436a44a4553SMatthias Brugger __MODULE_STRING(WATCHDOG_NOWAYOUT) ")"); 437a44a4553SMatthias Brugger 438a44a4553SMatthias Brugger MODULE_LICENSE("GPL"); 439a44a4553SMatthias Brugger MODULE_AUTHOR("Matthias Brugger <matthias.bgg@gmail.com>"); 440a44a4553SMatthias Brugger MODULE_DESCRIPTION("Mediatek WatchDog Timer Driver"); 441a44a4553SMatthias Brugger MODULE_VERSION(DRV_VERSION); 442