1b33f69f5SNishad Kamdar /* SPDX-License-Identifier: GPL-2.0 */
2bfad65eeSFelipe Balbi /*
372246da4SFelipe Balbi * core.h - DesignWare USB3 DRD Core Header
472246da4SFelipe Balbi *
510623b87SAlexander A. Klimov * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
672246da4SFelipe Balbi *
772246da4SFelipe Balbi * Authors: Felipe Balbi <balbi@ti.com>,
872246da4SFelipe Balbi * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
972246da4SFelipe Balbi */
1072246da4SFelipe Balbi
1172246da4SFelipe Balbi #ifndef __DRIVERS_USB_DWC3_CORE_H
1272246da4SFelipe Balbi #define __DRIVERS_USB_DWC3_CORE_H
1372246da4SFelipe Balbi
1472246da4SFelipe Balbi #include <linux/device.h>
1572246da4SFelipe Balbi #include <linux/spinlock.h>
16f88359e1SYu Chen #include <linux/mutex.h>
17d07e8819SFelipe Balbi #include <linux/ioport.h>
1872246da4SFelipe Balbi #include <linux/list.h>
19ff3f0789SRoger Quadros #include <linux/bitops.h>
2072246da4SFelipe Balbi #include <linux/dma-mapping.h>
2172246da4SFelipe Balbi #include <linux/mm.h>
2272246da4SFelipe Balbi #include <linux/debugfs.h>
2376a638f8SBaolin Wang #include <linux/wait.h>
2441ce1456SRoger Quadros #include <linux/workqueue.h>
2572246da4SFelipe Balbi
2672246da4SFelipe Balbi #include <linux/usb/ch9.h>
2772246da4SFelipe Balbi #include <linux/usb/gadget.h>
28a45c82b8SRuchika Kharwar #include <linux/usb/otg.h>
298a0a1379SYu Chen #include <linux/usb/role.h>
3088bc9d19SHeikki Krogerus #include <linux/ulpi/interface.h>
3172246da4SFelipe Balbi
3257303488SKishon Vijay Abraham I #include <linux/phy/phy.h>
3357303488SKishon Vijay Abraham I
346f0764b5SRay Chi #include <linux/power_supply.h>
356f0764b5SRay Chi
3630a46746SKrishna Kurapati /*
3730a46746SKrishna Kurapati * DWC3 Multiport controllers support up to 15 High-Speed PHYs
3830a46746SKrishna Kurapati * and 4 SuperSpeed PHYs.
3930a46746SKrishna Kurapati */
4030a46746SKrishna Kurapati #define DWC3_USB2_MAX_PORTS 15
4130a46746SKrishna Kurapati #define DWC3_USB3_MAX_PORTS 4
4230a46746SKrishna Kurapati
432c4cbe6eSFelipe Balbi #define DWC3_MSG_MAX 500
442c4cbe6eSFelipe Balbi
4572246da4SFelipe Balbi /* Global constants */
46bb014736SBaolin Wang #define DWC3_PULL_UP_TIMEOUT 500 /* ms */
47905dc04eSFelipe Balbi #define DWC3_BOUNCE_SIZE 1024 /* size of a superspeed bulk */
484199c5f8SFelipe Balbi #define DWC3_EP0_SETUP_SIZE 512
4972246da4SFelipe Balbi #define DWC3_ENDPOINTS_NUM 32
5051249dcaSIdo Shayevitz #define DWC3_XHCI_RESOURCES_NUM 2
51d5370106SFelipe Balbi #define DWC3_ISOC_MAX_RETRIES 5
5272246da4SFelipe Balbi
530ffcaf37SFelipe Balbi #define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
54e71d363dSFelipe Balbi #define DWC3_EVENT_BUFFERS_SIZE 4096
5572246da4SFelipe Balbi #define DWC3_EVENT_TYPE_MASK 0xfe
5672246da4SFelipe Balbi
5772246da4SFelipe Balbi #define DWC3_EVENT_TYPE_DEV 0
5872246da4SFelipe Balbi #define DWC3_EVENT_TYPE_CARKIT 3
5972246da4SFelipe Balbi #define DWC3_EVENT_TYPE_I2C 4
6072246da4SFelipe Balbi
6172246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_DISCONNECT 0
6272246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_RESET 1
6372246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_CONNECT_DONE 2
6472246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
6572246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_WAKEUP 4
662c61a8efSPaul Zimmerman #define DWC3_DEVICE_EVENT_HIBER_REQ 5
676f26ebb7SJack Pham #define DWC3_DEVICE_EVENT_SUSPEND 6
6872246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_SOF 7
6972246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
7072246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_CMD_CMPL 10
7172246da4SFelipe Balbi #define DWC3_DEVICE_EVENT_OVERFLOW 11
7272246da4SFelipe Balbi
73f09cc79bSRoger Quadros /* Controller's role while using the OTG block */
74f09cc79bSRoger Quadros #define DWC3_OTG_ROLE_IDLE 0
75f09cc79bSRoger Quadros #define DWC3_OTG_ROLE_HOST 1
76f09cc79bSRoger Quadros #define DWC3_OTG_ROLE_DEVICE 2
77f09cc79bSRoger Quadros
7872246da4SFelipe Balbi #define DWC3_GEVNTCOUNT_MASK 0xfffc
79ff3f0789SRoger Quadros #define DWC3_GEVNTCOUNT_EHB BIT(31)
8072246da4SFelipe Balbi #define DWC3_GSNPSID_MASK 0xffff0000
8172246da4SFelipe Balbi #define DWC3_GSNPSREV_MASK 0xffff
829af21dd6SThinh Nguyen #define DWC3_GSNPS_ID(p) (((p) & DWC3_GSNPSID_MASK) >> 16)
8372246da4SFelipe Balbi
8457d7a6b9SShen Lichuan /* DWC3 registers memory space boundaries */
8551249dcaSIdo Shayevitz #define DWC3_XHCI_REGS_START 0x0
8651249dcaSIdo Shayevitz #define DWC3_XHCI_REGS_END 0x7fff
8751249dcaSIdo Shayevitz #define DWC3_GLOBALS_REGS_START 0xc100
8851249dcaSIdo Shayevitz #define DWC3_GLOBALS_REGS_END 0xc6ff
8951249dcaSIdo Shayevitz #define DWC3_DEVICE_REGS_START 0xc700
9051249dcaSIdo Shayevitz #define DWC3_DEVICE_REGS_END 0xcbff
9151249dcaSIdo Shayevitz #define DWC3_OTG_REGS_START 0xcc00
9251249dcaSIdo Shayevitz #define DWC3_OTG_REGS_END 0xccff
9351249dcaSIdo Shayevitz
94ec5eb438SStanley Chang #define DWC3_RTK_RTD_GLOBALS_REGS_START 0x8100
95ec5eb438SStanley Chang
9672246da4SFelipe Balbi /* Global Registers */
9772246da4SFelipe Balbi #define DWC3_GSBUSCFG0 0xc100
9872246da4SFelipe Balbi #define DWC3_GSBUSCFG1 0xc104
9972246da4SFelipe Balbi #define DWC3_GTXTHRCFG 0xc108
10072246da4SFelipe Balbi #define DWC3_GRXTHRCFG 0xc10c
10172246da4SFelipe Balbi #define DWC3_GCTL 0xc110
10272246da4SFelipe Balbi #define DWC3_GEVTEN 0xc114
10372246da4SFelipe Balbi #define DWC3_GSTS 0xc118
104475c8bebSWilliam Wu #define DWC3_GUCTL1 0xc11c
10572246da4SFelipe Balbi #define DWC3_GSNPSID 0xc120
10672246da4SFelipe Balbi #define DWC3_GGPIO 0xc124
10772246da4SFelipe Balbi #define DWC3_GUID 0xc128
10872246da4SFelipe Balbi #define DWC3_GUCTL 0xc12c
10972246da4SFelipe Balbi #define DWC3_GBUSERRADDR0 0xc130
11072246da4SFelipe Balbi #define DWC3_GBUSERRADDR1 0xc134
11172246da4SFelipe Balbi #define DWC3_GPRTBIMAP0 0xc138
11272246da4SFelipe Balbi #define DWC3_GPRTBIMAP1 0xc13c
11372246da4SFelipe Balbi #define DWC3_GHWPARAMS0 0xc140
11472246da4SFelipe Balbi #define DWC3_GHWPARAMS1 0xc144
11572246da4SFelipe Balbi #define DWC3_GHWPARAMS2 0xc148
11672246da4SFelipe Balbi #define DWC3_GHWPARAMS3 0xc14c
11772246da4SFelipe Balbi #define DWC3_GHWPARAMS4 0xc150
11872246da4SFelipe Balbi #define DWC3_GHWPARAMS5 0xc154
11972246da4SFelipe Balbi #define DWC3_GHWPARAMS6 0xc158
12072246da4SFelipe Balbi #define DWC3_GHWPARAMS7 0xc15c
12172246da4SFelipe Balbi #define DWC3_GDBGFIFOSPACE 0xc160
12272246da4SFelipe Balbi #define DWC3_GDBGLTSSM 0xc164
12380b77634SThinh Nguyen #define DWC3_GDBGBMU 0xc16c
12480b77634SThinh Nguyen #define DWC3_GDBGLSPMUX 0xc170
12580b77634SThinh Nguyen #define DWC3_GDBGLSP 0xc174
12680b77634SThinh Nguyen #define DWC3_GDBGEPINFO0 0xc178
12780b77634SThinh Nguyen #define DWC3_GDBGEPINFO1 0xc17c
12872246da4SFelipe Balbi #define DWC3_GPRTBIMAP_HS0 0xc180
12972246da4SFelipe Balbi #define DWC3_GPRTBIMAP_HS1 0xc184
13072246da4SFelipe Balbi #define DWC3_GPRTBIMAP_FS0 0xc188
13172246da4SFelipe Balbi #define DWC3_GPRTBIMAP_FS1 0xc18c
13206281d46SJohn Youn #define DWC3_GUCTL2 0xc19c
13372246da4SFelipe Balbi
134690fb371SJohn Youn #define DWC3_VER_NUMBER 0xc1a0
135690fb371SJohn Youn #define DWC3_VER_TYPE 0xc1a4
136690fb371SJohn Youn
1378261bd4eSRoger Quadros #define DWC3_GUSB2PHYCFG(n) (0xc200 + ((n) * 0x04))
1388261bd4eSRoger Quadros #define DWC3_GUSB2I2CCTL(n) (0xc240 + ((n) * 0x04))
13972246da4SFelipe Balbi
1408261bd4eSRoger Quadros #define DWC3_GUSB2PHYACC(n) (0xc280 + ((n) * 0x04))
14172246da4SFelipe Balbi
1428261bd4eSRoger Quadros #define DWC3_GUSB3PIPECTL(n) (0xc2c0 + ((n) * 0x04))
14372246da4SFelipe Balbi
1448261bd4eSRoger Quadros #define DWC3_GTXFIFOSIZ(n) (0xc300 + ((n) * 0x04))
1458261bd4eSRoger Quadros #define DWC3_GRXFIFOSIZ(n) (0xc380 + ((n) * 0x04))
14672246da4SFelipe Balbi
1478261bd4eSRoger Quadros #define DWC3_GEVNTADRLO(n) (0xc400 + ((n) * 0x10))
1488261bd4eSRoger Quadros #define DWC3_GEVNTADRHI(n) (0xc404 + ((n) * 0x10))
1498261bd4eSRoger Quadros #define DWC3_GEVNTSIZ(n) (0xc408 + ((n) * 0x10))
1508261bd4eSRoger Quadros #define DWC3_GEVNTCOUNT(n) (0xc40c + ((n) * 0x10))
15172246da4SFelipe Balbi
15272246da4SFelipe Balbi #define DWC3_GHWPARAMS8 0xc600
153f580170fSYu Chen #define DWC3_GUCTL3 0xc60c
154db2be4e9SNikhil Badola #define DWC3_GFLADJ 0xc630
155250fdabeSThinh Nguyen #define DWC3_GHWPARAMS9 0xc6e0
15672246da4SFelipe Balbi
15772246da4SFelipe Balbi /* Device Registers */
15872246da4SFelipe Balbi #define DWC3_DCFG 0xc700
15972246da4SFelipe Balbi #define DWC3_DCTL 0xc704
16072246da4SFelipe Balbi #define DWC3_DEVTEN 0xc708
16172246da4SFelipe Balbi #define DWC3_DSTS 0xc70c
16272246da4SFelipe Balbi #define DWC3_DGCMDPAR 0xc710
16372246da4SFelipe Balbi #define DWC3_DGCMD 0xc714
16472246da4SFelipe Balbi #define DWC3_DALEPENA 0xc720
165666f3de7SThinh Nguyen #define DWC3_DCFG1 0xc740 /* DWC_usb32 only */
1662eb88016SFelipe Balbi
1678261bd4eSRoger Quadros #define DWC3_DEP_BASE(n) (0xc800 + ((n) * 0x10))
1682eb88016SFelipe Balbi #define DWC3_DEPCMDPAR2 0x00
1692eb88016SFelipe Balbi #define DWC3_DEPCMDPAR1 0x04
1702eb88016SFelipe Balbi #define DWC3_DEPCMDPAR0 0x08
1712eb88016SFelipe Balbi #define DWC3_DEPCMD 0x0c
17272246da4SFelipe Balbi
1738261bd4eSRoger Quadros #define DWC3_DEV_IMOD(n) (0xca00 + ((n) * 0x4))
174cf40b86bSJohn Youn
17572246da4SFelipe Balbi /* OTG Registers */
17672246da4SFelipe Balbi #define DWC3_OCFG 0xcc00
17772246da4SFelipe Balbi #define DWC3_OCTL 0xcc04
178d4436c3aSGeorge Cherian #define DWC3_OEVT 0xcc08
179d4436c3aSGeorge Cherian #define DWC3_OEVTEN 0xcc0C
180d4436c3aSGeorge Cherian #define DWC3_OSTS 0xcc10
18172246da4SFelipe Balbi
182ce25e2a8SKrishna Kurapati #define DWC3_LLUCTL(n) (0xd024 + ((n) * 0x80))
18391736d06SKrishna Kurapati
18472246da4SFelipe Balbi /* Bit fields */
18572246da4SFelipe Balbi
186d635db55SPengbo Mu /* Global SoC Bus Configuration INCRx Register 0 */
187d635db55SPengbo Mu #define DWC3_GSBUSCFG0_INCR256BRSTENA (1 << 7) /* INCR256 burst */
188d635db55SPengbo Mu #define DWC3_GSBUSCFG0_INCR128BRSTENA (1 << 6) /* INCR128 burst */
189d635db55SPengbo Mu #define DWC3_GSBUSCFG0_INCR64BRSTENA (1 << 5) /* INCR64 burst */
190d635db55SPengbo Mu #define DWC3_GSBUSCFG0_INCR32BRSTENA (1 << 4) /* INCR32 burst */
191d635db55SPengbo Mu #define DWC3_GSBUSCFG0_INCR16BRSTENA (1 << 3) /* INCR16 burst */
192d635db55SPengbo Mu #define DWC3_GSBUSCFG0_INCR8BRSTENA (1 << 2) /* INCR8 burst */
193d635db55SPengbo Mu #define DWC3_GSBUSCFG0_INCR4BRSTENA (1 << 1) /* INCR4 burst */
194d635db55SPengbo Mu #define DWC3_GSBUSCFG0_INCRBRSTENA (1 << 0) /* undefined length enable */
195d635db55SPengbo Mu #define DWC3_GSBUSCFG0_INCRBRST_MASK 0xff
196d635db55SPengbo Mu
197d504bfa6SRadhey Shyam Pandey /* Global SoC Bus Configuration Register: AHB-prot/AXI-cache/OCP-ReqInfo */
198d504bfa6SRadhey Shyam Pandey #define DWC3_GSBUSCFG0_REQINFO(n) (((n) & 0xffff) << 16)
199d504bfa6SRadhey Shyam Pandey #define DWC3_GSBUSCFG0_REQINFO_UNSPECIFIED 0xffffffff
200d504bfa6SRadhey Shyam Pandey
20162ba09d6SThinh Nguyen /* Global Debug LSP MUX Select */
20262ba09d6SThinh Nguyen #define DWC3_GDBGLSPMUX_ENDBC BIT(15) /* Host only */
20362ba09d6SThinh Nguyen #define DWC3_GDBGLSPMUX_HOSTSELECT(n) ((n) & 0x3fff)
20462ba09d6SThinh Nguyen #define DWC3_GDBGLSPMUX_DEVSELECT(n) (((n) & 0xf) << 4)
20562ba09d6SThinh Nguyen #define DWC3_GDBGLSPMUX_EPSELECT(n) ((n) & 0xf)
20662ba09d6SThinh Nguyen
207cf6d867dSFelipe Balbi /* Global Debug Queue/FIFO Space Available Register */
208cf6d867dSFelipe Balbi #define DWC3_GDBGFIFOSPACE_NUM(n) ((n) & 0x1f)
209cf6d867dSFelipe Balbi #define DWC3_GDBGFIFOSPACE_TYPE(n) (((n) << 5) & 0x1e0)
210cf6d867dSFelipe Balbi #define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
211cf6d867dSFelipe Balbi
2122c85a181SThinh Nguyen #define DWC3_TXFIFO 0
2132c85a181SThinh Nguyen #define DWC3_RXFIFO 1
214b16ea8b9SThinh Nguyen #define DWC3_TXREQQ 2
215b16ea8b9SThinh Nguyen #define DWC3_RXREQQ 3
216b16ea8b9SThinh Nguyen #define DWC3_RXINFOQ 4
217b16ea8b9SThinh Nguyen #define DWC3_PSTATQ 5
218b16ea8b9SThinh Nguyen #define DWC3_DESCFETCHQ 6
219b16ea8b9SThinh Nguyen #define DWC3_EVENTQ 7
220b16ea8b9SThinh Nguyen #define DWC3_AUXEVENTQ 8
221cf6d867dSFelipe Balbi
2222a58f9c1SFelipe Balbi /* Global RX Threshold Configuration Register */
2232a58f9c1SFelipe Balbi #define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
2242a58f9c1SFelipe Balbi #define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
225ff3f0789SRoger Quadros #define DWC3_GRXTHRCFG_PKTCNTSEL BIT(29)
2262a58f9c1SFelipe Balbi
227e72fc8d6SStanley Chang /* Global TX Threshold Configuration Register */
228e72fc8d6SStanley Chang #define DWC3_GTXTHRCFG_MAXTXBURSTSIZE(n) (((n) & 0xff) << 16)
229e72fc8d6SStanley Chang #define DWC3_GTXTHRCFG_TXPKTCNT(n) (((n) & 0xf) << 24)
230e72fc8d6SStanley Chang #define DWC3_GTXTHRCFG_PKTCNTSEL BIT(29)
231e72fc8d6SStanley Chang
2322fbc5bdcSThinh Nguyen /* Global RX Threshold Configuration Register for DWC_usb31 only */
2332fbc5bdcSThinh Nguyen #define DWC31_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 16)
2342fbc5bdcSThinh Nguyen #define DWC31_GRXTHRCFG_RXPKTCNT(n) (((n) & 0x1f) << 21)
2352fbc5bdcSThinh Nguyen #define DWC31_GRXTHRCFG_PKTCNTSEL BIT(26)
2362fbc5bdcSThinh Nguyen #define DWC31_RXTHRNUMPKTSEL_HS_PRD BIT(15)
2372fbc5bdcSThinh Nguyen #define DWC31_RXTHRNUMPKT_HS_PRD(n) (((n) & 0x3) << 13)
2382fbc5bdcSThinh Nguyen #define DWC31_RXTHRNUMPKTSEL_PRD BIT(10)
2392fbc5bdcSThinh Nguyen #define DWC31_RXTHRNUMPKT_PRD(n) (((n) & 0x1f) << 5)
2402fbc5bdcSThinh Nguyen #define DWC31_MAXRXBURSTSIZE_PRD(n) ((n) & 0x1f)
2412fbc5bdcSThinh Nguyen
2426743e817SThinh Nguyen /* Global TX Threshold Configuration Register for DWC_usb31 only */
2436743e817SThinh Nguyen #define DWC31_GTXTHRCFG_MAXTXBURSTSIZE(n) (((n) & 0x1f) << 16)
2446743e817SThinh Nguyen #define DWC31_GTXTHRCFG_TXPKTCNT(n) (((n) & 0x1f) << 21)
2456743e817SThinh Nguyen #define DWC31_GTXTHRCFG_PKTCNTSEL BIT(26)
2466743e817SThinh Nguyen #define DWC31_TXTHRNUMPKTSEL_HS_PRD BIT(15)
2476743e817SThinh Nguyen #define DWC31_TXTHRNUMPKT_HS_PRD(n) (((n) & 0x3) << 13)
2486743e817SThinh Nguyen #define DWC31_TXTHRNUMPKTSEL_PRD BIT(10)
2496743e817SThinh Nguyen #define DWC31_TXTHRNUMPKT_PRD(n) (((n) & 0x1f) << 5)
2506743e817SThinh Nguyen #define DWC31_MAXTXBURSTSIZE_PRD(n) ((n) & 0x1f)
2516743e817SThinh Nguyen
25272246da4SFelipe Balbi /* Global Configuration Register */
2531d046793SPaul Zimmerman #define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
2543497b9a5SLi Jun #define DWC3_GCTL_PWRDNSCALE_MASK GENMASK(31, 19)
255ff3f0789SRoger Quadros #define DWC3_GCTL_U2RSTECN BIT(16)
2561d046793SPaul Zimmerman #define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
25772246da4SFelipe Balbi #define DWC3_GCTL_CLK_BUS (0)
25872246da4SFelipe Balbi #define DWC3_GCTL_CLK_PIPE (1)
25972246da4SFelipe Balbi #define DWC3_GCTL_CLK_PIPEHALF (2)
26072246da4SFelipe Balbi #define DWC3_GCTL_CLK_MASK (3)
26172246da4SFelipe Balbi
2620b9fe32dSFelipe Balbi #define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
2631d046793SPaul Zimmerman #define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
26472246da4SFelipe Balbi #define DWC3_GCTL_PRTCAP_HOST 1
26572246da4SFelipe Balbi #define DWC3_GCTL_PRTCAP_DEVICE 2
26672246da4SFelipe Balbi #define DWC3_GCTL_PRTCAP_OTG 3
26772246da4SFelipe Balbi
268ff3f0789SRoger Quadros #define DWC3_GCTL_CORESOFTRESET BIT(11)
269ff3f0789SRoger Quadros #define DWC3_GCTL_SOFITPSYNC BIT(10)
2701d046793SPaul Zimmerman #define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
2713e87c42aSPaul Zimmerman #define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
272ff3f0789SRoger Quadros #define DWC3_GCTL_DISSCRAMBLE BIT(3)
273ff3f0789SRoger Quadros #define DWC3_GCTL_U2EXIT_LFPS BIT(2)
274ff3f0789SRoger Quadros #define DWC3_GCTL_GBLHIBERNATIONEN BIT(1)
275ff3f0789SRoger Quadros #define DWC3_GCTL_DSBLCLKGTNG BIT(0)
27672246da4SFelipe Balbi
2770bb39ca1SJohn Youn /* Global User Control 1 Register */
278843714bbSJack Pham #define DWC3_GUCTL1_DEV_DECOUPLE_L1L2_EVT BIT(31)
27965db7a0cSWilliam Wu #define DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS BIT(28)
28062b20e6eSBin Yang #define DWC3_GUCTL1_DEV_FORCE_20_CLK_FOR_30_CLK BIT(26)
281ff3f0789SRoger Quadros #define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW BIT(24)
282843714bbSJack Pham #define DWC3_GUCTL1_PARKMODE_DISABLE_SS BIT(17)
283d21a797aSStanley Chang #define DWC3_GUCTL1_PARKMODE_DISABLE_HS BIT(16)
28463d7f981SPiyush Mehta #define DWC3_GUCTL1_RESUME_OPMODE_HS_HOST BIT(10)
2850bb39ca1SJohn Youn
2864cff75c7SRoger Quadros /* Global Status Register */
2874cff75c7SRoger Quadros #define DWC3_GSTS_OTG_IP BIT(10)
2884cff75c7SRoger Quadros #define DWC3_GSTS_BC_IP BIT(9)
2894cff75c7SRoger Quadros #define DWC3_GSTS_ADP_IP BIT(8)
2904cff75c7SRoger Quadros #define DWC3_GSTS_HOST_IP BIT(7)
2914cff75c7SRoger Quadros #define DWC3_GSTS_DEVICE_IP BIT(6)
2924cff75c7SRoger Quadros #define DWC3_GSTS_CSR_TIMEOUT BIT(5)
2934cff75c7SRoger Quadros #define DWC3_GSTS_BUS_ERR_ADDR_VLD BIT(4)
29462ba09d6SThinh Nguyen #define DWC3_GSTS_CURMOD(n) ((n) & 0x3)
29562ba09d6SThinh Nguyen #define DWC3_GSTS_CURMOD_DEVICE 0
29662ba09d6SThinh Nguyen #define DWC3_GSTS_CURMOD_HOST 1
2974cff75c7SRoger Quadros
29872246da4SFelipe Balbi /* Global USB2 PHY Configuration Register */
299ff3f0789SRoger Quadros #define DWC3_GUSB2PHYCFG_PHYSOFTRST BIT(31)
300ff3f0789SRoger Quadros #define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS BIT(30)
301b84ba26cSPiyush Mehta #define DWC3_GUSB2PHYCFG_ULPIEXTVBUSDRV BIT(17)
302ff3f0789SRoger Quadros #define DWC3_GUSB2PHYCFG_SUSPHY BIT(6)
303ff3f0789SRoger Quadros #define DWC3_GUSB2PHYCFG_ULPI_UTMI BIT(4)
304ff3f0789SRoger Quadros #define DWC3_GUSB2PHYCFG_ENBLSLPM BIT(8)
30532f2ed86SWilliam Wu #define DWC3_GUSB2PHYCFG_PHYIF(n) (n << 3)
30632f2ed86SWilliam Wu #define DWC3_GUSB2PHYCFG_PHYIF_MASK DWC3_GUSB2PHYCFG_PHYIF(1)
30732f2ed86SWilliam Wu #define DWC3_GUSB2PHYCFG_USBTRDTIM(n) (n << 10)
30832f2ed86SWilliam Wu #define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
30932f2ed86SWilliam Wu #define USBTRDTIM_UTMI_8_BIT 9
31032f2ed86SWilliam Wu #define USBTRDTIM_UTMI_16_BIT 5
31132f2ed86SWilliam Wu #define UTMI_PHYIF_16_BIT 1
31232f2ed86SWilliam Wu #define UTMI_PHYIF_8_BIT 0
31372246da4SFelipe Balbi
314b5699eeeSHeikki Krogerus /* Global USB2 PHY Vendor Control Register */
315ff3f0789SRoger Quadros #define DWC3_GUSB2PHYACC_NEWREGREQ BIT(25)
316ce722da6SSerge Semin #define DWC3_GUSB2PHYACC_DONE BIT(24)
317ff3f0789SRoger Quadros #define DWC3_GUSB2PHYACC_BUSY BIT(23)
318ff3f0789SRoger Quadros #define DWC3_GUSB2PHYACC_WRITE BIT(22)
319b5699eeeSHeikki Krogerus #define DWC3_GUSB2PHYACC_ADDR(n) (n << 16)
320b5699eeeSHeikki Krogerus #define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8)
321b5699eeeSHeikki Krogerus #define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff)
322b5699eeeSHeikki Krogerus
32372246da4SFelipe Balbi /* Global USB3 PIPE Control Register */
324ff3f0789SRoger Quadros #define DWC3_GUSB3PIPECTL_PHYSOFTRST BIT(31)
325ff3f0789SRoger Quadros #define DWC3_GUSB3PIPECTL_U2SSINP3OK BIT(29)
326ff3f0789SRoger Quadros #define DWC3_GUSB3PIPECTL_DISRXDETINP3 BIT(28)
327ff3f0789SRoger Quadros #define DWC3_GUSB3PIPECTL_UX_EXIT_PX BIT(27)
328ff3f0789SRoger Quadros #define DWC3_GUSB3PIPECTL_REQP1P2P3 BIT(24)
329a2a1d0f5SHuang Rui #define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
330a2a1d0f5SHuang Rui #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
331a2a1d0f5SHuang Rui #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
332ff3f0789SRoger Quadros #define DWC3_GUSB3PIPECTL_DEPOCHANGE BIT(18)
333ff3f0789SRoger Quadros #define DWC3_GUSB3PIPECTL_SUSPHY BIT(17)
334ff3f0789SRoger Quadros #define DWC3_GUSB3PIPECTL_LFPSFILT BIT(9)
335ff3f0789SRoger Quadros #define DWC3_GUSB3PIPECTL_RX_DETOPOLL BIT(8)
3366b6a0c9aSHuang Rui #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3)
3376b6a0c9aSHuang Rui #define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1)
33872246da4SFelipe Balbi
339457e84b6SFelipe Balbi /* Global TX Fifo Size Register */
3400cab8d26SThinh Nguyen #define DWC31_GTXFIFOSIZ_TXFRAMNUM BIT(15) /* DWC_usb31 only */
341586f4335SThinh Nguyen #define DWC31_GTXFIFOSIZ_TXFDEP(n) ((n) & 0x7fff) /* DWC_usb31 only */
342586f4335SThinh Nguyen #define DWC3_GTXFIFOSIZ_TXFDEP(n) ((n) & 0xffff)
343457e84b6SFelipe Balbi #define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
344457e84b6SFelipe Balbi
345d94ea531SThinh Nguyen /* Global RX Fifo Size Register */
346d94ea531SThinh Nguyen #define DWC31_GRXFIFOSIZ_RXFDEP(n) ((n) & 0x7fff) /* DWC_usb31 only */
347d94ea531SThinh Nguyen #define DWC3_GRXFIFOSIZ_RXFDEP(n) ((n) & 0xffff)
348d94ea531SThinh Nguyen
34968d6a01bSFelipe Balbi /* Global Event Size Registers */
350ff3f0789SRoger Quadros #define DWC3_GEVNTSIZ_INTMASK BIT(31)
35168d6a01bSFelipe Balbi #define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
35268d6a01bSFelipe Balbi
3534e99472bSFelipe Balbi /* Global HWPARAMS0 Register */
3549d6173e1SThinh Nguyen #define DWC3_GHWPARAMS0_MODE(n) ((n) & 0x3)
3559d6173e1SThinh Nguyen #define DWC3_GHWPARAMS0_MODE_GADGET 0
3569d6173e1SThinh Nguyen #define DWC3_GHWPARAMS0_MODE_HOST 1
3579d6173e1SThinh Nguyen #define DWC3_GHWPARAMS0_MODE_DRD 2
3584e99472bSFelipe Balbi #define DWC3_GHWPARAMS0_MBUS_TYPE(n) (((n) >> 3) & 0x7)
3594e99472bSFelipe Balbi #define DWC3_GHWPARAMS0_SBUS_TYPE(n) (((n) >> 6) & 0x3)
3604e99472bSFelipe Balbi #define DWC3_GHWPARAMS0_MDWIDTH(n) (((n) >> 8) & 0xff)
3614e99472bSFelipe Balbi #define DWC3_GHWPARAMS0_SDWIDTH(n) (((n) >> 16) & 0xff)
3624e99472bSFelipe Balbi #define DWC3_GHWPARAMS0_AWIDTH(n) (((n) >> 24) & 0xff)
3634e99472bSFelipe Balbi
364aabb7075SFelipe Balbi /* Global HWPARAMS1 Register */
3651d046793SPaul Zimmerman #define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
366aabb7075SFelipe Balbi #define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
367aabb7075SFelipe Balbi #define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
3682c61a8efSPaul Zimmerman #define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
3692c61a8efSPaul Zimmerman #define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
3702c61a8efSPaul Zimmerman #define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
37162ba09d6SThinh Nguyen #define DWC3_GHWPARAMS1_ENDBC BIT(31)
3722c61a8efSPaul Zimmerman
3730e1e5c47SPaul Zimmerman /* Global HWPARAMS3 Register */
3740e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
3750e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
3761f38f88aSJohn Youn #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1 1
3771f38f88aSJohn Youn #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2 2 /* DWC_usb31 only */
3780e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
3790e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
3800e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
3810e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
3820e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
3830e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
3840e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
3850e1e5c47SPaul Zimmerman #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
3860e1e5c47SPaul Zimmerman
3872c61a8efSPaul Zimmerman /* Global HWPARAMS4 Register */
3882c61a8efSPaul Zimmerman #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
3892c61a8efSPaul Zimmerman #define DWC3_MAX_HIBER_SCRATCHBUFS 15
390aabb7075SFelipe Balbi
391946bd579SHuang Rui /* Global HWPARAMS6 Register */
3924cff75c7SRoger Quadros #define DWC3_GHWPARAMS6_BCSUPPORT BIT(14)
3934cff75c7SRoger Quadros #define DWC3_GHWPARAMS6_OTG3SUPPORT BIT(13)
3944cff75c7SRoger Quadros #define DWC3_GHWPARAMS6_ADPSUPPORT BIT(12)
3954cff75c7SRoger Quadros #define DWC3_GHWPARAMS6_HNPSUPPORT BIT(11)
3964cff75c7SRoger Quadros #define DWC3_GHWPARAMS6_SRPSUPPORT BIT(10)
397ff3f0789SRoger Quadros #define DWC3_GHWPARAMS6_EN_FPGA BIT(7)
398946bd579SHuang Rui
3994244ba02SThinh Nguyen /* DWC_usb32 only */
4004244ba02SThinh Nguyen #define DWC3_GHWPARAMS6_MDWIDTH(n) ((n) & (0x3 << 8))
4014244ba02SThinh Nguyen
4024e99472bSFelipe Balbi /* Global HWPARAMS7 Register */
4034e99472bSFelipe Balbi #define DWC3_GHWPARAMS7_RAM1_DEPTH(n) ((n) & 0xffff)
4044e99472bSFelipe Balbi #define DWC3_GHWPARAMS7_RAM2_DEPTH(n) (((n) >> 16) & 0xffff)
4054e99472bSFelipe Balbi
406ddae7979SThinh Nguyen /* Global HWPARAMS9 Register */
407ddae7979SThinh Nguyen #define DWC3_GHWPARAMS9_DEV_TXF_FLUSH_BYPASS BIT(0)
408666f3de7SThinh Nguyen #define DWC3_GHWPARAMS9_DEV_MST BIT(1)
409ddae7979SThinh Nguyen
410db2be4e9SNikhil Badola /* Global Frame Length Adjustment Register */
411ff3f0789SRoger Quadros #define DWC3_GFLADJ_30MHZ_SDBND_SEL BIT(7)
412db2be4e9SNikhil Badola #define DWC3_GFLADJ_30MHZ_MASK 0x3f
413596c8785SSean Anderson #define DWC3_GFLADJ_REFCLK_FLADJ_MASK GENMASK(21, 8)
414a6fc2f1bSAlexander Stein #define DWC3_GFLADJ_REFCLK_LPM_SEL BIT(23)
415596c8785SSean Anderson #define DWC3_GFLADJ_240MHZDECR GENMASK(30, 24)
416596c8785SSean Anderson #define DWC3_GFLADJ_240MHZDECR_PLS1 BIT(31)
417db2be4e9SNikhil Badola
4187bee3188SBalaji Prakash J /* Global User Control Register*/
4197bee3188SBalaji Prakash J #define DWC3_GUCTL_REFCLKPER_MASK 0xffc00000
4207bee3188SBalaji Prakash J #define DWC3_GUCTL_REFCLKPER_SEL 22
4217bee3188SBalaji Prakash J
42206281d46SJohn Youn /* Global User Control Register 2 */
423ff3f0789SRoger Quadros #define DWC3_GUCTL2_RST_ACTBITLATER BIT(14)
4249149c9b0SFaisal Hassan #define DWC3_GUCTL2_LC_TIMER BIT(19)
42506281d46SJohn Youn
426f580170fSYu Chen /* Global User Control Register 3 */
427f580170fSYu Chen #define DWC3_GUCTL3_SPLITDISABLE BIT(14)
42804d5b4c2SFaisal Hassan #define DWC3_GUCTL3_USB20_RETRY_DISABLE BIT(16)
429f580170fSYu Chen
43072246da4SFelipe Balbi /* Device Configuration Register */
431072cab8aSThinh Nguyen #define DWC3_DCFG_NUMLANES(n) (((n) & 0x3) << 30) /* DWC_usb32 only */
432072cab8aSThinh Nguyen
43372246da4SFelipe Balbi #define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
43472246da4SFelipe Balbi #define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
43572246da4SFelipe Balbi
43672246da4SFelipe Balbi #define DWC3_DCFG_SPEED_MASK (7 << 0)
4371f38f88aSJohn Youn #define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
43872246da4SFelipe Balbi #define DWC3_DCFG_SUPERSPEED (4 << 0)
43972246da4SFelipe Balbi #define DWC3_DCFG_HIGHSPEED (0 << 0)
440ff3f0789SRoger Quadros #define DWC3_DCFG_FULLSPEED BIT(0)
44172246da4SFelipe Balbi
442676e3497SFelipe Balbi #define DWC3_DCFG_NUMP_SHIFT 17
44397398612SDan Carpenter #define DWC3_DCFG_NUMP(n) (((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
444676e3497SFelipe Balbi #define DWC3_DCFG_NUMP_MASK (0x1f << DWC3_DCFG_NUMP_SHIFT)
445ff3f0789SRoger Quadros #define DWC3_DCFG_LPM_CAP BIT(22)
446e66bbfb0SThinh Nguyen #define DWC3_DCFG_IGNSTRMPP BIT(23)
4472c61a8efSPaul Zimmerman
44872246da4SFelipe Balbi /* Device Control Register */
449ff3f0789SRoger Quadros #define DWC3_DCTL_RUN_STOP BIT(31)
450ff3f0789SRoger Quadros #define DWC3_DCTL_CSFTRST BIT(30)
451ff3f0789SRoger Quadros #define DWC3_DCTL_LSFTRST BIT(29)
45272246da4SFelipe Balbi
45372246da4SFelipe Balbi #define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
4547e39b817SPratyush Anand #define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
45572246da4SFelipe Balbi
456ff3f0789SRoger Quadros #define DWC3_DCTL_APPL1RES BIT(23)
45772246da4SFelipe Balbi
4582c61a8efSPaul Zimmerman /* These apply for core versions 1.87a and earlier */
4598db7ed15SFelipe Balbi #define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
4608db7ed15SFelipe Balbi #define DWC3_DCTL_TRGTULST(n) ((n) << 17)
4618db7ed15SFelipe Balbi #define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
4628db7ed15SFelipe Balbi #define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
4638db7ed15SFelipe Balbi #define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
4648db7ed15SFelipe Balbi #define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
4658db7ed15SFelipe Balbi #define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
4668db7ed15SFelipe Balbi
4672c61a8efSPaul Zimmerman /* These apply for core versions 1.94a and later */
46801ea6bf5SAndré Draszik #define DWC3_DCTL_NYET_THRES_MASK (0xf << 20)
4692e487d28SThinh Nguyen #define DWC3_DCTL_NYET_THRES(n) (((n) & 0xf) << 20)
47080caf7d2SHuang Rui
471ff3f0789SRoger Quadros #define DWC3_DCTL_KEEP_CONNECT BIT(19)
472ff3f0789SRoger Quadros #define DWC3_DCTL_L1_HIBER_EN BIT(18)
473ff3f0789SRoger Quadros #define DWC3_DCTL_CRS BIT(17)
474ff3f0789SRoger Quadros #define DWC3_DCTL_CSS BIT(16)
4752c61a8efSPaul Zimmerman
476ff3f0789SRoger Quadros #define DWC3_DCTL_INITU2ENA BIT(12)
477ff3f0789SRoger Quadros #define DWC3_DCTL_ACCEPTU2ENA BIT(11)
478ff3f0789SRoger Quadros #define DWC3_DCTL_INITU1ENA BIT(10)
479ff3f0789SRoger Quadros #define DWC3_DCTL_ACCEPTU1ENA BIT(9)
48072246da4SFelipe Balbi #define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
48172246da4SFelipe Balbi
48272246da4SFelipe Balbi #define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
48372246da4SFelipe Balbi #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
48472246da4SFelipe Balbi
48572246da4SFelipe Balbi #define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
48672246da4SFelipe Balbi #define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
48772246da4SFelipe Balbi #define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
48872246da4SFelipe Balbi #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
48972246da4SFelipe Balbi #define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
49072246da4SFelipe Balbi #define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
49172246da4SFelipe Balbi #define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
49272246da4SFelipe Balbi
49372246da4SFelipe Balbi /* Device Event Enable Register */
494ff3f0789SRoger Quadros #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN BIT(12)
495ff3f0789SRoger Quadros #define DWC3_DEVTEN_EVNTOVERFLOWEN BIT(11)
496ff3f0789SRoger Quadros #define DWC3_DEVTEN_CMDCMPLTEN BIT(10)
497ff3f0789SRoger Quadros #define DWC3_DEVTEN_ERRTICERREN BIT(9)
498ff3f0789SRoger Quadros #define DWC3_DEVTEN_SOFEN BIT(7)
4996f26ebb7SJack Pham #define DWC3_DEVTEN_U3L2L1SUSPEN BIT(6)
500ff3f0789SRoger Quadros #define DWC3_DEVTEN_HIBERNATIONREQEVTEN BIT(5)
501ff3f0789SRoger Quadros #define DWC3_DEVTEN_WKUPEVTEN BIT(4)
502ff3f0789SRoger Quadros #define DWC3_DEVTEN_ULSTCNGEN BIT(3)
503ff3f0789SRoger Quadros #define DWC3_DEVTEN_CONNECTDONEEN BIT(2)
504ff3f0789SRoger Quadros #define DWC3_DEVTEN_USBRSTEN BIT(1)
505ff3f0789SRoger Quadros #define DWC3_DEVTEN_DISCONNEVTEN BIT(0)
50672246da4SFelipe Balbi
507f551037cSThinh Nguyen #define DWC3_DSTS_CONNLANES(n) (((n) >> 30) & 0x3) /* DWC_usb32 only */
508f551037cSThinh Nguyen
50972246da4SFelipe Balbi /* Device Status Register */
510ff3f0789SRoger Quadros #define DWC3_DSTS_DCNRD BIT(29)
5112c61a8efSPaul Zimmerman
5122c61a8efSPaul Zimmerman /* This applies for core versions 1.87a and earlier */
513ff3f0789SRoger Quadros #define DWC3_DSTS_PWRUPREQ BIT(24)
5142c61a8efSPaul Zimmerman
5152c61a8efSPaul Zimmerman /* These apply for core versions 1.94a and later */
516ff3f0789SRoger Quadros #define DWC3_DSTS_RSS BIT(25)
517ff3f0789SRoger Quadros #define DWC3_DSTS_SSS BIT(24)
5182c61a8efSPaul Zimmerman
519ff3f0789SRoger Quadros #define DWC3_DSTS_COREIDLE BIT(23)
520ff3f0789SRoger Quadros #define DWC3_DSTS_DEVCTRLHLT BIT(22)
52172246da4SFelipe Balbi
52272246da4SFelipe Balbi #define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
52372246da4SFelipe Balbi #define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
52472246da4SFelipe Balbi
525ff3f0789SRoger Quadros #define DWC3_DSTS_RXFIFOEMPTY BIT(17)
52672246da4SFelipe Balbi
527d05b8182SPratyush Anand #define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
52872246da4SFelipe Balbi #define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
52972246da4SFelipe Balbi
53072246da4SFelipe Balbi #define DWC3_DSTS_CONNECTSPD (7 << 0)
53172246da4SFelipe Balbi
5321f38f88aSJohn Youn #define DWC3_DSTS_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
53372246da4SFelipe Balbi #define DWC3_DSTS_SUPERSPEED (4 << 0)
53472246da4SFelipe Balbi #define DWC3_DSTS_HIGHSPEED (0 << 0)
535ff3f0789SRoger Quadros #define DWC3_DSTS_FULLSPEED BIT(0)
53672246da4SFelipe Balbi
53772246da4SFelipe Balbi /* Device Generic Command Register */
53872246da4SFelipe Balbi #define DWC3_DGCMD_SET_LMP 0x01
53972246da4SFelipe Balbi #define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
54072246da4SFelipe Balbi #define DWC3_DGCMD_XMIT_FUNCTION 0x03
5412c61a8efSPaul Zimmerman
5422c61a8efSPaul Zimmerman /* These apply for core versions 1.94a and later */
5432c61a8efSPaul Zimmerman #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
5442c61a8efSPaul Zimmerman #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
5452c61a8efSPaul Zimmerman
54672246da4SFelipe Balbi #define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
54772246da4SFelipe Balbi #define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
54872246da4SFelipe Balbi #define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
549140ca4cfSThinh Nguyen #define DWC3_DGCMD_SET_ENDPOINT_PRIME 0x0d
55072246da4SFelipe Balbi #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
55192c08a84SElson Roy Serrao #define DWC3_DGCMD_DEV_NOTIFICATION 0x07
55272246da4SFelipe Balbi
553459e210cSSubbaraya Sundeep Bhatta #define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F)
554ff3f0789SRoger Quadros #define DWC3_DGCMD_CMDACT BIT(10)
555ff3f0789SRoger Quadros #define DWC3_DGCMD_CMDIOC BIT(8)
5562c61a8efSPaul Zimmerman
5572c61a8efSPaul Zimmerman /* Device Generic Command Parameter Register */
558ff3f0789SRoger Quadros #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT BIT(0)
5592c61a8efSPaul Zimmerman #define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
5602c61a8efSPaul Zimmerman #define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
561ff3f0789SRoger Quadros #define DWC3_DGCMDPAR_TX_FIFO BIT(5)
5622c61a8efSPaul Zimmerman #define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
563ff3f0789SRoger Quadros #define DWC3_DGCMDPAR_LOOPBACK_ENA BIT(0)
56492c08a84SElson Roy Serrao #define DWC3_DGCMDPAR_DN_FUNC_WAKE BIT(0)
56592c08a84SElson Roy Serrao #define DWC3_DGCMDPAR_INTF_SEL(n) ((n) << 4)
566b09bb642SFelipe Balbi
56772246da4SFelipe Balbi /* Device Endpoint Command Register */
56872246da4SFelipe Balbi #define DWC3_DEPCMD_PARAM_SHIFT 16
5691d046793SPaul Zimmerman #define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
5701d046793SPaul Zimmerman #define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
571459e210cSSubbaraya Sundeep Bhatta #define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F)
572ff3f0789SRoger Quadros #define DWC3_DEPCMD_HIPRI_FORCERM BIT(11)
573ff3f0789SRoger Quadros #define DWC3_DEPCMD_CLEARPENDIN BIT(11)
574ff3f0789SRoger Quadros #define DWC3_DEPCMD_CMDACT BIT(10)
575ff3f0789SRoger Quadros #define DWC3_DEPCMD_CMDIOC BIT(8)
57672246da4SFelipe Balbi
57772246da4SFelipe Balbi #define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
57872246da4SFelipe Balbi #define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
57972246da4SFelipe Balbi #define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
58072246da4SFelipe Balbi #define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
58172246da4SFelipe Balbi #define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
58272246da4SFelipe Balbi #define DWC3_DEPCMD_SETSTALL (0x04 << 0)
5832c61a8efSPaul Zimmerman /* This applies for core versions 1.90a and earlier */
58472246da4SFelipe Balbi #define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
5852c61a8efSPaul Zimmerman /* This applies for core versions 1.94a and later */
5862c61a8efSPaul Zimmerman #define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
58772246da4SFelipe Balbi #define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
58872246da4SFelipe Balbi #define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
58972246da4SFelipe Balbi
5905999914fSFelipe Balbi #define DWC3_DEPCMD_CMD(x) ((x) & 0xf)
5915999914fSFelipe Balbi
59272246da4SFelipe Balbi /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
593ff3f0789SRoger Quadros #define DWC3_DALEPENA_EP(n) BIT(n)
59472246da4SFelipe Balbi
595666f3de7SThinh Nguyen /* DWC_usb32 DCFG1 config */
596666f3de7SThinh Nguyen #define DWC3_DCFG1_DIS_MST_ENH BIT(1)
597666f3de7SThinh Nguyen
59872246da4SFelipe Balbi #define DWC3_DEPCMD_TYPE_CONTROL 0
59972246da4SFelipe Balbi #define DWC3_DEPCMD_TYPE_ISOC 1
60072246da4SFelipe Balbi #define DWC3_DEPCMD_TYPE_BULK 2
60172246da4SFelipe Balbi #define DWC3_DEPCMD_TYPE_INTR 3
60272246da4SFelipe Balbi
603cf40b86bSJohn Youn #define DWC3_DEV_IMOD_COUNT_SHIFT 16
604cf40b86bSJohn Youn #define DWC3_DEV_IMOD_COUNT_MASK (0xffff << 16)
605cf40b86bSJohn Youn #define DWC3_DEV_IMOD_INTERVAL_SHIFT 0
606cf40b86bSJohn Youn #define DWC3_DEV_IMOD_INTERVAL_MASK (0xffff << 0)
607cf40b86bSJohn Youn
6084cff75c7SRoger Quadros /* OTG Configuration Register */
6094cff75c7SRoger Quadros #define DWC3_OCFG_DISPWRCUTTOFF BIT(5)
6104cff75c7SRoger Quadros #define DWC3_OCFG_HIBDISMASK BIT(4)
6114cff75c7SRoger Quadros #define DWC3_OCFG_SFTRSTMASK BIT(3)
6124cff75c7SRoger Quadros #define DWC3_OCFG_OTGVERSION BIT(2)
6134cff75c7SRoger Quadros #define DWC3_OCFG_HNPCAP BIT(1)
6144cff75c7SRoger Quadros #define DWC3_OCFG_SRPCAP BIT(0)
6154cff75c7SRoger Quadros
6164cff75c7SRoger Quadros /* OTG CTL Register */
6174cff75c7SRoger Quadros #define DWC3_OCTL_OTG3GOERR BIT(7)
6184cff75c7SRoger Quadros #define DWC3_OCTL_PERIMODE BIT(6)
6194cff75c7SRoger Quadros #define DWC3_OCTL_PRTPWRCTL BIT(5)
6204cff75c7SRoger Quadros #define DWC3_OCTL_HNPREQ BIT(4)
6214cff75c7SRoger Quadros #define DWC3_OCTL_SESREQ BIT(3)
6224cff75c7SRoger Quadros #define DWC3_OCTL_TERMSELIDPULSE BIT(2)
6234cff75c7SRoger Quadros #define DWC3_OCTL_DEVSETHNPEN BIT(1)
6244cff75c7SRoger Quadros #define DWC3_OCTL_HSTSETHNPEN BIT(0)
6254cff75c7SRoger Quadros
6264cff75c7SRoger Quadros /* OTG Event Register */
6274cff75c7SRoger Quadros #define DWC3_OEVT_DEVICEMODE BIT(31)
6284cff75c7SRoger Quadros #define DWC3_OEVT_XHCIRUNSTPSET BIT(27)
6294cff75c7SRoger Quadros #define DWC3_OEVT_DEVRUNSTPSET BIT(26)
6304cff75c7SRoger Quadros #define DWC3_OEVT_HIBENTRY BIT(25)
6314cff75c7SRoger Quadros #define DWC3_OEVT_CONIDSTSCHNG BIT(24)
6324cff75c7SRoger Quadros #define DWC3_OEVT_HRRCONFNOTIF BIT(23)
6334cff75c7SRoger Quadros #define DWC3_OEVT_HRRINITNOTIF BIT(22)
6344cff75c7SRoger Quadros #define DWC3_OEVT_ADEVIDLE BIT(21)
6354cff75c7SRoger Quadros #define DWC3_OEVT_ADEVBHOSTEND BIT(20)
6364cff75c7SRoger Quadros #define DWC3_OEVT_ADEVHOST BIT(19)
6374cff75c7SRoger Quadros #define DWC3_OEVT_ADEVHNPCHNG BIT(18)
6384cff75c7SRoger Quadros #define DWC3_OEVT_ADEVSRPDET BIT(17)
6394cff75c7SRoger Quadros #define DWC3_OEVT_ADEVSESSENDDET BIT(16)
6404cff75c7SRoger Quadros #define DWC3_OEVT_BDEVBHOSTEND BIT(11)
6414cff75c7SRoger Quadros #define DWC3_OEVT_BDEVHNPCHNG BIT(10)
6424cff75c7SRoger Quadros #define DWC3_OEVT_BDEVSESSVLDDET BIT(9)
6434cff75c7SRoger Quadros #define DWC3_OEVT_BDEVVBUSCHNG BIT(8)
6444cff75c7SRoger Quadros #define DWC3_OEVT_BSESSVLD BIT(3)
6454cff75c7SRoger Quadros #define DWC3_OEVT_HSTNEGSTS BIT(2)
6464cff75c7SRoger Quadros #define DWC3_OEVT_SESREQSTS BIT(1)
6474cff75c7SRoger Quadros #define DWC3_OEVT_ERROR BIT(0)
6484cff75c7SRoger Quadros
6494cff75c7SRoger Quadros /* OTG Event Enable Register */
6504cff75c7SRoger Quadros #define DWC3_OEVTEN_XHCIRUNSTPSETEN BIT(27)
6514cff75c7SRoger Quadros #define DWC3_OEVTEN_DEVRUNSTPSETEN BIT(26)
6524cff75c7SRoger Quadros #define DWC3_OEVTEN_HIBENTRYEN BIT(25)
6534cff75c7SRoger Quadros #define DWC3_OEVTEN_CONIDSTSCHNGEN BIT(24)
6544cff75c7SRoger Quadros #define DWC3_OEVTEN_HRRCONFNOTIFEN BIT(23)
6554cff75c7SRoger Quadros #define DWC3_OEVTEN_HRRINITNOTIFEN BIT(22)
6564cff75c7SRoger Quadros #define DWC3_OEVTEN_ADEVIDLEEN BIT(21)
6574cff75c7SRoger Quadros #define DWC3_OEVTEN_ADEVBHOSTENDEN BIT(20)
6584cff75c7SRoger Quadros #define DWC3_OEVTEN_ADEVHOSTEN BIT(19)
6594cff75c7SRoger Quadros #define DWC3_OEVTEN_ADEVHNPCHNGEN BIT(18)
6604cff75c7SRoger Quadros #define DWC3_OEVTEN_ADEVSRPDETEN BIT(17)
6614cff75c7SRoger Quadros #define DWC3_OEVTEN_ADEVSESSENDDETEN BIT(16)
6624cff75c7SRoger Quadros #define DWC3_OEVTEN_BDEVBHOSTENDEN BIT(11)
6634cff75c7SRoger Quadros #define DWC3_OEVTEN_BDEVHNPCHNGEN BIT(10)
6644cff75c7SRoger Quadros #define DWC3_OEVTEN_BDEVSESSVLDDETEN BIT(9)
6654cff75c7SRoger Quadros #define DWC3_OEVTEN_BDEVVBUSCHNGEN BIT(8)
6664cff75c7SRoger Quadros
6674cff75c7SRoger Quadros /* OTG Status Register */
6684cff75c7SRoger Quadros #define DWC3_OSTS_DEVRUNSTP BIT(13)
6694cff75c7SRoger Quadros #define DWC3_OSTS_XHCIRUNSTP BIT(12)
6704cff75c7SRoger Quadros #define DWC3_OSTS_PERIPHERALSTATE BIT(4)
6714cff75c7SRoger Quadros #define DWC3_OSTS_XHCIPRTPOWER BIT(3)
6724cff75c7SRoger Quadros #define DWC3_OSTS_BSESVLD BIT(2)
6734cff75c7SRoger Quadros #define DWC3_OSTS_VBUSVLD BIT(1)
6744cff75c7SRoger Quadros #define DWC3_OSTS_CONIDSTS BIT(0)
6754cff75c7SRoger Quadros
67691736d06SKrishna Kurapati /* Force Gen1 speed on Gen2 link */
67791736d06SKrishna Kurapati #define DWC3_LLUCTL_FORCE_GEN1 BIT(10)
67891736d06SKrishna Kurapati
67972246da4SFelipe Balbi /* Structures */
68072246da4SFelipe Balbi
681f6bafc6aSFelipe Balbi struct dwc3_trb;
68272246da4SFelipe Balbi
68372246da4SFelipe Balbi /**
68472246da4SFelipe Balbi * struct dwc3_event_buffer - Software event buffer representation
68572246da4SFelipe Balbi * @buf: _THE_ buffer
686d9fa4c63SJohn Youn * @cache: The buffer cache used in the threaded interrupt
68772246da4SFelipe Balbi * @length: size of this buffer
688abed4118SFelipe Balbi * @lpos: event offset
68960d04bbeSFelipe Balbi * @count: cache of last read event count register
690abed4118SFelipe Balbi * @flags: flags related to this event buffer
69172246da4SFelipe Balbi * @dma: dma_addr_t
69272246da4SFelipe Balbi * @dwc: pointer to DWC controller
69372246da4SFelipe Balbi */
69472246da4SFelipe Balbi struct dwc3_event_buffer {
69572246da4SFelipe Balbi void *buf;
696d9fa4c63SJohn Youn void *cache;
69787b923a2SFelipe Balbi unsigned int length;
69872246da4SFelipe Balbi unsigned int lpos;
69960d04bbeSFelipe Balbi unsigned int count;
700abed4118SFelipe Balbi unsigned int flags;
701abed4118SFelipe Balbi
702abed4118SFelipe Balbi #define DWC3_EVENT_PENDING BIT(0)
70372246da4SFelipe Balbi
70472246da4SFelipe Balbi dma_addr_t dma;
70572246da4SFelipe Balbi
70672246da4SFelipe Balbi struct dwc3 *dwc;
70772246da4SFelipe Balbi };
70872246da4SFelipe Balbi
709ff3f0789SRoger Quadros #define DWC3_EP_FLAG_STALLED BIT(0)
710ff3f0789SRoger Quadros #define DWC3_EP_FLAG_WEDGED BIT(1)
71172246da4SFelipe Balbi
71272246da4SFelipe Balbi #define DWC3_EP_DIRECTION_TX true
71372246da4SFelipe Balbi #define DWC3_EP_DIRECTION_RX false
71472246da4SFelipe Balbi
7158495036eSFelipe Balbi #define DWC3_TRB_NUM 256
71672246da4SFelipe Balbi
71772246da4SFelipe Balbi /**
71872246da4SFelipe Balbi * struct dwc3_ep - device side endpoint representation
71972246da4SFelipe Balbi * @endpoint: usb endpoint
7201ed3af5aSThinh Nguyen * @nostream_work: work for handling bulk NoStream
721d5443bbfSFelipe Balbi * @cancelled_list: list of cancelled requests for this endpoint
722aa3342c8SFelipe Balbi * @pending_list: list of pending requests for this endpoint
723aa3342c8SFelipe Balbi * @started_list: list of started requests on this endpoint
7242eb88016SFelipe Balbi * @regs: pointer to first endpoint register
72572246da4SFelipe Balbi * @trb_pool: array of transaction buffers
72672246da4SFelipe Balbi * @trb_pool_dma: dma address of @trb_pool
72753fd8818SFelipe Balbi * @trb_enqueue: enqueue 'pointer' into TRB array
72853fd8818SFelipe Balbi * @trb_dequeue: dequeue 'pointer' into TRB array
72972246da4SFelipe Balbi * @dwc: pointer to DWC controller
7304cfcf876SPaul Zimmerman * @saved_state: ep state saved during hibernation
73172246da4SFelipe Balbi * @flags: endpoint flags (wedged, stalled, ...)
73272246da4SFelipe Balbi * @number: endpoint number (1 - 15)
73372246da4SFelipe Balbi * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
734b4996a86SFelipe Balbi * @resource_index: Resource transfer index
735502a37b9SFelipe Balbi * @frame_number: set to the frame number we want this transfer to start (ISOC)
736c75f52fbSHuang Rui * @interval: the interval on which the ISOC transfer is started
73772246da4SFelipe Balbi * @name: a human readable name e.g. ep1out-bulk
73872246da4SFelipe Balbi * @direction: true for TX, false for RX
739879631aaSFelipe Balbi * @stream_capable: true when streams are enabled
740d92021f6SThinh Nguyen * @combo_num: the test combination BIT[15:14] of the frame number to test
741d92021f6SThinh Nguyen * isochronous START TRANSFER command failure workaround
742d92021f6SThinh Nguyen * @start_cmd_status: the status of testing START TRANSFER command with
743d92021f6SThinh Nguyen * combo_num = 'b00
74472246da4SFelipe Balbi */
74572246da4SFelipe Balbi struct dwc3_ep {
74672246da4SFelipe Balbi struct usb_ep endpoint;
747dcfe4374SThinh Nguyen struct delayed_work nostream_work;
748d5443bbfSFelipe Balbi struct list_head cancelled_list;
749aa3342c8SFelipe Balbi struct list_head pending_list;
750aa3342c8SFelipe Balbi struct list_head started_list;
75172246da4SFelipe Balbi
7522eb88016SFelipe Balbi void __iomem *regs;
7532eb88016SFelipe Balbi
754f6bafc6aSFelipe Balbi struct dwc3_trb *trb_pool;
75572246da4SFelipe Balbi dma_addr_t trb_pool_dma;
75672246da4SFelipe Balbi struct dwc3 *dwc;
75772246da4SFelipe Balbi
7584cfcf876SPaul Zimmerman u32 saved_state;
75987b923a2SFelipe Balbi unsigned int flags;
760ff3f0789SRoger Quadros #define DWC3_EP_ENABLED BIT(0)
761ff3f0789SRoger Quadros #define DWC3_EP_STALL BIT(1)
762ff3f0789SRoger Quadros #define DWC3_EP_WEDGE BIT(2)
7635f2e7975SFelipe Balbi #define DWC3_EP_TRANSFER_STARTED BIT(3)
764c58d8bfcSThinh Nguyen #define DWC3_EP_END_TRANSFER_PENDING BIT(4)
765ff3f0789SRoger Quadros #define DWC3_EP_PENDING_REQUEST BIT(5)
766da10bcddSThinh Nguyen #define DWC3_EP_DELAY_START BIT(6)
767e0d19563SThinh Nguyen #define DWC3_EP_WAIT_TRANSFER_COMPLETE BIT(7)
768140ca4cfSThinh Nguyen #define DWC3_EP_IGNORE_NEXT_NOSTREAM BIT(8)
769140ca4cfSThinh Nguyen #define DWC3_EP_FORCE_RESTART_STREAM BIT(9)
770dcfe4374SThinh Nguyen #define DWC3_EP_STREAM_PRIMED BIT(10)
771d97c78a1SThinh Nguyen #define DWC3_EP_PENDING_CLEAR_STALL BIT(11)
772876a75cbSJack Pham #define DWC3_EP_TXFIFO_RESIZED BIT(12)
773e4cf6580SThinh Nguyen #define DWC3_EP_DELAY_STOP BIT(13)
774b311048cSThinh Nguyen #define DWC3_EP_RESOURCE_ALLOCATED BIT(14)
77572246da4SFelipe Balbi
776984f66a6SFelipe Balbi /* This last one is specific to EP0 */
777ff3f0789SRoger Quadros #define DWC3_EP0_DIR_IN BIT(31)
778984f66a6SFelipe Balbi
779c28f8259SFelipe Balbi /*
780c28f8259SFelipe Balbi * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
781c28f8259SFelipe Balbi * use a u8 type here. If anybody decides to increase number of TRBs to
782c28f8259SFelipe Balbi * anything larger than 256 - I can't see why people would want to do
783c28f8259SFelipe Balbi * this though - then this type needs to be changed.
784c28f8259SFelipe Balbi *
785c28f8259SFelipe Balbi * By using u8 types we ensure that our % operator when incrementing
786c28f8259SFelipe Balbi * enqueue and dequeue get optimized away by the compiler.
787c28f8259SFelipe Balbi */
788c28f8259SFelipe Balbi u8 trb_enqueue;
789c28f8259SFelipe Balbi u8 trb_dequeue;
790c28f8259SFelipe Balbi
79172246da4SFelipe Balbi u8 number;
79272246da4SFelipe Balbi u8 type;
793b4996a86SFelipe Balbi u8 resource_index;
794502a37b9SFelipe Balbi u32 frame_number;
79572246da4SFelipe Balbi u32 interval;
79672246da4SFelipe Balbi
79772246da4SFelipe Balbi char name[20];
79872246da4SFelipe Balbi
79972246da4SFelipe Balbi unsigned direction:1;
800879631aaSFelipe Balbi unsigned stream_capable:1;
801d92021f6SThinh Nguyen
802d92021f6SThinh Nguyen /* For isochronous START TRANSFER workaround only */
803d92021f6SThinh Nguyen u8 combo_num;
804d92021f6SThinh Nguyen int start_cmd_status;
80572246da4SFelipe Balbi };
80672246da4SFelipe Balbi
80772246da4SFelipe Balbi enum dwc3_phy {
80872246da4SFelipe Balbi DWC3_PHY_UNKNOWN = 0,
80972246da4SFelipe Balbi DWC3_PHY_USB3,
81072246da4SFelipe Balbi DWC3_PHY_USB2,
81172246da4SFelipe Balbi };
81272246da4SFelipe Balbi
813b53c772dSFelipe Balbi enum dwc3_ep0_next {
814b53c772dSFelipe Balbi DWC3_EP0_UNKNOWN = 0,
815b53c772dSFelipe Balbi DWC3_EP0_COMPLETE,
816b53c772dSFelipe Balbi DWC3_EP0_NRDY_DATA,
817b53c772dSFelipe Balbi DWC3_EP0_NRDY_STATUS,
818b53c772dSFelipe Balbi };
819b53c772dSFelipe Balbi
82072246da4SFelipe Balbi enum dwc3_ep0_state {
82172246da4SFelipe Balbi EP0_UNCONNECTED = 0,
822c7fcdeb2SFelipe Balbi EP0_SETUP_PHASE,
823c7fcdeb2SFelipe Balbi EP0_DATA_PHASE,
824c7fcdeb2SFelipe Balbi EP0_STATUS_PHASE,
82572246da4SFelipe Balbi };
82672246da4SFelipe Balbi
82772246da4SFelipe Balbi enum dwc3_link_state {
82872246da4SFelipe Balbi /* In SuperSpeed */
82972246da4SFelipe Balbi DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
83072246da4SFelipe Balbi DWC3_LINK_STATE_U1 = 0x01,
83172246da4SFelipe Balbi DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
83272246da4SFelipe Balbi DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
83372246da4SFelipe Balbi DWC3_LINK_STATE_SS_DIS = 0x04,
83472246da4SFelipe Balbi DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
83572246da4SFelipe Balbi DWC3_LINK_STATE_SS_INACT = 0x06,
83672246da4SFelipe Balbi DWC3_LINK_STATE_POLL = 0x07,
83772246da4SFelipe Balbi DWC3_LINK_STATE_RECOV = 0x08,
83872246da4SFelipe Balbi DWC3_LINK_STATE_HRESET = 0x09,
83972246da4SFelipe Balbi DWC3_LINK_STATE_CMPLY = 0x0a,
84072246da4SFelipe Balbi DWC3_LINK_STATE_LPBK = 0x0b,
8412c61a8efSPaul Zimmerman DWC3_LINK_STATE_RESET = 0x0e,
8422c61a8efSPaul Zimmerman DWC3_LINK_STATE_RESUME = 0x0f,
84372246da4SFelipe Balbi DWC3_LINK_STATE_MASK = 0x0f,
84472246da4SFelipe Balbi };
84572246da4SFelipe Balbi
846f6bafc6aSFelipe Balbi /* TRB Length, PCM and Status */
847f6bafc6aSFelipe Balbi #define DWC3_TRB_SIZE_MASK (0x00ffffff)
848f6bafc6aSFelipe Balbi #define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
849f6bafc6aSFelipe Balbi #define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
850389f2828SPratyush Anand #define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
85172246da4SFelipe Balbi
852f6bafc6aSFelipe Balbi #define DWC3_TRBSTS_OK 0
853f6bafc6aSFelipe Balbi #define DWC3_TRBSTS_MISSED_ISOC 1
854f6bafc6aSFelipe Balbi #define DWC3_TRBSTS_SETUP_PENDING 2
8552c61a8efSPaul Zimmerman #define DWC3_TRB_STS_XFER_IN_PROG 4
85672246da4SFelipe Balbi
857f6bafc6aSFelipe Balbi /* TRB Control */
858ff3f0789SRoger Quadros #define DWC3_TRB_CTRL_HWO BIT(0)
859ff3f0789SRoger Quadros #define DWC3_TRB_CTRL_LST BIT(1)
860ff3f0789SRoger Quadros #define DWC3_TRB_CTRL_CHN BIT(2)
861ff3f0789SRoger Quadros #define DWC3_TRB_CTRL_CSP BIT(3)
862f6bafc6aSFelipe Balbi #define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
863ff3f0789SRoger Quadros #define DWC3_TRB_CTRL_ISP_IMI BIT(10)
864ff3f0789SRoger Quadros #define DWC3_TRB_CTRL_IOC BIT(11)
865f6bafc6aSFelipe Balbi #define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
8666abfa0f5SThinh Nguyen #define DWC3_TRB_CTRL_GET_SID_SOFN(n) (((n) & (0xffff << 14)) >> 14)
867f6bafc6aSFelipe Balbi
868b058f3e8SFelipe Balbi #define DWC3_TRBCTL_TYPE(n) ((n) & (0x3f << 4))
869f6bafc6aSFelipe Balbi #define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
870f6bafc6aSFelipe Balbi #define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
871f6bafc6aSFelipe Balbi #define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
872f6bafc6aSFelipe Balbi #define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
873f6bafc6aSFelipe Balbi #define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
874f6bafc6aSFelipe Balbi #define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
875f6bafc6aSFelipe Balbi #define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
876f6bafc6aSFelipe Balbi #define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
87772246da4SFelipe Balbi
87872246da4SFelipe Balbi /**
879f6bafc6aSFelipe Balbi * struct dwc3_trb - transfer request block (hw format)
88072246da4SFelipe Balbi * @bpl: DW0-3
88172246da4SFelipe Balbi * @bph: DW4-7
88272246da4SFelipe Balbi * @size: DW8-B
883bfad65eeSFelipe Balbi * @ctrl: DWC-F
88472246da4SFelipe Balbi */
885f6bafc6aSFelipe Balbi struct dwc3_trb {
886f6bafc6aSFelipe Balbi u32 bpl;
887f6bafc6aSFelipe Balbi u32 bph;
888f6bafc6aSFelipe Balbi u32 size;
889f6bafc6aSFelipe Balbi u32 ctrl;
89072246da4SFelipe Balbi } __packed;
89172246da4SFelipe Balbi
89272246da4SFelipe Balbi /**
893bfad65eeSFelipe Balbi * struct dwc3_hwparams - copy of HWPARAMS registers
894bfad65eeSFelipe Balbi * @hwparams0: GHWPARAMS0
895bfad65eeSFelipe Balbi * @hwparams1: GHWPARAMS1
896bfad65eeSFelipe Balbi * @hwparams2: GHWPARAMS2
897bfad65eeSFelipe Balbi * @hwparams3: GHWPARAMS3
898bfad65eeSFelipe Balbi * @hwparams4: GHWPARAMS4
899bfad65eeSFelipe Balbi * @hwparams5: GHWPARAMS5
900bfad65eeSFelipe Balbi * @hwparams6: GHWPARAMS6
901bfad65eeSFelipe Balbi * @hwparams7: GHWPARAMS7
902bfad65eeSFelipe Balbi * @hwparams8: GHWPARAMS8
9039cbc7eb1SThinh Nguyen * @hwparams9: GHWPARAMS9
904a3299499SFelipe Balbi */
905a3299499SFelipe Balbi struct dwc3_hwparams {
906a3299499SFelipe Balbi u32 hwparams0;
907a3299499SFelipe Balbi u32 hwparams1;
908a3299499SFelipe Balbi u32 hwparams2;
909a3299499SFelipe Balbi u32 hwparams3;
910a3299499SFelipe Balbi u32 hwparams4;
911a3299499SFelipe Balbi u32 hwparams5;
912a3299499SFelipe Balbi u32 hwparams6;
913a3299499SFelipe Balbi u32 hwparams7;
914a3299499SFelipe Balbi u32 hwparams8;
91516710380SThinh Nguyen u32 hwparams9;
916a3299499SFelipe Balbi };
917a3299499SFelipe Balbi
9180949e99bSFelipe Balbi /* HWPARAMS0 */
9190949e99bSFelipe Balbi #define DWC3_MODE(n) ((n) & 0x7)
9200949e99bSFelipe Balbi
9210949e99bSFelipe Balbi /* HWPARAMS1 */
92261eb055cSSelvarasu Ganesan #define DWC3_SPRAM_TYPE(n) (((n) >> 23) & 1)
9239f622b2aSFelipe Balbi #define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
9249f622b2aSFelipe Balbi
925789451f6SFelipe Balbi /* HWPARAMS3 */
926789451f6SFelipe Balbi #define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
927789451f6SFelipe Balbi #define DWC3_NUM_EPS_MASK (0x3f << 12)
928789451f6SFelipe Balbi #define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
929789451f6SFelipe Balbi (DWC3_NUM_EPS_MASK)) >> 12)
930789451f6SFelipe Balbi #define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
931789451f6SFelipe Balbi (DWC3_NUM_IN_EPS_MASK)) >> 18)
932789451f6SFelipe Balbi
93361eb055cSSelvarasu Ganesan /* HWPARAMS6 */
93461eb055cSSelvarasu Ganesan #define DWC3_RAM0_DEPTH(n) (((n) & (0xffff0000)) >> 16)
93561eb055cSSelvarasu Ganesan
936457e84b6SFelipe Balbi /* HWPARAMS7 */
937457e84b6SFelipe Balbi #define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
938457e84b6SFelipe Balbi
939666f3de7SThinh Nguyen /* HWPARAMS9 */
940666f3de7SThinh Nguyen #define DWC3_MST_CAPABLE(p) (!!((p)->hwparams9 & \
941666f3de7SThinh Nguyen DWC3_GHWPARAMS9_DEV_MST))
942666f3de7SThinh Nguyen
9435ef68c56SFelipe Balbi /**
9445ef68c56SFelipe Balbi * struct dwc3_request - representation of a transfer request
9455ef68c56SFelipe Balbi * @request: struct usb_request to be transferred
9465ef68c56SFelipe Balbi * @list: a list_head used for request queueing
9475ef68c56SFelipe Balbi * @dep: struct dwc3_ep owning this request
948a31e63b6SAnurag Kumar Vulisha * @start_sg: pointer to the sg which should be queued next
9490b3e4af3SFelipe Balbi * @num_pending_sgs: counter to pending sgs
950e62c5bc5SFelipe Balbi * @remaining: amount of data remaining
951a3af5e3aSFelipe Balbi * @status: internal dwc3 request status tracking
9525ef68c56SFelipe Balbi * @epnum: endpoint number to which this request refers
9535ef68c56SFelipe Balbi * @trb: pointer to struct dwc3_trb
9545ef68c56SFelipe Balbi * @trb_dma: DMA address of @trb
95509fe1f8dSFelipe Balbi * @num_trbs: number of TRBs used by this request
9565ef68c56SFelipe Balbi * @direction: IN or OUT direction flag
9575ef68c56SFelipe Balbi * @mapped: true when request has been dma-mapped
9585ef68c56SFelipe Balbi */
959e0ce0b0aSSebastian Andrzej Siewior struct dwc3_request {
960e0ce0b0aSSebastian Andrzej Siewior struct usb_request request;
961e0ce0b0aSSebastian Andrzej Siewior struct list_head list;
962e0ce0b0aSSebastian Andrzej Siewior struct dwc3_ep *dep;
963a31e63b6SAnurag Kumar Vulisha struct scatterlist *start_sg;
964e0ce0b0aSSebastian Andrzej Siewior
96587b923a2SFelipe Balbi unsigned int num_pending_sgs;
96687b923a2SFelipe Balbi unsigned int remaining;
967a3af5e3aSFelipe Balbi
968a3af5e3aSFelipe Balbi unsigned int status;
969a3af5e3aSFelipe Balbi #define DWC3_REQUEST_STATUS_QUEUED 0
970a3af5e3aSFelipe Balbi #define DWC3_REQUEST_STATUS_STARTED 1
97104dd6e76SRay Chi #define DWC3_REQUEST_STATUS_DISCONNECTED 2
97204dd6e76SRay Chi #define DWC3_REQUEST_STATUS_DEQUEUED 3
97304dd6e76SRay Chi #define DWC3_REQUEST_STATUS_STALLED 4
97404dd6e76SRay Chi #define DWC3_REQUEST_STATUS_COMPLETED 5
975a3af5e3aSFelipe Balbi #define DWC3_REQUEST_STATUS_UNKNOWN -1
976a3af5e3aSFelipe Balbi
977e0ce0b0aSSebastian Andrzej Siewior u8 epnum;
978f6bafc6aSFelipe Balbi struct dwc3_trb *trb;
979e0ce0b0aSSebastian Andrzej Siewior dma_addr_t trb_dma;
980e0ce0b0aSSebastian Andrzej Siewior
98187b923a2SFelipe Balbi unsigned int num_trbs;
98209fe1f8dSFelipe Balbi
98387b923a2SFelipe Balbi unsigned int direction:1;
98487b923a2SFelipe Balbi unsigned int mapped:1;
985e0ce0b0aSSebastian Andrzej Siewior };
986e0ce0b0aSSebastian Andrzej Siewior
9872c61a8efSPaul Zimmerman /*
9882c61a8efSPaul Zimmerman * struct dwc3_scratchpad_array - hibernation scratchpad array
9892c61a8efSPaul Zimmerman * (format defined by hw)
9902c61a8efSPaul Zimmerman */
9912c61a8efSPaul Zimmerman struct dwc3_scratchpad_array {
9922c61a8efSPaul Zimmerman __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
9932c61a8efSPaul Zimmerman };
9942c61a8efSPaul Zimmerman
995a3299499SFelipe Balbi /**
99672246da4SFelipe Balbi * struct dwc3 - representation of our controller
997bfad65eeSFelipe Balbi * @drd_work: workqueue used for role swapping
99891db07dcSFelipe Balbi * @ep0_trb: trb which is used for the ctrl_req
999bfad65eeSFelipe Balbi * @bounce: address of bounce buffer
100091db07dcSFelipe Balbi * @setup_buf: used while precessing STD USB requests
1001bfad65eeSFelipe Balbi * @ep0_trb_addr: dma address of @ep0_trb
1002bfad65eeSFelipe Balbi * @bounce_addr: dma address of @bounce
100391db07dcSFelipe Balbi * @ep0_usb_req: dummy req used while handling STD USB requests
1004bb014736SBaolin Wang * @ep0_in_setup: one control transfer is completed and enter setup phase
100572246da4SFelipe Balbi * @lock: for synchronizing
1006f88359e1SYu Chen * @mutex: for mode switching
100772246da4SFelipe Balbi * @dev: pointer to our struct device
1008bfad65eeSFelipe Balbi * @sysdev: pointer to the DMA-capable device
1009d07e8819SFelipe Balbi * @xhci: pointer to our xHCI child
1010bfad65eeSFelipe Balbi * @xhci_resources: struct resources for our @xhci child
1011bfad65eeSFelipe Balbi * @ev_buf: struct dwc3_event_buffer pointer
1012bfad65eeSFelipe Balbi * @eps: endpoint array
101372246da4SFelipe Balbi * @gadget: device side representation of the peripheral controller
101472246da4SFelipe Balbi * @gadget_driver: pointer to the gadget driver
101533fb697eSSean Anderson * @bus_clk: clock for accessing the registers
101633fb697eSSean Anderson * @ref_clk: reference clock
101733fb697eSSean Anderson * @susp_clk: clock used when the SS phy is in low power (S3) state
101897789b93SSebastian Reichel * @utmi_clk: clock used for USB2 PHY communication
101997789b93SSebastian Reichel * @pipe_clk: clock used for USB3 PHY communication
1020fe8abf33SMasahiro Yamada * @reset: reset control
102172246da4SFelipe Balbi * @regs: base address for our registers
102272246da4SFelipe Balbi * @regs_size: address space size
1023bcdb3272SFelipe Balbi * @fladj: frame length adjustment
10247bee3188SBalaji Prakash J * @ref_clk_per: reference clock period configuration
10253f308d17SFelipe Balbi * @irq_gadget: peripheral controller's IRQ number
1026f09cc79bSRoger Quadros * @otg_irq: IRQ number for OTG IRQs
1027f09cc79bSRoger Quadros * @current_otg_role: current role of operation while using the OTG block
1028f09cc79bSRoger Quadros * @desired_otg_role: desired role of operation while using the OTG block
1029f09cc79bSRoger Quadros * @otg_restart_host: flag that OTG controller needs to restart host
1030fae2b904SFelipe Balbi * @u1u2: only used on revisions <1.83a for workaround
10316c167fc9SFelipe Balbi * @maximum_speed: maximum speed requested (mainly for testing purposes)
103267848146SThinh Nguyen * @max_ssp_rate: SuperSpeed Plus maximum signaling rate and lane count
10335dc71f1eSMauro Carvalho Chehab * @gadget_max_speed: maximum gadget speed requested
1034072cab8aSThinh Nguyen * @gadget_ssp_rate: Gadget driver's maximum supported SuperSpeed Plus signaling
1035072cab8aSThinh Nguyen * rate and lane count.
10369af21dd6SThinh Nguyen * @ip: controller's ID
10379af21dd6SThinh Nguyen * @revision: controller's version of an IP
1038475d8e01SThinh Nguyen * @version_type: VERSIONTYPE register contents, a sub release of a revision
1039a45c82b8SRuchika Kharwar * @dr_mode: requested mode of operation
10406b3261a2SRoger Quadros * @current_dr_role: current role of operation when in dual-role mode
104141ce1456SRoger Quadros * @desired_dr_role: desired role of operation when in dual-role mode
10429840354fSRoger Quadros * @edev: extcon handle
10439840354fSRoger Quadros * @edev_nb: extcon notifier
104432f2ed86SWilliam Wu * @hsphy_mode: UTMI phy mode, one of following:
104532f2ed86SWilliam Wu * - USBPHY_INTERFACE_MODE_UTMI
104632f2ed86SWilliam Wu * - USBPHY_INTERFACE_MODE_UTMIW
10478a0a1379SYu Chen * @role_sw: usb_role_switch handle
104898ed256aSJohn Stultz * @role_switch_default_mode: default operation mode of controller while
104998ed256aSJohn Stultz * usb role is USB_ROLE_NONE.
10500f3edf99SRay Chi * @usb_psy: pointer to power supply interface.
105151e1e7bcSFelipe Balbi * @usb2_phy: pointer to USB2 PHY
105251e1e7bcSFelipe Balbi * @usb3_phy: pointer to USB3 PHY
105330a46746SKrishna Kurapati * @usb2_generic_phy: pointer to array of USB2 PHYs
105430a46746SKrishna Kurapati * @usb3_generic_phy: pointer to array of USB3 PHYs
1055921e109cSKrishna Kurapati * @num_usb2_ports: number of USB2 ports
1056921e109cSKrishna Kurapati * @num_usb3_ports: number of USB3 ports
105798112041SRoger Quadros * @phys_ready: flag to indicate that PHYs are ready
105888bc9d19SHeikki Krogerus * @ulpi: pointer to ulpi interface
105998112041SRoger Quadros * @ulpi_ready: flag to indicate that ULPI is initialized
1060865e09e7SFelipe Balbi * @u2sel: parameter from Set SEL request.
1061865e09e7SFelipe Balbi * @u2pel: parameter from Set SEL request.
1062865e09e7SFelipe Balbi * @u1sel: parameter from Set SEL request.
1063865e09e7SFelipe Balbi * @u1pel: parameter from Set SEL request.
106447d3946eSBryan O'Donoghue * @num_eps: number of endpoints
1065b53c772dSFelipe Balbi * @ep0_next_event: hold the next expected event
106672246da4SFelipe Balbi * @ep0state: state of endpoint zero
106772246da4SFelipe Balbi * @link_state: link state
106872246da4SFelipe Balbi * @speed: device speed (super, high, full, low)
1069a3299499SFelipe Balbi * @hwparams: copy of hwparams registers
1070f2b685d5SFelipe Balbi * @regset: debugfs pointer to regdump file
107162ba09d6SThinh Nguyen * @dbg_lsp_select: current debug lsp mux register selection
1072f2b685d5SFelipe Balbi * @test_mode: true when we're entering a USB test mode
1073f2b685d5SFelipe Balbi * @test_mode_nr: test feature selector
107480caf7d2SHuang Rui * @lpm_nyet_threshold: LPM NYET response threshold
1075460d098cSHuang Rui * @hird_threshold: HIRD threshold
1076e72fc8d6SStanley Chang * @rx_thr_num_pkt: USB receive packet count
1077e72fc8d6SStanley Chang * @rx_max_burst: max USB receive burst size
1078e72fc8d6SStanley Chang * @tx_thr_num_pkt: USB transmit packet count
1079e72fc8d6SStanley Chang * @tx_max_burst: max USB transmit burst size
1080938a5ad1SThinh Nguyen * @rx_thr_num_pkt_prd: periodic ESS receive packet count
1081938a5ad1SThinh Nguyen * @rx_max_burst_prd: max periodic ESS receive burst size
1082938a5ad1SThinh Nguyen * @tx_thr_num_pkt_prd: periodic ESS transmit packet count
1083938a5ad1SThinh Nguyen * @tx_max_burst_prd: max periodic ESS transmit burst size
10849f607a30SWesley Cheng * @tx_fifo_resize_max_num: max number of fifos allocated during txfifo resize
10852840d6dfSWesley Cheng * @clear_stall_protocol: endpoint number that requires a delayed status phase
10868da76444SWesley Cheng * @num_hc_interrupters: number of host controller interrupters
10873e10a2ceSHeikki Krogerus * @hsphy_interface: "utmi" or "ulpi"
1088fc8bb91bSFelipe Balbi * @connected: true when we're connected to a host, false otherwise
10898217f07aSWesley Cheng * @softconnect: true when gadget connect is called, false when disconnect runs
1090f2b685d5SFelipe Balbi * @delayed_status: true when gadget driver asks for delayed status
1091f2b685d5SFelipe Balbi * @ep0_bounced: true when we used bounce buffer
1092f2b685d5SFelipe Balbi * @ep0_expect_in: true when we expect a DATA IN transfer
1093d64ff406SArnd Bergmann * @sysdev_is_parent: true when dwc3 device has a parent driver
109480caf7d2SHuang Rui * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
109580caf7d2SHuang Rui * there's now way for software to detect this in runtime.
1096460d098cSHuang Rui * @is_utmi_l1_suspend: the core asserts output signal
1097460d098cSHuang Rui * 0 - utmi_sleep_n
1098460d098cSHuang Rui * 1 - utmi_l1_suspend_n
1099946bd579SHuang Rui * @is_fpga: true when we are using the FPGA board
1100fc8bb91bSFelipe Balbi * @pending_events: true when we have pending IRQs to be handled
11019f607a30SWesley Cheng * @do_fifo_resize: true when txfifo resizing is enabled for dwc3 endpoints
1102f2b685d5SFelipe Balbi * @pullups_connected: true when Run/Stop bit is set
1103f2b685d5SFelipe Balbi * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
1104f2b685d5SFelipe Balbi * @three_stage_setup: set if we perform a three phase setup
1105d92021f6SThinh Nguyen * @dis_start_transfer_quirk: set if start_transfer failure SW workaround is
1106d92021f6SThinh Nguyen * not needed for DWC_usb31 version 1.70a-ea06 and below
1107eac68e8fSRobert Baldyga * @usb3_lpm_capable: set if hadrware supports Link Power Management
1108475e8be5SThinh Nguyen * @usb2_lpm_disable: set to disable usb2 lpm for host
1109475e8be5SThinh Nguyen * @usb2_gadget_lpm_disable: set to disable usb2 lpm for gadget
11103b81221aSHuang Rui * @disable_scramble_quirk: set if we enable the disable scramble quirk
11119a5b2f31SHuang Rui * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
1112b5a65c40SHuang Rui * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
1113df31f5b3SHuang Rui * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
1114a2a1d0f5SHuang Rui * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
111541c06ffdSHuang Rui * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
1116fb67afcaSHuang Rui * @lfps_filter_quirk: set if we enable LFPS filter quirk
111714f4ac53SHuang Rui * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
111859acfa20SHuang Rui * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
11190effe0a3SHuang Rui * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
1120ec791d14SJohn Youn * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
1121ec791d14SJohn Youn * disabling the suspend signal to the PHY.
1122729dcffdSAnurag Kumar Vulisha * @dis_u1_entry_quirk: set if link entering into U1 state needs to be disabled.
1123729dcffdSAnurag Kumar Vulisha * @dis_u2_entry_quirk: set if link entering into U2 state needs to be disabled.
1124bfad65eeSFelipe Balbi * @dis_rxdet_inp3_quirk: set if we disable Rx.Detect in P3
1125ad44cf40SMauro Carvalho Chehab * @async_callbacks: if set, indicate that async callbacks will be used.
1126ad44cf40SMauro Carvalho Chehab *
112716199f33SWilliam Wu * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
112816199f33SWilliam Wu * in GUSB2PHYCFG, specify that USB2 PHY doesn't
112916199f33SWilliam Wu * provide a free-running PHY clock.
113000fe081dSWilliam Wu * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
113100fe081dSWilliam Wu * change quirk.
113265db7a0cSWilliam Wu * @dis_tx_ipgap_linecheck_quirk: set if we disable u2mac linestate
113365db7a0cSWilliam Wu * check during HS transmit.
113402c18203SVincenzo Palazzo * @resume_hs_terminations: Set if we enable quirk for fixing improper crc
113563d7f981SPiyush Mehta * generation after resume from suspend.
1136b84ba26cSPiyush Mehta * @ulpi_ext_vbus_drv: Set to confiure the upli chip to drives CPEN pin
1137b84ba26cSPiyush Mehta * VBUS with an external supply.
11387ba6b09fSNeil Armstrong * @parkmode_disable_ss_quirk: set if we need to disable all SuperSpeed
11397ba6b09fSNeil Armstrong * instances in park mode.
1140d21a797aSStanley Chang * @parkmode_disable_hs_quirk: set if we need to disable all HishSpeed
1141d21a797aSStanley Chang * instances in park mode.
1142e24bc293SSwarup Laxman Kotiaklapudi * @gfladj_refclk_lpm_sel: set if we need to enable SOF/ITP counter
1143e24bc293SSwarup Laxman Kotiaklapudi * running based on ref_clk
11446b6a0c9aSHuang Rui * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
11456b6a0c9aSHuang Rui * @tx_de_emphasis: Tx de-emphasis value
11466b6a0c9aSHuang Rui * 0 - -6dB de-emphasis
11476b6a0c9aSHuang Rui * 1 - -3.5dB de-emphasis
11486b6a0c9aSHuang Rui * 2 - No de-emphasis
11496b6a0c9aSHuang Rui * 3 - Reserved
115042bf02ecSRoger Quadros * @dis_metastability_quirk: set to disable metastability quirk.
1151f580170fSYu Chen * @dis_split_quirk: set to disable split boundary.
1152f9aa4113SThinh Nguyen * @sys_wakeup: set if the device may do system wakeup.
115304716168SElson Roy Serrao * @wakeup_configured: set if the device is configured for remote wakeup.
11544e8ef34eSLinyu Yuan * @suspended: set to track suspend event due to U3/L2.
1155705e3ce3SRoger Quadros * @susphy_state: state of DWC3_GUSB2PHYCFG_SUSPHY + DWC3_GUSB3PIPECTL_SUSPHY
1156705e3ce3SRoger Quadros * before PM suspend.
1157cf40b86bSJohn Youn * @imod_interval: set the interrupt moderation interval in 250ns
1158cf40b86bSJohn Youn * increments or 0 to disable.
11599f607a30SWesley Cheng * @max_cfg_eps: current max number of IN eps used across all USB configs.
11609f607a30SWesley Cheng * @last_fifo_depth: last fifo depth used to determine next fifo ram start
11619f607a30SWesley Cheng * address.
11629f607a30SWesley Cheng * @num_ep_resized: carries the current number endpoints which have had its tx
11639f607a30SWesley Cheng * fifo resized.
1164be308d68SGreg Kroah-Hartman * @debug_root: root debugfs directory for this device to put its files in.
1165d504bfa6SRadhey Shyam Pandey * @gsbuscfg0_reqinfo: store GSBUSCFG0.DATRDREQINFO, DESRDREQINFO,
1166d504bfa6SRadhey Shyam Pandey * DATWRREQINFO, and DESWRREQINFO value passed from
1167d504bfa6SRadhey Shyam Pandey * glue driver.
1168*2372f1caSPrashanth K * @wakeup_pending_funcs: Indicates whether any interface has requested for
1169*2372f1caSPrashanth K * function wakeup in bitmap format where bit position
1170*2372f1caSPrashanth K * represents interface_id.
117172246da4SFelipe Balbi */
117272246da4SFelipe Balbi struct dwc3 {
117341ce1456SRoger Quadros struct work_struct drd_work;
1174f6bafc6aSFelipe Balbi struct dwc3_trb *ep0_trb;
1175905dc04eSFelipe Balbi void *bounce;
117672246da4SFelipe Balbi u8 *setup_buf;
117772246da4SFelipe Balbi dma_addr_t ep0_trb_addr;
1178905dc04eSFelipe Balbi dma_addr_t bounce_addr;
1179e0ce0b0aSSebastian Andrzej Siewior struct dwc3_request ep0_usb_req;
1180bb014736SBaolin Wang struct completion ep0_in_setup;
1181789451f6SFelipe Balbi
118272246da4SFelipe Balbi /* device lock */
118372246da4SFelipe Balbi spinlock_t lock;
1184789451f6SFelipe Balbi
1185f88359e1SYu Chen /* mode switching lock */
1186f88359e1SYu Chen struct mutex mutex;
1187f88359e1SYu Chen
118872246da4SFelipe Balbi struct device *dev;
1189d64ff406SArnd Bergmann struct device *sysdev;
119072246da4SFelipe Balbi
1191d07e8819SFelipe Balbi struct platform_device *xhci;
119251249dcaSIdo Shayevitz struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
1193d07e8819SFelipe Balbi
1194696c8b12SFelipe Balbi struct dwc3_event_buffer *ev_buf;
119572246da4SFelipe Balbi struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
119672246da4SFelipe Balbi
1197e81a7018SPeter Chen struct usb_gadget *gadget;
119872246da4SFelipe Balbi struct usb_gadget_driver *gadget_driver;
119972246da4SFelipe Balbi
120033fb697eSSean Anderson struct clk *bus_clk;
120133fb697eSSean Anderson struct clk *ref_clk;
120233fb697eSSean Anderson struct clk *susp_clk;
120397789b93SSebastian Reichel struct clk *utmi_clk;
120497789b93SSebastian Reichel struct clk *pipe_clk;
1205fe8abf33SMasahiro Yamada
1206fe8abf33SMasahiro Yamada struct reset_control *reset;
1207fe8abf33SMasahiro Yamada
120851e1e7bcSFelipe Balbi struct usb_phy *usb2_phy;
120951e1e7bcSFelipe Balbi struct usb_phy *usb3_phy;
121051e1e7bcSFelipe Balbi
121130a46746SKrishna Kurapati struct phy *usb2_generic_phy[DWC3_USB2_MAX_PORTS];
121230a46746SKrishna Kurapati struct phy *usb3_generic_phy[DWC3_USB3_MAX_PORTS];
121357303488SKishon Vijay Abraham I
1214921e109cSKrishna Kurapati u8 num_usb2_ports;
1215921e109cSKrishna Kurapati u8 num_usb3_ports;
1216921e109cSKrishna Kurapati
121798112041SRoger Quadros bool phys_ready;
121898112041SRoger Quadros
121988bc9d19SHeikki Krogerus struct ulpi *ulpi;
122098112041SRoger Quadros bool ulpi_ready;
122188bc9d19SHeikki Krogerus
122272246da4SFelipe Balbi void __iomem *regs;
122372246da4SFelipe Balbi size_t regs_size;
122472246da4SFelipe Balbi
1225a45c82b8SRuchika Kharwar enum usb_dr_mode dr_mode;
12266b3261a2SRoger Quadros u32 current_dr_role;
122741ce1456SRoger Quadros u32 desired_dr_role;
12289840354fSRoger Quadros struct extcon_dev *edev;
12299840354fSRoger Quadros struct notifier_block edev_nb;
123032f2ed86SWilliam Wu enum usb_phy_interface hsphy_mode;
12318a0a1379SYu Chen struct usb_role_switch *role_sw;
123298ed256aSJohn Stultz enum usb_dr_mode role_switch_default_mode;
1233a45c82b8SRuchika Kharwar
12346f0764b5SRay Chi struct power_supply *usb_psy;
12356f0764b5SRay Chi
1236bcdb3272SFelipe Balbi u32 fladj;
12377bee3188SBalaji Prakash J u32 ref_clk_per;
12383f308d17SFelipe Balbi u32 irq_gadget;
1239f09cc79bSRoger Quadros u32 otg_irq;
1240f09cc79bSRoger Quadros u32 current_otg_role;
1241f09cc79bSRoger Quadros u32 desired_otg_role;
1242f09cc79bSRoger Quadros bool otg_restart_host;
1243fae2b904SFelipe Balbi u32 u1u2;
12446c167fc9SFelipe Balbi u32 maximum_speed;
12457c9a2598SWesley Cheng u32 gadget_max_speed;
124667848146SThinh Nguyen enum usb_ssp_rate max_ssp_rate;
1247072cab8aSThinh Nguyen enum usb_ssp_rate gadget_ssp_rate;
1248690fb371SJohn Youn
12499af21dd6SThinh Nguyen u32 ip;
12509af21dd6SThinh Nguyen
12519af21dd6SThinh Nguyen #define DWC3_IP 0x5533
12529af21dd6SThinh Nguyen #define DWC31_IP 0x3331
12539af21dd6SThinh Nguyen #define DWC32_IP 0x3332
12549af21dd6SThinh Nguyen
125572246da4SFelipe Balbi u32 revision;
125672246da4SFelipe Balbi
12579af21dd6SThinh Nguyen #define DWC3_REVISION_ANY 0x0
125872246da4SFelipe Balbi #define DWC3_REVISION_173A 0x5533173a
125972246da4SFelipe Balbi #define DWC3_REVISION_175A 0x5533175a
126072246da4SFelipe Balbi #define DWC3_REVISION_180A 0x5533180a
126172246da4SFelipe Balbi #define DWC3_REVISION_183A 0x5533183a
126272246da4SFelipe Balbi #define DWC3_REVISION_185A 0x5533185a
12632c61a8efSPaul Zimmerman #define DWC3_REVISION_187A 0x5533187a
126472246da4SFelipe Balbi #define DWC3_REVISION_188A 0x5533188a
126572246da4SFelipe Balbi #define DWC3_REVISION_190A 0x5533190a
12662c61a8efSPaul Zimmerman #define DWC3_REVISION_194A 0x5533194a
12671522d703SFelipe Balbi #define DWC3_REVISION_200A 0x5533200a
12681522d703SFelipe Balbi #define DWC3_REVISION_202A 0x5533202a
12691522d703SFelipe Balbi #define DWC3_REVISION_210A 0x5533210a
12701522d703SFelipe Balbi #define DWC3_REVISION_220A 0x5533220a
12717ac6a593SFelipe Balbi #define DWC3_REVISION_230A 0x5533230a
12727ac6a593SFelipe Balbi #define DWC3_REVISION_240A 0x5533240a
12737ac6a593SFelipe Balbi #define DWC3_REVISION_250A 0x5533250a
1274dbf5aaf7SFelipe Balbi #define DWC3_REVISION_260A 0x5533260a
1275dbf5aaf7SFelipe Balbi #define DWC3_REVISION_270A 0x5533270a
1276dbf5aaf7SFelipe Balbi #define DWC3_REVISION_280A 0x5533280a
12770bb39ca1SJohn Youn #define DWC3_REVISION_290A 0x5533290a
1278512e4757SJohn Youn #define DWC3_REVISION_300A 0x5533300a
1279512e4757SJohn Youn #define DWC3_REVISION_310A 0x5533310a
12809149c9b0SFaisal Hassan #define DWC3_REVISION_320A 0x5533320a
128189a9cc47SThinh Nguyen #define DWC3_REVISION_330A 0x5533330a
128272246da4SFelipe Balbi
12839af21dd6SThinh Nguyen #define DWC31_REVISION_ANY 0x0
12849af21dd6SThinh Nguyen #define DWC31_REVISION_110A 0x3131302a
12859af21dd6SThinh Nguyen #define DWC31_REVISION_120A 0x3132302a
12869af21dd6SThinh Nguyen #define DWC31_REVISION_160A 0x3136302a
12879af21dd6SThinh Nguyen #define DWC31_REVISION_170A 0x3137302a
12889af21dd6SThinh Nguyen #define DWC31_REVISION_180A 0x3138302a
12899af21dd6SThinh Nguyen #define DWC31_REVISION_190A 0x3139302a
12901e43c86dSWesley Cheng #define DWC31_REVISION_200A 0x3230302a
1291690fb371SJohn Youn
1292b10e1c25SThinh Nguyen #define DWC32_REVISION_ANY 0x0
1293b10e1c25SThinh Nguyen #define DWC32_REVISION_100A 0x3130302a
1294b10e1c25SThinh Nguyen
1295475d8e01SThinh Nguyen u32 version_type;
1296475d8e01SThinh Nguyen
12979af21dd6SThinh Nguyen #define DWC31_VERSIONTYPE_ANY 0x0
1298475d8e01SThinh Nguyen #define DWC31_VERSIONTYPE_EA01 0x65613031
1299475d8e01SThinh Nguyen #define DWC31_VERSIONTYPE_EA02 0x65613032
1300475d8e01SThinh Nguyen #define DWC31_VERSIONTYPE_EA03 0x65613033
1301475d8e01SThinh Nguyen #define DWC31_VERSIONTYPE_EA04 0x65613034
1302475d8e01SThinh Nguyen #define DWC31_VERSIONTYPE_EA05 0x65613035
1303475d8e01SThinh Nguyen #define DWC31_VERSIONTYPE_EA06 0x65613036
1304475d8e01SThinh Nguyen
1305b53c772dSFelipe Balbi enum dwc3_ep0_next ep0_next_event;
130672246da4SFelipe Balbi enum dwc3_ep0_state ep0state;
130772246da4SFelipe Balbi enum dwc3_link_state link_state;
130872246da4SFelipe Balbi
1309865e09e7SFelipe Balbi u16 u2sel;
1310865e09e7SFelipe Balbi u16 u2pel;
1311865e09e7SFelipe Balbi u8 u1sel;
1312865e09e7SFelipe Balbi u8 u1pel;
1313865e09e7SFelipe Balbi
131472246da4SFelipe Balbi u8 speed;
1315865e09e7SFelipe Balbi
131647d3946eSBryan O'Donoghue u8 num_eps;
1317789451f6SFelipe Balbi
1318a3299499SFelipe Balbi struct dwc3_hwparams hwparams;
1319d7668024SFelipe Balbi struct debugfs_regset32 *regset;
13203b637367SGerard Cauvy
132162ba09d6SThinh Nguyen u32 dbg_lsp_select;
132262ba09d6SThinh Nguyen
13233b637367SGerard Cauvy u8 test_mode;
13243b637367SGerard Cauvy u8 test_mode_nr;
132580caf7d2SHuang Rui u8 lpm_nyet_threshold;
1326460d098cSHuang Rui u8 hird_threshold;
1327e72fc8d6SStanley Chang u8 rx_thr_num_pkt;
1328e72fc8d6SStanley Chang u8 rx_max_burst;
1329e72fc8d6SStanley Chang u8 tx_thr_num_pkt;
1330e72fc8d6SStanley Chang u8 tx_max_burst;
1331938a5ad1SThinh Nguyen u8 rx_thr_num_pkt_prd;
1332938a5ad1SThinh Nguyen u8 rx_max_burst_prd;
1333938a5ad1SThinh Nguyen u8 tx_thr_num_pkt_prd;
1334938a5ad1SThinh Nguyen u8 tx_max_burst_prd;
13359f607a30SWesley Cheng u8 tx_fifo_resize_max_num;
13362840d6dfSWesley Cheng u8 clear_stall_protocol;
13378da76444SWesley Cheng u16 num_hc_interrupters;
1338f2b685d5SFelipe Balbi
13393e10a2ceSHeikki Krogerus const char *hsphy_interface;
13403e10a2ceSHeikki Krogerus
1341fc8bb91bSFelipe Balbi unsigned connected:1;
13428217f07aSWesley Cheng unsigned softconnect:1;
1343f2b685d5SFelipe Balbi unsigned delayed_status:1;
1344f2b685d5SFelipe Balbi unsigned ep0_bounced:1;
1345f2b685d5SFelipe Balbi unsigned ep0_expect_in:1;
1346d64ff406SArnd Bergmann unsigned sysdev_is_parent:1;
134780caf7d2SHuang Rui unsigned has_lpm_erratum:1;
1348460d098cSHuang Rui unsigned is_utmi_l1_suspend:1;
1349946bd579SHuang Rui unsigned is_fpga:1;
1350fc8bb91bSFelipe Balbi unsigned pending_events:1;
13519f607a30SWesley Cheng unsigned do_fifo_resize:1;
1352f2b685d5SFelipe Balbi unsigned pullups_connected:1;
1353f2b685d5SFelipe Balbi unsigned setup_packet_pending:1;
1354f2b685d5SFelipe Balbi unsigned three_stage_setup:1;
1355d92021f6SThinh Nguyen unsigned dis_start_transfer_quirk:1;
1356eac68e8fSRobert Baldyga unsigned usb3_lpm_capable:1;
1357022a0208SThinh Nguyen unsigned usb2_lpm_disable:1;
1358475e8be5SThinh Nguyen unsigned usb2_gadget_lpm_disable:1;
13593b81221aSHuang Rui
13603b81221aSHuang Rui unsigned disable_scramble_quirk:1;
13619a5b2f31SHuang Rui unsigned u2exit_lfps_quirk:1;
1362b5a65c40SHuang Rui unsigned u2ss_inp3_quirk:1;
1363df31f5b3SHuang Rui unsigned req_p1p2p3_quirk:1;
1364a2a1d0f5SHuang Rui unsigned del_p1p2p3_quirk:1;
136541c06ffdSHuang Rui unsigned del_phy_power_chg_quirk:1;
1366fb67afcaSHuang Rui unsigned lfps_filter_quirk:1;
136714f4ac53SHuang Rui unsigned rx_detect_poll_quirk:1;
136859acfa20SHuang Rui unsigned dis_u3_susphy_quirk:1;
13690effe0a3SHuang Rui unsigned dis_u2_susphy_quirk:1;
1370ec791d14SJohn Youn unsigned dis_enblslpm_quirk:1;
1371729dcffdSAnurag Kumar Vulisha unsigned dis_u1_entry_quirk:1;
1372729dcffdSAnurag Kumar Vulisha unsigned dis_u2_entry_quirk:1;
1373e58dd357SRajesh Bhagat unsigned dis_rxdet_inp3_quirk:1;
137416199f33SWilliam Wu unsigned dis_u2_freeclk_exists_quirk:1;
137500fe081dSWilliam Wu unsigned dis_del_phy_power_chg_quirk:1;
137665db7a0cSWilliam Wu unsigned dis_tx_ipgap_linecheck_quirk:1;
137763d7f981SPiyush Mehta unsigned resume_hs_terminations:1;
1378b84ba26cSPiyush Mehta unsigned ulpi_ext_vbus_drv:1;
13797ba6b09fSNeil Armstrong unsigned parkmode_disable_ss_quirk:1;
1380d21a797aSStanley Chang unsigned parkmode_disable_hs_quirk:1;
1381a6fc2f1bSAlexander Stein unsigned gfladj_refclk_lpm_sel:1;
13826b6a0c9aSHuang Rui
13836b6a0c9aSHuang Rui unsigned tx_de_emphasis_quirk:1;
13846b6a0c9aSHuang Rui unsigned tx_de_emphasis:2;
1385cf40b86bSJohn Youn
138642bf02ecSRoger Quadros unsigned dis_metastability_quirk:1;
138742bf02ecSRoger Quadros
1388f580170fSYu Chen unsigned dis_split_quirk:1;
138940edb522SLinyu Yuan unsigned async_callbacks:1;
1390f9aa4113SThinh Nguyen unsigned sys_wakeup:1;
139104716168SElson Roy Serrao unsigned wakeup_configured:1;
13924e8ef34eSLinyu Yuan unsigned suspended:1;
1393705e3ce3SRoger Quadros unsigned susphy_state:1;
1394f580170fSYu Chen
1395cf40b86bSJohn Youn u16 imod_interval;
13969f607a30SWesley Cheng
13979f607a30SWesley Cheng int max_cfg_eps;
13989f607a30SWesley Cheng int last_fifo_depth;
13999f607a30SWesley Cheng int num_ep_resized;
1400be308d68SGreg Kroah-Hartman struct dentry *debug_root;
1401d504bfa6SRadhey Shyam Pandey u32 gsbuscfg0_reqinfo;
1402*2372f1caSPrashanth K u32 wakeup_pending_funcs;
140372246da4SFelipe Balbi };
140472246da4SFelipe Balbi
1405d9612c2fSPengbo Mu #define INCRX_BURST_MODE 0
1406d9612c2fSPengbo Mu #define INCRX_UNDEF_LENGTH_BURST_MODE 1
1407d9612c2fSPengbo Mu
140841ce1456SRoger Quadros #define work_to_dwc(w) (container_of((w), struct dwc3, drd_work))
140972246da4SFelipe Balbi
141072246da4SFelipe Balbi /* -------------------------------------------------------------------------- */
141172246da4SFelipe Balbi
141272246da4SFelipe Balbi struct dwc3_event_type {
141372246da4SFelipe Balbi u32 is_devspec:1;
14141974d494SHuang Rui u32 type:7;
14151974d494SHuang Rui u32 reserved8_31:24;
141672246da4SFelipe Balbi } __packed;
141772246da4SFelipe Balbi
141872246da4SFelipe Balbi #define DWC3_DEPEVT_XFERCOMPLETE 0x01
141972246da4SFelipe Balbi #define DWC3_DEPEVT_XFERINPROGRESS 0x02
142072246da4SFelipe Balbi #define DWC3_DEPEVT_XFERNOTREADY 0x03
142172246da4SFelipe Balbi #define DWC3_DEPEVT_RXTXFIFOEVT 0x04
142272246da4SFelipe Balbi #define DWC3_DEPEVT_STREAMEVT 0x06
142372246da4SFelipe Balbi #define DWC3_DEPEVT_EPCMDCMPLT 0x07
142472246da4SFelipe Balbi
142572246da4SFelipe Balbi /**
1426cbdc0f54SMauro Carvalho Chehab * struct dwc3_event_depevt - Device Endpoint Events
142772246da4SFelipe Balbi * @one_bit: indicates this is an endpoint event (not used)
142872246da4SFelipe Balbi * @endpoint_number: number of the endpoint
142972246da4SFelipe Balbi * @endpoint_event: The event we have:
143072246da4SFelipe Balbi * 0x00 - Reserved
143172246da4SFelipe Balbi * 0x01 - XferComplete
143272246da4SFelipe Balbi * 0x02 - XferInProgress
143372246da4SFelipe Balbi * 0x03 - XferNotReady
143472246da4SFelipe Balbi * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
143572246da4SFelipe Balbi * 0x05 - Reserved
143672246da4SFelipe Balbi * 0x06 - StreamEvt
143772246da4SFelipe Balbi * 0x07 - EPCmdCmplt
143872246da4SFelipe Balbi * @reserved11_10: Reserved, don't use.
143972246da4SFelipe Balbi * @status: Indicates the status of the event. Refer to databook for
144072246da4SFelipe Balbi * more information.
144172246da4SFelipe Balbi * @parameters: Parameters of the current event. Refer to databook for
144272246da4SFelipe Balbi * more information.
144372246da4SFelipe Balbi */
144472246da4SFelipe Balbi struct dwc3_event_depevt {
144572246da4SFelipe Balbi u32 one_bit:1;
144672246da4SFelipe Balbi u32 endpoint_number:5;
144772246da4SFelipe Balbi u32 endpoint_event:4;
144872246da4SFelipe Balbi u32 reserved11_10:2;
144972246da4SFelipe Balbi u32 status:4;
145040aa41fbSFelipe Balbi
145140aa41fbSFelipe Balbi /* Within XferNotReady */
1452ff3f0789SRoger Quadros #define DEPEVT_STATUS_TRANSFER_ACTIVE BIT(3)
145340aa41fbSFelipe Balbi
14546d8a0196SFelipe Balbi /* Within XferComplete or XferInProgress */
1455ff3f0789SRoger Quadros #define DEPEVT_STATUS_BUSERR BIT(0)
1456ff3f0789SRoger Quadros #define DEPEVT_STATUS_SHORT BIT(1)
1457ff3f0789SRoger Quadros #define DEPEVT_STATUS_IOC BIT(2)
14586d8a0196SFelipe Balbi #define DEPEVT_STATUS_LST BIT(3) /* XferComplete */
14596d8a0196SFelipe Balbi #define DEPEVT_STATUS_MISSED_ISOC BIT(3) /* XferInProgress */
1460dc137f01SFelipe Balbi
1461879631aaSFelipe Balbi /* Stream event only */
1462879631aaSFelipe Balbi #define DEPEVT_STREAMEVT_FOUND 1
1463879631aaSFelipe Balbi #define DEPEVT_STREAMEVT_NOTFOUND 2
1464879631aaSFelipe Balbi
1465140ca4cfSThinh Nguyen /* Stream event parameter */
1466140ca4cfSThinh Nguyen #define DEPEVT_STREAM_PRIME 0xfffe
1467140ca4cfSThinh Nguyen #define DEPEVT_STREAM_NOSTREAM 0x0
1468140ca4cfSThinh Nguyen
1469dc137f01SFelipe Balbi /* Control-only Status */
1470dc137f01SFelipe Balbi #define DEPEVT_STATUS_CONTROL_DATA 1
1471dc137f01SFelipe Balbi #define DEPEVT_STATUS_CONTROL_STATUS 2
147245a2af2fSFelipe Balbi #define DEPEVT_STATUS_CONTROL_PHASE(n) ((n) & 3)
1473dc137f01SFelipe Balbi
14747b9cc7a2SKonrad Leszczynski /* In response to Start Transfer */
14757b9cc7a2SKonrad Leszczynski #define DEPEVT_TRANSFER_NO_RESOURCE 1
14767b9cc7a2SKonrad Leszczynski #define DEPEVT_TRANSFER_BUS_EXPIRY 2
14777b9cc7a2SKonrad Leszczynski
147872246da4SFelipe Balbi u32 parameters:16;
147976a638f8SBaolin Wang
148076a638f8SBaolin Wang /* For Command Complete Events */
148176a638f8SBaolin Wang #define DEPEVT_PARAMETER_CMD(n) (((n) & (0xf << 8)) >> 8)
148272246da4SFelipe Balbi } __packed;
148372246da4SFelipe Balbi
148472246da4SFelipe Balbi /**
148572246da4SFelipe Balbi * struct dwc3_event_devt - Device Events
148672246da4SFelipe Balbi * @one_bit: indicates this is a non-endpoint event (not used)
148772246da4SFelipe Balbi * @device_event: indicates it's a device event. Should read as 0x00
148872246da4SFelipe Balbi * @type: indicates the type of device event.
148972246da4SFelipe Balbi * 0 - DisconnEvt
149072246da4SFelipe Balbi * 1 - USBRst
149172246da4SFelipe Balbi * 2 - ConnectDone
149272246da4SFelipe Balbi * 3 - ULStChng
149372246da4SFelipe Balbi * 4 - WkUpEvt
149472246da4SFelipe Balbi * 5 - Reserved
14956f26ebb7SJack Pham * 6 - Suspend (EOPF on revisions 2.10a and prior)
149672246da4SFelipe Balbi * 7 - SOF
149772246da4SFelipe Balbi * 8 - Reserved
149872246da4SFelipe Balbi * 9 - ErrticErr
149972246da4SFelipe Balbi * 10 - CmdCmplt
150072246da4SFelipe Balbi * 11 - EvntOverflow
150172246da4SFelipe Balbi * 12 - VndrDevTstRcved
150272246da4SFelipe Balbi * @reserved15_12: Reserved, not used
150372246da4SFelipe Balbi * @event_info: Information about this event
150406f9b6e5SHuang Rui * @reserved31_25: Reserved, not used
150572246da4SFelipe Balbi */
150672246da4SFelipe Balbi struct dwc3_event_devt {
150772246da4SFelipe Balbi u32 one_bit:1;
150872246da4SFelipe Balbi u32 device_event:7;
150972246da4SFelipe Balbi u32 type:4;
151072246da4SFelipe Balbi u32 reserved15_12:4;
151106f9b6e5SHuang Rui u32 event_info:9;
151206f9b6e5SHuang Rui u32 reserved31_25:7;
151372246da4SFelipe Balbi } __packed;
151472246da4SFelipe Balbi
151572246da4SFelipe Balbi /**
151672246da4SFelipe Balbi * struct dwc3_event_gevt - Other Core Events
151772246da4SFelipe Balbi * @one_bit: indicates this is a non-endpoint event (not used)
151872246da4SFelipe Balbi * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
151972246da4SFelipe Balbi * @phy_port_number: self-explanatory
152072246da4SFelipe Balbi * @reserved31_12: Reserved, not used.
152172246da4SFelipe Balbi */
152272246da4SFelipe Balbi struct dwc3_event_gevt {
152372246da4SFelipe Balbi u32 one_bit:1;
152472246da4SFelipe Balbi u32 device_event:7;
152572246da4SFelipe Balbi u32 phy_port_number:4;
152672246da4SFelipe Balbi u32 reserved31_12:20;
152772246da4SFelipe Balbi } __packed;
152872246da4SFelipe Balbi
152972246da4SFelipe Balbi /**
153072246da4SFelipe Balbi * union dwc3_event - representation of Event Buffer contents
153172246da4SFelipe Balbi * @raw: raw 32-bit event
153272246da4SFelipe Balbi * @type: the type of the event
153372246da4SFelipe Balbi * @depevt: Device Endpoint Event
153472246da4SFelipe Balbi * @devt: Device Event
153572246da4SFelipe Balbi * @gevt: Global Event
153672246da4SFelipe Balbi */
153772246da4SFelipe Balbi union dwc3_event {
153872246da4SFelipe Balbi u32 raw;
153972246da4SFelipe Balbi struct dwc3_event_type type;
154072246da4SFelipe Balbi struct dwc3_event_depevt depevt;
154172246da4SFelipe Balbi struct dwc3_event_devt devt;
154272246da4SFelipe Balbi struct dwc3_event_gevt gevt;
154372246da4SFelipe Balbi };
154472246da4SFelipe Balbi
154561018305SFelipe Balbi /**
154661018305SFelipe Balbi * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
154761018305SFelipe Balbi * parameters
154861018305SFelipe Balbi * @param2: third parameter
154961018305SFelipe Balbi * @param1: second parameter
155061018305SFelipe Balbi * @param0: first parameter
155161018305SFelipe Balbi */
155261018305SFelipe Balbi struct dwc3_gadget_ep_cmd_params {
155361018305SFelipe Balbi u32 param2;
155461018305SFelipe Balbi u32 param1;
155561018305SFelipe Balbi u32 param0;
155661018305SFelipe Balbi };
155761018305SFelipe Balbi
155872246da4SFelipe Balbi /*
155972246da4SFelipe Balbi * DWC3 Features to be used as Driver Data
156072246da4SFelipe Balbi */
156172246da4SFelipe Balbi
156272246da4SFelipe Balbi #define DWC3_HAS_PERIPHERAL BIT(0)
156372246da4SFelipe Balbi #define DWC3_HAS_XHCI BIT(1)
156472246da4SFelipe Balbi #define DWC3_HAS_OTG BIT(3)
156572246da4SFelipe Balbi
1566d07e8819SFelipe Balbi /* prototypes */
1567cc5bfc4eSThinh Nguyen void dwc3_set_prtcap(struct dwc3 *dwc, u32 mode, bool ignore_susphy);
15683140e8cbSSebastian Andrzej Siewior void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
1569cf6d867dSFelipe Balbi u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
15703140e8cbSSebastian Andrzej Siewior
15719af21dd6SThinh Nguyen #define DWC3_IP_IS(_ip) \
15729af21dd6SThinh Nguyen (dwc->ip == _ip##_IP)
1573a987a906SJohn Youn
15749af21dd6SThinh Nguyen #define DWC3_VER_IS(_ip, _ver) \
15759af21dd6SThinh Nguyen (DWC3_IP_IS(_ip) && dwc->revision == _ip##_REVISION_##_ver)
15769af21dd6SThinh Nguyen
15779af21dd6SThinh Nguyen #define DWC3_VER_IS_PRIOR(_ip, _ver) \
15789af21dd6SThinh Nguyen (DWC3_IP_IS(_ip) && dwc->revision < _ip##_REVISION_##_ver)
15799af21dd6SThinh Nguyen
15809af21dd6SThinh Nguyen #define DWC3_VER_IS_WITHIN(_ip, _from, _to) \
15819af21dd6SThinh Nguyen (DWC3_IP_IS(_ip) && \
15829af21dd6SThinh Nguyen dwc->revision >= _ip##_REVISION_##_from && \
15839af21dd6SThinh Nguyen (!(_ip##_REVISION_##_to) || \
15849af21dd6SThinh Nguyen dwc->revision <= _ip##_REVISION_##_to))
15859af21dd6SThinh Nguyen
15869af21dd6SThinh Nguyen #define DWC3_VER_TYPE_IS_WITHIN(_ip, _ver, _from, _to) \
15879af21dd6SThinh Nguyen (DWC3_VER_IS(_ip, _ver) && \
15889af21dd6SThinh Nguyen dwc->version_type >= _ip##_VERSIONTYPE_##_from && \
15899af21dd6SThinh Nguyen (!(_ip##_VERSIONTYPE_##_to) || \
15909af21dd6SThinh Nguyen dwc->version_type <= _ip##_VERSIONTYPE_##_to))
1591c4137a9cSJohn Youn
1592d00be779SThinh Nguyen /**
1593d00be779SThinh Nguyen * dwc3_mdwidth - get MDWIDTH value in bits
1594d00be779SThinh Nguyen * @dwc: pointer to our context structure
1595d00be779SThinh Nguyen *
1596d00be779SThinh Nguyen * Return MDWIDTH configuration value in bits.
1597d00be779SThinh Nguyen */
dwc3_mdwidth(struct dwc3 * dwc)1598d00be779SThinh Nguyen static inline u32 dwc3_mdwidth(struct dwc3 *dwc)
1599d00be779SThinh Nguyen {
1600d00be779SThinh Nguyen u32 mdwidth;
1601d00be779SThinh Nguyen
1602d00be779SThinh Nguyen mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1603d00be779SThinh Nguyen if (DWC3_IP_IS(DWC32))
1604d00be779SThinh Nguyen mdwidth += DWC3_GHWPARAMS6_MDWIDTH(dwc->hwparams.hwparams6);
1605d00be779SThinh Nguyen
1606d00be779SThinh Nguyen return mdwidth;
1607d00be779SThinh Nguyen }
1608d00be779SThinh Nguyen
1609cf40b86bSJohn Youn bool dwc3_has_imod(struct dwc3 *dwc);
1610cf40b86bSJohn Youn
1611f09cc79bSRoger Quadros int dwc3_event_buffers_setup(struct dwc3 *dwc);
1612f09cc79bSRoger Quadros void dwc3_event_buffers_cleanup(struct dwc3 *dwc);
1613f09cc79bSRoger Quadros
16140066472dSWesley Cheng int dwc3_core_soft_reset(struct dwc3 *dwc);
16156d735722SThinh Nguyen void dwc3_enable_susphy(struct dwc3 *dwc, bool enable);
16160066472dSWesley Cheng
1617388e5c51SVivek Gautam #if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1618d07e8819SFelipe Balbi int dwc3_host_init(struct dwc3 *dwc);
1619d07e8819SFelipe Balbi void dwc3_host_exit(struct dwc3 *dwc);
1620388e5c51SVivek Gautam #else
dwc3_host_init(struct dwc3 * dwc)1621388e5c51SVivek Gautam static inline int dwc3_host_init(struct dwc3 *dwc)
1622388e5c51SVivek Gautam { return 0; }
dwc3_host_exit(struct dwc3 * dwc)1623388e5c51SVivek Gautam static inline void dwc3_host_exit(struct dwc3 *dwc)
1624388e5c51SVivek Gautam { }
1625388e5c51SVivek Gautam #endif
1626d07e8819SFelipe Balbi
1627388e5c51SVivek Gautam #if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1628f80b45e7SFelipe Balbi int dwc3_gadget_init(struct dwc3 *dwc);
1629f80b45e7SFelipe Balbi void dwc3_gadget_exit(struct dwc3 *dwc);
163061018305SFelipe Balbi int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
163161018305SFelipe Balbi int dwc3_gadget_get_link_state(struct dwc3 *dwc);
163261018305SFelipe Balbi int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
163387b923a2SFelipe Balbi int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd,
16342cd4718dSFelipe Balbi struct dwc3_gadget_ep_cmd_params *params);
163587b923a2SFelipe Balbi int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned int cmd,
163687b923a2SFelipe Balbi u32 param);
16379f607a30SWesley Cheng void dwc3_gadget_clear_tx_fifos(struct dwc3 *dwc);
16382b2da657SWesley Cheng void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep, int status);
1639388e5c51SVivek Gautam #else
dwc3_gadget_init(struct dwc3 * dwc)1640388e5c51SVivek Gautam static inline int dwc3_gadget_init(struct dwc3 *dwc)
1641388e5c51SVivek Gautam { return 0; }
dwc3_gadget_exit(struct dwc3 * dwc)1642388e5c51SVivek Gautam static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1643388e5c51SVivek Gautam { }
dwc3_gadget_set_test_mode(struct dwc3 * dwc,int mode)164461018305SFelipe Balbi static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
164561018305SFelipe Balbi { return 0; }
dwc3_gadget_get_link_state(struct dwc3 * dwc)164661018305SFelipe Balbi static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
164761018305SFelipe Balbi { return 0; }
dwc3_gadget_set_link_state(struct dwc3 * dwc,enum dwc3_link_state state)164861018305SFelipe Balbi static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
164961018305SFelipe Balbi enum dwc3_link_state state)
165061018305SFelipe Balbi { return 0; }
165161018305SFelipe Balbi
dwc3_send_gadget_ep_cmd(struct dwc3_ep * dep,unsigned int cmd,struct dwc3_gadget_ep_cmd_params * params)165287b923a2SFelipe Balbi static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd,
16532cd4718dSFelipe Balbi struct dwc3_gadget_ep_cmd_params *params)
165461018305SFelipe Balbi { return 0; }
dwc3_send_gadget_generic_command(struct dwc3 * dwc,int cmd,u32 param)165561018305SFelipe Balbi static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
165661018305SFelipe Balbi int cmd, u32 param)
165761018305SFelipe Balbi { return 0; }
dwc3_gadget_clear_tx_fifos(struct dwc3 * dwc)16589f607a30SWesley Cheng static inline void dwc3_gadget_clear_tx_fifos(struct dwc3 *dwc)
16599f607a30SWesley Cheng { }
1660388e5c51SVivek Gautam #endif
1661f80b45e7SFelipe Balbi
16629840354fSRoger Quadros #if IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
16639840354fSRoger Quadros int dwc3_drd_init(struct dwc3 *dwc);
16649840354fSRoger Quadros void dwc3_drd_exit(struct dwc3 *dwc);
1665f09cc79bSRoger Quadros void dwc3_otg_init(struct dwc3 *dwc);
1666f09cc79bSRoger Quadros void dwc3_otg_exit(struct dwc3 *dwc);
1667f09cc79bSRoger Quadros void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus);
1668f09cc79bSRoger Quadros void dwc3_otg_host_init(struct dwc3 *dwc);
16699840354fSRoger Quadros #else
dwc3_drd_init(struct dwc3 * dwc)16709840354fSRoger Quadros static inline int dwc3_drd_init(struct dwc3 *dwc)
16719840354fSRoger Quadros { return 0; }
dwc3_drd_exit(struct dwc3 * dwc)16729840354fSRoger Quadros static inline void dwc3_drd_exit(struct dwc3 *dwc)
16739840354fSRoger Quadros { }
dwc3_otg_init(struct dwc3 * dwc)1674f09cc79bSRoger Quadros static inline void dwc3_otg_init(struct dwc3 *dwc)
1675f09cc79bSRoger Quadros { }
dwc3_otg_exit(struct dwc3 * dwc)1676f09cc79bSRoger Quadros static inline void dwc3_otg_exit(struct dwc3 *dwc)
1677f09cc79bSRoger Quadros { }
dwc3_otg_update(struct dwc3 * dwc,bool ignore_idstatus)1678f09cc79bSRoger Quadros static inline void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus)
1679f09cc79bSRoger Quadros { }
dwc3_otg_host_init(struct dwc3 * dwc)1680f09cc79bSRoger Quadros static inline void dwc3_otg_host_init(struct dwc3 *dwc)
1681f09cc79bSRoger Quadros { }
16829840354fSRoger Quadros #endif
16839840354fSRoger Quadros
16847415f17cSFelipe Balbi /* power management interface */
16857415f17cSFelipe Balbi #if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
16867415f17cSFelipe Balbi int dwc3_gadget_suspend(struct dwc3 *dwc);
16877415f17cSFelipe Balbi int dwc3_gadget_resume(struct dwc3 *dwc);
16887415f17cSFelipe Balbi #else
dwc3_gadget_suspend(struct dwc3 * dwc)16897415f17cSFelipe Balbi static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
16907415f17cSFelipe Balbi {
16917415f17cSFelipe Balbi return 0;
16927415f17cSFelipe Balbi }
16937415f17cSFelipe Balbi
dwc3_gadget_resume(struct dwc3 * dwc)16947415f17cSFelipe Balbi static inline int dwc3_gadget_resume(struct dwc3 *dwc)
16957415f17cSFelipe Balbi {
16967415f17cSFelipe Balbi return 0;
16977415f17cSFelipe Balbi }
1698fc8bb91bSFelipe Balbi
16997415f17cSFelipe Balbi #endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
17007415f17cSFelipe Balbi
170188bc9d19SHeikki Krogerus #if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
170288bc9d19SHeikki Krogerus int dwc3_ulpi_init(struct dwc3 *dwc);
170388bc9d19SHeikki Krogerus void dwc3_ulpi_exit(struct dwc3 *dwc);
170488bc9d19SHeikki Krogerus #else
dwc3_ulpi_init(struct dwc3 * dwc)170588bc9d19SHeikki Krogerus static inline int dwc3_ulpi_init(struct dwc3 *dwc)
170688bc9d19SHeikki Krogerus { return 0; }
dwc3_ulpi_exit(struct dwc3 * dwc)170788bc9d19SHeikki Krogerus static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
170888bc9d19SHeikki Krogerus { }
170988bc9d19SHeikki Krogerus #endif
171088bc9d19SHeikki Krogerus
171172246da4SFelipe Balbi #endif /* __DRIVERS_USB_DWC3_CORE_H */
1712