197fb5e8dSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
281c0fc51SYaniv Gardi /* Copyright (c) 2013-2015, The Linux Foundation. All rights reserved.
381c0fc51SYaniv Gardi */
481c0fc51SYaniv Gardi
581c0fc51SYaniv Gardi #ifndef UFS_QCOM_H_
681c0fc51SYaniv Gardi #define UFS_QCOM_H_
781c0fc51SYaniv Gardi
812fd5f25SEvan Green #include <linux/reset-controller.h>
9870b1279SCan Guo #include <linux/reset.h>
1056541c7cSAbel Vesa #include <soc/qcom/ice.h>
11dd11376bSBart Van Assche #include <ufs/ufshcd.h>
1212fd5f25SEvan Green
1381c0fc51SYaniv Gardi #define MPHY_TX_FSM_STATE 0x41
1481c0fc51SYaniv Gardi #define TX_FSM_HIBERN8 0x1
1581c0fc51SYaniv Gardi #define HBRN8_POLL_TOUT_MS 100
1681c0fc51SYaniv Gardi #define DEFAULT_CLK_RATE_HZ 1000000
177224c806SAsutosh Das #define MAX_SUPP_MAC 64
1826cdd694SManivannan Sadhasivam #define MAX_ESI_VEC 32
1981c0fc51SYaniv Gardi
2018fe2ab7SManivannan Sadhasivam #define UFS_HW_VER_MAJOR_MASK GENMASK(31, 28)
2118fe2ab7SManivannan Sadhasivam #define UFS_HW_VER_MINOR_MASK GENMASK(27, 16)
2218fe2ab7SManivannan Sadhasivam #define UFS_HW_VER_STEP_MASK GENMASK(15, 0)
23dc7c948dSBao D. Nguyen #define UFS_DEV_VER_MAJOR_MASK GENMASK(7, 4)
24dc7c948dSBao D. Nguyen
2581c0fc51SYaniv Gardi #define UFS_QCOM_LIMIT_HS_RATE PA_HS_MODE_B
2681c0fc51SYaniv Gardi
2781c0fc51SYaniv Gardi /* bit and mask definitions for PA_VS_CLK_CFG_REG attribute */
2881c0fc51SYaniv Gardi #define PA_VS_CLK_CFG_REG 0x9004
2981c0fc51SYaniv Gardi #define PA_VS_CLK_CFG_REG_MASK GENMASK(8, 0)
3081c0fc51SYaniv Gardi
3181c0fc51SYaniv Gardi /* bit and mask definitions for DL_VS_CLK_CFG attribute */
3281c0fc51SYaniv Gardi #define DL_VS_CLK_CFG 0xA00B
337959587fSManivannan Sadhasivam #define DL_VS_CLK_CFG_MASK GENMASK(9, 0)
347959587fSManivannan Sadhasivam #define DME_VS_CORE_CLK_CTRL_DME_HW_CGC_EN BIT(9)
359c02aa24SAbel Vesa
369c02aa24SAbel Vesa /* QCOM UFS host controller vendor specific registers */
3781c0fc51SYaniv Gardi enum {
3881c0fc51SYaniv Gardi REG_UFS_SYS1CLK_1US = 0xC0,
3981c0fc51SYaniv Gardi REG_UFS_TX_SYMBOL_CLK_NS_US = 0xC4,
4081c0fc51SYaniv Gardi REG_UFS_LOCAL_PORT_ID_REG = 0xC8,
416e3fd44dSYaniv Gardi REG_UFS_PA_ERR_CODE = 0xCC,
426e3fd44dSYaniv Gardi /* On older UFS revisions, this register is called "RETRY_TIMER_REG" */
436e3fd44dSYaniv Gardi REG_UFS_PARAM0 = 0xD0,
446e3fd44dSYaniv Gardi /* On older UFS revisions, this register is called "REG_UFS_PA_LINK_STARTUP_TIMER" */
456e3fd44dSYaniv Gardi REG_UFS_CFG0 = 0xD8,
466e3fd44dSYaniv Gardi REG_UFS_CFG1 = 0xDC,
47f06fcc71SYaniv Gardi REG_UFS_CFG2 = 0xE0,
48f06fcc71SYaniv Gardi REG_UFS_HW_VERSION = 0xE4,
49f06fcc71SYaniv Gardi
50f06fcc71SYaniv Gardi UFS_TEST_BUS = 0xE8,
51f06fcc71SYaniv Gardi UFS_TEST_BUS_CTRL_0 = 0xEC,
52519b6274SCan Guo UFS_TEST_BUS_CTRL_1 = 0xF0,
53*82edd868SManish Pandey UFS_TEST_BUS_CTRL_2 = 0xF4,
54*82edd868SManish Pandey UFS_UNIPRO_CFG = 0xF8,
55640a6af5SRam Kumar Dwivedi
56640a6af5SRam Kumar Dwivedi /*
57640a6af5SRam Kumar Dwivedi * QCOM UFS host controller vendor specific registers
58519b6274SCan Guo * added in HW Version 3.0.0
59dc7c948dSBao D. Nguyen */
60dc7c948dSBao D. Nguyen UFS_AH8_CFG = 0xFC,
616e3fd44dSYaniv Gardi
626e3fd44dSYaniv Gardi UFS_RD_REG_MCQ = 0xD00,
636e3fd44dSYaniv Gardi
646e3fd44dSYaniv Gardi REG_UFS_MEM_ICE_CONFIG = 0x260C,
6581c0fc51SYaniv Gardi REG_UFS_MEM_ICE_NUM_CORE = 0x2664,
6681c0fc51SYaniv Gardi
6781c0fc51SYaniv Gardi REG_UFS_CFG3 = 0x271C,
6881c0fc51SYaniv Gardi
6981c0fc51SYaniv Gardi REG_UFS_DEBUG_SPARE_CFG = 0x284C,
7081c0fc51SYaniv Gardi };
7181c0fc51SYaniv Gardi
7281c0fc51SYaniv Gardi /* QCOM UFS host controller vendor specific debug registers */
7381c0fc51SYaniv Gardi enum {
7481c0fc51SYaniv Gardi UFS_DBG_RD_REG_UAWM = 0x100,
7581c0fc51SYaniv Gardi UFS_DBG_RD_REG_UARM = 0x200,
7681c0fc51SYaniv Gardi UFS_DBG_RD_REG_TXUC = 0x300,
7781c0fc51SYaniv Gardi UFS_DBG_RD_REG_RXUC = 0x400,
7881c0fc51SYaniv Gardi UFS_DBG_RD_REG_DFC = 0x500,
7981c0fc51SYaniv Gardi UFS_DBG_RD_REG_TRLUT = 0x600,
80fe016bb5SManish Pandey UFS_DBG_RD_REG_TMRLUT = 0x700,
81fe016bb5SManish Pandey UFS_UFS_DBG_RD_REG_OCSC = 0x800,
82fe016bb5SManish Pandey
83fe016bb5SManish Pandey UFS_UFS_DBG_RD_DESC_RAM = 0x1500,
84fe016bb5SManish Pandey UFS_UFS_DBG_RD_PRDT_RAM = 0x1700,
85fe016bb5SManish Pandey UFS_UFS_DBG_RD_RESP_RAM = 0x1800,
86fe016bb5SManish Pandey UFS_UFS_DBG_RD_EDTL_RAM = 0x1900,
87fe016bb5SManish Pandey };
88fe016bb5SManish Pandey
89f87b2c41SAsutosh Das /* QCOM UFS HC vendor specific Hibern8 count registers */
90f87b2c41SAsutosh Das enum {
91f87b2c41SAsutosh Das REG_UFS_HW_H8_ENTER_CNT = 0x2700,
92f87b2c41SAsutosh Das REG_UFS_SW_H8_ENTER_CNT = 0x2704,
93f06fcc71SYaniv Gardi REG_UFS_SW_AFTER_HW_H8_ENTER_CNT = 0x2708,
94f06fcc71SYaniv Gardi REG_UFS_HW_H8_EXIT_CNT = 0x270C,
95f06fcc71SYaniv Gardi REG_UFS_SW_H8_EXIT_CNT = 0x2710,
969c02aa24SAbel Vesa };
979c02aa24SAbel Vesa
989c02aa24SAbel Vesa enum {
99f06fcc71SYaniv Gardi UFS_MEM_CQIS_VS = 0x8,
10018fe2ab7SManivannan Sadhasivam };
10118fe2ab7SManivannan Sadhasivam
10218fe2ab7SManivannan Sadhasivam #define UFS_CNTLR_2_x_x_VEN_REGS_OFFSET(x) (0x000 + x)
1036e3fd44dSYaniv Gardi #define UFS_CNTLR_3_x_x_VEN_REGS_OFFSET(x) (0x400 + x)
1046e3fd44dSYaniv Gardi
1059c46b867SVenkat Gopalakrishnan /* bit definitions for REG_UFS_CFG0 register */
1066e3fd44dSYaniv Gardi #define QUNIPRO_G4_SEL BIT(5)
10781c0fc51SYaniv Gardi
10818fe2ab7SManivannan Sadhasivam /* bit definitions for REG_UFS_CFG1 register */
10918fe2ab7SManivannan Sadhasivam #define QUNIPRO_SEL BIT(0)
11018fe2ab7SManivannan Sadhasivam #define UFS_PHY_SOFT_RESET BIT(1)
11118fe2ab7SManivannan Sadhasivam #define UTP_DBG_RAMS_EN BIT(17)
11218fe2ab7SManivannan Sadhasivam #define TEST_BUS_EN BIT(18)
11318fe2ab7SManivannan Sadhasivam #define TEST_BUS_SEL GENMASK(22, 19)
11418fe2ab7SManivannan Sadhasivam #define UFS_REG_TEST_BUS_EN BIT(30)
11518fe2ab7SManivannan Sadhasivam
11681c0fc51SYaniv Gardi /* bit definitions for REG_UFS_CFG2 register */
1170e9f4375SManivannan Sadhasivam #define UAWM_HW_CGC_EN BIT(0)
1180e9f4375SManivannan Sadhasivam #define UARM_HW_CGC_EN BIT(1)
1190e9f4375SManivannan Sadhasivam #define TXUC_HW_CGC_EN BIT(2)
1202c407fe9SManivannan Sadhasivam #define RXUC_HW_CGC_EN BIT(3)
1212c407fe9SManivannan Sadhasivam #define DFC_HW_CGC_EN BIT(4)
1222c407fe9SManivannan Sadhasivam #define TRLUT_HW_CGC_EN BIT(5)
1232c407fe9SManivannan Sadhasivam #define TMRLUT_HW_CGC_EN BIT(6)
1246e3fd44dSYaniv Gardi #define OCSC_HW_CGC_EN BIT(7)
12518fe2ab7SManivannan Sadhasivam
1266e3fd44dSYaniv Gardi /* bit definitions for REG_UFS_CFG3 register */
127640a6af5SRam Kumar Dwivedi #define ESI_VEC_MASK GENMASK(22, 12)
128640a6af5SRam Kumar Dwivedi
129640a6af5SRam Kumar Dwivedi /* bit definitions for REG_UFS_PARAM0 */
13081c0fc51SYaniv Gardi #define MAX_HS_GEAR_MASK GENMASK(6, 4)
13181c0fc51SYaniv Gardi #define UFS_QCOM_MAX_GEAR(x) FIELD_GET(MAX_HS_GEAR_MASK, (x))
13281c0fc51SYaniv Gardi
13381c0fc51SYaniv Gardi /* bit definition for UFS_UFS_TEST_BUS_CTRL_n */
13481c0fc51SYaniv Gardi #define TEST_BUS_SUB_SEL_MASK GENMASK(4, 0) /* All XXX_SEL fields are 5 bits wide */
135f06fcc71SYaniv Gardi
136f8cba9a7SManish Pandey /* bit definition for UFS Shared ICE config */
13756d4a186SSubhash Jadavani #define UFS_QCOM_CAP_ICE_CONFIG BIT(0)
138f06fcc71SYaniv Gardi
139f8cba9a7SManish Pandey #define REG_UFS_CFG2_CGC_EN_ALL (UAWM_HW_CGC_EN | UARM_HW_CGC_EN |\
140f8cba9a7SManish Pandey TXUC_HW_CGC_EN | RXUC_HW_CGC_EN |\
141f06fcc71SYaniv Gardi DFC_HW_CGC_EN | TRLUT_HW_CGC_EN |\
14207d2290fSNitin Rawat TMRLUT_HW_CGC_EN | OCSC_HW_CGC_EN)
14307d2290fSNitin Rawat
144f06fcc71SYaniv Gardi /* QUniPro Vendor specific attributes */
145a53dfc00SNitin Rawat #define PA_TX_HSG1_SYNC_LENGTH 0x1552
146a53dfc00SNitin Rawat #define PA_VS_CONFIG_REG1 0x9000
147a53dfc00SNitin Rawat #define DME_VS_CORE_CLK_CTRL 0xD002
148a53dfc00SNitin Rawat #define TX_HS_EQUALIZER 0x0037
149a53dfc00SNitin Rawat
150a53dfc00SNitin Rawat /* bit and mask definitions for DME_VS_CORE_CLK_CTRL attribute */
151a53dfc00SNitin Rawat #define CLK_1US_CYCLES_MASK_V4 GENMASK(27, 16)
152a53dfc00SNitin Rawat #define CLK_1US_CYCLES_MASK GENMASK(7, 0)
153a53dfc00SNitin Rawat #define DME_VS_CORE_CLK_CTRL_CORE_CLK_DIV_EN_BIT BIT(8)
154a53dfc00SNitin Rawat #define PA_VS_CORE_CLK_40NS_CYCLES 0x9007
155a53dfc00SNitin Rawat #define PA_VS_CORE_CLK_40NS_CYCLES_MASK GENMASK(6, 0)
156a53dfc00SNitin Rawat
157f06fcc71SYaniv Gardi
158f8cba9a7SManish Pandey /* QCOM UFS host controller core clk frequencies */
159f8cba9a7SManish Pandey #define UNIPRO_CORE_CLK_FREQ_37_5_MHZ 38
160f8cba9a7SManish Pandey #define UNIPRO_CORE_CLK_FREQ_75_MHZ 75
161f8cba9a7SManish Pandey #define UNIPRO_CORE_CLK_FREQ_100_MHZ 100
162f8cba9a7SManish Pandey #define UNIPRO_CORE_CLK_FREQ_150_MHZ 150
163f8cba9a7SManish Pandey #define UNIPRO_CORE_CLK_FREQ_300_MHZ 300
164f8cba9a7SManish Pandey #define UNIPRO_CORE_CLK_FREQ_201_5_MHZ 202
165f8cba9a7SManish Pandey #define UNIPRO_CORE_CLK_FREQ_403_MHZ 403
166f8cba9a7SManish Pandey
167f8cba9a7SManish Pandey /* TX_HSG1_SYNC_LENGTH attr value */
168f8cba9a7SManish Pandey #define PA_TX_HSG1_SYNC_LENGTH_VAL 0x4A
169f8cba9a7SManish Pandey
170f8cba9a7SManish Pandey /*
171f8cba9a7SManish Pandey * Some ufs device vendors need a different TSync length.
172f8cba9a7SManish Pandey * Enable this quirk to give an additional TX_HS_SYNC_LENGTH.
173640a6af5SRam Kumar Dwivedi */
174640a6af5SRam Kumar Dwivedi #define UFS_DEVICE_QUIRK_PA_TX_HSG1_SYNC_LENGTH BIT(16)
175640a6af5SRam Kumar Dwivedi
176640a6af5SRam Kumar Dwivedi /*
177640a6af5SRam Kumar Dwivedi * Some ufs device vendors need a different Deemphasis setting.
178640a6af5SRam Kumar Dwivedi * Enable this quirk to tune TX Deemphasis parameters.
179640a6af5SRam Kumar Dwivedi */
180640a6af5SRam Kumar Dwivedi #define UFS_DEVICE_QUIRK_PA_TX_DEEMPHASIS_TUNING BIT(17)
181640a6af5SRam Kumar Dwivedi
182640a6af5SRam Kumar Dwivedi /* ICE allocator type to share AES engines among TX stream and RX stream */
183640a6af5SRam Kumar Dwivedi #define ICE_ALLOCATOR_TYPE 2
184640a6af5SRam Kumar Dwivedi
185640a6af5SRam Kumar Dwivedi /*
186640a6af5SRam Kumar Dwivedi * Number of cores allocated for RX stream when Read data block received and
187640a6af5SRam Kumar Dwivedi * Write data block is not in progress
188640a6af5SRam Kumar Dwivedi */
189640a6af5SRam Kumar Dwivedi #define NUM_RX_R1W0 28
190640a6af5SRam Kumar Dwivedi
191640a6af5SRam Kumar Dwivedi /*
192640a6af5SRam Kumar Dwivedi * Number of cores allocated for TX stream when Device asked to send write
193640a6af5SRam Kumar Dwivedi * data block and Read data block is not in progress
194640a6af5SRam Kumar Dwivedi */
195640a6af5SRam Kumar Dwivedi #define NUM_TX_R0W1 28
196640a6af5SRam Kumar Dwivedi
197640a6af5SRam Kumar Dwivedi /*
198640a6af5SRam Kumar Dwivedi * Number of cores allocated for RX stream when Read data block received and
199640a6af5SRam Kumar Dwivedi * Write data block is in progress
200640a6af5SRam Kumar Dwivedi * OR
201640a6af5SRam Kumar Dwivedi * Device asked to send write data block and Read data block is in progress
202640a6af5SRam Kumar Dwivedi */
203640a6af5SRam Kumar Dwivedi #define NUM_RX_R1W1 15
20481c0fc51SYaniv Gardi
20581c0fc51SYaniv Gardi /*
20681c0fc51SYaniv Gardi * Number of cores allocated for TX stream (UFS write) when Read data block
20781c0fc51SYaniv Gardi * received and Write data block is in progress
20881c0fc51SYaniv Gardi * OR
20981c0fc51SYaniv Gardi * Device asked to send write data block and Read data block is in progress
21018fe2ab7SManivannan Sadhasivam */
21118fe2ab7SManivannan Sadhasivam #define NUM_TX_R1W1 13
21218fe2ab7SManivannan Sadhasivam
21381c0fc51SYaniv Gardi static inline void
ufs_qcom_get_controller_revision(struct ufs_hba * hba,u8 * major,u16 * minor,u16 * step)21481c0fc51SYaniv Gardi ufs_qcom_get_controller_revision(struct ufs_hba *hba,
21581c0fc51SYaniv Gardi u8 *major, u16 *minor, u16 *step)
21681c0fc51SYaniv Gardi {
2176b481af2SManivannan Sadhasivam u32 ver = ufshcd_readl(hba, REG_UFS_HW_VERSION);
21881c0fc51SYaniv Gardi
21981c0fc51SYaniv Gardi *major = FIELD_GET(UFS_HW_VER_MAJOR_MASK, ver);
220c4d28e06SAndrew Halaney *minor = FIELD_GET(UFS_HW_VER_MINOR_MASK, ver);
221c4d28e06SAndrew Halaney *step = FIELD_GET(UFS_HW_VER_STEP_MASK, ver);
22281c0fc51SYaniv Gardi };
223c4d28e06SAndrew Halaney
ufs_qcom_assert_reset(struct ufs_hba * hba)22481c0fc51SYaniv Gardi static inline void ufs_qcom_assert_reset(struct ufs_hba *hba)
22581c0fc51SYaniv Gardi {
22681c0fc51SYaniv Gardi ufshcd_rmwl(hba, UFS_PHY_SOFT_RESET, UFS_PHY_SOFT_RESET, REG_UFS_CFG1);
22781c0fc51SYaniv Gardi
2286b481af2SManivannan Sadhasivam /*
22981c0fc51SYaniv Gardi * Dummy read to ensure the write takes effect before doing any sort
23081c0fc51SYaniv Gardi * of delay
231c4d28e06SAndrew Halaney */
232c4d28e06SAndrew Halaney ufshcd_readl(hba, REG_UFS_CFG1);
23381c0fc51SYaniv Gardi }
234c4d28e06SAndrew Halaney
ufs_qcom_deassert_reset(struct ufs_hba * hba)23581c0fc51SYaniv Gardi static inline void ufs_qcom_deassert_reset(struct ufs_hba *hba)
23681c0fc51SYaniv Gardi {
237bfdbe8baSYaniv Gardi ufshcd_rmwl(hba, UFS_PHY_SOFT_RESET, 0, REG_UFS_CFG1);
238bfdbe8baSYaniv Gardi
239bfdbe8baSYaniv Gardi /*
240bfdbe8baSYaniv Gardi * Dummy read to ensure the write takes effect before doing any sort
241bfdbe8baSYaniv Gardi * of delay
242bfdbe8baSYaniv Gardi */
243cad2e03dSYaniv Gardi ufshcd_readl(hba, REG_UFS_CFG1);
2446e3fd44dSYaniv Gardi }
2456e3fd44dSYaniv Gardi
2466e3fd44dSYaniv Gardi /* Host controller hardware version: major.minor.step */
2476e3fd44dSYaniv Gardi struct ufs_hw_version {
2486e3fd44dSYaniv Gardi u16 step;
249b8416b2fSBjorn Andersson u16 minor;
250b8416b2fSBjorn Andersson u8 major;
2516e3fd44dSYaniv Gardi };
25281c0fc51SYaniv Gardi
25381c0fc51SYaniv Gardi struct ufs_qcom_testbus {
25481c0fc51SYaniv Gardi u8 select_major;
2559caef856SManivannan Sadhasivam u8 select_minor;
2569caef856SManivannan Sadhasivam };
25781c0fc51SYaniv Gardi
258bfdbe8baSYaniv Gardi struct gpio_desc;
25903ce80a1SManivannan Sadhasivam
26003ce80a1SManivannan Sadhasivam struct ufs_qcom_host {
26103ce80a1SManivannan Sadhasivam struct phy *generic_phy;
26256541c7cSAbel Vesa struct ufs_hba *hba;
26356541c7cSAbel Vesa struct ufs_pa_layer_attr dev_req_params;
26456541c7cSAbel Vesa struct clk_bulk_data *clks;
265640a6af5SRam Kumar Dwivedi u32 num_clks;
266f06fcc71SYaniv Gardi bool is_lane_clks_enabled;
267f06fcc71SYaniv Gardi
268bfdbe8baSYaniv Gardi struct icc_path *icc_ddr;
269f06fcc71SYaniv Gardi struct icc_path *icc_cpu;
270f06fcc71SYaniv Gardi
271f06fcc71SYaniv Gardi #ifdef CONFIG_SCSI_UFS_CRYPTO
2726e3fd44dSYaniv Gardi struct qcom_ice *ice;
27312fd5f25SEvan Green #endif
274870b1279SCan Guo u32 caps;
275870b1279SCan Guo void __iomem *dev_ref_clk_ctrl_mmio;
27612fd5f25SEvan Green bool is_dev_ref_clk_enabled;
277b8416b2fSBjorn Andersson struct ufs_hw_version hw_ver;
278b8416b2fSBjorn Andersson
279baf5ddacSManivannan Sadhasivam u32 dev_ref_clk_en_mask;
28055820a7fSCan Guo
2815a738cfeSManivannan Sadhasivam struct ufs_qcom_testbus testbus;
282519b6274SCan Guo
283519b6274SCan Guo /* Reset control of HCI */
28481c0fc51SYaniv Gardi struct reset_control *core_reset;
28581c0fc51SYaniv Gardi struct reset_controller_dev rcdev;
2864f78a56aSManivannan Sadhasivam
2874f78a56aSManivannan Sadhasivam struct gpio_desc *device_reset;
2883b2f5686SManivannan Sadhasivam
2894f78a56aSManivannan Sadhasivam struct ufs_host_params host_params;
2904f78a56aSManivannan Sadhasivam u32 phy_gear;
291eba5ed35SYaniv Gardi
292eba5ed35SYaniv Gardi bool esi_enabled;
293eba5ed35SYaniv Gardi };
294eba5ed35SYaniv Gardi
295eba5ed35SYaniv Gardi struct ufs_qcom_drvdata {
296eba5ed35SYaniv Gardi enum ufshcd_quirks quirks;
297eba5ed35SYaniv Gardi bool no_phy_retention;
298eba5ed35SYaniv Gardi };
299eba5ed35SYaniv Gardi
30081c0fc51SYaniv Gardi static inline u32
ufs_qcom_get_debug_reg_offset(struct ufs_qcom_host * host,u32 reg)30181c0fc51SYaniv Gardi ufs_qcom_get_debug_reg_offset(struct ufs_qcom_host *host, u32 reg)
30281c0fc51SYaniv Gardi {
303b4e13e1aSNitin Rawat if (host->hw_ver.major <= 0x02)
30481c0fc51SYaniv Gardi return UFS_CNTLR_2_x_x_VEN_REGS_OFFSET(reg);
3056e3fd44dSYaniv Gardi
3066e3fd44dSYaniv Gardi return UFS_CNTLR_3_x_x_VEN_REGS_OFFSET(reg);
30781c0fc51SYaniv Gardi };
308
309 #define ufs_qcom_is_link_off(hba) ufshcd_is_link_off(hba)
310 #define ufs_qcom_is_link_active(hba) ufshcd_is_link_active(hba)
311 #define ufs_qcom_is_link_hibern8(hba) ufshcd_is_link_hibern8(hba)
312 #define ceil(freq, div) ((freq) % (div) == 0 ? ((freq)/(div)) : ((freq)/(div) + 1))
313
314 int ufs_qcom_testbus_config(struct ufs_qcom_host *host);
315
316 #endif /* UFS_QCOM_H_ */
317