xref: /linux/drivers/soc/renesas/r9a09g057-sys.c (revision 4f9786035f9e519db41375818e1d0b5f20da2f10)
14300f384SJohn Madieu // SPDX-License-Identifier: GPL-2.0
24300f384SJohn Madieu /*
34300f384SJohn Madieu  * RZ/V2H System controller (SYS) driver
44300f384SJohn Madieu  *
54300f384SJohn Madieu  * Copyright (C) 2025 Renesas Electronics Corp.
64300f384SJohn Madieu  */
74300f384SJohn Madieu 
8*25a5246bSJohn Madieu #include <linux/bitfield.h>
94300f384SJohn Madieu #include <linux/bits.h>
104300f384SJohn Madieu #include <linux/device.h>
114300f384SJohn Madieu #include <linux/init.h>
124300f384SJohn Madieu #include <linux/io.h>
134300f384SJohn Madieu 
144300f384SJohn Madieu #include "rz-sysc.h"
154300f384SJohn Madieu 
16*25a5246bSJohn Madieu /* Register Offsets */
17*25a5246bSJohn Madieu #define SYS_LSI_MODE		0x300
18*25a5246bSJohn Madieu /*
19*25a5246bSJohn Madieu  * BOOTPLLCA[1:0]
20*25a5246bSJohn Madieu  *	    [0,0] => 1.1GHZ
21*25a5246bSJohn Madieu  *	    [0,1] => 1.5GHZ
22*25a5246bSJohn Madieu  *	    [1,0] => 1.6GHZ
23*25a5246bSJohn Madieu  *	    [1,1] => 1.7GHZ
24*25a5246bSJohn Madieu  */
25*25a5246bSJohn Madieu #define SYS_LSI_MODE_STAT_BOOTPLLCA55	GENMASK(12, 11)
26*25a5246bSJohn Madieu #define SYS_LSI_MODE_CA55_1_7GHZ	0x3
27*25a5246bSJohn Madieu 
28*25a5246bSJohn Madieu #define SYS_LSI_PRR			0x308
29*25a5246bSJohn Madieu #define SYS_LSI_PRR_GPU_DIS		BIT(0)
30*25a5246bSJohn Madieu #define SYS_LSI_PRR_ISP_DIS		BIT(4)
31*25a5246bSJohn Madieu 
rzv2h_sys_print_id(struct device * dev,void __iomem * sysc_base,struct soc_device_attribute * soc_dev_attr)32*25a5246bSJohn Madieu static void rzv2h_sys_print_id(struct device *dev,
33*25a5246bSJohn Madieu 				void __iomem *sysc_base,
34*25a5246bSJohn Madieu 				struct soc_device_attribute *soc_dev_attr)
35*25a5246bSJohn Madieu {
36*25a5246bSJohn Madieu 	bool gpu_enabled, isp_enabled;
37*25a5246bSJohn Madieu 	u32 prr_val, mode_val;
38*25a5246bSJohn Madieu 
39*25a5246bSJohn Madieu 	prr_val = readl(sysc_base + SYS_LSI_PRR);
40*25a5246bSJohn Madieu 	mode_val = readl(sysc_base + SYS_LSI_MODE);
41*25a5246bSJohn Madieu 
42*25a5246bSJohn Madieu 	/* Check GPU and ISP configuration */
43*25a5246bSJohn Madieu 	gpu_enabled = !(prr_val & SYS_LSI_PRR_GPU_DIS);
44*25a5246bSJohn Madieu 	isp_enabled = !(prr_val & SYS_LSI_PRR_ISP_DIS);
45*25a5246bSJohn Madieu 
46*25a5246bSJohn Madieu 	dev_info(dev, "Detected Renesas %s %s Rev %s%s%s\n",
47*25a5246bSJohn Madieu 		 soc_dev_attr->family, soc_dev_attr->soc_id, soc_dev_attr->revision,
48*25a5246bSJohn Madieu 		 gpu_enabled ? " with GE3D (Mali-G31)" : "",
49*25a5246bSJohn Madieu 		 isp_enabled ? " with ISP (Mali-C55)" : "");
50*25a5246bSJohn Madieu 
51*25a5246bSJohn Madieu 	/* Check CA55 PLL configuration */
52*25a5246bSJohn Madieu 	if (FIELD_GET(SYS_LSI_MODE_STAT_BOOTPLLCA55, mode_val) != SYS_LSI_MODE_CA55_1_7GHZ)
53*25a5246bSJohn Madieu 		dev_warn(dev, "CA55 PLL is not set to 1.7GHz\n");
54*25a5246bSJohn Madieu }
55*25a5246bSJohn Madieu 
564300f384SJohn Madieu static const struct rz_sysc_soc_id_init_data rzv2h_sys_soc_id_init_data __initconst = {
574300f384SJohn Madieu 	.family = "RZ/V2H",
584300f384SJohn Madieu 	.id = 0x847a447,
594300f384SJohn Madieu 	.devid_offset = 0x304,
604300f384SJohn Madieu 	.revision_mask = GENMASK(31, 28),
614300f384SJohn Madieu 	.specific_id_mask = GENMASK(27, 0),
62*25a5246bSJohn Madieu 	.print_id = rzv2h_sys_print_id,
634300f384SJohn Madieu };
644300f384SJohn Madieu 
654300f384SJohn Madieu const struct rz_sysc_init_data rzv2h_sys_init_data = {
664300f384SJohn Madieu 	.soc_id_init_data = &rzv2h_sys_soc_id_init_data,
674300f384SJohn Madieu };
68