xref: /linux/drivers/scsi/qla4xxx/ql4_mbx.c (revision c771600c6af14749609b49565ffb4cac2959710d)
1e3976af5SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2afaf5a2dSDavid Somayajulu /*
3afaf5a2dSDavid Somayajulu  * QLogic iSCSI HBA Driver
44a4f51e9SVikas Chaudhary  * Copyright (c)  2003-2013 QLogic Corporation
5afaf5a2dSDavid Somayajulu  */
6afaf5a2dSDavid Somayajulu 
7eee06a0fSAdheer Chandravanshi #include <linux/ctype.h>
8afaf5a2dSDavid Somayajulu #include "ql4_def.h"
9c0e344c9SDavid C Somayajulu #include "ql4_glbl.h"
10c0e344c9SDavid C Somayajulu #include "ql4_dbg.h"
11c0e344c9SDavid C Somayajulu #include "ql4_inline.h"
12cfb27874SManish Dusane #include "ql4_version.h"
13afaf5a2dSDavid Somayajulu 
qla4xxx_queue_mbox_cmd(struct scsi_qla_host * ha,uint32_t * mbx_cmd,int in_count)1433693c7aSVikas Chaudhary void qla4xxx_queue_mbox_cmd(struct scsi_qla_host *ha, uint32_t *mbx_cmd,
1533693c7aSVikas Chaudhary 			    int in_count)
1633693c7aSVikas Chaudhary {
1733693c7aSVikas Chaudhary 	int i;
1833693c7aSVikas Chaudhary 
1933693c7aSVikas Chaudhary 	/* Load all mailbox registers, except mailbox 0. */
2033693c7aSVikas Chaudhary 	for (i = 1; i < in_count; i++)
2133693c7aSVikas Chaudhary 		writel(mbx_cmd[i], &ha->reg->mailbox[i]);
2233693c7aSVikas Chaudhary 
2333693c7aSVikas Chaudhary 	/* Wakeup firmware  */
2433693c7aSVikas Chaudhary 	writel(mbx_cmd[0], &ha->reg->mailbox[0]);
2533693c7aSVikas Chaudhary 	readl(&ha->reg->mailbox[0]);
2633693c7aSVikas Chaudhary 	writel(set_rmask(CSR_INTR_RISC), &ha->reg->ctrl_status);
2733693c7aSVikas Chaudhary 	readl(&ha->reg->ctrl_status);
2833693c7aSVikas Chaudhary }
2933693c7aSVikas Chaudhary 
qla4xxx_process_mbox_intr(struct scsi_qla_host * ha,int out_count)3033693c7aSVikas Chaudhary void qla4xxx_process_mbox_intr(struct scsi_qla_host *ha, int out_count)
3133693c7aSVikas Chaudhary {
3233693c7aSVikas Chaudhary 	int intr_status;
3333693c7aSVikas Chaudhary 
3433693c7aSVikas Chaudhary 	intr_status = readl(&ha->reg->ctrl_status);
3533693c7aSVikas Chaudhary 	if (intr_status & INTR_PENDING) {
3633693c7aSVikas Chaudhary 		/*
3733693c7aSVikas Chaudhary 		 * Service the interrupt.
3833693c7aSVikas Chaudhary 		 * The ISR will save the mailbox status registers
3933693c7aSVikas Chaudhary 		 * to a temporary storage location in the adapter structure.
4033693c7aSVikas Chaudhary 		 */
4133693c7aSVikas Chaudhary 		ha->mbox_status_count = out_count;
4233693c7aSVikas Chaudhary 		ha->isp_ops->interrupt_service_routine(ha, intr_status);
4333693c7aSVikas Chaudhary 	}
4433693c7aSVikas Chaudhary }
45afaf5a2dSDavid Somayajulu 
46afaf5a2dSDavid Somayajulu /**
47e39c31a7SLee Jones  * qla4xxx_is_intr_poll_mode - Are we allowed to poll for interrupts?
485c19b92aSVikas Chaudhary  * @ha: Pointer to host adapter structure.
490d5fea42SLee Jones  * returns: 1=polling mode, 0=non-polling mode
505c19b92aSVikas Chaudhary  **/
qla4xxx_is_intr_poll_mode(struct scsi_qla_host * ha)515c19b92aSVikas Chaudhary static int qla4xxx_is_intr_poll_mode(struct scsi_qla_host *ha)
525c19b92aSVikas Chaudhary {
535c19b92aSVikas Chaudhary 	int rval = 1;
545c19b92aSVikas Chaudhary 
55b37ca418SVikas Chaudhary 	if (is_qla8032(ha) || is_qla8042(ha)) {
565c19b92aSVikas Chaudhary 		if (test_bit(AF_IRQ_ATTACHED, &ha->flags) &&
575c19b92aSVikas Chaudhary 		    test_bit(AF_83XX_MBOX_INTR_ON, &ha->flags))
585c19b92aSVikas Chaudhary 			rval = 0;
595c19b92aSVikas Chaudhary 	} else {
605c19b92aSVikas Chaudhary 		if (test_bit(AF_IRQ_ATTACHED, &ha->flags) &&
615c19b92aSVikas Chaudhary 		    test_bit(AF_INTERRUPTS_ON, &ha->flags) &&
625c19b92aSVikas Chaudhary 		    test_bit(AF_ONLINE, &ha->flags) &&
635c19b92aSVikas Chaudhary 		    !test_bit(AF_HA_REMOVAL, &ha->flags))
645c19b92aSVikas Chaudhary 			rval = 0;
655c19b92aSVikas Chaudhary 	}
665c19b92aSVikas Chaudhary 
675c19b92aSVikas Chaudhary 	return rval;
685c19b92aSVikas Chaudhary }
695c19b92aSVikas Chaudhary 
705c19b92aSVikas Chaudhary /**
71afaf5a2dSDavid Somayajulu  * qla4xxx_mailbox_command - issues mailbox commands
72afaf5a2dSDavid Somayajulu  * @ha: Pointer to host adapter structure.
73afaf5a2dSDavid Somayajulu  * @inCount: number of mailbox registers to load.
74afaf5a2dSDavid Somayajulu  * @outCount: number of mailbox registers to return.
75afaf5a2dSDavid Somayajulu  * @mbx_cmd: data pointer for mailbox in registers.
76afaf5a2dSDavid Somayajulu  * @mbx_sts: data pointer for mailbox out registers.
77afaf5a2dSDavid Somayajulu  *
7870f23fd6SJustin P. Mattock  * This routine issue mailbox commands and waits for completion.
79afaf5a2dSDavid Somayajulu  * If outCount is 0, this routine completes successfully WITHOUT waiting
80afaf5a2dSDavid Somayajulu  * for the mailbox command to complete.
81afaf5a2dSDavid Somayajulu  **/
qla4xxx_mailbox_command(struct scsi_qla_host * ha,uint8_t inCount,uint8_t outCount,uint32_t * mbx_cmd,uint32_t * mbx_sts)82f4f5df23SVikas Chaudhary int qla4xxx_mailbox_command(struct scsi_qla_host *ha, uint8_t inCount,
83afaf5a2dSDavid Somayajulu 			    uint8_t outCount, uint32_t *mbx_cmd,
84afaf5a2dSDavid Somayajulu 			    uint32_t *mbx_sts)
85afaf5a2dSDavid Somayajulu {
86afaf5a2dSDavid Somayajulu 	int status = QLA_ERROR;
87afaf5a2dSDavid Somayajulu 	uint8_t i;
88afaf5a2dSDavid Somayajulu 	u_long wait_count;
89afaf5a2dSDavid Somayajulu 	unsigned long flags = 0;
9099b53bf5SPrasanna Mumbai 	uint32_t dev_state;
91afaf5a2dSDavid Somayajulu 
92afaf5a2dSDavid Somayajulu 	/* Make sure that pointers are valid */
93afaf5a2dSDavid Somayajulu 	if (!mbx_cmd || !mbx_sts) {
94afaf5a2dSDavid Somayajulu 		DEBUG2(printk("scsi%ld: %s: Invalid mbx_cmd or mbx_sts "
95afaf5a2dSDavid Somayajulu 			      "pointer\n", ha->host_no, __func__));
96477ffb9dSDavid C Somayajulu 		return status;
97477ffb9dSDavid C Somayajulu 	}
9821033639SNilesh Javali 
9913483730SMike Christie 	if (is_qla40XX(ha)) {
10013483730SMike Christie 		if (test_bit(AF_HA_REMOVAL, &ha->flags)) {
10113483730SMike Christie 			DEBUG2(ql4_printk(KERN_WARNING, ha, "scsi%ld: %s: "
10213483730SMike Christie 					  "prematurely completing mbx cmd as "
10313483730SMike Christie 					  "adapter removal detected\n",
10413483730SMike Christie 					  ha->host_no, __func__));
10513483730SMike Christie 			return status;
10613483730SMike Christie 		}
10713483730SMike Christie 	}
10813483730SMike Christie 
1092232be0dSLalit Chandivade 	if ((is_aer_supported(ha)) &&
1102232be0dSLalit Chandivade 	    (test_bit(AF_PCI_CHANNEL_IO_PERM_FAILURE, &ha->flags))) {
1112232be0dSLalit Chandivade 		DEBUG2(printk(KERN_WARNING "scsi%ld: %s: Perm failure on EEH, "
1122232be0dSLalit Chandivade 		    "timeout MBX Exiting.\n", ha->host_no, __func__));
1132232be0dSLalit Chandivade 		return status;
1142232be0dSLalit Chandivade 	}
1152232be0dSLalit Chandivade 
116477ffb9dSDavid C Somayajulu 	/* Mailbox code active */
117477ffb9dSDavid C Somayajulu 	wait_count = MBOX_TOV * 100;
118477ffb9dSDavid C Somayajulu 
119477ffb9dSDavid C Somayajulu 	while (wait_count--) {
120477ffb9dSDavid C Somayajulu 		mutex_lock(&ha->mbox_sem);
121477ffb9dSDavid C Somayajulu 		if (!test_bit(AF_MBOX_COMMAND, &ha->flags)) {
122477ffb9dSDavid C Somayajulu 			set_bit(AF_MBOX_COMMAND, &ha->flags);
123477ffb9dSDavid C Somayajulu 			mutex_unlock(&ha->mbox_sem);
124477ffb9dSDavid C Somayajulu 			break;
125477ffb9dSDavid C Somayajulu 		}
126477ffb9dSDavid C Somayajulu 		mutex_unlock(&ha->mbox_sem);
127477ffb9dSDavid C Somayajulu 		if (!wait_count) {
128477ffb9dSDavid C Somayajulu 			DEBUG2(printk("scsi%ld: %s: mbox_sem failed\n",
129477ffb9dSDavid C Somayajulu 				ha->host_no, __func__));
130477ffb9dSDavid C Somayajulu 			return status;
131477ffb9dSDavid C Somayajulu 		}
132477ffb9dSDavid C Somayajulu 		msleep(10);
133afaf5a2dSDavid Somayajulu 	}
134afaf5a2dSDavid Somayajulu 
1356e7b4292SVikas Chaudhary 	if (is_qla80XX(ha)) {
1365f50aa3aSLalit Chandivade 		if (test_bit(AF_FW_RECOVERY, &ha->flags)) {
1375f50aa3aSLalit Chandivade 			DEBUG2(ql4_printk(KERN_WARNING, ha,
1385f50aa3aSLalit Chandivade 					  "scsi%ld: %s: prematurely completing mbx cmd as firmware recovery detected\n",
1395f50aa3aSLalit Chandivade 					  ha->host_no, __func__));
1405f50aa3aSLalit Chandivade 			goto mbox_exit;
1415f50aa3aSLalit Chandivade 		}
1425f50aa3aSLalit Chandivade 		/* Do not send any mbx cmd if h/w is in failed state*/
14333693c7aSVikas Chaudhary 		ha->isp_ops->idc_lock(ha);
14433693c7aSVikas Chaudhary 		dev_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DEV_STATE);
14533693c7aSVikas Chaudhary 		ha->isp_ops->idc_unlock(ha);
146de8c72daSVikas Chaudhary 		if (dev_state == QLA8XXX_DEV_FAILED) {
1475f50aa3aSLalit Chandivade 			ql4_printk(KERN_WARNING, ha,
1485f50aa3aSLalit Chandivade 				   "scsi%ld: %s: H/W is in failed state, do not send any mailbox commands\n",
1495f50aa3aSLalit Chandivade 				   ha->host_no, __func__);
1505f50aa3aSLalit Chandivade 			goto mbox_exit;
1515f50aa3aSLalit Chandivade 		}
1525f50aa3aSLalit Chandivade 	}
1535f50aa3aSLalit Chandivade 
154afaf5a2dSDavid Somayajulu 	spin_lock_irqsave(&ha->hardware_lock, flags);
155f4f5df23SVikas Chaudhary 
156afaf5a2dSDavid Somayajulu 	ha->mbox_status_count = outCount;
157afaf5a2dSDavid Somayajulu 	for (i = 0; i < outCount; i++)
158afaf5a2dSDavid Somayajulu 		ha->mbox_status[i] = 0;
159afaf5a2dSDavid Somayajulu 
16033693c7aSVikas Chaudhary 	/* Queue the mailbox command to the firmware */
16133693c7aSVikas Chaudhary 	ha->isp_ops->queue_mailbox_command(ha, mbx_cmd, inCount);
162f4f5df23SVikas Chaudhary 
163afaf5a2dSDavid Somayajulu 	spin_unlock_irqrestore(&ha->hardware_lock, flags);
164afaf5a2dSDavid Somayajulu 
165afaf5a2dSDavid Somayajulu 	/* Wait for completion */
166afaf5a2dSDavid Somayajulu 
167afaf5a2dSDavid Somayajulu 	/*
168afaf5a2dSDavid Somayajulu 	 * If we don't want status, don't wait for the mailbox command to
169afaf5a2dSDavid Somayajulu 	 * complete.  For example, MBOX_CMD_RESET_FW doesn't return status,
170afaf5a2dSDavid Somayajulu 	 * you must poll the inbound Interrupt Mask for completion.
171afaf5a2dSDavid Somayajulu 	 */
172afaf5a2dSDavid Somayajulu 	if (outCount == 0) {
173afaf5a2dSDavid Somayajulu 		status = QLA_SUCCESS;
174afaf5a2dSDavid Somayajulu 		goto mbox_exit;
175afaf5a2dSDavid Somayajulu 	}
176f4f5df23SVikas Chaudhary 
177f4f5df23SVikas Chaudhary 	/*
178f4f5df23SVikas Chaudhary 	 * Wait for completion: Poll or completion queue
179f4f5df23SVikas Chaudhary 	 */
1805c19b92aSVikas Chaudhary 	if (qla4xxx_is_intr_poll_mode(ha)) {
181f4f5df23SVikas Chaudhary 		/* Poll for command to complete */
182afaf5a2dSDavid Somayajulu 		wait_count = jiffies + MBOX_TOV * HZ;
183afaf5a2dSDavid Somayajulu 		while (test_bit(AF_MBOX_COMMAND_DONE, &ha->flags) == 0) {
184afaf5a2dSDavid Somayajulu 			if (time_after_eq(jiffies, wait_count))
185afaf5a2dSDavid Somayajulu 				break;
186afaf5a2dSDavid Somayajulu 			/*
187afaf5a2dSDavid Somayajulu 			 * Service the interrupt.
188afaf5a2dSDavid Somayajulu 			 * The ISR will save the mailbox status registers
189afaf5a2dSDavid Somayajulu 			 * to a temporary storage location in the adapter
190afaf5a2dSDavid Somayajulu 			 * structure.
191afaf5a2dSDavid Somayajulu 			 */
192f4f5df23SVikas Chaudhary 			spin_lock_irqsave(&ha->hardware_lock, flags);
19333693c7aSVikas Chaudhary 			ha->isp_ops->process_mailbox_interrupt(ha, outCount);
194afaf5a2dSDavid Somayajulu 			spin_unlock_irqrestore(&ha->hardware_lock, flags);
195afaf5a2dSDavid Somayajulu 			msleep(10);
196afaf5a2dSDavid Somayajulu 		}
1975c19b92aSVikas Chaudhary 	} else {
1985c19b92aSVikas Chaudhary 		/* Do not poll for completion. Use completion queue */
1995c19b92aSVikas Chaudhary 		set_bit(AF_MBOX_COMMAND_NOPOLL, &ha->flags);
2005c19b92aSVikas Chaudhary 		wait_for_completion_timeout(&ha->mbx_intr_comp, MBOX_TOV * HZ);
2015c19b92aSVikas Chaudhary 		clear_bit(AF_MBOX_COMMAND_NOPOLL, &ha->flags);
202f4f5df23SVikas Chaudhary 	}
203afaf5a2dSDavid Somayajulu 
204afaf5a2dSDavid Somayajulu 	/* Check for mailbox timeout. */
205afaf5a2dSDavid Somayajulu 	if (!test_bit(AF_MBOX_COMMAND_DONE, &ha->flags)) {
2066e7b4292SVikas Chaudhary 		if (is_qla80XX(ha) &&
20721033639SNilesh Javali 		    test_bit(AF_FW_RECOVERY, &ha->flags)) {
20821033639SNilesh Javali 			DEBUG2(ql4_printk(KERN_INFO, ha,
20921033639SNilesh Javali 			    "scsi%ld: %s: prematurely completing mbx cmd as "
21021033639SNilesh Javali 			    "firmware recovery detected\n",
21121033639SNilesh Javali 			    ha->host_no, __func__));
21221033639SNilesh Javali 			goto mbox_exit;
21321033639SNilesh Javali 		}
214b1f5df3bSVikas Chaudhary 		ql4_printk(KERN_WARNING, ha, "scsi%ld: Mailbox Cmd 0x%08X timed out, Scheduling Adapter Reset\n",
215b1f5df3bSVikas Chaudhary 			   ha->host_no, mbx_cmd[0]);
216afaf5a2dSDavid Somayajulu 		ha->mailbox_timeout_count++;
217afaf5a2dSDavid Somayajulu 		mbx_sts[0] = (-1);
218afaf5a2dSDavid Somayajulu 		set_bit(DPC_RESET_HA, &ha->dpc_flags);
219e6bd0ebdSGiridhar Malavali 		if (is_qla8022(ha)) {
220e6bd0ebdSGiridhar Malavali 			ql4_printk(KERN_INFO, ha,
221e6bd0ebdSGiridhar Malavali 				   "disabling pause transmit on port 0 & 1.\n");
222f8086f4fSVikas Chaudhary 			qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x98,
223e6bd0ebdSGiridhar Malavali 					CRB_NIU_XG_PAUSE_CTL_P0 |
224e6bd0ebdSGiridhar Malavali 					CRB_NIU_XG_PAUSE_CTL_P1);
225b37ca418SVikas Chaudhary 		} else if (is_qla8032(ha) || is_qla8042(ha)) {
226546fef27STej Parkash 			ql4_printk(KERN_INFO, ha, " %s: disabling pause transmit on port 0 & 1.\n",
227546fef27STej Parkash 				   __func__);
228546fef27STej Parkash 			qla4_83xx_disable_pause(ha);
229e6bd0ebdSGiridhar Malavali 		}
230afaf5a2dSDavid Somayajulu 		goto mbox_exit;
231afaf5a2dSDavid Somayajulu 	}
232afaf5a2dSDavid Somayajulu 
233afaf5a2dSDavid Somayajulu 	/*
234afaf5a2dSDavid Somayajulu 	 * Copy the mailbox out registers to the caller's mailbox in/out
235afaf5a2dSDavid Somayajulu 	 * structure.
236afaf5a2dSDavid Somayajulu 	 */
237afaf5a2dSDavid Somayajulu 	spin_lock_irqsave(&ha->hardware_lock, flags);
238afaf5a2dSDavid Somayajulu 	for (i = 0; i < outCount; i++)
239afaf5a2dSDavid Somayajulu 		mbx_sts[i] = ha->mbox_status[i];
240afaf5a2dSDavid Somayajulu 
241afaf5a2dSDavid Somayajulu 	/* Set return status and error flags (if applicable). */
242afaf5a2dSDavid Somayajulu 	switch (ha->mbox_status[0]) {
243afaf5a2dSDavid Somayajulu 	case MBOX_STS_COMMAND_COMPLETE:
244afaf5a2dSDavid Somayajulu 		status = QLA_SUCCESS;
245afaf5a2dSDavid Somayajulu 		break;
246afaf5a2dSDavid Somayajulu 
247afaf5a2dSDavid Somayajulu 	case MBOX_STS_INTERMEDIATE_COMPLETION:
248afaf5a2dSDavid Somayajulu 		status = QLA_SUCCESS;
249afaf5a2dSDavid Somayajulu 		break;
250afaf5a2dSDavid Somayajulu 
251afaf5a2dSDavid Somayajulu 	case MBOX_STS_BUSY:
252b1f5df3bSVikas Chaudhary 		ql4_printk(KERN_WARNING, ha, "scsi%ld: %s: Cmd = %08X, ISP BUSY\n",
253b1f5df3bSVikas Chaudhary 			   ha->host_no, __func__, mbx_cmd[0]);
254afaf5a2dSDavid Somayajulu 		ha->mailbox_timeout_count++;
255afaf5a2dSDavid Somayajulu 		break;
256afaf5a2dSDavid Somayajulu 
257afaf5a2dSDavid Somayajulu 	default:
258b1f5df3bSVikas Chaudhary 		ql4_printk(KERN_WARNING, ha, "scsi%ld: %s: FAILED, MBOX CMD = %08X, MBOX STS = %08X %08X %08X %08X %08X %08X %08X %08X\n",
259b1f5df3bSVikas Chaudhary 			   ha->host_no, __func__, mbx_cmd[0], mbx_sts[0],
260b1f5df3bSVikas Chaudhary 			   mbx_sts[1], mbx_sts[2], mbx_sts[3], mbx_sts[4],
261b1f5df3bSVikas Chaudhary 			   mbx_sts[5], mbx_sts[6], mbx_sts[7]);
262afaf5a2dSDavid Somayajulu 		break;
263afaf5a2dSDavid Somayajulu 	}
264afaf5a2dSDavid Somayajulu 	spin_unlock_irqrestore(&ha->hardware_lock, flags);
265afaf5a2dSDavid Somayajulu 
266afaf5a2dSDavid Somayajulu mbox_exit:
267477ffb9dSDavid C Somayajulu 	mutex_lock(&ha->mbox_sem);
268afaf5a2dSDavid Somayajulu 	clear_bit(AF_MBOX_COMMAND, &ha->flags);
269afaf5a2dSDavid Somayajulu 	mutex_unlock(&ha->mbox_sem);
270477ffb9dSDavid C Somayajulu 	clear_bit(AF_MBOX_COMMAND_DONE, &ha->flags);
271afaf5a2dSDavid Somayajulu 
272afaf5a2dSDavid Somayajulu 	return status;
273afaf5a2dSDavid Somayajulu }
274afaf5a2dSDavid Somayajulu 
275068237c8STej Parkash /**
276068237c8STej Parkash  * qla4xxx_get_minidump_template - Get the firmware template
277068237c8STej Parkash  * @ha: Pointer to host adapter structure.
278068237c8STej Parkash  * @phys_addr: dma address for template
279068237c8STej Parkash  *
280068237c8STej Parkash  * Obtain the minidump template from firmware during initialization
281068237c8STej Parkash  * as it may not be available when minidump is desired.
282068237c8STej Parkash  **/
qla4xxx_get_minidump_template(struct scsi_qla_host * ha,dma_addr_t phys_addr)283068237c8STej Parkash int qla4xxx_get_minidump_template(struct scsi_qla_host *ha,
284068237c8STej Parkash 				  dma_addr_t phys_addr)
285068237c8STej Parkash {
286068237c8STej Parkash 	uint32_t mbox_cmd[MBOX_REG_COUNT];
287068237c8STej Parkash 	uint32_t mbox_sts[MBOX_REG_COUNT];
288068237c8STej Parkash 	int status;
289068237c8STej Parkash 
290068237c8STej Parkash 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
291068237c8STej Parkash 	memset(&mbox_sts, 0, sizeof(mbox_sts));
292068237c8STej Parkash 
293068237c8STej Parkash 	mbox_cmd[0] = MBOX_CMD_MINIDUMP;
294068237c8STej Parkash 	mbox_cmd[1] = MINIDUMP_GET_TMPLT_SUBCOMMAND;
295068237c8STej Parkash 	mbox_cmd[2] = LSDW(phys_addr);
296068237c8STej Parkash 	mbox_cmd[3] = MSDW(phys_addr);
297068237c8STej Parkash 	mbox_cmd[4] = ha->fw_dump_tmplt_size;
298068237c8STej Parkash 	mbox_cmd[5] = 0;
299068237c8STej Parkash 
300068237c8STej Parkash 	status = qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 2, &mbox_cmd[0],
301068237c8STej Parkash 					 &mbox_sts[0]);
302068237c8STej Parkash 	if (status != QLA_SUCCESS) {
303068237c8STej Parkash 		DEBUG2(ql4_printk(KERN_INFO, ha,
304068237c8STej Parkash 				  "scsi%ld: %s: Cmd = %08X, mbx[0] = 0x%04x, mbx[1] = 0x%04x\n",
305068237c8STej Parkash 				  ha->host_no, __func__, mbox_cmd[0],
306068237c8STej Parkash 				  mbox_sts[0], mbox_sts[1]));
307068237c8STej Parkash 	}
308068237c8STej Parkash 	return status;
309068237c8STej Parkash }
310068237c8STej Parkash 
311068237c8STej Parkash /**
312068237c8STej Parkash  * qla4xxx_req_template_size - Get minidump template size from firmware.
313068237c8STej Parkash  * @ha: Pointer to host adapter structure.
314068237c8STej Parkash  **/
qla4xxx_req_template_size(struct scsi_qla_host * ha)315068237c8STej Parkash int qla4xxx_req_template_size(struct scsi_qla_host *ha)
316068237c8STej Parkash {
317068237c8STej Parkash 	uint32_t mbox_cmd[MBOX_REG_COUNT];
318068237c8STej Parkash 	uint32_t mbox_sts[MBOX_REG_COUNT];
319068237c8STej Parkash 	int status;
320068237c8STej Parkash 
321068237c8STej Parkash 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
322068237c8STej Parkash 	memset(&mbox_sts, 0, sizeof(mbox_sts));
323068237c8STej Parkash 
324068237c8STej Parkash 	mbox_cmd[0] = MBOX_CMD_MINIDUMP;
325068237c8STej Parkash 	mbox_cmd[1] = MINIDUMP_GET_SIZE_SUBCOMMAND;
326068237c8STej Parkash 
327068237c8STej Parkash 	status = qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 8, &mbox_cmd[0],
328068237c8STej Parkash 					 &mbox_sts[0]);
329068237c8STej Parkash 	if (status == QLA_SUCCESS) {
330068237c8STej Parkash 		ha->fw_dump_tmplt_size = mbox_sts[1];
331068237c8STej Parkash 		DEBUG2(ql4_printk(KERN_INFO, ha,
332068237c8STej Parkash 				  "%s: sts[0]=0x%04x, template  size=0x%04x, size_cm_02=0x%04x, size_cm_04=0x%04x, size_cm_08=0x%04x, size_cm_10=0x%04x, size_cm_FF=0x%04x, version=0x%04x\n",
333068237c8STej Parkash 				  __func__, mbox_sts[0], mbox_sts[1],
334068237c8STej Parkash 				  mbox_sts[2], mbox_sts[3], mbox_sts[4],
335068237c8STej Parkash 				  mbox_sts[5], mbox_sts[6], mbox_sts[7]));
336068237c8STej Parkash 		if (ha->fw_dump_tmplt_size == 0)
337068237c8STej Parkash 			status = QLA_ERROR;
338068237c8STej Parkash 	} else {
339068237c8STej Parkash 		ql4_printk(KERN_WARNING, ha,
340068237c8STej Parkash 			   "%s: Error sts[0]=0x%04x, mbx[1]=0x%04x\n",
341068237c8STej Parkash 			   __func__, mbox_sts[0], mbox_sts[1]);
342068237c8STej Parkash 		status = QLA_ERROR;
343068237c8STej Parkash 	}
344068237c8STej Parkash 
345068237c8STej Parkash 	return status;
346068237c8STej Parkash }
347068237c8STej Parkash 
qla4xxx_mailbox_premature_completion(struct scsi_qla_host * ha)34821033639SNilesh Javali void qla4xxx_mailbox_premature_completion(struct scsi_qla_host *ha)
34921033639SNilesh Javali {
35021033639SNilesh Javali 	set_bit(AF_FW_RECOVERY, &ha->flags);
35121033639SNilesh Javali 	ql4_printk(KERN_INFO, ha, "scsi%ld: %s: set FW RECOVERY!\n",
35221033639SNilesh Javali 	    ha->host_no, __func__);
35321033639SNilesh Javali 
35421033639SNilesh Javali 	if (test_bit(AF_MBOX_COMMAND, &ha->flags)) {
35521033639SNilesh Javali 		if (test_bit(AF_MBOX_COMMAND_NOPOLL, &ha->flags)) {
35621033639SNilesh Javali 			complete(&ha->mbx_intr_comp);
35721033639SNilesh Javali 			ql4_printk(KERN_INFO, ha, "scsi%ld: %s: Due to fw "
35821033639SNilesh Javali 			    "recovery, doing premature completion of "
35921033639SNilesh Javali 			    "mbx cmd\n", ha->host_no, __func__);
36021033639SNilesh Javali 
36121033639SNilesh Javali 		} else {
36221033639SNilesh Javali 			set_bit(AF_MBOX_COMMAND_DONE, &ha->flags);
36321033639SNilesh Javali 			ql4_printk(KERN_INFO, ha, "scsi%ld: %s: Due to fw "
36421033639SNilesh Javali 			    "recovery, doing premature completion of "
36521033639SNilesh Javali 			    "polling mbx cmd\n", ha->host_no, __func__);
36621033639SNilesh Javali 		}
36721033639SNilesh Javali 	}
36821033639SNilesh Javali }
36921033639SNilesh Javali 
370f4f5df23SVikas Chaudhary static uint8_t
qla4xxx_set_ifcb(struct scsi_qla_host * ha,uint32_t * mbox_cmd,uint32_t * mbox_sts,dma_addr_t init_fw_cb_dma)3712a49a78eSVikas Chaudhary qla4xxx_set_ifcb(struct scsi_qla_host *ha, uint32_t *mbox_cmd,
3722a49a78eSVikas Chaudhary 		 uint32_t *mbox_sts, dma_addr_t init_fw_cb_dma)
3732a49a78eSVikas Chaudhary {
3742a49a78eSVikas Chaudhary 	memset(mbox_cmd, 0, sizeof(mbox_cmd[0]) * MBOX_REG_COUNT);
3752a49a78eSVikas Chaudhary 	memset(mbox_sts, 0, sizeof(mbox_sts[0]) * MBOX_REG_COUNT);
3762657c800SShyam Sundar 
3772657c800SShyam Sundar 	if (is_qla8022(ha))
378f8086f4fSVikas Chaudhary 		qla4_82xx_wr_32(ha, ha->nx_db_wr_ptr, 0);
3792657c800SShyam Sundar 
3802a49a78eSVikas Chaudhary 	mbox_cmd[0] = MBOX_CMD_INITIALIZE_FIRMWARE;
3812a49a78eSVikas Chaudhary 	mbox_cmd[1] = 0;
3822a49a78eSVikas Chaudhary 	mbox_cmd[2] = LSDW(init_fw_cb_dma);
3832a49a78eSVikas Chaudhary 	mbox_cmd[3] = MSDW(init_fw_cb_dma);
3842a49a78eSVikas Chaudhary 	mbox_cmd[4] = sizeof(struct addr_ctrl_blk);
3852a49a78eSVikas Chaudhary 
3862a49a78eSVikas Chaudhary 	if (qla4xxx_mailbox_command(ha, 6, 6, mbox_cmd, mbox_sts) !=
3872a49a78eSVikas Chaudhary 	    QLA_SUCCESS) {
3882a49a78eSVikas Chaudhary 		DEBUG2(printk(KERN_WARNING "scsi%ld: %s: "
3892a49a78eSVikas Chaudhary 			      "MBOX_CMD_INITIALIZE_FIRMWARE"
3902a49a78eSVikas Chaudhary 			      " failed w/ status %04X\n",
3912a49a78eSVikas Chaudhary 			      ha->host_no, __func__, mbox_sts[0]));
3922a49a78eSVikas Chaudhary 		return QLA_ERROR;
3932a49a78eSVikas Chaudhary 	}
3942a49a78eSVikas Chaudhary 	return QLA_SUCCESS;
3952a49a78eSVikas Chaudhary }
3962a49a78eSVikas Chaudhary 
397d00efe3fSMike Christie uint8_t
qla4xxx_get_ifcb(struct scsi_qla_host * ha,uint32_t * mbox_cmd,uint32_t * mbox_sts,dma_addr_t init_fw_cb_dma)3982a49a78eSVikas Chaudhary qla4xxx_get_ifcb(struct scsi_qla_host *ha, uint32_t *mbox_cmd,
3992a49a78eSVikas Chaudhary 		 uint32_t *mbox_sts, dma_addr_t init_fw_cb_dma)
4002a49a78eSVikas Chaudhary {
4012a49a78eSVikas Chaudhary 	memset(mbox_cmd, 0, sizeof(mbox_cmd[0]) * MBOX_REG_COUNT);
4022a49a78eSVikas Chaudhary 	memset(mbox_sts, 0, sizeof(mbox_sts[0]) * MBOX_REG_COUNT);
4032a49a78eSVikas Chaudhary 	mbox_cmd[0] = MBOX_CMD_GET_INIT_FW_CTRL_BLOCK;
4042a49a78eSVikas Chaudhary 	mbox_cmd[2] = LSDW(init_fw_cb_dma);
4052a49a78eSVikas Chaudhary 	mbox_cmd[3] = MSDW(init_fw_cb_dma);
4062a49a78eSVikas Chaudhary 	mbox_cmd[4] = sizeof(struct addr_ctrl_blk);
4072a49a78eSVikas Chaudhary 
4082a49a78eSVikas Chaudhary 	if (qla4xxx_mailbox_command(ha, 5, 5, mbox_cmd, mbox_sts) !=
4092a49a78eSVikas Chaudhary 	    QLA_SUCCESS) {
4102a49a78eSVikas Chaudhary 		DEBUG2(printk(KERN_WARNING "scsi%ld: %s: "
4112a49a78eSVikas Chaudhary 			      "MBOX_CMD_GET_INIT_FW_CTRL_BLOCK"
4122a49a78eSVikas Chaudhary 			      " failed w/ status %04X\n",
4132a49a78eSVikas Chaudhary 			      ha->host_no, __func__, mbox_sts[0]));
4142a49a78eSVikas Chaudhary 		return QLA_ERROR;
4152a49a78eSVikas Chaudhary 	}
4162a49a78eSVikas Chaudhary 	return QLA_SUCCESS;
4172a49a78eSVikas Chaudhary }
4182a49a78eSVikas Chaudhary 
qla4xxx_set_ipaddr_state(uint8_t fw_ipaddr_state)419f8e93412SHarish Zunjarrao uint8_t qla4xxx_set_ipaddr_state(uint8_t fw_ipaddr_state)
420f8e93412SHarish Zunjarrao {
421f8e93412SHarish Zunjarrao 	uint8_t ipaddr_state;
422f8e93412SHarish Zunjarrao 
423f8e93412SHarish Zunjarrao 	switch (fw_ipaddr_state) {
424f8e93412SHarish Zunjarrao 	case IP_ADDRSTATE_UNCONFIGURED:
425f8e93412SHarish Zunjarrao 		ipaddr_state = ISCSI_IPDDRESS_STATE_UNCONFIGURED;
426f8e93412SHarish Zunjarrao 		break;
427f8e93412SHarish Zunjarrao 	case IP_ADDRSTATE_INVALID:
428f8e93412SHarish Zunjarrao 		ipaddr_state = ISCSI_IPDDRESS_STATE_INVALID;
429f8e93412SHarish Zunjarrao 		break;
430f8e93412SHarish Zunjarrao 	case IP_ADDRSTATE_ACQUIRING:
431f8e93412SHarish Zunjarrao 		ipaddr_state = ISCSI_IPDDRESS_STATE_ACQUIRING;
432f8e93412SHarish Zunjarrao 		break;
433f8e93412SHarish Zunjarrao 	case IP_ADDRSTATE_TENTATIVE:
434f8e93412SHarish Zunjarrao 		ipaddr_state = ISCSI_IPDDRESS_STATE_TENTATIVE;
435f8e93412SHarish Zunjarrao 		break;
436f8e93412SHarish Zunjarrao 	case IP_ADDRSTATE_DEPRICATED:
437f8e93412SHarish Zunjarrao 		ipaddr_state = ISCSI_IPDDRESS_STATE_DEPRECATED;
438f8e93412SHarish Zunjarrao 		break;
439f8e93412SHarish Zunjarrao 	case IP_ADDRSTATE_PREFERRED:
440f8e93412SHarish Zunjarrao 		ipaddr_state = ISCSI_IPDDRESS_STATE_VALID;
441f8e93412SHarish Zunjarrao 		break;
442f8e93412SHarish Zunjarrao 	case IP_ADDRSTATE_DISABLING:
443f8e93412SHarish Zunjarrao 		ipaddr_state = ISCSI_IPDDRESS_STATE_DISABLING;
444f8e93412SHarish Zunjarrao 		break;
445f8e93412SHarish Zunjarrao 	default:
446f8e93412SHarish Zunjarrao 		ipaddr_state = ISCSI_IPDDRESS_STATE_UNCONFIGURED;
447f8e93412SHarish Zunjarrao 	}
448f8e93412SHarish Zunjarrao 	return ipaddr_state;
449f8e93412SHarish Zunjarrao }
450f8e93412SHarish Zunjarrao 
451f4f5df23SVikas Chaudhary static void
qla4xxx_update_local_ip(struct scsi_qla_host * ha,struct addr_ctrl_blk * init_fw_cb)4522a49a78eSVikas Chaudhary qla4xxx_update_local_ip(struct scsi_qla_host *ha,
4532a49a78eSVikas Chaudhary 			struct addr_ctrl_blk *init_fw_cb)
4542a49a78eSVikas Chaudhary {
4552bab08fcSVikas Chaudhary 	ha->ip_config.tcp_options = le16_to_cpu(init_fw_cb->ipv4_tcp_opts);
4562bab08fcSVikas Chaudhary 	ha->ip_config.ipv4_options = le16_to_cpu(init_fw_cb->ipv4_ip_opts);
4572bab08fcSVikas Chaudhary 	ha->ip_config.ipv4_addr_state =
458f8e93412SHarish Zunjarrao 			qla4xxx_set_ipaddr_state(init_fw_cb->ipv4_addr_state);
459943c157bSVikas Chaudhary 	ha->ip_config.eth_mtu_size =
460943c157bSVikas Chaudhary 				le16_to_cpu(init_fw_cb->eth_mtu_size);
4612ada7fc5SVikas Chaudhary 	ha->ip_config.ipv4_port = le16_to_cpu(init_fw_cb->ipv4_port);
4622bab08fcSVikas Chaudhary 
4632bab08fcSVikas Chaudhary 	if (ha->acb_version == ACB_SUPPORTED) {
4642bab08fcSVikas Chaudhary 		ha->ip_config.ipv6_options = le16_to_cpu(init_fw_cb->ipv6_opts);
4652bab08fcSVikas Chaudhary 		ha->ip_config.ipv6_addl_options =
4662bab08fcSVikas Chaudhary 				le16_to_cpu(init_fw_cb->ipv6_addtl_opts);
467f8e93412SHarish Zunjarrao 		ha->ip_config.ipv6_tcp_options =
468f8e93412SHarish Zunjarrao 				le16_to_cpu(init_fw_cb->ipv6_tcp_opts);
4692bab08fcSVikas Chaudhary 	}
4702bab08fcSVikas Chaudhary 
4712a49a78eSVikas Chaudhary 	/* Save IPv4 Address Info */
4722bab08fcSVikas Chaudhary 	memcpy(ha->ip_config.ip_address, init_fw_cb->ipv4_addr,
4732bab08fcSVikas Chaudhary 	       min(sizeof(ha->ip_config.ip_address),
4742bab08fcSVikas Chaudhary 		   sizeof(init_fw_cb->ipv4_addr)));
4752bab08fcSVikas Chaudhary 	memcpy(ha->ip_config.subnet_mask, init_fw_cb->ipv4_subnet,
4762bab08fcSVikas Chaudhary 	       min(sizeof(ha->ip_config.subnet_mask),
4772bab08fcSVikas Chaudhary 		   sizeof(init_fw_cb->ipv4_subnet)));
4782bab08fcSVikas Chaudhary 	memcpy(ha->ip_config.gateway, init_fw_cb->ipv4_gw_addr,
4792bab08fcSVikas Chaudhary 	       min(sizeof(ha->ip_config.gateway),
4802bab08fcSVikas Chaudhary 		   sizeof(init_fw_cb->ipv4_gw_addr)));
4812a49a78eSVikas Chaudhary 
4826ac73e8cSVikas Chaudhary 	ha->ip_config.ipv4_vlan_tag = be16_to_cpu(init_fw_cb->ipv4_vlan_tag);
483f8e93412SHarish Zunjarrao 	ha->ip_config.control = init_fw_cb->control;
484f8e93412SHarish Zunjarrao 	ha->ip_config.tcp_wsf = init_fw_cb->ipv4_tcp_wsf;
485f8e93412SHarish Zunjarrao 	ha->ip_config.ipv4_tos = init_fw_cb->ipv4_tos;
486f8e93412SHarish Zunjarrao 	ha->ip_config.ipv4_cache_id = init_fw_cb->ipv4_cacheid;
487f8e93412SHarish Zunjarrao 	ha->ip_config.ipv4_alt_cid_len = init_fw_cb->ipv4_dhcp_alt_cid_len;
488f8e93412SHarish Zunjarrao 	memcpy(ha->ip_config.ipv4_alt_cid, init_fw_cb->ipv4_dhcp_alt_cid,
489f8e93412SHarish Zunjarrao 	       min(sizeof(ha->ip_config.ipv4_alt_cid),
490f8e93412SHarish Zunjarrao 		   sizeof(init_fw_cb->ipv4_dhcp_alt_cid)));
491f8e93412SHarish Zunjarrao 	ha->ip_config.ipv4_vid_len = init_fw_cb->ipv4_dhcp_vid_len;
492f8e93412SHarish Zunjarrao 	memcpy(ha->ip_config.ipv4_vid, init_fw_cb->ipv4_dhcp_vid,
493f8e93412SHarish Zunjarrao 	       min(sizeof(ha->ip_config.ipv4_vid),
494f8e93412SHarish Zunjarrao 		   sizeof(init_fw_cb->ipv4_dhcp_vid)));
495f8e93412SHarish Zunjarrao 	ha->ip_config.ipv4_ttl = init_fw_cb->ipv4_ttl;
496f8e93412SHarish Zunjarrao 	ha->ip_config.def_timeout = le16_to_cpu(init_fw_cb->def_timeout);
497f8e93412SHarish Zunjarrao 	ha->ip_config.abort_timer = init_fw_cb->abort_timer;
498f8e93412SHarish Zunjarrao 	ha->ip_config.iscsi_options = le16_to_cpu(init_fw_cb->iscsi_opts);
499f8e93412SHarish Zunjarrao 	ha->ip_config.iscsi_max_pdu_size =
500f8e93412SHarish Zunjarrao 				le16_to_cpu(init_fw_cb->iscsi_max_pdu_size);
501f8e93412SHarish Zunjarrao 	ha->ip_config.iscsi_first_burst_len =
502f8e93412SHarish Zunjarrao 				le16_to_cpu(init_fw_cb->iscsi_fburst_len);
503f8e93412SHarish Zunjarrao 	ha->ip_config.iscsi_max_outstnd_r2t =
504f8e93412SHarish Zunjarrao 				le16_to_cpu(init_fw_cb->iscsi_max_outstnd_r2t);
505f8e93412SHarish Zunjarrao 	ha->ip_config.iscsi_max_burst_len =
506f8e93412SHarish Zunjarrao 				le16_to_cpu(init_fw_cb->iscsi_max_burst_len);
507f8e93412SHarish Zunjarrao 	memcpy(ha->ip_config.iscsi_name, init_fw_cb->iscsi_name,
508f8e93412SHarish Zunjarrao 	       min(sizeof(ha->ip_config.iscsi_name),
509f8e93412SHarish Zunjarrao 		   sizeof(init_fw_cb->iscsi_name)));
5106ac73e8cSVikas Chaudhary 
5112a49a78eSVikas Chaudhary 	if (is_ipv6_enabled(ha)) {
5122a49a78eSVikas Chaudhary 		/* Save IPv6 Address */
5132bab08fcSVikas Chaudhary 		ha->ip_config.ipv6_link_local_state =
514f8e93412SHarish Zunjarrao 		  qla4xxx_set_ipaddr_state(init_fw_cb->ipv6_lnk_lcl_addr_state);
5152bab08fcSVikas Chaudhary 		ha->ip_config.ipv6_addr0_state =
516f8e93412SHarish Zunjarrao 			qla4xxx_set_ipaddr_state(init_fw_cb->ipv6_addr0_state);
5172bab08fcSVikas Chaudhary 		ha->ip_config.ipv6_addr1_state =
518f8e93412SHarish Zunjarrao 			qla4xxx_set_ipaddr_state(init_fw_cb->ipv6_addr1_state);
519f8e93412SHarish Zunjarrao 
520f8e93412SHarish Zunjarrao 		switch (le16_to_cpu(init_fw_cb->ipv6_dflt_rtr_state)) {
521f8e93412SHarish Zunjarrao 		case IPV6_RTRSTATE_UNKNOWN:
5222bab08fcSVikas Chaudhary 			ha->ip_config.ipv6_default_router_state =
523f8e93412SHarish Zunjarrao 						ISCSI_ROUTER_STATE_UNKNOWN;
524f8e93412SHarish Zunjarrao 			break;
525f8e93412SHarish Zunjarrao 		case IPV6_RTRSTATE_MANUAL:
526f8e93412SHarish Zunjarrao 			ha->ip_config.ipv6_default_router_state =
527f8e93412SHarish Zunjarrao 						ISCSI_ROUTER_STATE_MANUAL;
528f8e93412SHarish Zunjarrao 			break;
529f8e93412SHarish Zunjarrao 		case IPV6_RTRSTATE_ADVERTISED:
530f8e93412SHarish Zunjarrao 			ha->ip_config.ipv6_default_router_state =
531f8e93412SHarish Zunjarrao 						ISCSI_ROUTER_STATE_ADVERTISED;
532f8e93412SHarish Zunjarrao 			break;
533f8e93412SHarish Zunjarrao 		case IPV6_RTRSTATE_STALE:
534f8e93412SHarish Zunjarrao 			ha->ip_config.ipv6_default_router_state =
535f8e93412SHarish Zunjarrao 						ISCSI_ROUTER_STATE_STALE;
536f8e93412SHarish Zunjarrao 			break;
537f8e93412SHarish Zunjarrao 		default:
538f8e93412SHarish Zunjarrao 			ha->ip_config.ipv6_default_router_state =
539f8e93412SHarish Zunjarrao 						ISCSI_ROUTER_STATE_UNKNOWN;
540f8e93412SHarish Zunjarrao 		}
541f8e93412SHarish Zunjarrao 
5422bab08fcSVikas Chaudhary 		ha->ip_config.ipv6_link_local_addr.in6_u.u6_addr8[0] = 0xFE;
5432bab08fcSVikas Chaudhary 		ha->ip_config.ipv6_link_local_addr.in6_u.u6_addr8[1] = 0x80;
5442a49a78eSVikas Chaudhary 
5452bab08fcSVikas Chaudhary 		memcpy(&ha->ip_config.ipv6_link_local_addr.in6_u.u6_addr8[8],
5462a49a78eSVikas Chaudhary 		       init_fw_cb->ipv6_if_id,
5472bab08fcSVikas Chaudhary 		       min(sizeof(ha->ip_config.ipv6_link_local_addr)/2,
5482a49a78eSVikas Chaudhary 			   sizeof(init_fw_cb->ipv6_if_id)));
5492bab08fcSVikas Chaudhary 		memcpy(&ha->ip_config.ipv6_addr0, init_fw_cb->ipv6_addr0,
5502bab08fcSVikas Chaudhary 		       min(sizeof(ha->ip_config.ipv6_addr0),
5512a49a78eSVikas Chaudhary 			   sizeof(init_fw_cb->ipv6_addr0)));
5522bab08fcSVikas Chaudhary 		memcpy(&ha->ip_config.ipv6_addr1, init_fw_cb->ipv6_addr1,
5532bab08fcSVikas Chaudhary 		       min(sizeof(ha->ip_config.ipv6_addr1),
5542a49a78eSVikas Chaudhary 			   sizeof(init_fw_cb->ipv6_addr1)));
5552bab08fcSVikas Chaudhary 		memcpy(&ha->ip_config.ipv6_default_router_addr,
5562a49a78eSVikas Chaudhary 		       init_fw_cb->ipv6_dflt_rtr_addr,
5572bab08fcSVikas Chaudhary 		       min(sizeof(ha->ip_config.ipv6_default_router_addr),
5582a49a78eSVikas Chaudhary 			   sizeof(init_fw_cb->ipv6_dflt_rtr_addr)));
5596ac73e8cSVikas Chaudhary 		ha->ip_config.ipv6_vlan_tag =
5606ac73e8cSVikas Chaudhary 				be16_to_cpu(init_fw_cb->ipv6_vlan_tag);
5612ada7fc5SVikas Chaudhary 		ha->ip_config.ipv6_port = le16_to_cpu(init_fw_cb->ipv6_port);
562f8e93412SHarish Zunjarrao 		ha->ip_config.ipv6_cache_id = init_fw_cb->ipv6_cache_id;
563f8e93412SHarish Zunjarrao 		ha->ip_config.ipv6_flow_lbl =
564f8e93412SHarish Zunjarrao 				le16_to_cpu(init_fw_cb->ipv6_flow_lbl);
565f8e93412SHarish Zunjarrao 		ha->ip_config.ipv6_traffic_class =
566f8e93412SHarish Zunjarrao 				init_fw_cb->ipv6_traffic_class;
567f8e93412SHarish Zunjarrao 		ha->ip_config.ipv6_hop_limit = init_fw_cb->ipv6_hop_limit;
568f8e93412SHarish Zunjarrao 		ha->ip_config.ipv6_nd_reach_time =
569f8e93412SHarish Zunjarrao 				le32_to_cpu(init_fw_cb->ipv6_nd_reach_time);
570f8e93412SHarish Zunjarrao 		ha->ip_config.ipv6_nd_rexmit_timer =
571f8e93412SHarish Zunjarrao 				le32_to_cpu(init_fw_cb->ipv6_nd_rexmit_timer);
572f8e93412SHarish Zunjarrao 		ha->ip_config.ipv6_nd_stale_timeout =
573f8e93412SHarish Zunjarrao 				le32_to_cpu(init_fw_cb->ipv6_nd_stale_timeout);
574f8e93412SHarish Zunjarrao 		ha->ip_config.ipv6_dup_addr_detect_count =
575f8e93412SHarish Zunjarrao 					init_fw_cb->ipv6_dup_addr_detect_count;
576f8e93412SHarish Zunjarrao 		ha->ip_config.ipv6_gw_advrt_mtu =
577f8e93412SHarish Zunjarrao 				le32_to_cpu(init_fw_cb->ipv6_gw_advrt_mtu);
578f8e93412SHarish Zunjarrao 		ha->ip_config.ipv6_tcp_wsf = init_fw_cb->ipv6_tcp_wsf;
5792a49a78eSVikas Chaudhary 	}
5802a49a78eSVikas Chaudhary }
5812a49a78eSVikas Chaudhary 
582d00efe3fSMike Christie uint8_t
qla4xxx_update_local_ifcb(struct scsi_qla_host * ha,uint32_t * mbox_cmd,uint32_t * mbox_sts,struct addr_ctrl_blk * init_fw_cb,dma_addr_t init_fw_cb_dma)5832a49a78eSVikas Chaudhary qla4xxx_update_local_ifcb(struct scsi_qla_host *ha,
5842a49a78eSVikas Chaudhary 			  uint32_t *mbox_cmd,
5852a49a78eSVikas Chaudhary 			  uint32_t *mbox_sts,
5862a49a78eSVikas Chaudhary 			  struct addr_ctrl_blk  *init_fw_cb,
5872a49a78eSVikas Chaudhary 			  dma_addr_t init_fw_cb_dma)
5882a49a78eSVikas Chaudhary {
5892a49a78eSVikas Chaudhary 	if (qla4xxx_get_ifcb(ha, mbox_cmd, mbox_sts, init_fw_cb_dma)
5902a49a78eSVikas Chaudhary 	    != QLA_SUCCESS) {
5912a49a78eSVikas Chaudhary 		DEBUG2(printk(KERN_WARNING
5922a49a78eSVikas Chaudhary 			      "scsi%ld: %s: Failed to get init_fw_ctrl_blk\n",
5932a49a78eSVikas Chaudhary 			      ha->host_no, __func__));
5942a49a78eSVikas Chaudhary 		return QLA_ERROR;
5952a49a78eSVikas Chaudhary 	}
5962a49a78eSVikas Chaudhary 
5972a49a78eSVikas Chaudhary 	DEBUG2(qla4xxx_dump_buffer(init_fw_cb, sizeof(struct addr_ctrl_blk)));
5982a49a78eSVikas Chaudhary 
5992a49a78eSVikas Chaudhary 	/* Save some info in adapter structure. */
6002a49a78eSVikas Chaudhary 	ha->acb_version = init_fw_cb->acb_version;
6012a49a78eSVikas Chaudhary 	ha->firmware_options = le16_to_cpu(init_fw_cb->fw_options);
6022a49a78eSVikas Chaudhary 	ha->heartbeat_interval = init_fw_cb->hb_interval;
6032a49a78eSVikas Chaudhary 	memcpy(ha->name_string, init_fw_cb->iscsi_name,
6042a49a78eSVikas Chaudhary 		min(sizeof(ha->name_string),
6052a49a78eSVikas Chaudhary 		sizeof(init_fw_cb->iscsi_name)));
60613483730SMike Christie 	ha->def_timeout = le16_to_cpu(init_fw_cb->def_timeout);
6072a49a78eSVikas Chaudhary 	/*memcpy(ha->alias, init_fw_cb->Alias,
6082a49a78eSVikas Chaudhary 	       min(sizeof(ha->alias), sizeof(init_fw_cb->Alias)));*/
6092a49a78eSVikas Chaudhary 
6102a49a78eSVikas Chaudhary 	qla4xxx_update_local_ip(ha, init_fw_cb);
6112a49a78eSVikas Chaudhary 
6122a49a78eSVikas Chaudhary 	return QLA_SUCCESS;
6132a49a78eSVikas Chaudhary }
6142a49a78eSVikas Chaudhary 
615afaf5a2dSDavid Somayajulu /**
616afaf5a2dSDavid Somayajulu  * qla4xxx_initialize_fw_cb - initializes firmware control block.
617afaf5a2dSDavid Somayajulu  * @ha: Pointer to host adapter structure.
618afaf5a2dSDavid Somayajulu  **/
qla4xxx_initialize_fw_cb(struct scsi_qla_host * ha)619afaf5a2dSDavid Somayajulu int qla4xxx_initialize_fw_cb(struct scsi_qla_host * ha)
620afaf5a2dSDavid Somayajulu {
6212a49a78eSVikas Chaudhary 	struct addr_ctrl_blk *init_fw_cb;
622afaf5a2dSDavid Somayajulu 	dma_addr_t init_fw_cb_dma;
623afaf5a2dSDavid Somayajulu 	uint32_t mbox_cmd[MBOX_REG_COUNT];
624afaf5a2dSDavid Somayajulu 	uint32_t mbox_sts[MBOX_REG_COUNT];
625afaf5a2dSDavid Somayajulu 	int status = QLA_ERROR;
626afaf5a2dSDavid Somayajulu 
627750afb08SLuis Chamberlain 	init_fw_cb = dma_alloc_coherent(&ha->pdev->dev,
6282a49a78eSVikas Chaudhary 					sizeof(struct addr_ctrl_blk),
629afaf5a2dSDavid Somayajulu 					&init_fw_cb_dma, GFP_KERNEL);
630afaf5a2dSDavid Somayajulu 	if (init_fw_cb == NULL) {
631afaf5a2dSDavid Somayajulu 		DEBUG2(printk("scsi%ld: %s: Unable to alloc init_cb\n",
632afaf5a2dSDavid Somayajulu 			      ha->host_no, __func__));
633beabe7c1SPrasanna Mumbai 		goto exit_init_fw_cb_no_free;
634afaf5a2dSDavid Somayajulu 	}
635afaf5a2dSDavid Somayajulu 
636afaf5a2dSDavid Somayajulu 	/* Get Initialize Firmware Control Block. */
637afaf5a2dSDavid Somayajulu 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
638afaf5a2dSDavid Somayajulu 	memset(&mbox_sts, 0, sizeof(mbox_sts));
639c0e344c9SDavid C Somayajulu 
6402a49a78eSVikas Chaudhary 	if (qla4xxx_get_ifcb(ha, &mbox_cmd[0], &mbox_sts[0], init_fw_cb_dma) !=
641afaf5a2dSDavid Somayajulu 	    QLA_SUCCESS) {
6422a49a78eSVikas Chaudhary 		goto exit_init_fw_cb;
643afaf5a2dSDavid Somayajulu 	}
644afaf5a2dSDavid Somayajulu 
645afaf5a2dSDavid Somayajulu 	/* Fill in the request and response queue information. */
6462a49a78eSVikas Chaudhary 	init_fw_cb->rqq_consumer_idx = cpu_to_le16(ha->request_out);
6472a49a78eSVikas Chaudhary 	init_fw_cb->compq_producer_idx = cpu_to_le16(ha->response_in);
64833529018SDwaipayan Ray 	init_fw_cb->rqq_len = cpu_to_le16(REQUEST_QUEUE_DEPTH);
64933529018SDwaipayan Ray 	init_fw_cb->compq_len = cpu_to_le16(RESPONSE_QUEUE_DEPTH);
6502a49a78eSVikas Chaudhary 	init_fw_cb->rqq_addr_lo = cpu_to_le32(LSDW(ha->request_dma));
6512a49a78eSVikas Chaudhary 	init_fw_cb->rqq_addr_hi = cpu_to_le32(MSDW(ha->request_dma));
6522a49a78eSVikas Chaudhary 	init_fw_cb->compq_addr_lo = cpu_to_le32(LSDW(ha->response_dma));
6532a49a78eSVikas Chaudhary 	init_fw_cb->compq_addr_hi = cpu_to_le32(MSDW(ha->response_dma));
6542a49a78eSVikas Chaudhary 	init_fw_cb->shdwreg_addr_lo = cpu_to_le32(LSDW(ha->shadow_regs_dma));
6552a49a78eSVikas Chaudhary 	init_fw_cb->shdwreg_addr_hi = cpu_to_le32(MSDW(ha->shadow_regs_dma));
656afaf5a2dSDavid Somayajulu 
657afaf5a2dSDavid Somayajulu 	/* Set up required options. */
6582a49a78eSVikas Chaudhary 	init_fw_cb->fw_options |=
65933529018SDwaipayan Ray 		cpu_to_le16(FWOPT_SESSION_MODE |
660afaf5a2dSDavid Somayajulu 			    FWOPT_INITIATOR_MODE);
6612657c800SShyam Sundar 
6626e7b4292SVikas Chaudhary 	if (is_qla80XX(ha))
6632657c800SShyam Sundar 		init_fw_cb->fw_options |=
66433529018SDwaipayan Ray 		    cpu_to_le16(FWOPT_ENABLE_CRBDB);
6652657c800SShyam Sundar 
66633529018SDwaipayan Ray 	init_fw_cb->fw_options &= cpu_to_le16(~FWOPT_TARGET_MODE);
667afaf5a2dSDavid Somayajulu 
668d32cee3cSPrasanna Mumbai 	init_fw_cb->add_fw_options = 0;
669d32cee3cSPrasanna Mumbai 	init_fw_cb->add_fw_options |=
67033529018SDwaipayan Ray 			cpu_to_le16(ADFWOPT_SERIALIZE_TASK_MGMT);
671b3a271a9SManish Rangankar 	init_fw_cb->add_fw_options |=
67233529018SDwaipayan Ray 			cpu_to_le16(ADFWOPT_AUTOCONN_DISABLE);
673d32cee3cSPrasanna Mumbai 
6742a49a78eSVikas Chaudhary 	if (qla4xxx_set_ifcb(ha, &mbox_cmd[0], &mbox_sts[0], init_fw_cb_dma)
6752a49a78eSVikas Chaudhary 		!= QLA_SUCCESS) {
6762a49a78eSVikas Chaudhary 		DEBUG2(printk(KERN_WARNING
6772a49a78eSVikas Chaudhary 			      "scsi%ld: %s: Failed to set init_fw_ctrl_blk\n",
6782a49a78eSVikas Chaudhary 			      ha->host_no, __func__));
6792a49a78eSVikas Chaudhary 		goto exit_init_fw_cb;
680afaf5a2dSDavid Somayajulu 	}
6812a49a78eSVikas Chaudhary 
6822a49a78eSVikas Chaudhary 	if (qla4xxx_update_local_ifcb(ha, &mbox_cmd[0], &mbox_sts[0],
6832a49a78eSVikas Chaudhary 		init_fw_cb, init_fw_cb_dma) != QLA_SUCCESS) {
6842a49a78eSVikas Chaudhary 		DEBUG2(printk("scsi%ld: %s: Failed to update local ifcb\n",
6852a49a78eSVikas Chaudhary 				ha->host_no, __func__));
6862a49a78eSVikas Chaudhary 		goto exit_init_fw_cb;
6872a49a78eSVikas Chaudhary 	}
6882a49a78eSVikas Chaudhary 	status = QLA_SUCCESS;
6892a49a78eSVikas Chaudhary 
6902a49a78eSVikas Chaudhary exit_init_fw_cb:
6912a49a78eSVikas Chaudhary 	dma_free_coherent(&ha->pdev->dev, sizeof(struct addr_ctrl_blk),
692afaf5a2dSDavid Somayajulu 				init_fw_cb, init_fw_cb_dma);
693beabe7c1SPrasanna Mumbai exit_init_fw_cb_no_free:
694afaf5a2dSDavid Somayajulu 	return status;
695afaf5a2dSDavid Somayajulu }
696afaf5a2dSDavid Somayajulu 
697afaf5a2dSDavid Somayajulu /**
698afaf5a2dSDavid Somayajulu  * qla4xxx_get_dhcp_ip_address - gets HBA ip address via DHCP
699afaf5a2dSDavid Somayajulu  * @ha: Pointer to host adapter structure.
700afaf5a2dSDavid Somayajulu  **/
qla4xxx_get_dhcp_ip_address(struct scsi_qla_host * ha)701afaf5a2dSDavid Somayajulu int qla4xxx_get_dhcp_ip_address(struct scsi_qla_host * ha)
702afaf5a2dSDavid Somayajulu {
7032a49a78eSVikas Chaudhary 	struct addr_ctrl_blk *init_fw_cb;
704afaf5a2dSDavid Somayajulu 	dma_addr_t init_fw_cb_dma;
705afaf5a2dSDavid Somayajulu 	uint32_t mbox_cmd[MBOX_REG_COUNT];
706afaf5a2dSDavid Somayajulu 	uint32_t mbox_sts[MBOX_REG_COUNT];
707afaf5a2dSDavid Somayajulu 
708750afb08SLuis Chamberlain 	init_fw_cb = dma_alloc_coherent(&ha->pdev->dev,
7092a49a78eSVikas Chaudhary 					sizeof(struct addr_ctrl_blk),
710afaf5a2dSDavid Somayajulu 					&init_fw_cb_dma, GFP_KERNEL);
711afaf5a2dSDavid Somayajulu 	if (init_fw_cb == NULL) {
712afaf5a2dSDavid Somayajulu 		printk("scsi%ld: %s: Unable to alloc init_cb\n", ha->host_no,
713afaf5a2dSDavid Somayajulu 		       __func__);
714beabe7c1SPrasanna Mumbai 		return QLA_ERROR;
715afaf5a2dSDavid Somayajulu 	}
716afaf5a2dSDavid Somayajulu 
717afaf5a2dSDavid Somayajulu 	/* Get Initialize Firmware Control Block. */
7182a49a78eSVikas Chaudhary 	if (qla4xxx_get_ifcb(ha, &mbox_cmd[0], &mbox_sts[0], init_fw_cb_dma) !=
719afaf5a2dSDavid Somayajulu 	    QLA_SUCCESS) {
720afaf5a2dSDavid Somayajulu 		DEBUG2(printk("scsi%ld: %s: Failed to get init_fw_ctrl_blk\n",
721afaf5a2dSDavid Somayajulu 			      ha->host_no, __func__));
722afaf5a2dSDavid Somayajulu 		dma_free_coherent(&ha->pdev->dev,
7232a49a78eSVikas Chaudhary 				  sizeof(struct addr_ctrl_blk),
724afaf5a2dSDavid Somayajulu 				  init_fw_cb, init_fw_cb_dma);
725afaf5a2dSDavid Somayajulu 		return QLA_ERROR;
726afaf5a2dSDavid Somayajulu 	}
727afaf5a2dSDavid Somayajulu 
728afaf5a2dSDavid Somayajulu 	/* Save IP Address. */
7292a49a78eSVikas Chaudhary 	qla4xxx_update_local_ip(ha, init_fw_cb);
7302a49a78eSVikas Chaudhary 	dma_free_coherent(&ha->pdev->dev, sizeof(struct addr_ctrl_blk),
731afaf5a2dSDavid Somayajulu 				init_fw_cb, init_fw_cb_dma);
732afaf5a2dSDavid Somayajulu 
733afaf5a2dSDavid Somayajulu 	return QLA_SUCCESS;
734afaf5a2dSDavid Somayajulu }
735afaf5a2dSDavid Somayajulu 
736afaf5a2dSDavid Somayajulu /**
737afaf5a2dSDavid Somayajulu  * qla4xxx_get_firmware_state - gets firmware state of HBA
738afaf5a2dSDavid Somayajulu  * @ha: Pointer to host adapter structure.
739afaf5a2dSDavid Somayajulu  **/
qla4xxx_get_firmware_state(struct scsi_qla_host * ha)740afaf5a2dSDavid Somayajulu int qla4xxx_get_firmware_state(struct scsi_qla_host * ha)
741afaf5a2dSDavid Somayajulu {
742afaf5a2dSDavid Somayajulu 	uint32_t mbox_cmd[MBOX_REG_COUNT];
743afaf5a2dSDavid Somayajulu 	uint32_t mbox_sts[MBOX_REG_COUNT];
744afaf5a2dSDavid Somayajulu 
745afaf5a2dSDavid Somayajulu 	/* Get firmware version */
746afaf5a2dSDavid Somayajulu 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
747afaf5a2dSDavid Somayajulu 	memset(&mbox_sts, 0, sizeof(mbox_sts));
748c0e344c9SDavid C Somayajulu 
749afaf5a2dSDavid Somayajulu 	mbox_cmd[0] = MBOX_CMD_GET_FW_STATE;
750c0e344c9SDavid C Somayajulu 
751c0e344c9SDavid C Somayajulu 	if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 4, &mbox_cmd[0], &mbox_sts[0]) !=
752afaf5a2dSDavid Somayajulu 	    QLA_SUCCESS) {
753afaf5a2dSDavid Somayajulu 		DEBUG2(printk("scsi%ld: %s: MBOX_CMD_GET_FW_STATE failed w/ "
754afaf5a2dSDavid Somayajulu 			      "status %04X\n", ha->host_no, __func__,
755afaf5a2dSDavid Somayajulu 			      mbox_sts[0]));
756afaf5a2dSDavid Somayajulu 		return QLA_ERROR;
757afaf5a2dSDavid Somayajulu 	}
758afaf5a2dSDavid Somayajulu 	ha->firmware_state = mbox_sts[1];
759afaf5a2dSDavid Somayajulu 	ha->board_id = mbox_sts[2];
760afaf5a2dSDavid Somayajulu 	ha->addl_fw_state = mbox_sts[3];
761afaf5a2dSDavid Somayajulu 	DEBUG2(printk("scsi%ld: %s firmware_state=0x%x\n",
762afaf5a2dSDavid Somayajulu 		      ha->host_no, __func__, ha->firmware_state);)
763afaf5a2dSDavid Somayajulu 
764afaf5a2dSDavid Somayajulu 	return QLA_SUCCESS;
765afaf5a2dSDavid Somayajulu }
766afaf5a2dSDavid Somayajulu 
767afaf5a2dSDavid Somayajulu /**
768afaf5a2dSDavid Somayajulu  * qla4xxx_get_firmware_status - retrieves firmware status
769afaf5a2dSDavid Somayajulu  * @ha: Pointer to host adapter structure.
770afaf5a2dSDavid Somayajulu  **/
qla4xxx_get_firmware_status(struct scsi_qla_host * ha)771afaf5a2dSDavid Somayajulu int qla4xxx_get_firmware_status(struct scsi_qla_host * ha)
772afaf5a2dSDavid Somayajulu {
773afaf5a2dSDavid Somayajulu 	uint32_t mbox_cmd[MBOX_REG_COUNT];
774afaf5a2dSDavid Somayajulu 	uint32_t mbox_sts[MBOX_REG_COUNT];
775afaf5a2dSDavid Somayajulu 
776afaf5a2dSDavid Somayajulu 	/* Get firmware version */
777afaf5a2dSDavid Somayajulu 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
778afaf5a2dSDavid Somayajulu 	memset(&mbox_sts, 0, sizeof(mbox_sts));
779c0e344c9SDavid C Somayajulu 
780afaf5a2dSDavid Somayajulu 	mbox_cmd[0] = MBOX_CMD_GET_FW_STATUS;
781c0e344c9SDavid C Somayajulu 
782c0e344c9SDavid C Somayajulu 	if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 3, &mbox_cmd[0], &mbox_sts[0]) !=
783afaf5a2dSDavid Somayajulu 	    QLA_SUCCESS) {
784afaf5a2dSDavid Somayajulu 		DEBUG2(printk("scsi%ld: %s: MBOX_CMD_GET_FW_STATUS failed w/ "
785afaf5a2dSDavid Somayajulu 			      "status %04X\n", ha->host_no, __func__,
786afaf5a2dSDavid Somayajulu 			      mbox_sts[0]));
787afaf5a2dSDavid Somayajulu 		return QLA_ERROR;
788afaf5a2dSDavid Somayajulu 	}
789f4f5df23SVikas Chaudhary 
7905b1c1bffSKaren Higgins 	/* High-water mark of IOCBs */
7915b1c1bffSKaren Higgins 	ha->iocb_hiwat = mbox_sts[2];
7925b1c1bffSKaren Higgins 	DEBUG2(ql4_printk(KERN_INFO, ha,
7935b1c1bffSKaren Higgins 			  "%s: firmware IOCBs available = %d\n", __func__,
7945b1c1bffSKaren Higgins 			  ha->iocb_hiwat));
7955b1c1bffSKaren Higgins 
7965b1c1bffSKaren Higgins 	if (ha->iocb_hiwat > IOCB_HIWAT_CUSHION)
7975b1c1bffSKaren Higgins 		ha->iocb_hiwat -= IOCB_HIWAT_CUSHION;
7985b1c1bffSKaren Higgins 
7995b1c1bffSKaren Higgins 	/* Ideally, we should not enter this code, as the # of firmware
8005b1c1bffSKaren Higgins 	 * IOCBs is hard-coded in the firmware. We set a default
8015b1c1bffSKaren Higgins 	 * iocb_hiwat here just in case */
8025b1c1bffSKaren Higgins 	if (ha->iocb_hiwat == 0) {
8035b1c1bffSKaren Higgins 		ha->iocb_hiwat = REQUEST_QUEUE_DEPTH / 4;
8045b1c1bffSKaren Higgins 		DEBUG2(ql4_printk(KERN_WARNING, ha,
8055b1c1bffSKaren Higgins 				  "%s: Setting IOCB's to = %d\n", __func__,
8065b1c1bffSKaren Higgins 				  ha->iocb_hiwat));
8075b1c1bffSKaren Higgins 	}
808f4f5df23SVikas Chaudhary 
809afaf5a2dSDavid Somayajulu 	return QLA_SUCCESS;
810afaf5a2dSDavid Somayajulu }
811afaf5a2dSDavid Somayajulu 
8120d5fea42SLee Jones /*
813afaf5a2dSDavid Somayajulu  * qla4xxx_get_fwddb_entry - retrieves firmware ddb entry
814afaf5a2dSDavid Somayajulu  * @ha: Pointer to host adapter structure.
815afaf5a2dSDavid Somayajulu  * @fw_ddb_index: Firmware's device database index
816afaf5a2dSDavid Somayajulu  * @fw_ddb_entry: Pointer to firmware's device database entry structure
817afaf5a2dSDavid Somayajulu  * @num_valid_ddb_entries: Pointer to number of valid ddb entries
818afaf5a2dSDavid Somayajulu  * @next_ddb_index: Pointer to next valid device database index
819afaf5a2dSDavid Somayajulu  * @fw_ddb_device_state: Pointer to device state
820afaf5a2dSDavid Somayajulu  **/
qla4xxx_get_fwddb_entry(struct scsi_qla_host * ha,uint16_t fw_ddb_index,struct dev_db_entry * fw_ddb_entry,dma_addr_t fw_ddb_entry_dma,uint32_t * num_valid_ddb_entries,uint32_t * next_ddb_index,uint32_t * fw_ddb_device_state,uint32_t * conn_err_detail,uint16_t * tcp_source_port_num,uint16_t * connection_id)821afaf5a2dSDavid Somayajulu int qla4xxx_get_fwddb_entry(struct scsi_qla_host *ha,
822afaf5a2dSDavid Somayajulu 			    uint16_t fw_ddb_index,
823afaf5a2dSDavid Somayajulu 			    struct dev_db_entry *fw_ddb_entry,
824afaf5a2dSDavid Somayajulu 			    dma_addr_t fw_ddb_entry_dma,
825afaf5a2dSDavid Somayajulu 			    uint32_t *num_valid_ddb_entries,
826afaf5a2dSDavid Somayajulu 			    uint32_t *next_ddb_index,
827afaf5a2dSDavid Somayajulu 			    uint32_t *fw_ddb_device_state,
828afaf5a2dSDavid Somayajulu 			    uint32_t *conn_err_detail,
829afaf5a2dSDavid Somayajulu 			    uint16_t *tcp_source_port_num,
830afaf5a2dSDavid Somayajulu 			    uint16_t *connection_id)
831afaf5a2dSDavid Somayajulu {
832afaf5a2dSDavid Somayajulu 	int status = QLA_ERROR;
8332a49a78eSVikas Chaudhary 	uint16_t options;
834afaf5a2dSDavid Somayajulu 	uint32_t mbox_cmd[MBOX_REG_COUNT];
835afaf5a2dSDavid Somayajulu 	uint32_t mbox_sts[MBOX_REG_COUNT];
836afaf5a2dSDavid Somayajulu 
837afaf5a2dSDavid Somayajulu 	/* Make sure the device index is valid */
838afaf5a2dSDavid Somayajulu 	if (fw_ddb_index >= MAX_DDB_ENTRIES) {
839f4f5df23SVikas Chaudhary 		DEBUG2(printk("scsi%ld: %s: ddb [%d] out of range.\n",
840afaf5a2dSDavid Somayajulu 			      ha->host_no, __func__, fw_ddb_index));
841afaf5a2dSDavid Somayajulu 		goto exit_get_fwddb;
842afaf5a2dSDavid Somayajulu 	}
843afaf5a2dSDavid Somayajulu 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
844afaf5a2dSDavid Somayajulu 	memset(&mbox_sts, 0, sizeof(mbox_sts));
845981c982cSLalit Chandivade 	if (fw_ddb_entry)
846981c982cSLalit Chandivade 		memset(fw_ddb_entry, 0, sizeof(struct dev_db_entry));
847c0e344c9SDavid C Somayajulu 
848afaf5a2dSDavid Somayajulu 	mbox_cmd[0] = MBOX_CMD_GET_DATABASE_ENTRY;
849afaf5a2dSDavid Somayajulu 	mbox_cmd[1] = (uint32_t) fw_ddb_index;
850afaf5a2dSDavid Somayajulu 	mbox_cmd[2] = LSDW(fw_ddb_entry_dma);
851afaf5a2dSDavid Somayajulu 	mbox_cmd[3] = MSDW(fw_ddb_entry_dma);
852c0e344c9SDavid C Somayajulu 	mbox_cmd[4] = sizeof(struct dev_db_entry);
853c0e344c9SDavid C Somayajulu 
854c0e344c9SDavid C Somayajulu 	if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 7, &mbox_cmd[0], &mbox_sts[0]) ==
855afaf5a2dSDavid Somayajulu 	    QLA_ERROR) {
856afaf5a2dSDavid Somayajulu 		DEBUG2(printk("scsi%ld: %s: MBOX_CMD_GET_DATABASE_ENTRY failed"
857afaf5a2dSDavid Somayajulu 			      " with status 0x%04X\n", ha->host_no, __func__,
858afaf5a2dSDavid Somayajulu 			      mbox_sts[0]));
859afaf5a2dSDavid Somayajulu 		goto exit_get_fwddb;
860afaf5a2dSDavid Somayajulu 	}
861afaf5a2dSDavid Somayajulu 	if (fw_ddb_index != mbox_sts[1]) {
862f4f5df23SVikas Chaudhary 		DEBUG2(printk("scsi%ld: %s: ddb mismatch [%d] != [%d].\n",
863afaf5a2dSDavid Somayajulu 			      ha->host_no, __func__, fw_ddb_index,
864afaf5a2dSDavid Somayajulu 			      mbox_sts[1]));
865afaf5a2dSDavid Somayajulu 		goto exit_get_fwddb;
866afaf5a2dSDavid Somayajulu 	}
867afaf5a2dSDavid Somayajulu 	if (fw_ddb_entry) {
8682a49a78eSVikas Chaudhary 		options = le16_to_cpu(fw_ddb_entry->options);
8692a49a78eSVikas Chaudhary 		if (options & DDB_OPT_IPV6_DEVICE) {
870c2660df3SVikas Chaudhary 			ql4_printk(KERN_INFO, ha, "%s: DDB[%d] MB0 %04x Tot %d "
8712a49a78eSVikas Chaudhary 				"Next %d State %04x ConnErr %08x %pI6 "
8722a49a78eSVikas Chaudhary 				":%04d \"%s\"\n", __func__, fw_ddb_index,
8732a49a78eSVikas Chaudhary 				mbox_sts[0], mbox_sts[2], mbox_sts[3],
8742a49a78eSVikas Chaudhary 				mbox_sts[4], mbox_sts[5],
8752a49a78eSVikas Chaudhary 				fw_ddb_entry->ip_addr,
876c0e344c9SDavid C Somayajulu 				le16_to_cpu(fw_ddb_entry->port),
877c0e344c9SDavid C Somayajulu 				fw_ddb_entry->iscsi_name);
8782a49a78eSVikas Chaudhary 		} else {
879c2660df3SVikas Chaudhary 			ql4_printk(KERN_INFO, ha, "%s: DDB[%d] MB0 %04x Tot %d "
8802a49a78eSVikas Chaudhary 				"Next %d State %04x ConnErr %08x %pI4 "
8812a49a78eSVikas Chaudhary 				":%04d \"%s\"\n", __func__, fw_ddb_index,
8822a49a78eSVikas Chaudhary 				mbox_sts[0], mbox_sts[2], mbox_sts[3],
8832a49a78eSVikas Chaudhary 				mbox_sts[4], mbox_sts[5],
8842a49a78eSVikas Chaudhary 				fw_ddb_entry->ip_addr,
8852a49a78eSVikas Chaudhary 				le16_to_cpu(fw_ddb_entry->port),
8862a49a78eSVikas Chaudhary 				fw_ddb_entry->iscsi_name);
8872a49a78eSVikas Chaudhary 		}
888afaf5a2dSDavid Somayajulu 	}
889afaf5a2dSDavid Somayajulu 	if (num_valid_ddb_entries)
890afaf5a2dSDavid Somayajulu 		*num_valid_ddb_entries = mbox_sts[2];
891afaf5a2dSDavid Somayajulu 	if (next_ddb_index)
892afaf5a2dSDavid Somayajulu 		*next_ddb_index = mbox_sts[3];
893afaf5a2dSDavid Somayajulu 	if (fw_ddb_device_state)
894afaf5a2dSDavid Somayajulu 		*fw_ddb_device_state = mbox_sts[4];
895afaf5a2dSDavid Somayajulu 
896afaf5a2dSDavid Somayajulu 	/*
897afaf5a2dSDavid Somayajulu 	 * RA: This mailbox has been changed to pass connection error and
898afaf5a2dSDavid Somayajulu 	 * details.  Its true for ISP4010 as per Version E - Not sure when it
899afaf5a2dSDavid Somayajulu 	 * was changed.	 Get the time2wait from the fw_dd_entry field :
900afaf5a2dSDavid Somayajulu 	 * default_time2wait which we call it as minTime2Wait DEV_DB_ENTRY
901afaf5a2dSDavid Somayajulu 	 * struct.
902afaf5a2dSDavid Somayajulu 	 */
903afaf5a2dSDavid Somayajulu 	if (conn_err_detail)
904afaf5a2dSDavid Somayajulu 		*conn_err_detail = mbox_sts[5];
905afaf5a2dSDavid Somayajulu 	if (tcp_source_port_num)
9061482338fSRandy Dunlap 		*tcp_source_port_num = (uint16_t) (mbox_sts[6] >> 16);
907afaf5a2dSDavid Somayajulu 	if (connection_id)
908afaf5a2dSDavid Somayajulu 		*connection_id = (uint16_t) mbox_sts[6] & 0x00FF;
909afaf5a2dSDavid Somayajulu 	status = QLA_SUCCESS;
910afaf5a2dSDavid Somayajulu 
911afaf5a2dSDavid Somayajulu exit_get_fwddb:
912afaf5a2dSDavid Somayajulu 	return status;
913afaf5a2dSDavid Somayajulu }
914afaf5a2dSDavid Somayajulu 
qla4xxx_conn_open(struct scsi_qla_host * ha,uint16_t fw_ddb_index)915b3a271a9SManish Rangankar int qla4xxx_conn_open(struct scsi_qla_host *ha, uint16_t fw_ddb_index)
916b3a271a9SManish Rangankar {
917b3a271a9SManish Rangankar 	uint32_t mbox_cmd[MBOX_REG_COUNT];
918b3a271a9SManish Rangankar 	uint32_t mbox_sts[MBOX_REG_COUNT];
919b3a271a9SManish Rangankar 	int status;
920b3a271a9SManish Rangankar 
921b3a271a9SManish Rangankar 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
922b3a271a9SManish Rangankar 	memset(&mbox_sts, 0, sizeof(mbox_sts));
923b3a271a9SManish Rangankar 
924b3a271a9SManish Rangankar 	mbox_cmd[0] = MBOX_CMD_CONN_OPEN;
925b3a271a9SManish Rangankar 	mbox_cmd[1] = fw_ddb_index;
926b3a271a9SManish Rangankar 
927b3a271a9SManish Rangankar 	status = qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 2, &mbox_cmd[0],
928b3a271a9SManish Rangankar 					 &mbox_sts[0]);
929b3a271a9SManish Rangankar 	DEBUG2(ql4_printk(KERN_INFO, ha,
930b3a271a9SManish Rangankar 			  "%s: status = %d mbx0 = 0x%x mbx1 = 0x%x\n",
931b3a271a9SManish Rangankar 			  __func__, status, mbox_sts[0], mbox_sts[1]));
932b3a271a9SManish Rangankar 	return status;
933b3a271a9SManish Rangankar }
934b3a271a9SManish Rangankar 
935afaf5a2dSDavid Somayajulu /**
936e39c31a7SLee Jones  * qla4xxx_set_ddb_entry - sets a ddb entry.
937afaf5a2dSDavid Somayajulu  * @ha: Pointer to host adapter structure.
938afaf5a2dSDavid Somayajulu  * @fw_ddb_index: Firmware's device database index
939b3a271a9SManish Rangankar  * @fw_ddb_entry_dma: dma address of ddb entry
940b3a271a9SManish Rangankar  * @mbx_sts: mailbox 0 to be returned or NULL
941afaf5a2dSDavid Somayajulu  *
942afaf5a2dSDavid Somayajulu  * This routine initializes or updates the adapter's device database
943b3a271a9SManish Rangankar  * entry for the specified device.
944afaf5a2dSDavid Somayajulu  **/
qla4xxx_set_ddb_entry(struct scsi_qla_host * ha,uint16_t fw_ddb_index,dma_addr_t fw_ddb_entry_dma,uint32_t * mbx_sts)945afaf5a2dSDavid Somayajulu int qla4xxx_set_ddb_entry(struct scsi_qla_host * ha, uint16_t fw_ddb_index,
946b3a271a9SManish Rangankar 			  dma_addr_t fw_ddb_entry_dma, uint32_t *mbx_sts)
947afaf5a2dSDavid Somayajulu {
948afaf5a2dSDavid Somayajulu 	uint32_t mbox_cmd[MBOX_REG_COUNT];
949afaf5a2dSDavid Somayajulu 	uint32_t mbox_sts[MBOX_REG_COUNT];
950f4f5df23SVikas Chaudhary 	int status;
951afaf5a2dSDavid Somayajulu 
952afaf5a2dSDavid Somayajulu 	/* Do not wait for completion. The firmware will send us an
953afaf5a2dSDavid Somayajulu 	 * ASTS_DATABASE_CHANGED (0x8014) to notify us of the login status.
954afaf5a2dSDavid Somayajulu 	 */
955afaf5a2dSDavid Somayajulu 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
956afaf5a2dSDavid Somayajulu 	memset(&mbox_sts, 0, sizeof(mbox_sts));
957afaf5a2dSDavid Somayajulu 
958afaf5a2dSDavid Somayajulu 	mbox_cmd[0] = MBOX_CMD_SET_DATABASE_ENTRY;
959afaf5a2dSDavid Somayajulu 	mbox_cmd[1] = (uint32_t) fw_ddb_index;
960afaf5a2dSDavid Somayajulu 	mbox_cmd[2] = LSDW(fw_ddb_entry_dma);
961afaf5a2dSDavid Somayajulu 	mbox_cmd[3] = MSDW(fw_ddb_entry_dma);
962c0e344c9SDavid C Somayajulu 	mbox_cmd[4] = sizeof(struct dev_db_entry);
963c0e344c9SDavid C Somayajulu 
964f4f5df23SVikas Chaudhary 	status = qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 5, &mbox_cmd[0],
965f4f5df23SVikas Chaudhary 					 &mbox_sts[0]);
966b3a271a9SManish Rangankar 	if (mbx_sts)
967b3a271a9SManish Rangankar 		*mbx_sts = mbox_sts[0];
968f4f5df23SVikas Chaudhary 	DEBUG2(printk("scsi%ld: %s: status=%d mbx0=0x%x mbx4=0x%x\n",
969f4f5df23SVikas Chaudhary 	    ha->host_no, __func__, status, mbox_sts[0], mbox_sts[4]);)
970f4f5df23SVikas Chaudhary 
971f4f5df23SVikas Chaudhary 	return status;
972afaf5a2dSDavid Somayajulu }
973afaf5a2dSDavid Somayajulu 
qla4xxx_session_logout_ddb(struct scsi_qla_host * ha,struct ddb_entry * ddb_entry,int options)974b3a271a9SManish Rangankar int qla4xxx_session_logout_ddb(struct scsi_qla_host *ha,
975b3a271a9SManish Rangankar 			       struct ddb_entry *ddb_entry, int options)
976b3a271a9SManish Rangankar {
977b3a271a9SManish Rangankar 	int status;
978b3a271a9SManish Rangankar 	uint32_t mbox_cmd[MBOX_REG_COUNT];
979b3a271a9SManish Rangankar 	uint32_t mbox_sts[MBOX_REG_COUNT];
980b3a271a9SManish Rangankar 
981b3a271a9SManish Rangankar 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
982b3a271a9SManish Rangankar 	memset(&mbox_sts, 0, sizeof(mbox_sts));
983b3a271a9SManish Rangankar 
984b3a271a9SManish Rangankar 	mbox_cmd[0] = MBOX_CMD_CONN_CLOSE_SESS_LOGOUT;
985b3a271a9SManish Rangankar 	mbox_cmd[1] = ddb_entry->fw_ddb_index;
986b3a271a9SManish Rangankar 	mbox_cmd[3] = options;
987b3a271a9SManish Rangankar 
988b3a271a9SManish Rangankar 	status = qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 2, &mbox_cmd[0],
989b3a271a9SManish Rangankar 					 &mbox_sts[0]);
990b3a271a9SManish Rangankar 	if (status != QLA_SUCCESS) {
991b3a271a9SManish Rangankar 		DEBUG2(ql4_printk(KERN_INFO, ha,
992b3a271a9SManish Rangankar 				  "%s: MBOX_CMD_CONN_CLOSE_SESS_LOGOUT "
993b3a271a9SManish Rangankar 				  "failed sts %04X %04X", __func__,
994b3a271a9SManish Rangankar 				  mbox_sts[0], mbox_sts[1]));
995de2efea6SNilesh Javali 		if ((mbox_sts[0] == MBOX_STS_COMMAND_ERROR) &&
996de2efea6SNilesh Javali 		    (mbox_sts[1] == DDB_NOT_LOGGED_IN)) {
997de2efea6SNilesh Javali 			set_bit(DDB_CONN_CLOSE_FAILURE, &ddb_entry->flags);
998de2efea6SNilesh Javali 		}
999b3a271a9SManish Rangankar 	}
1000b3a271a9SManish Rangankar 
1001b3a271a9SManish Rangankar 	return status;
1002b3a271a9SManish Rangankar }
1003b3a271a9SManish Rangankar 
1004afaf5a2dSDavid Somayajulu /**
1005afaf5a2dSDavid Somayajulu  * qla4xxx_get_crash_record - retrieves crash record.
1006afaf5a2dSDavid Somayajulu  * @ha: Pointer to host adapter structure.
1007afaf5a2dSDavid Somayajulu  *
1008afaf5a2dSDavid Somayajulu  * This routine retrieves a crash record from the QLA4010 after an 8002h aen.
1009afaf5a2dSDavid Somayajulu  **/
qla4xxx_get_crash_record(struct scsi_qla_host * ha)1010afaf5a2dSDavid Somayajulu void qla4xxx_get_crash_record(struct scsi_qla_host * ha)
1011afaf5a2dSDavid Somayajulu {
1012afaf5a2dSDavid Somayajulu 	uint32_t mbox_cmd[MBOX_REG_COUNT];
1013afaf5a2dSDavid Somayajulu 	uint32_t mbox_sts[MBOX_REG_COUNT];
1014afaf5a2dSDavid Somayajulu 	struct crash_record *crash_record = NULL;
1015afaf5a2dSDavid Somayajulu 	dma_addr_t crash_record_dma = 0;
1016afaf5a2dSDavid Somayajulu 	uint32_t crash_record_size = 0;
1017c0e344c9SDavid C Somayajulu 
1018afaf5a2dSDavid Somayajulu 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
1019afaf5a2dSDavid Somayajulu 	memset(&mbox_sts, 0, sizeof(mbox_cmd));
1020afaf5a2dSDavid Somayajulu 
1021afaf5a2dSDavid Somayajulu 	/* Get size of crash record. */
1022afaf5a2dSDavid Somayajulu 	mbox_cmd[0] = MBOX_CMD_GET_CRASH_RECORD;
1023c0e344c9SDavid C Somayajulu 
1024c0e344c9SDavid C Somayajulu 	if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 5, &mbox_cmd[0], &mbox_sts[0]) !=
1025afaf5a2dSDavid Somayajulu 	    QLA_SUCCESS) {
1026afaf5a2dSDavid Somayajulu 		DEBUG2(printk("scsi%ld: %s: ERROR: Unable to retrieve size!\n",
1027afaf5a2dSDavid Somayajulu 			      ha->host_no, __func__));
1028afaf5a2dSDavid Somayajulu 		goto exit_get_crash_record;
1029afaf5a2dSDavid Somayajulu 	}
1030afaf5a2dSDavid Somayajulu 	crash_record_size = mbox_sts[4];
1031afaf5a2dSDavid Somayajulu 	if (crash_record_size == 0) {
1032afaf5a2dSDavid Somayajulu 		DEBUG2(printk("scsi%ld: %s: ERROR: Crash record size is 0!\n",
1033afaf5a2dSDavid Somayajulu 			      ha->host_no, __func__));
1034afaf5a2dSDavid Somayajulu 		goto exit_get_crash_record;
1035afaf5a2dSDavid Somayajulu 	}
1036afaf5a2dSDavid Somayajulu 
1037afaf5a2dSDavid Somayajulu 	/* Alloc Memory for Crash Record. */
1038afaf5a2dSDavid Somayajulu 	crash_record = dma_alloc_coherent(&ha->pdev->dev, crash_record_size,
1039afaf5a2dSDavid Somayajulu 					  &crash_record_dma, GFP_KERNEL);
1040afaf5a2dSDavid Somayajulu 	if (crash_record == NULL)
1041afaf5a2dSDavid Somayajulu 		goto exit_get_crash_record;
1042afaf5a2dSDavid Somayajulu 
1043afaf5a2dSDavid Somayajulu 	/* Get Crash Record. */
1044c0e344c9SDavid C Somayajulu 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
1045c0e344c9SDavid C Somayajulu 	memset(&mbox_sts, 0, sizeof(mbox_cmd));
1046c0e344c9SDavid C Somayajulu 
1047afaf5a2dSDavid Somayajulu 	mbox_cmd[0] = MBOX_CMD_GET_CRASH_RECORD;
1048afaf5a2dSDavid Somayajulu 	mbox_cmd[2] = LSDW(crash_record_dma);
1049afaf5a2dSDavid Somayajulu 	mbox_cmd[3] = MSDW(crash_record_dma);
1050afaf5a2dSDavid Somayajulu 	mbox_cmd[4] = crash_record_size;
1051c0e344c9SDavid C Somayajulu 
1052c0e344c9SDavid C Somayajulu 	if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 5, &mbox_cmd[0], &mbox_sts[0]) !=
1053afaf5a2dSDavid Somayajulu 	    QLA_SUCCESS)
1054afaf5a2dSDavid Somayajulu 		goto exit_get_crash_record;
1055afaf5a2dSDavid Somayajulu 
1056afaf5a2dSDavid Somayajulu 	/* Dump Crash Record. */
1057afaf5a2dSDavid Somayajulu 
1058afaf5a2dSDavid Somayajulu exit_get_crash_record:
1059afaf5a2dSDavid Somayajulu 	if (crash_record)
1060afaf5a2dSDavid Somayajulu 		dma_free_coherent(&ha->pdev->dev, crash_record_size,
1061afaf5a2dSDavid Somayajulu 				  crash_record, crash_record_dma);
1062afaf5a2dSDavid Somayajulu }
1063afaf5a2dSDavid Somayajulu 
1064afaf5a2dSDavid Somayajulu /**
1065afaf5a2dSDavid Somayajulu  * qla4xxx_get_conn_event_log - retrieves connection event log
1066afaf5a2dSDavid Somayajulu  * @ha: Pointer to host adapter structure.
1067afaf5a2dSDavid Somayajulu  **/
qla4xxx_get_conn_event_log(struct scsi_qla_host * ha)1068afaf5a2dSDavid Somayajulu void qla4xxx_get_conn_event_log(struct scsi_qla_host * ha)
1069afaf5a2dSDavid Somayajulu {
1070afaf5a2dSDavid Somayajulu 	uint32_t mbox_cmd[MBOX_REG_COUNT];
1071afaf5a2dSDavid Somayajulu 	uint32_t mbox_sts[MBOX_REG_COUNT];
1072afaf5a2dSDavid Somayajulu 	struct conn_event_log_entry *event_log = NULL;
1073afaf5a2dSDavid Somayajulu 	dma_addr_t event_log_dma = 0;
1074afaf5a2dSDavid Somayajulu 	uint32_t event_log_size = 0;
1075afaf5a2dSDavid Somayajulu 	uint32_t num_valid_entries;
1076afaf5a2dSDavid Somayajulu 	uint32_t      oldest_entry = 0;
1077afaf5a2dSDavid Somayajulu 	uint32_t	max_event_log_entries;
1078afaf5a2dSDavid Somayajulu 	uint8_t		i;
1079afaf5a2dSDavid Somayajulu 
1080afaf5a2dSDavid Somayajulu 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
1081afaf5a2dSDavid Somayajulu 	memset(&mbox_sts, 0, sizeof(mbox_cmd));
1082afaf5a2dSDavid Somayajulu 
1083afaf5a2dSDavid Somayajulu 	/* Get size of crash record. */
1084afaf5a2dSDavid Somayajulu 	mbox_cmd[0] = MBOX_CMD_GET_CONN_EVENT_LOG;
1085c0e344c9SDavid C Somayajulu 
1086c0e344c9SDavid C Somayajulu 	if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 5, &mbox_cmd[0], &mbox_sts[0]) !=
1087afaf5a2dSDavid Somayajulu 	    QLA_SUCCESS)
1088afaf5a2dSDavid Somayajulu 		goto exit_get_event_log;
1089afaf5a2dSDavid Somayajulu 
1090afaf5a2dSDavid Somayajulu 	event_log_size = mbox_sts[4];
1091afaf5a2dSDavid Somayajulu 	if (event_log_size == 0)
1092afaf5a2dSDavid Somayajulu 		goto exit_get_event_log;
1093afaf5a2dSDavid Somayajulu 
1094afaf5a2dSDavid Somayajulu 	/* Alloc Memory for Crash Record. */
1095afaf5a2dSDavid Somayajulu 	event_log = dma_alloc_coherent(&ha->pdev->dev, event_log_size,
1096afaf5a2dSDavid Somayajulu 				       &event_log_dma, GFP_KERNEL);
1097afaf5a2dSDavid Somayajulu 	if (event_log == NULL)
1098afaf5a2dSDavid Somayajulu 		goto exit_get_event_log;
1099afaf5a2dSDavid Somayajulu 
1100afaf5a2dSDavid Somayajulu 	/* Get Crash Record. */
1101c0e344c9SDavid C Somayajulu 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
1102c0e344c9SDavid C Somayajulu 	memset(&mbox_sts, 0, sizeof(mbox_cmd));
1103c0e344c9SDavid C Somayajulu 
1104afaf5a2dSDavid Somayajulu 	mbox_cmd[0] = MBOX_CMD_GET_CONN_EVENT_LOG;
1105afaf5a2dSDavid Somayajulu 	mbox_cmd[2] = LSDW(event_log_dma);
1106afaf5a2dSDavid Somayajulu 	mbox_cmd[3] = MSDW(event_log_dma);
1107c0e344c9SDavid C Somayajulu 
1108c0e344c9SDavid C Somayajulu 	if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 5, &mbox_cmd[0], &mbox_sts[0]) !=
1109afaf5a2dSDavid Somayajulu 	    QLA_SUCCESS) {
1110afaf5a2dSDavid Somayajulu 		DEBUG2(printk("scsi%ld: %s: ERROR: Unable to retrieve event "
1111afaf5a2dSDavid Somayajulu 			      "log!\n", ha->host_no, __func__));
1112afaf5a2dSDavid Somayajulu 		goto exit_get_event_log;
1113afaf5a2dSDavid Somayajulu 	}
1114afaf5a2dSDavid Somayajulu 
1115afaf5a2dSDavid Somayajulu 	/* Dump Event Log. */
1116afaf5a2dSDavid Somayajulu 	num_valid_entries = mbox_sts[1];
1117afaf5a2dSDavid Somayajulu 
1118afaf5a2dSDavid Somayajulu 	max_event_log_entries = event_log_size /
1119afaf5a2dSDavid Somayajulu 		sizeof(struct conn_event_log_entry);
1120afaf5a2dSDavid Somayajulu 
1121afaf5a2dSDavid Somayajulu 	if (num_valid_entries > max_event_log_entries)
1122afaf5a2dSDavid Somayajulu 		oldest_entry = num_valid_entries % max_event_log_entries;
1123afaf5a2dSDavid Somayajulu 
1124afaf5a2dSDavid Somayajulu 	DEBUG3(printk("scsi%ld: Connection Event Log Dump (%d entries):\n",
1125afaf5a2dSDavid Somayajulu 		      ha->host_no, num_valid_entries));
1126afaf5a2dSDavid Somayajulu 
112711010fecSAndrew Vasquez 	if (ql4xextended_error_logging == 3) {
1128afaf5a2dSDavid Somayajulu 		if (oldest_entry == 0) {
1129afaf5a2dSDavid Somayajulu 			/* Circular Buffer has not wrapped around */
1130afaf5a2dSDavid Somayajulu 			for (i=0; i < num_valid_entries; i++) {
1131afaf5a2dSDavid Somayajulu 				qla4xxx_dump_buffer((uint8_t *)event_log+
1132afaf5a2dSDavid Somayajulu 						    (i*sizeof(*event_log)),
1133afaf5a2dSDavid Somayajulu 						    sizeof(*event_log));
1134afaf5a2dSDavid Somayajulu 			}
1135afaf5a2dSDavid Somayajulu 		}
1136afaf5a2dSDavid Somayajulu 		else {
1137afaf5a2dSDavid Somayajulu 			/* Circular Buffer has wrapped around -
1138afaf5a2dSDavid Somayajulu 			 * display accordingly*/
1139afaf5a2dSDavid Somayajulu 			for (i=oldest_entry; i < max_event_log_entries; i++) {
1140afaf5a2dSDavid Somayajulu 				qla4xxx_dump_buffer((uint8_t *)event_log+
1141afaf5a2dSDavid Somayajulu 						    (i*sizeof(*event_log)),
1142afaf5a2dSDavid Somayajulu 						    sizeof(*event_log));
1143afaf5a2dSDavid Somayajulu 			}
1144afaf5a2dSDavid Somayajulu 			for (i=0; i < oldest_entry; i++) {
1145afaf5a2dSDavid Somayajulu 				qla4xxx_dump_buffer((uint8_t *)event_log+
1146afaf5a2dSDavid Somayajulu 						    (i*sizeof(*event_log)),
1147afaf5a2dSDavid Somayajulu 						    sizeof(*event_log));
1148afaf5a2dSDavid Somayajulu 			}
1149afaf5a2dSDavid Somayajulu 		}
1150afaf5a2dSDavid Somayajulu 	}
1151afaf5a2dSDavid Somayajulu 
1152afaf5a2dSDavid Somayajulu exit_get_event_log:
1153afaf5a2dSDavid Somayajulu 	if (event_log)
1154afaf5a2dSDavid Somayajulu 		dma_free_coherent(&ha->pdev->dev, event_log_size, event_log,
1155afaf5a2dSDavid Somayajulu 				  event_log_dma);
1156afaf5a2dSDavid Somayajulu }
1157afaf5a2dSDavid Somayajulu 
1158afaf5a2dSDavid Somayajulu /**
115909a0f719SVikas Chaudhary  * qla4xxx_abort_task - issues Abort Task
116009a0f719SVikas Chaudhary  * @ha: Pointer to host adapter structure.
116109a0f719SVikas Chaudhary  * @srb: Pointer to srb entry
116209a0f719SVikas Chaudhary  *
116309a0f719SVikas Chaudhary  * This routine performs a LUN RESET on the specified target/lun.
116409a0f719SVikas Chaudhary  * The caller must ensure that the ddb_entry and lun_entry pointers
116509a0f719SVikas Chaudhary  * are valid before calling this routine.
116609a0f719SVikas Chaudhary  **/
qla4xxx_abort_task(struct scsi_qla_host * ha,struct srb * srb)116709a0f719SVikas Chaudhary int qla4xxx_abort_task(struct scsi_qla_host *ha, struct srb *srb)
116809a0f719SVikas Chaudhary {
116909a0f719SVikas Chaudhary 	uint32_t mbox_cmd[MBOX_REG_COUNT];
117009a0f719SVikas Chaudhary 	uint32_t mbox_sts[MBOX_REG_COUNT];
117109a0f719SVikas Chaudhary 	struct scsi_cmnd *cmd = srb->cmd;
117209a0f719SVikas Chaudhary 	int status = QLA_SUCCESS;
117309a0f719SVikas Chaudhary 	unsigned long flags = 0;
117409a0f719SVikas Chaudhary 	uint32_t index;
117509a0f719SVikas Chaudhary 
117609a0f719SVikas Chaudhary 	/*
117709a0f719SVikas Chaudhary 	 * Send abort task command to ISP, so that the ISP will return
117809a0f719SVikas Chaudhary 	 * request with ABORT status
117909a0f719SVikas Chaudhary 	 */
118009a0f719SVikas Chaudhary 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
118109a0f719SVikas Chaudhary 	memset(&mbox_sts, 0, sizeof(mbox_sts));
118209a0f719SVikas Chaudhary 
118309a0f719SVikas Chaudhary 	spin_lock_irqsave(&ha->hardware_lock, flags);
118409a0f719SVikas Chaudhary 	index = (unsigned long)(unsigned char *)cmd->host_scribble;
118509a0f719SVikas Chaudhary 	spin_unlock_irqrestore(&ha->hardware_lock, flags);
118609a0f719SVikas Chaudhary 
118709a0f719SVikas Chaudhary 	/* Firmware already posted completion on response queue */
118809a0f719SVikas Chaudhary 	if (index == MAX_SRBS)
118909a0f719SVikas Chaudhary 		return status;
119009a0f719SVikas Chaudhary 
119109a0f719SVikas Chaudhary 	mbox_cmd[0] = MBOX_CMD_ABORT_TASK;
11926790d4feSKaren Higgins 	mbox_cmd[1] = srb->ddb->fw_ddb_index;
119309a0f719SVikas Chaudhary 	mbox_cmd[2] = index;
119409a0f719SVikas Chaudhary 	/* Immediate Command Enable */
119509a0f719SVikas Chaudhary 	mbox_cmd[5] = 0x01;
119609a0f719SVikas Chaudhary 
119709a0f719SVikas Chaudhary 	qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 5, &mbox_cmd[0],
119809a0f719SVikas Chaudhary 	    &mbox_sts[0]);
119909a0f719SVikas Chaudhary 	if (mbox_sts[0] != MBOX_STS_COMMAND_COMPLETE) {
120009a0f719SVikas Chaudhary 		status = QLA_ERROR;
120109a0f719SVikas Chaudhary 
12029cb78c16SHannes Reinecke 		DEBUG2(printk(KERN_WARNING "scsi%ld:%d:%llu: abort task FAILED: "
120309a0f719SVikas Chaudhary 		    "mbx0=%04X, mb1=%04X, mb2=%04X, mb3=%04X, mb4=%04X\n",
120409a0f719SVikas Chaudhary 		    ha->host_no, cmd->device->id, cmd->device->lun, mbox_sts[0],
120509a0f719SVikas Chaudhary 		    mbox_sts[1], mbox_sts[2], mbox_sts[3], mbox_sts[4]));
120609a0f719SVikas Chaudhary 	}
120709a0f719SVikas Chaudhary 
120809a0f719SVikas Chaudhary 	return status;
120909a0f719SVikas Chaudhary }
121009a0f719SVikas Chaudhary 
121109a0f719SVikas Chaudhary /**
1212afaf5a2dSDavid Somayajulu  * qla4xxx_reset_lun - issues LUN Reset
1213afaf5a2dSDavid Somayajulu  * @ha: Pointer to host adapter structure.
1214f4f5df23SVikas Chaudhary  * @ddb_entry: Pointer to device database entry
1215f4f5df23SVikas Chaudhary  * @lun: lun number
1216afaf5a2dSDavid Somayajulu  *
1217afaf5a2dSDavid Somayajulu  * This routine performs a LUN RESET on the specified target/lun.
1218afaf5a2dSDavid Somayajulu  * The caller must ensure that the ddb_entry and lun_entry pointers
1219afaf5a2dSDavid Somayajulu  * are valid before calling this routine.
1220afaf5a2dSDavid Somayajulu  **/
qla4xxx_reset_lun(struct scsi_qla_host * ha,struct ddb_entry * ddb_entry,uint64_t lun)1221afaf5a2dSDavid Somayajulu int qla4xxx_reset_lun(struct scsi_qla_host * ha, struct ddb_entry * ddb_entry,
12229cb78c16SHannes Reinecke 		      uint64_t lun)
1223afaf5a2dSDavid Somayajulu {
1224afaf5a2dSDavid Somayajulu 	uint32_t mbox_cmd[MBOX_REG_COUNT];
1225afaf5a2dSDavid Somayajulu 	uint32_t mbox_sts[MBOX_REG_COUNT];
1226ae3ae252SVikas Chaudhary 	uint32_t scsi_lun[2];
1227afaf5a2dSDavid Somayajulu 	int status = QLA_SUCCESS;
1228afaf5a2dSDavid Somayajulu 
12299cb78c16SHannes Reinecke 	DEBUG2(printk("scsi%ld:%d:%llu: lun reset issued\n", ha->host_no,
1230f4f5df23SVikas Chaudhary 		      ddb_entry->fw_ddb_index, lun));
1231afaf5a2dSDavid Somayajulu 
1232afaf5a2dSDavid Somayajulu 	/*
1233afaf5a2dSDavid Somayajulu 	 * Send lun reset command to ISP, so that the ISP will return all
1234afaf5a2dSDavid Somayajulu 	 * outstanding requests with RESET status
1235afaf5a2dSDavid Somayajulu 	 */
1236afaf5a2dSDavid Somayajulu 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
1237afaf5a2dSDavid Somayajulu 	memset(&mbox_sts, 0, sizeof(mbox_sts));
1238ae3ae252SVikas Chaudhary 	int_to_scsilun(lun, (struct scsi_lun *) scsi_lun);
1239c0e344c9SDavid C Somayajulu 
1240afaf5a2dSDavid Somayajulu 	mbox_cmd[0] = MBOX_CMD_LUN_RESET;
1241afaf5a2dSDavid Somayajulu 	mbox_cmd[1] = ddb_entry->fw_ddb_index;
1242ae3ae252SVikas Chaudhary 	/* FW expects LUN bytes 0-3 in Incoming Mailbox 2
1243ae3ae252SVikas Chaudhary 	 * (LUN byte 0 is LSByte, byte 3 is MSByte) */
1244ae3ae252SVikas Chaudhary 	mbox_cmd[2] = cpu_to_le32(scsi_lun[0]);
1245ae3ae252SVikas Chaudhary 	/* FW expects LUN bytes 4-7 in Incoming Mailbox 3
1246ae3ae252SVikas Chaudhary 	 * (LUN byte 4 is LSByte, byte 7 is MSByte) */
1247ae3ae252SVikas Chaudhary 	mbox_cmd[3] = cpu_to_le32(scsi_lun[1]);
1248afaf5a2dSDavid Somayajulu 	mbox_cmd[5] = 0x01;	/* Immediate Command Enable */
1249c0e344c9SDavid C Somayajulu 
1250c0e344c9SDavid C Somayajulu 	qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0], &mbox_sts[0]);
1251afaf5a2dSDavid Somayajulu 	if (mbox_sts[0] != MBOX_STS_COMMAND_COMPLETE &&
1252afaf5a2dSDavid Somayajulu 	    mbox_sts[0] != MBOX_STS_COMMAND_ERROR)
1253afaf5a2dSDavid Somayajulu 		status = QLA_ERROR;
1254afaf5a2dSDavid Somayajulu 
1255afaf5a2dSDavid Somayajulu 	return status;
1256afaf5a2dSDavid Somayajulu }
1257afaf5a2dSDavid Somayajulu 
1258ce545039SMike Christie /**
1259ce545039SMike Christie  * qla4xxx_reset_target - issues target Reset
1260ce545039SMike Christie  * @ha: Pointer to host adapter structure.
12610d5fea42SLee Jones  * @ddb_entry: Pointer to device database entry
1262ce545039SMike Christie  *
1263ce545039SMike Christie  * This routine performs a TARGET RESET on the specified target.
1264ce545039SMike Christie  * The caller must ensure that the ddb_entry pointers
1265ce545039SMike Christie  * are valid before calling this routine.
1266ce545039SMike Christie  **/
qla4xxx_reset_target(struct scsi_qla_host * ha,struct ddb_entry * ddb_entry)1267ce545039SMike Christie int qla4xxx_reset_target(struct scsi_qla_host *ha,
1268ce545039SMike Christie 			 struct ddb_entry *ddb_entry)
1269ce545039SMike Christie {
1270ce545039SMike Christie 	uint32_t mbox_cmd[MBOX_REG_COUNT];
1271ce545039SMike Christie 	uint32_t mbox_sts[MBOX_REG_COUNT];
1272ce545039SMike Christie 	int status = QLA_SUCCESS;
1273ce545039SMike Christie 
1274ce545039SMike Christie 	DEBUG2(printk("scsi%ld:%d: target reset issued\n", ha->host_no,
1275f4f5df23SVikas Chaudhary 		      ddb_entry->fw_ddb_index));
1276ce545039SMike Christie 
1277ce545039SMike Christie 	/*
1278ce545039SMike Christie 	 * Send target reset command to ISP, so that the ISP will return all
1279ce545039SMike Christie 	 * outstanding requests with RESET status
1280ce545039SMike Christie 	 */
1281ce545039SMike Christie 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
1282ce545039SMike Christie 	memset(&mbox_sts, 0, sizeof(mbox_sts));
1283ce545039SMike Christie 
1284ce545039SMike Christie 	mbox_cmd[0] = MBOX_CMD_TARGET_WARM_RESET;
1285ce545039SMike Christie 	mbox_cmd[1] = ddb_entry->fw_ddb_index;
1286ce545039SMike Christie 	mbox_cmd[5] = 0x01;	/* Immediate Command Enable */
1287ce545039SMike Christie 
1288ce545039SMike Christie 	qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0],
1289ce545039SMike Christie 				&mbox_sts[0]);
1290ce545039SMike Christie 	if (mbox_sts[0] != MBOX_STS_COMMAND_COMPLETE &&
1291ce545039SMike Christie 	    mbox_sts[0] != MBOX_STS_COMMAND_ERROR)
1292ce545039SMike Christie 		status = QLA_ERROR;
1293ce545039SMike Christie 
1294ce545039SMike Christie 	return status;
1295ce545039SMike Christie }
1296afaf5a2dSDavid Somayajulu 
qla4xxx_get_flash(struct scsi_qla_host * ha,dma_addr_t dma_addr,uint32_t offset,uint32_t len)1297afaf5a2dSDavid Somayajulu int qla4xxx_get_flash(struct scsi_qla_host * ha, dma_addr_t dma_addr,
1298afaf5a2dSDavid Somayajulu 		      uint32_t offset, uint32_t len)
1299afaf5a2dSDavid Somayajulu {
1300afaf5a2dSDavid Somayajulu 	uint32_t mbox_cmd[MBOX_REG_COUNT];
1301afaf5a2dSDavid Somayajulu 	uint32_t mbox_sts[MBOX_REG_COUNT];
1302afaf5a2dSDavid Somayajulu 
1303afaf5a2dSDavid Somayajulu 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
1304afaf5a2dSDavid Somayajulu 	memset(&mbox_sts, 0, sizeof(mbox_sts));
1305c0e344c9SDavid C Somayajulu 
1306afaf5a2dSDavid Somayajulu 	mbox_cmd[0] = MBOX_CMD_READ_FLASH;
1307afaf5a2dSDavid Somayajulu 	mbox_cmd[1] = LSDW(dma_addr);
1308afaf5a2dSDavid Somayajulu 	mbox_cmd[2] = MSDW(dma_addr);
1309afaf5a2dSDavid Somayajulu 	mbox_cmd[3] = offset;
1310afaf5a2dSDavid Somayajulu 	mbox_cmd[4] = len;
1311c0e344c9SDavid C Somayajulu 
1312c0e344c9SDavid C Somayajulu 	if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 2, &mbox_cmd[0], &mbox_sts[0]) !=
1313afaf5a2dSDavid Somayajulu 	    QLA_SUCCESS) {
1314afaf5a2dSDavid Somayajulu 		DEBUG2(printk("scsi%ld: %s: MBOX_CMD_READ_FLASH, failed w/ "
1315afaf5a2dSDavid Somayajulu 		    "status %04X %04X, offset %08x, len %08x\n", ha->host_no,
1316afaf5a2dSDavid Somayajulu 		    __func__, mbox_sts[0], mbox_sts[1], offset, len));
1317afaf5a2dSDavid Somayajulu 		return QLA_ERROR;
1318afaf5a2dSDavid Somayajulu 	}
1319afaf5a2dSDavid Somayajulu 	return QLA_SUCCESS;
1320afaf5a2dSDavid Somayajulu }
1321afaf5a2dSDavid Somayajulu 
1322afaf5a2dSDavid Somayajulu /**
13237ad633c0SHarish Zunjarrao  * qla4xxx_about_firmware - gets FW, iscsi draft and boot loader version
1324afaf5a2dSDavid Somayajulu  * @ha: Pointer to host adapter structure.
1325afaf5a2dSDavid Somayajulu  *
13267ad633c0SHarish Zunjarrao  * Retrieves the FW version, iSCSI draft version & bootloader version of HBA.
13277ad633c0SHarish Zunjarrao  * Mailboxes 2 & 3 may hold an address for data. Make sure that we write 0 to
13287ad633c0SHarish Zunjarrao  * those mailboxes, if unused.
1329afaf5a2dSDavid Somayajulu  **/
qla4xxx_about_firmware(struct scsi_qla_host * ha)13307ad633c0SHarish Zunjarrao int qla4xxx_about_firmware(struct scsi_qla_host *ha)
1331afaf5a2dSDavid Somayajulu {
13327ad633c0SHarish Zunjarrao 	struct about_fw_info *about_fw = NULL;
13337ad633c0SHarish Zunjarrao 	dma_addr_t about_fw_dma;
1334afaf5a2dSDavid Somayajulu 	uint32_t mbox_cmd[MBOX_REG_COUNT];
1335afaf5a2dSDavid Somayajulu 	uint32_t mbox_sts[MBOX_REG_COUNT];
13367ad633c0SHarish Zunjarrao 	int status = QLA_ERROR;
1337afaf5a2dSDavid Somayajulu 
1338750afb08SLuis Chamberlain 	about_fw = dma_alloc_coherent(&ha->pdev->dev,
13397ad633c0SHarish Zunjarrao 				      sizeof(struct about_fw_info),
13407ad633c0SHarish Zunjarrao 				      &about_fw_dma, GFP_KERNEL);
13417ad633c0SHarish Zunjarrao 	if (!about_fw) {
13427ad633c0SHarish Zunjarrao 		DEBUG2(ql4_printk(KERN_ERR, ha, "%s: Unable to alloc memory "
13437ad633c0SHarish Zunjarrao 				  "for about_fw\n", __func__));
13447ad633c0SHarish Zunjarrao 		return status;
13457ad633c0SHarish Zunjarrao 	}
13467ad633c0SHarish Zunjarrao 
1347afaf5a2dSDavid Somayajulu 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
1348afaf5a2dSDavid Somayajulu 	memset(&mbox_sts, 0, sizeof(mbox_sts));
1349c0e344c9SDavid C Somayajulu 
1350afaf5a2dSDavid Somayajulu 	mbox_cmd[0] = MBOX_CMD_ABOUT_FW;
13517ad633c0SHarish Zunjarrao 	mbox_cmd[2] = LSDW(about_fw_dma);
13527ad633c0SHarish Zunjarrao 	mbox_cmd[3] = MSDW(about_fw_dma);
13537ad633c0SHarish Zunjarrao 	mbox_cmd[4] = sizeof(struct about_fw_info);
1354c0e344c9SDavid C Somayajulu 
13557ad633c0SHarish Zunjarrao 	status = qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, MBOX_REG_COUNT,
13567ad633c0SHarish Zunjarrao 					 &mbox_cmd[0], &mbox_sts[0]);
13577ad633c0SHarish Zunjarrao 	if (status != QLA_SUCCESS) {
13587ad633c0SHarish Zunjarrao 		DEBUG2(ql4_printk(KERN_WARNING, ha, "%s: MBOX_CMD_ABOUT_FW "
13597ad633c0SHarish Zunjarrao 				  "failed w/ status %04X\n", __func__,
13607ad633c0SHarish Zunjarrao 				  mbox_sts[0]));
13617ad633c0SHarish Zunjarrao 		goto exit_about_fw;
1362afaf5a2dSDavid Somayajulu 	}
1363afaf5a2dSDavid Somayajulu 
13647ad633c0SHarish Zunjarrao 	/* Save version information. */
1365eee06a0fSAdheer Chandravanshi 	ha->fw_info.fw_major = le16_to_cpu(about_fw->fw_major);
1366eee06a0fSAdheer Chandravanshi 	ha->fw_info.fw_minor = le16_to_cpu(about_fw->fw_minor);
1367eee06a0fSAdheer Chandravanshi 	ha->fw_info.fw_patch = le16_to_cpu(about_fw->fw_patch);
1368eee06a0fSAdheer Chandravanshi 	ha->fw_info.fw_build = le16_to_cpu(about_fw->fw_build);
1369eee06a0fSAdheer Chandravanshi 	memcpy(ha->fw_info.fw_build_date, about_fw->fw_build_date,
1370eee06a0fSAdheer Chandravanshi 	       sizeof(about_fw->fw_build_date));
1371eee06a0fSAdheer Chandravanshi 	memcpy(ha->fw_info.fw_build_time, about_fw->fw_build_time,
1372eee06a0fSAdheer Chandravanshi 	       sizeof(about_fw->fw_build_time));
1373eee06a0fSAdheer Chandravanshi 	strcpy((char *)ha->fw_info.fw_build_user,
1374eee06a0fSAdheer Chandravanshi 	       skip_spaces((char *)about_fw->fw_build_user));
1375eee06a0fSAdheer Chandravanshi 	ha->fw_info.fw_load_source = le16_to_cpu(about_fw->fw_load_source);
1376eee06a0fSAdheer Chandravanshi 	ha->fw_info.iscsi_major = le16_to_cpu(about_fw->iscsi_major);
1377eee06a0fSAdheer Chandravanshi 	ha->fw_info.iscsi_minor = le16_to_cpu(about_fw->iscsi_minor);
1378eee06a0fSAdheer Chandravanshi 	ha->fw_info.bootload_major = le16_to_cpu(about_fw->bootload_major);
1379eee06a0fSAdheer Chandravanshi 	ha->fw_info.bootload_minor = le16_to_cpu(about_fw->bootload_minor);
1380eee06a0fSAdheer Chandravanshi 	ha->fw_info.bootload_patch = le16_to_cpu(about_fw->bootload_patch);
1381eee06a0fSAdheer Chandravanshi 	ha->fw_info.bootload_build = le16_to_cpu(about_fw->bootload_build);
1382eee06a0fSAdheer Chandravanshi 	strcpy((char *)ha->fw_info.extended_timestamp,
1383eee06a0fSAdheer Chandravanshi 	       skip_spaces((char *)about_fw->extended_timestamp));
1384eee06a0fSAdheer Chandravanshi 
1385eee06a0fSAdheer Chandravanshi 	ha->fw_uptime_secs = le32_to_cpu(mbox_sts[5]);
1386eee06a0fSAdheer Chandravanshi 	ha->fw_uptime_msecs = le32_to_cpu(mbox_sts[6]);
13877ad633c0SHarish Zunjarrao 	status = QLA_SUCCESS;
1388afaf5a2dSDavid Somayajulu 
13897ad633c0SHarish Zunjarrao exit_about_fw:
13907ad633c0SHarish Zunjarrao 	dma_free_coherent(&ha->pdev->dev, sizeof(struct about_fw_info),
13917ad633c0SHarish Zunjarrao 			  about_fw, about_fw_dma);
13927ad633c0SHarish Zunjarrao 	return status;
1393afaf5a2dSDavid Somayajulu }
1394afaf5a2dSDavid Somayajulu 
qla4xxx_get_default_ddb(struct scsi_qla_host * ha,uint32_t options,dma_addr_t dma_addr)13951e9e2be3SAdheer Chandravanshi int qla4xxx_get_default_ddb(struct scsi_qla_host *ha, uint32_t options,
139647975477SAdrian Bunk 			    dma_addr_t dma_addr)
1397afaf5a2dSDavid Somayajulu {
1398afaf5a2dSDavid Somayajulu 	uint32_t mbox_cmd[MBOX_REG_COUNT];
1399afaf5a2dSDavid Somayajulu 	uint32_t mbox_sts[MBOX_REG_COUNT];
1400afaf5a2dSDavid Somayajulu 
1401afaf5a2dSDavid Somayajulu 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
1402afaf5a2dSDavid Somayajulu 	memset(&mbox_sts, 0, sizeof(mbox_sts));
1403afaf5a2dSDavid Somayajulu 
1404afaf5a2dSDavid Somayajulu 	mbox_cmd[0] = MBOX_CMD_GET_DATABASE_ENTRY_DEFAULTS;
1405b3a271a9SManish Rangankar 	mbox_cmd[1] = options;
1406afaf5a2dSDavid Somayajulu 	mbox_cmd[2] = LSDW(dma_addr);
1407afaf5a2dSDavid Somayajulu 	mbox_cmd[3] = MSDW(dma_addr);
1408afaf5a2dSDavid Somayajulu 
1409c0e344c9SDavid C Somayajulu 	if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0], &mbox_sts[0]) !=
1410afaf5a2dSDavid Somayajulu 	    QLA_SUCCESS) {
1411afaf5a2dSDavid Somayajulu 		DEBUG2(printk("scsi%ld: %s: failed status %04X\n",
1412afaf5a2dSDavid Somayajulu 		     ha->host_no, __func__, mbox_sts[0]));
1413afaf5a2dSDavid Somayajulu 		return QLA_ERROR;
1414afaf5a2dSDavid Somayajulu 	}
1415afaf5a2dSDavid Somayajulu 	return QLA_SUCCESS;
1416afaf5a2dSDavid Somayajulu }
1417afaf5a2dSDavid Somayajulu 
qla4xxx_req_ddb_entry(struct scsi_qla_host * ha,uint32_t ddb_index,uint32_t * mbx_sts)1418b3a271a9SManish Rangankar int qla4xxx_req_ddb_entry(struct scsi_qla_host *ha, uint32_t ddb_index,
1419b3a271a9SManish Rangankar 			  uint32_t *mbx_sts)
1420afaf5a2dSDavid Somayajulu {
1421b3a271a9SManish Rangankar 	int status;
1422afaf5a2dSDavid Somayajulu 	uint32_t mbox_cmd[MBOX_REG_COUNT];
1423afaf5a2dSDavid Somayajulu 	uint32_t mbox_sts[MBOX_REG_COUNT];
1424afaf5a2dSDavid Somayajulu 
1425afaf5a2dSDavid Somayajulu 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
1426afaf5a2dSDavid Somayajulu 	memset(&mbox_sts, 0, sizeof(mbox_sts));
1427afaf5a2dSDavid Somayajulu 
1428afaf5a2dSDavid Somayajulu 	mbox_cmd[0] = MBOX_CMD_REQUEST_DATABASE_ENTRY;
1429b3a271a9SManish Rangankar 	mbox_cmd[1] = ddb_index;
1430afaf5a2dSDavid Somayajulu 
1431b3a271a9SManish Rangankar 	status = qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0],
1432b3a271a9SManish Rangankar 					 &mbox_sts[0]);
1433b3a271a9SManish Rangankar 	if (status != QLA_SUCCESS) {
1434b3a271a9SManish Rangankar 		DEBUG2(ql4_printk(KERN_ERR, ha, "%s: failed status %04X\n",
1435b3a271a9SManish Rangankar 				   __func__, mbox_sts[0]));
1436afaf5a2dSDavid Somayajulu 	}
1437afaf5a2dSDavid Somayajulu 
1438b3a271a9SManish Rangankar 	*mbx_sts = mbox_sts[0];
1439b3a271a9SManish Rangankar 	return status;
1440afaf5a2dSDavid Somayajulu }
1441afaf5a2dSDavid Somayajulu 
qla4xxx_clear_ddb_entry(struct scsi_qla_host * ha,uint32_t ddb_index)1442b3a271a9SManish Rangankar int qla4xxx_clear_ddb_entry(struct scsi_qla_host *ha, uint32_t ddb_index)
1443b3a271a9SManish Rangankar {
1444b3a271a9SManish Rangankar 	int status;
1445b3a271a9SManish Rangankar 	uint32_t mbox_cmd[MBOX_REG_COUNT];
1446b3a271a9SManish Rangankar 	uint32_t mbox_sts[MBOX_REG_COUNT];
1447b3a271a9SManish Rangankar 
1448b3a271a9SManish Rangankar 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
1449b3a271a9SManish Rangankar 	memset(&mbox_sts, 0, sizeof(mbox_sts));
1450b3a271a9SManish Rangankar 
1451b3a271a9SManish Rangankar 	mbox_cmd[0] = MBOX_CMD_CLEAR_DATABASE_ENTRY;
1452b3a271a9SManish Rangankar 	mbox_cmd[1] = ddb_index;
1453b3a271a9SManish Rangankar 
1454b3a271a9SManish Rangankar 	status = qla4xxx_mailbox_command(ha, 2, 1, &mbox_cmd[0],
1455b3a271a9SManish Rangankar 					 &mbox_sts[0]);
1456b3a271a9SManish Rangankar 	if (status != QLA_SUCCESS) {
1457b3a271a9SManish Rangankar 		DEBUG2(ql4_printk(KERN_ERR, ha, "%s: failed status %04X\n",
1458b3a271a9SManish Rangankar 				   __func__, mbox_sts[0]));
1459b3a271a9SManish Rangankar 	}
1460b3a271a9SManish Rangankar 
1461b3a271a9SManish Rangankar 	return status;
1462b3a271a9SManish Rangankar }
1463b3a271a9SManish Rangankar 
qla4xxx_set_flash(struct scsi_qla_host * ha,dma_addr_t dma_addr,uint32_t offset,uint32_t length,uint32_t options)1464d00efe3fSMike Christie int qla4xxx_set_flash(struct scsi_qla_host *ha, dma_addr_t dma_addr,
1465d00efe3fSMike Christie 		      uint32_t offset, uint32_t length, uint32_t options)
1466d00efe3fSMike Christie {
1467d00efe3fSMike Christie 	uint32_t mbox_cmd[MBOX_REG_COUNT];
1468d00efe3fSMike Christie 	uint32_t mbox_sts[MBOX_REG_COUNT];
1469d00efe3fSMike Christie 	int status = QLA_SUCCESS;
1470d00efe3fSMike Christie 
1471d00efe3fSMike Christie 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
1472d00efe3fSMike Christie 	memset(&mbox_sts, 0, sizeof(mbox_sts));
1473d00efe3fSMike Christie 
1474d00efe3fSMike Christie 	mbox_cmd[0] = MBOX_CMD_WRITE_FLASH;
1475d00efe3fSMike Christie 	mbox_cmd[1] = LSDW(dma_addr);
1476d00efe3fSMike Christie 	mbox_cmd[2] = MSDW(dma_addr);
1477d00efe3fSMike Christie 	mbox_cmd[3] = offset;
1478d00efe3fSMike Christie 	mbox_cmd[4] = length;
1479d00efe3fSMike Christie 	mbox_cmd[5] = options;
1480d00efe3fSMike Christie 
1481d00efe3fSMike Christie 	status = qla4xxx_mailbox_command(ha, 6, 2, &mbox_cmd[0], &mbox_sts[0]);
1482d00efe3fSMike Christie 	if (status != QLA_SUCCESS) {
1483d00efe3fSMike Christie 		DEBUG2(ql4_printk(KERN_WARNING, ha, "%s: MBOX_CMD_WRITE_FLASH "
1484d00efe3fSMike Christie 				  "failed w/ status %04X, mbx1 %04X\n",
1485d00efe3fSMike Christie 				  __func__, mbox_sts[0], mbox_sts[1]));
1486d00efe3fSMike Christie 	}
1487d00efe3fSMike Christie 	return status;
1488d00efe3fSMike Christie }
1489d00efe3fSMike Christie 
qla4xxx_bootdb_by_index(struct scsi_qla_host * ha,struct dev_db_entry * fw_ddb_entry,dma_addr_t fw_ddb_entry_dma,uint16_t ddb_index)14902a991c21SManish Rangankar int qla4xxx_bootdb_by_index(struct scsi_qla_host *ha,
14912a991c21SManish Rangankar 			    struct dev_db_entry *fw_ddb_entry,
14922a991c21SManish Rangankar 			    dma_addr_t fw_ddb_entry_dma, uint16_t ddb_index)
14932a991c21SManish Rangankar {
14942a991c21SManish Rangankar 	uint32_t dev_db_start_offset = FLASH_OFFSET_DB_INFO;
14952a991c21SManish Rangankar 	uint32_t dev_db_end_offset;
14962a991c21SManish Rangankar 	int status = QLA_ERROR;
14972a991c21SManish Rangankar 
14982a991c21SManish Rangankar 	memset(fw_ddb_entry, 0, sizeof(*fw_ddb_entry));
14992a991c21SManish Rangankar 
15002a991c21SManish Rangankar 	dev_db_start_offset += (ddb_index * sizeof(*fw_ddb_entry));
15012a991c21SManish Rangankar 	dev_db_end_offset = FLASH_OFFSET_DB_END;
15022a991c21SManish Rangankar 
15032a991c21SManish Rangankar 	if (dev_db_start_offset > dev_db_end_offset) {
15042a991c21SManish Rangankar 		DEBUG2(ql4_printk(KERN_ERR, ha,
15052a991c21SManish Rangankar 				  "%s:Invalid DDB index %d", __func__,
15062a991c21SManish Rangankar 				  ddb_index));
15072a991c21SManish Rangankar 		goto exit_bootdb_failed;
15082a991c21SManish Rangankar 	}
15092a991c21SManish Rangankar 
15102a991c21SManish Rangankar 	if (qla4xxx_get_flash(ha, fw_ddb_entry_dma, dev_db_start_offset,
15112a991c21SManish Rangankar 			      sizeof(*fw_ddb_entry)) != QLA_SUCCESS) {
15122a991c21SManish Rangankar 		ql4_printk(KERN_ERR, ha, "scsi%ld: %s: Get Flash"
15132a991c21SManish Rangankar 			   "failed\n", ha->host_no, __func__);
15142a991c21SManish Rangankar 		goto exit_bootdb_failed;
15152a991c21SManish Rangankar 	}
15162a991c21SManish Rangankar 
15172a991c21SManish Rangankar 	if (fw_ddb_entry->cookie == DDB_VALID_COOKIE)
15182a991c21SManish Rangankar 		status = QLA_SUCCESS;
15192a991c21SManish Rangankar 
15202a991c21SManish Rangankar exit_bootdb_failed:
15212a991c21SManish Rangankar 	return status;
15222a991c21SManish Rangankar }
15232a991c21SManish Rangankar 
qla4xxx_flashdb_by_index(struct scsi_qla_host * ha,struct dev_db_entry * fw_ddb_entry,dma_addr_t fw_ddb_entry_dma,uint16_t ddb_index)15241e9e2be3SAdheer Chandravanshi int qla4xxx_flashdb_by_index(struct scsi_qla_host *ha,
15251e9e2be3SAdheer Chandravanshi 			     struct dev_db_entry *fw_ddb_entry,
15261e9e2be3SAdheer Chandravanshi 			     dma_addr_t fw_ddb_entry_dma, uint16_t ddb_index)
15271e9e2be3SAdheer Chandravanshi {
1528039acc1eSAdheer Chandravanshi 	uint32_t dev_db_start_offset;
15291e9e2be3SAdheer Chandravanshi 	uint32_t dev_db_end_offset;
15301e9e2be3SAdheer Chandravanshi 	int status = QLA_ERROR;
15311e9e2be3SAdheer Chandravanshi 
15321e9e2be3SAdheer Chandravanshi 	memset(fw_ddb_entry, 0, sizeof(*fw_ddb_entry));
15331e9e2be3SAdheer Chandravanshi 
15341e9e2be3SAdheer Chandravanshi 	if (is_qla40XX(ha)) {
15351e9e2be3SAdheer Chandravanshi 		dev_db_start_offset = FLASH_OFFSET_DB_INFO;
1536039acc1eSAdheer Chandravanshi 		dev_db_end_offset = FLASH_OFFSET_DB_END;
15371e9e2be3SAdheer Chandravanshi 	} else {
15381e9e2be3SAdheer Chandravanshi 		dev_db_start_offset = FLASH_RAW_ACCESS_ADDR +
15391e9e2be3SAdheer Chandravanshi 				      (ha->hw.flt_region_ddb << 2);
15401e9e2be3SAdheer Chandravanshi 		/* flt_ddb_size is DDB table size for both ports
15411e9e2be3SAdheer Chandravanshi 		 * so divide it by 2 to calculate the offset for second port
15421e9e2be3SAdheer Chandravanshi 		 */
15431e9e2be3SAdheer Chandravanshi 		if (ha->port_num == 1)
15441e9e2be3SAdheer Chandravanshi 			dev_db_start_offset += (ha->hw.flt_ddb_size / 2);
1545039acc1eSAdheer Chandravanshi 
1546039acc1eSAdheer Chandravanshi 		dev_db_end_offset = dev_db_start_offset +
1547039acc1eSAdheer Chandravanshi 				    (ha->hw.flt_ddb_size / 2);
15481e9e2be3SAdheer Chandravanshi 	}
15491e9e2be3SAdheer Chandravanshi 
15501e9e2be3SAdheer Chandravanshi 	dev_db_start_offset += (ddb_index * sizeof(*fw_ddb_entry));
15511e9e2be3SAdheer Chandravanshi 
15521e9e2be3SAdheer Chandravanshi 	if (dev_db_start_offset > dev_db_end_offset) {
15531e9e2be3SAdheer Chandravanshi 		DEBUG2(ql4_printk(KERN_ERR, ha,
15541e9e2be3SAdheer Chandravanshi 				  "%s:Invalid DDB index %d", __func__,
15551e9e2be3SAdheer Chandravanshi 				  ddb_index));
15561e9e2be3SAdheer Chandravanshi 		goto exit_fdb_failed;
15571e9e2be3SAdheer Chandravanshi 	}
15581e9e2be3SAdheer Chandravanshi 
15591e9e2be3SAdheer Chandravanshi 	if (qla4xxx_get_flash(ha, fw_ddb_entry_dma, dev_db_start_offset,
15601e9e2be3SAdheer Chandravanshi 			      sizeof(*fw_ddb_entry)) != QLA_SUCCESS) {
15611e9e2be3SAdheer Chandravanshi 		ql4_printk(KERN_ERR, ha, "scsi%ld: %s: Get Flash failed\n",
15621e9e2be3SAdheer Chandravanshi 			   ha->host_no, __func__);
15631e9e2be3SAdheer Chandravanshi 		goto exit_fdb_failed;
15641e9e2be3SAdheer Chandravanshi 	}
15651e9e2be3SAdheer Chandravanshi 
15661e9e2be3SAdheer Chandravanshi 	if (fw_ddb_entry->cookie == DDB_VALID_COOKIE)
15671e9e2be3SAdheer Chandravanshi 		status = QLA_SUCCESS;
15681e9e2be3SAdheer Chandravanshi 
15691e9e2be3SAdheer Chandravanshi exit_fdb_failed:
15701e9e2be3SAdheer Chandravanshi 	return status;
15711e9e2be3SAdheer Chandravanshi }
15721e9e2be3SAdheer Chandravanshi 
qla4xxx_get_chap(struct scsi_qla_host * ha,char * username,char * password,uint16_t idx)15732a991c21SManish Rangankar int qla4xxx_get_chap(struct scsi_qla_host *ha, char *username, char *password,
15742a991c21SManish Rangankar 		     uint16_t idx)
15752a991c21SManish Rangankar {
15762a991c21SManish Rangankar 	int ret = 0;
15772a991c21SManish Rangankar 	int rval = QLA_ERROR;
15784549415aSLalit Chandivade 	uint32_t offset = 0, chap_size;
15792a991c21SManish Rangankar 	struct ql4_chap_table *chap_table;
15802a991c21SManish Rangankar 	dma_addr_t chap_dma;
15812a991c21SManish Rangankar 
15828d35a9dcSSouptick Joarder 	chap_table = dma_pool_zalloc(ha->chap_dma_pool, GFP_KERNEL, &chap_dma);
158350e92915SDan Carpenter 	if (chap_table == NULL)
158450e92915SDan Carpenter 		return -ENOMEM;
15852a991c21SManish Rangankar 
15864549415aSLalit Chandivade 	chap_size = sizeof(struct ql4_chap_table);
15872a991c21SManish Rangankar 
15884549415aSLalit Chandivade 	if (is_qla40XX(ha))
15894549415aSLalit Chandivade 		offset = FLASH_CHAP_OFFSET | (idx * chap_size);
15904549415aSLalit Chandivade 	else {
15914549415aSLalit Chandivade 		offset = FLASH_RAW_ACCESS_ADDR + (ha->hw.flt_region_chap << 2);
15924549415aSLalit Chandivade 		/* flt_chap_size is CHAP table size for both ports
15934549415aSLalit Chandivade 		 * so divide it by 2 to calculate the offset for second port
15944549415aSLalit Chandivade 		 */
15954549415aSLalit Chandivade 		if (ha->port_num == 1)
15964549415aSLalit Chandivade 			offset += (ha->hw.flt_chap_size / 2);
15974549415aSLalit Chandivade 		offset += (idx * chap_size);
15984549415aSLalit Chandivade 	}
15992a991c21SManish Rangankar 
16004549415aSLalit Chandivade 	rval = qla4xxx_get_flash(ha, chap_dma, offset, chap_size);
16012a991c21SManish Rangankar 	if (rval != QLA_SUCCESS) {
16022a991c21SManish Rangankar 		ret = -EINVAL;
16032a991c21SManish Rangankar 		goto exit_get_chap;
16042a991c21SManish Rangankar 	}
16052a991c21SManish Rangankar 
16062a991c21SManish Rangankar 	DEBUG2(ql4_printk(KERN_INFO, ha, "Chap Cookie: x%x\n",
16072a991c21SManish Rangankar 		__le16_to_cpu(chap_table->cookie)));
16082a991c21SManish Rangankar 
16092a991c21SManish Rangankar 	if (__le16_to_cpu(chap_table->cookie) != CHAP_VALID_COOKIE) {
16102a991c21SManish Rangankar 		ql4_printk(KERN_ERR, ha, "No valid chap entry found\n");
16112a991c21SManish Rangankar 		goto exit_get_chap;
16122a991c21SManish Rangankar 	}
16132a991c21SManish Rangankar 
161441300cc9SAzeem Shaikh 	strscpy(password, chap_table->secret, QL4_CHAP_MAX_SECRET_LEN);
161541300cc9SAzeem Shaikh 	strscpy(username, chap_table->name, QL4_CHAP_MAX_NAME_LEN);
161633529018SDwaipayan Ray 	chap_table->cookie = cpu_to_le16(CHAP_VALID_COOKIE);
16172a991c21SManish Rangankar 
16182a991c21SManish Rangankar exit_get_chap:
16192a991c21SManish Rangankar 	dma_pool_free(ha->chap_dma_pool, chap_table, chap_dma);
16202a991c21SManish Rangankar 	return ret;
16212a991c21SManish Rangankar }
16222a991c21SManish Rangankar 
162326ffd7b4SAdheer Chandravanshi /**
162426ffd7b4SAdheer Chandravanshi  * qla4xxx_set_chap - Make a chap entry at the given index
162526ffd7b4SAdheer Chandravanshi  * @ha: pointer to adapter structure
162626ffd7b4SAdheer Chandravanshi  * @username: CHAP username to set
162726ffd7b4SAdheer Chandravanshi  * @password: CHAP password to set
162826ffd7b4SAdheer Chandravanshi  * @idx: CHAP index at which to make the entry
162926ffd7b4SAdheer Chandravanshi  * @bidi: type of chap entry (chap_in or chap_out)
163026ffd7b4SAdheer Chandravanshi  *
163126ffd7b4SAdheer Chandravanshi  * Create chap entry at the given index with the information provided.
163226ffd7b4SAdheer Chandravanshi  *
163326ffd7b4SAdheer Chandravanshi  * Note: Caller should acquire the chap lock before getting here.
163426ffd7b4SAdheer Chandravanshi  **/
qla4xxx_set_chap(struct scsi_qla_host * ha,char * username,char * password,uint16_t idx,int bidi)163526ffd7b4SAdheer Chandravanshi int qla4xxx_set_chap(struct scsi_qla_host *ha, char *username, char *password,
163626ffd7b4SAdheer Chandravanshi 		     uint16_t idx, int bidi)
1637b3a271a9SManish Rangankar {
1638b3a271a9SManish Rangankar 	int ret = 0;
1639b3a271a9SManish Rangankar 	int rval = QLA_ERROR;
1640b3a271a9SManish Rangankar 	uint32_t offset = 0;
1641b3a271a9SManish Rangankar 	struct ql4_chap_table *chap_table;
1642b1d0b63fSAdheer Chandravanshi 	uint32_t chap_size = 0;
1643b3a271a9SManish Rangankar 	dma_addr_t chap_dma;
16444f94864dSJustin Stitt 	ssize_t secret_len;
1645b3a271a9SManish Rangankar 
16468d35a9dcSSouptick Joarder 	chap_table = dma_pool_zalloc(ha->chap_dma_pool, GFP_KERNEL, &chap_dma);
1647b3a271a9SManish Rangankar 	if (chap_table == NULL) {
1648b3a271a9SManish Rangankar 		ret =  -ENOMEM;
1649b3a271a9SManish Rangankar 		goto exit_set_chap;
1650b3a271a9SManish Rangankar 	}
1651b3a271a9SManish Rangankar 
1652b3a271a9SManish Rangankar 	if (bidi)
1653b3a271a9SManish Rangankar 		chap_table->flags |= BIT_6; /* peer */
1654b3a271a9SManish Rangankar 	else
1655b3a271a9SManish Rangankar 		chap_table->flags |= BIT_7; /* local */
16564f94864dSJustin Stitt 
16574f94864dSJustin Stitt 	secret_len = strscpy(chap_table->secret, password,
16584f94864dSJustin Stitt 			     sizeof(chap_table->secret));
16594f94864dSJustin Stitt 	if (secret_len < MIN_CHAP_SECRET_LEN)
16604f94864dSJustin Stitt 		goto cleanup_chap_table;
16614f94864dSJustin Stitt 	chap_table->secret_len = (uint8_t)secret_len;
16624f94864dSJustin Stitt 	strscpy(chap_table->name, username, sizeof(chap_table->name));
166333529018SDwaipayan Ray 	chap_table->cookie = cpu_to_le16(CHAP_VALID_COOKIE);
1664b1d0b63fSAdheer Chandravanshi 
1665b1d0b63fSAdheer Chandravanshi 	if (is_qla40XX(ha)) {
1666b1d0b63fSAdheer Chandravanshi 		chap_size = MAX_CHAP_ENTRIES_40XX * sizeof(*chap_table);
1667b1d0b63fSAdheer Chandravanshi 		offset = FLASH_CHAP_OFFSET;
1668b1d0b63fSAdheer Chandravanshi 	} else { /* Single region contains CHAP info for both ports which is
1669b1d0b63fSAdheer Chandravanshi 		  * divided into half for each port.
1670b1d0b63fSAdheer Chandravanshi 		  */
1671b1d0b63fSAdheer Chandravanshi 		chap_size = ha->hw.flt_chap_size / 2;
1672b1d0b63fSAdheer Chandravanshi 		offset = FLASH_RAW_ACCESS_ADDR + (ha->hw.flt_region_chap << 2);
1673b1d0b63fSAdheer Chandravanshi 		if (ha->port_num == 1)
1674b1d0b63fSAdheer Chandravanshi 			offset += chap_size;
1675b1d0b63fSAdheer Chandravanshi 	}
1676b1d0b63fSAdheer Chandravanshi 
1677b1d0b63fSAdheer Chandravanshi 	offset += (idx * sizeof(struct ql4_chap_table));
1678b3a271a9SManish Rangankar 	rval = qla4xxx_set_flash(ha, chap_dma, offset,
1679b3a271a9SManish Rangankar 				sizeof(struct ql4_chap_table),
1680b3a271a9SManish Rangankar 				FLASH_OPT_RMW_COMMIT);
16814549415aSLalit Chandivade 
16824549415aSLalit Chandivade 	if (rval == QLA_SUCCESS && ha->chap_list) {
16834549415aSLalit Chandivade 		/* Update ha chap_list cache */
16844549415aSLalit Chandivade 		memcpy((struct ql4_chap_table *)ha->chap_list + idx,
16854549415aSLalit Chandivade 		       chap_table, sizeof(struct ql4_chap_table));
16864549415aSLalit Chandivade 	}
16874f94864dSJustin Stitt 
16884f94864dSJustin Stitt cleanup_chap_table:
1689b3a271a9SManish Rangankar 	dma_pool_free(ha->chap_dma_pool, chap_table, chap_dma);
1690b3a271a9SManish Rangankar 	if (rval != QLA_SUCCESS)
1691b3a271a9SManish Rangankar 		ret =  -EINVAL;
1692b3a271a9SManish Rangankar 
1693b3a271a9SManish Rangankar exit_set_chap:
1694b3a271a9SManish Rangankar 	return ret;
1695b3a271a9SManish Rangankar }
1696b3a271a9SManish Rangankar 
16971e9e2be3SAdheer Chandravanshi 
qla4xxx_get_uni_chap_at_index(struct scsi_qla_host * ha,char * username,char * password,uint16_t chap_index)16981e9e2be3SAdheer Chandravanshi int qla4xxx_get_uni_chap_at_index(struct scsi_qla_host *ha, char *username,
16991e9e2be3SAdheer Chandravanshi 				  char *password, uint16_t chap_index)
17001e9e2be3SAdheer Chandravanshi {
17011e9e2be3SAdheer Chandravanshi 	int rval = QLA_ERROR;
17021e9e2be3SAdheer Chandravanshi 	struct ql4_chap_table *chap_table = NULL;
17031e9e2be3SAdheer Chandravanshi 	int max_chap_entries;
17041e9e2be3SAdheer Chandravanshi 
17051e9e2be3SAdheer Chandravanshi 	if (!ha->chap_list) {
17061e9e2be3SAdheer Chandravanshi 		ql4_printk(KERN_ERR, ha, "Do not have CHAP table cache\n");
17071e9e2be3SAdheer Chandravanshi 		rval = QLA_ERROR;
17081e9e2be3SAdheer Chandravanshi 		goto exit_uni_chap;
17091e9e2be3SAdheer Chandravanshi 	}
17101e9e2be3SAdheer Chandravanshi 
17111e9e2be3SAdheer Chandravanshi 	if (!username || !password) {
17121e9e2be3SAdheer Chandravanshi 		ql4_printk(KERN_ERR, ha, "No memory for username & secret\n");
17131e9e2be3SAdheer Chandravanshi 		rval = QLA_ERROR;
17141e9e2be3SAdheer Chandravanshi 		goto exit_uni_chap;
17151e9e2be3SAdheer Chandravanshi 	}
17161e9e2be3SAdheer Chandravanshi 
17171e9e2be3SAdheer Chandravanshi 	if (is_qla80XX(ha))
17181e9e2be3SAdheer Chandravanshi 		max_chap_entries = (ha->hw.flt_chap_size / 2) /
17191e9e2be3SAdheer Chandravanshi 				   sizeof(struct ql4_chap_table);
17201e9e2be3SAdheer Chandravanshi 	else
17211e9e2be3SAdheer Chandravanshi 		max_chap_entries = MAX_CHAP_ENTRIES_40XX;
17221e9e2be3SAdheer Chandravanshi 
17231e9e2be3SAdheer Chandravanshi 	if (chap_index > max_chap_entries) {
17241e9e2be3SAdheer Chandravanshi 		ql4_printk(KERN_ERR, ha, "Invalid Chap index\n");
17251e9e2be3SAdheer Chandravanshi 		rval = QLA_ERROR;
17261e9e2be3SAdheer Chandravanshi 		goto exit_uni_chap;
17271e9e2be3SAdheer Chandravanshi 	}
17281e9e2be3SAdheer Chandravanshi 
17291e9e2be3SAdheer Chandravanshi 	mutex_lock(&ha->chap_sem);
17301e9e2be3SAdheer Chandravanshi 	chap_table = (struct ql4_chap_table *)ha->chap_list + chap_index;
173133529018SDwaipayan Ray 	if (chap_table->cookie != cpu_to_le16(CHAP_VALID_COOKIE)) {
17321e9e2be3SAdheer Chandravanshi 		rval = QLA_ERROR;
17331e9e2be3SAdheer Chandravanshi 		goto exit_unlock_uni_chap;
17341e9e2be3SAdheer Chandravanshi 	}
17351e9e2be3SAdheer Chandravanshi 
173633519aecSAdheer Chandravanshi 	if (!(chap_table->flags & BIT_7)) {
17371e9e2be3SAdheer Chandravanshi 		ql4_printk(KERN_ERR, ha, "Unidirectional entry not set\n");
17381e9e2be3SAdheer Chandravanshi 		rval = QLA_ERROR;
17391e9e2be3SAdheer Chandravanshi 		goto exit_unlock_uni_chap;
17401e9e2be3SAdheer Chandravanshi 	}
17411e9e2be3SAdheer Chandravanshi 
174241300cc9SAzeem Shaikh 	strscpy(password, chap_table->secret, MAX_CHAP_SECRET_LEN);
174341300cc9SAzeem Shaikh 	strscpy(username, chap_table->name, MAX_CHAP_NAME_LEN);
17441e9e2be3SAdheer Chandravanshi 
17451e9e2be3SAdheer Chandravanshi 	rval = QLA_SUCCESS;
17461e9e2be3SAdheer Chandravanshi 
17471e9e2be3SAdheer Chandravanshi exit_unlock_uni_chap:
17481e9e2be3SAdheer Chandravanshi 	mutex_unlock(&ha->chap_sem);
17491e9e2be3SAdheer Chandravanshi exit_uni_chap:
17501e9e2be3SAdheer Chandravanshi 	return rval;
17511e9e2be3SAdheer Chandravanshi }
17521e9e2be3SAdheer Chandravanshi 
17534549415aSLalit Chandivade /**
17544549415aSLalit Chandivade  * qla4xxx_get_chap_index - Get chap index given username and secret
17554549415aSLalit Chandivade  * @ha: pointer to adapter structure
17564549415aSLalit Chandivade  * @username: CHAP username to be searched
17574549415aSLalit Chandivade  * @password: CHAP password to be searched
17584549415aSLalit Chandivade  * @bidi: Is this a BIDI CHAP
17594549415aSLalit Chandivade  * @chap_index: CHAP index to be returned
17604549415aSLalit Chandivade  *
17614549415aSLalit Chandivade  * Match the username and password in the chap_list, return the index if a
17624549415aSLalit Chandivade  * match is found. If a match is not found then add the entry in FLASH and
17634549415aSLalit Chandivade  * return the index at which entry is written in the FLASH.
17644549415aSLalit Chandivade  **/
qla4xxx_get_chap_index(struct scsi_qla_host * ha,char * username,char * password,int bidi,uint16_t * chap_index)1765fca9f04dSMike Christie int qla4xxx_get_chap_index(struct scsi_qla_host *ha, char *username,
17664549415aSLalit Chandivade 			   char *password, int bidi, uint16_t *chap_index)
17674549415aSLalit Chandivade {
17684549415aSLalit Chandivade 	int i, rval;
17694549415aSLalit Chandivade 	int free_index = -1;
17704549415aSLalit Chandivade 	int found_index = 0;
17714549415aSLalit Chandivade 	int max_chap_entries = 0;
17724549415aSLalit Chandivade 	struct ql4_chap_table *chap_table;
17734549415aSLalit Chandivade 
1774d11b0ca3SVikas Chaudhary 	if (is_qla80XX(ha))
17754549415aSLalit Chandivade 		max_chap_entries = (ha->hw.flt_chap_size / 2) /
17764549415aSLalit Chandivade 						sizeof(struct ql4_chap_table);
17774549415aSLalit Chandivade 	else
17784549415aSLalit Chandivade 		max_chap_entries = MAX_CHAP_ENTRIES_40XX;
17794549415aSLalit Chandivade 
17804549415aSLalit Chandivade 	if (!ha->chap_list) {
17814549415aSLalit Chandivade 		ql4_printk(KERN_ERR, ha, "Do not have CHAP table cache\n");
17824549415aSLalit Chandivade 		return QLA_ERROR;
17834549415aSLalit Chandivade 	}
17844549415aSLalit Chandivade 
1785fca9f04dSMike Christie 	if (!username || !password) {
1786fca9f04dSMike Christie 		ql4_printk(KERN_ERR, ha, "Do not have username and psw\n");
1787fca9f04dSMike Christie 		return QLA_ERROR;
1788fca9f04dSMike Christie 	}
1789fca9f04dSMike Christie 
17904549415aSLalit Chandivade 	mutex_lock(&ha->chap_sem);
17914549415aSLalit Chandivade 	for (i = 0; i < max_chap_entries; i++) {
17924549415aSLalit Chandivade 		chap_table = (struct ql4_chap_table *)ha->chap_list + i;
17934549415aSLalit Chandivade 		if (chap_table->cookie !=
179433529018SDwaipayan Ray 		    cpu_to_le16(CHAP_VALID_COOKIE)) {
17954549415aSLalit Chandivade 			if (i > MAX_RESRV_CHAP_IDX && free_index == -1)
17964549415aSLalit Chandivade 				free_index = i;
17974549415aSLalit Chandivade 			continue;
17984549415aSLalit Chandivade 		}
17994549415aSLalit Chandivade 		if (bidi) {
18004549415aSLalit Chandivade 			if (chap_table->flags & BIT_7)
18014549415aSLalit Chandivade 				continue;
18024549415aSLalit Chandivade 		} else {
18034549415aSLalit Chandivade 			if (chap_table->flags & BIT_6)
18044549415aSLalit Chandivade 				continue;
18054549415aSLalit Chandivade 		}
18064549415aSLalit Chandivade 		if (!strncmp(chap_table->secret, password,
18074549415aSLalit Chandivade 			     MAX_CHAP_SECRET_LEN) &&
18084549415aSLalit Chandivade 		    !strncmp(chap_table->name, username,
18094549415aSLalit Chandivade 			     MAX_CHAP_NAME_LEN)) {
18104549415aSLalit Chandivade 			*chap_index = i;
18114549415aSLalit Chandivade 			found_index = 1;
18124549415aSLalit Chandivade 			break;
18134549415aSLalit Chandivade 		}
18144549415aSLalit Chandivade 	}
18154549415aSLalit Chandivade 
18164549415aSLalit Chandivade 	/* If chap entry is not present and a free index is available then
18174549415aSLalit Chandivade 	 * write the entry in flash
18184549415aSLalit Chandivade 	 */
18194549415aSLalit Chandivade 	if (!found_index && free_index != -1) {
18204549415aSLalit Chandivade 		rval = qla4xxx_set_chap(ha, username, password,
18214549415aSLalit Chandivade 					free_index, bidi);
18224549415aSLalit Chandivade 		if (!rval) {
18234549415aSLalit Chandivade 			*chap_index = free_index;
18244549415aSLalit Chandivade 			found_index = 1;
18254549415aSLalit Chandivade 		}
18264549415aSLalit Chandivade 	}
18274549415aSLalit Chandivade 
18284549415aSLalit Chandivade 	mutex_unlock(&ha->chap_sem);
18294549415aSLalit Chandivade 
18304549415aSLalit Chandivade 	if (found_index)
18314549415aSLalit Chandivade 		return QLA_SUCCESS;
18324549415aSLalit Chandivade 	return QLA_ERROR;
18334549415aSLalit Chandivade }
18344549415aSLalit Chandivade 
qla4xxx_conn_close_sess_logout(struct scsi_qla_host * ha,uint16_t fw_ddb_index,uint16_t connection_id,uint16_t option)1835d00efe3fSMike Christie int qla4xxx_conn_close_sess_logout(struct scsi_qla_host *ha,
1836d00efe3fSMike Christie 				   uint16_t fw_ddb_index,
1837d00efe3fSMike Christie 				   uint16_t connection_id,
1838d00efe3fSMike Christie 				   uint16_t option)
1839d00efe3fSMike Christie {
1840d00efe3fSMike Christie 	uint32_t mbox_cmd[MBOX_REG_COUNT];
1841d00efe3fSMike Christie 	uint32_t mbox_sts[MBOX_REG_COUNT];
1842d00efe3fSMike Christie 	int status = QLA_SUCCESS;
1843d00efe3fSMike Christie 
1844d00efe3fSMike Christie 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
1845d00efe3fSMike Christie 	memset(&mbox_sts, 0, sizeof(mbox_sts));
1846d00efe3fSMike Christie 
1847d00efe3fSMike Christie 	mbox_cmd[0] = MBOX_CMD_CONN_CLOSE_SESS_LOGOUT;
1848d00efe3fSMike Christie 	mbox_cmd[1] = fw_ddb_index;
1849d00efe3fSMike Christie 	mbox_cmd[2] = connection_id;
1850d00efe3fSMike Christie 	mbox_cmd[3] = option;
1851d00efe3fSMike Christie 
1852d00efe3fSMike Christie 	status = qla4xxx_mailbox_command(ha, 4, 2, &mbox_cmd[0], &mbox_sts[0]);
1853d00efe3fSMike Christie 	if (status != QLA_SUCCESS) {
1854d00efe3fSMike Christie 		DEBUG2(ql4_printk(KERN_WARNING, ha, "%s: MBOX_CMD_CONN_CLOSE "
1855d00efe3fSMike Christie 				  "option %04x failed w/ status %04X %04X\n",
1856d00efe3fSMike Christie 				  __func__, option, mbox_sts[0], mbox_sts[1]));
1857d00efe3fSMike Christie 	}
1858d00efe3fSMike Christie 	return status;
1859d00efe3fSMike Christie }
1860d00efe3fSMike Christie 
18617ab284c9SNilesh Javali /**
18627ab284c9SNilesh Javali  * qla4_84xx_extend_idc_tmo - Extend IDC Timeout.
18637ab284c9SNilesh Javali  * @ha: Pointer to host adapter structure.
18647ab284c9SNilesh Javali  * @ext_tmo: idc timeout value
18657ab284c9SNilesh Javali  *
18667ab284c9SNilesh Javali  * Requests firmware to extend the idc timeout value.
18677ab284c9SNilesh Javali  **/
qla4_84xx_extend_idc_tmo(struct scsi_qla_host * ha,uint32_t ext_tmo)18687ab284c9SNilesh Javali static int qla4_84xx_extend_idc_tmo(struct scsi_qla_host *ha, uint32_t ext_tmo)
18697ab284c9SNilesh Javali {
18707ab284c9SNilesh Javali 	uint32_t mbox_cmd[MBOX_REG_COUNT];
18717ab284c9SNilesh Javali 	uint32_t mbox_sts[MBOX_REG_COUNT];
18727ab284c9SNilesh Javali 	int status;
18737ab284c9SNilesh Javali 
18747ab284c9SNilesh Javali 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
18757ab284c9SNilesh Javali 	memset(&mbox_sts, 0, sizeof(mbox_sts));
18767ab284c9SNilesh Javali 	ext_tmo &= 0xf;
18777ab284c9SNilesh Javali 
18787ab284c9SNilesh Javali 	mbox_cmd[0] = MBOX_CMD_IDC_TIME_EXTEND;
18797ab284c9SNilesh Javali 	mbox_cmd[1] = ((ha->idc_info.request_desc & 0xfffff0ff) |
18807ab284c9SNilesh Javali 		       (ext_tmo << 8));		/* new timeout */
18817ab284c9SNilesh Javali 	mbox_cmd[2] = ha->idc_info.info1;
18827ab284c9SNilesh Javali 	mbox_cmd[3] = ha->idc_info.info2;
18837ab284c9SNilesh Javali 	mbox_cmd[4] = ha->idc_info.info3;
18847ab284c9SNilesh Javali 
18857ab284c9SNilesh Javali 	status = qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, MBOX_REG_COUNT,
18867ab284c9SNilesh Javali 					 mbox_cmd, mbox_sts);
18877ab284c9SNilesh Javali 	if (status != QLA_SUCCESS) {
18887ab284c9SNilesh Javali 		DEBUG2(ql4_printk(KERN_INFO, ha,
18897ab284c9SNilesh Javali 				  "scsi%ld: %s: failed status %04X\n",
18907ab284c9SNilesh Javali 				  ha->host_no, __func__, mbox_sts[0]));
18917ab284c9SNilesh Javali 		return QLA_ERROR;
18927ab284c9SNilesh Javali 	} else {
18937ab284c9SNilesh Javali 		ql4_printk(KERN_INFO, ha, "%s: IDC timeout extended by %d secs\n",
18947ab284c9SNilesh Javali 			   __func__, ext_tmo);
18957ab284c9SNilesh Javali 	}
18967ab284c9SNilesh Javali 
18977ab284c9SNilesh Javali 	return QLA_SUCCESS;
18987ab284c9SNilesh Javali }
18997ab284c9SNilesh Javali 
qla4xxx_disable_acb(struct scsi_qla_host * ha)1900d00efe3fSMike Christie int qla4xxx_disable_acb(struct scsi_qla_host *ha)
1901d00efe3fSMike Christie {
1902d00efe3fSMike Christie 	uint32_t mbox_cmd[MBOX_REG_COUNT];
1903d00efe3fSMike Christie 	uint32_t mbox_sts[MBOX_REG_COUNT];
1904d00efe3fSMike Christie 	int status = QLA_SUCCESS;
1905d00efe3fSMike Christie 
1906d00efe3fSMike Christie 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
1907d00efe3fSMike Christie 	memset(&mbox_sts, 0, sizeof(mbox_sts));
1908d00efe3fSMike Christie 
1909d00efe3fSMike Christie 	mbox_cmd[0] = MBOX_CMD_DISABLE_ACB;
1910d00efe3fSMike Christie 
1911d00efe3fSMike Christie 	status = qla4xxx_mailbox_command(ha, 8, 5, &mbox_cmd[0], &mbox_sts[0]);
1912d00efe3fSMike Christie 	if (status != QLA_SUCCESS) {
1913d00efe3fSMike Christie 		DEBUG2(ql4_printk(KERN_WARNING, ha, "%s: MBOX_CMD_DISABLE_ACB "
1914d00efe3fSMike Christie 				  "failed w/ status %04X %04X %04X", __func__,
1915d00efe3fSMike Christie 				  mbox_sts[0], mbox_sts[1], mbox_sts[2]));
19167ab284c9SNilesh Javali 	} else {
19177ab284c9SNilesh Javali 		if (is_qla8042(ha) &&
1918831805a1SVikas Chaudhary 		    test_bit(DPC_POST_IDC_ACK, &ha->dpc_flags) &&
19197ab284c9SNilesh Javali 		    (mbox_sts[0] != MBOX_STS_COMMAND_COMPLETE)) {
19207ab284c9SNilesh Javali 			/*
19217ab284c9SNilesh Javali 			 * Disable ACB mailbox command takes time to complete
19227ab284c9SNilesh Javali 			 * based on the total number of targets connected.
19237ab284c9SNilesh Javali 			 * For 512 targets, it took approximately 5 secs to
19247ab284c9SNilesh Javali 			 * complete. Setting the timeout value to 8, with the 3
19257ab284c9SNilesh Javali 			 * secs buffer.
19267ab284c9SNilesh Javali 			 */
19277ab284c9SNilesh Javali 			qla4_84xx_extend_idc_tmo(ha, IDC_EXTEND_TOV);
19287ab284c9SNilesh Javali 			if (!wait_for_completion_timeout(&ha->disable_acb_comp,
19297ab284c9SNilesh Javali 							 IDC_EXTEND_TOV * HZ)) {
19307ab284c9SNilesh Javali 				ql4_printk(KERN_WARNING, ha, "%s: Disable ACB Completion not received\n",
19317ab284c9SNilesh Javali 					   __func__);
19327ab284c9SNilesh Javali 			}
19337ab284c9SNilesh Javali 		}
1934d00efe3fSMike Christie 	}
1935d00efe3fSMike Christie 	return status;
1936d00efe3fSMike Christie }
1937d00efe3fSMike Christie 
qla4xxx_get_acb(struct scsi_qla_host * ha,dma_addr_t acb_dma,uint32_t acb_type,uint32_t len)19386085491cSHarish Zunjarrao int qla4xxx_get_acb(struct scsi_qla_host *ha, dma_addr_t acb_dma,
19396085491cSHarish Zunjarrao 		    uint32_t acb_type, uint32_t len)
1940d00efe3fSMike Christie {
19416085491cSHarish Zunjarrao 	uint32_t mbox_cmd[MBOX_REG_COUNT];
19426085491cSHarish Zunjarrao 	uint32_t mbox_sts[MBOX_REG_COUNT];
1943d00efe3fSMike Christie 	int status = QLA_SUCCESS;
1944d00efe3fSMike Christie 
19456085491cSHarish Zunjarrao 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
19466085491cSHarish Zunjarrao 	memset(&mbox_sts, 0, sizeof(mbox_sts));
19476085491cSHarish Zunjarrao 
1948d00efe3fSMike Christie 	mbox_cmd[0] = MBOX_CMD_GET_ACB;
19496085491cSHarish Zunjarrao 	mbox_cmd[1] = acb_type;
1950d00efe3fSMike Christie 	mbox_cmd[2] = LSDW(acb_dma);
1951d00efe3fSMike Christie 	mbox_cmd[3] = MSDW(acb_dma);
19526085491cSHarish Zunjarrao 	mbox_cmd[4] = len;
1953d00efe3fSMike Christie 
1954d00efe3fSMike Christie 	status = qla4xxx_mailbox_command(ha, 5, 5, &mbox_cmd[0], &mbox_sts[0]);
1955d00efe3fSMike Christie 	if (status != QLA_SUCCESS) {
1956d00efe3fSMike Christie 		DEBUG2(ql4_printk(KERN_WARNING, ha, "%s: MBOX_CMD_GET_ACB "
1957d00efe3fSMike Christie 				  "failed w/ status %04X\n", __func__,
1958d00efe3fSMike Christie 				  mbox_sts[0]));
1959d00efe3fSMike Christie 	}
1960d00efe3fSMike Christie 	return status;
1961d00efe3fSMike Christie }
1962d00efe3fSMike Christie 
qla4xxx_set_acb(struct scsi_qla_host * ha,uint32_t * mbox_cmd,uint32_t * mbox_sts,dma_addr_t acb_dma)1963d00efe3fSMike Christie int qla4xxx_set_acb(struct scsi_qla_host *ha, uint32_t *mbox_cmd,
1964d00efe3fSMike Christie 		    uint32_t *mbox_sts, dma_addr_t acb_dma)
1965d00efe3fSMike Christie {
1966d00efe3fSMike Christie 	int status = QLA_SUCCESS;
1967d00efe3fSMike Christie 
1968d00efe3fSMike Christie 	memset(mbox_cmd, 0, sizeof(mbox_cmd[0]) * MBOX_REG_COUNT);
1969d00efe3fSMike Christie 	memset(mbox_sts, 0, sizeof(mbox_sts[0]) * MBOX_REG_COUNT);
1970d00efe3fSMike Christie 	mbox_cmd[0] = MBOX_CMD_SET_ACB;
1971d00efe3fSMike Christie 	mbox_cmd[1] = 0; /* Primary ACB */
1972d00efe3fSMike Christie 	mbox_cmd[2] = LSDW(acb_dma);
1973d00efe3fSMike Christie 	mbox_cmd[3] = MSDW(acb_dma);
1974d00efe3fSMike Christie 	mbox_cmd[4] = sizeof(struct addr_ctrl_blk);
1975d00efe3fSMike Christie 
1976d00efe3fSMike Christie 	status = qla4xxx_mailbox_command(ha, 5, 5, &mbox_cmd[0], &mbox_sts[0]);
1977d00efe3fSMike Christie 	if (status != QLA_SUCCESS) {
1978d00efe3fSMike Christie 		DEBUG2(ql4_printk(KERN_WARNING, ha,  "%s: MBOX_CMD_SET_ACB "
1979d00efe3fSMike Christie 				  "failed w/ status %04X\n", __func__,
1980d00efe3fSMike Christie 				  mbox_sts[0]));
1981d00efe3fSMike Christie 	}
1982d00efe3fSMike Christie 	return status;
1983d00efe3fSMike Christie }
1984b3a271a9SManish Rangankar 
qla4xxx_set_param_ddbentry(struct scsi_qla_host * ha,struct ddb_entry * ddb_entry,struct iscsi_cls_conn * cls_conn,uint32_t * mbx_sts)1985b3a271a9SManish Rangankar int qla4xxx_set_param_ddbentry(struct scsi_qla_host *ha,
1986b3a271a9SManish Rangankar 			       struct ddb_entry *ddb_entry,
1987b3a271a9SManish Rangankar 			       struct iscsi_cls_conn *cls_conn,
1988b3a271a9SManish Rangankar 			       uint32_t *mbx_sts)
1989b3a271a9SManish Rangankar {
1990b3a271a9SManish Rangankar 	struct dev_db_entry *fw_ddb_entry;
1991b3a271a9SManish Rangankar 	struct iscsi_conn *conn;
1992b3a271a9SManish Rangankar 	struct iscsi_session *sess;
1993b3a271a9SManish Rangankar 	struct qla_conn *qla_conn;
1994b3a271a9SManish Rangankar 	struct sockaddr *dst_addr;
1995b3a271a9SManish Rangankar 	dma_addr_t fw_ddb_entry_dma;
1996b3a271a9SManish Rangankar 	int status = QLA_SUCCESS;
1997b3a271a9SManish Rangankar 	int rval = 0;
1998b3a271a9SManish Rangankar 	struct sockaddr_in *addr;
1999b3a271a9SManish Rangankar 	struct sockaddr_in6 *addr6;
2000b3a271a9SManish Rangankar 	char *ip;
2001b3a271a9SManish Rangankar 	uint16_t iscsi_opts = 0;
2002b3a271a9SManish Rangankar 	uint32_t options = 0;
2003173269efSManish Rangankar 	uint16_t idx, *ptid;
2004b3a271a9SManish Rangankar 
2005b3a271a9SManish Rangankar 	fw_ddb_entry = dma_alloc_coherent(&ha->pdev->dev, sizeof(*fw_ddb_entry),
2006b3a271a9SManish Rangankar 					  &fw_ddb_entry_dma, GFP_KERNEL);
2007b3a271a9SManish Rangankar 	if (!fw_ddb_entry) {
2008b3a271a9SManish Rangankar 		DEBUG2(ql4_printk(KERN_ERR, ha,
2009b3a271a9SManish Rangankar 				  "%s: Unable to allocate dma buffer.\n",
2010b3a271a9SManish Rangankar 				  __func__));
2011b3a271a9SManish Rangankar 		rval = -ENOMEM;
2012b3a271a9SManish Rangankar 		goto exit_set_param_no_free;
2013b3a271a9SManish Rangankar 	}
2014b3a271a9SManish Rangankar 
2015b3a271a9SManish Rangankar 	conn = cls_conn->dd_data;
2016b3a271a9SManish Rangankar 	qla_conn = conn->dd_data;
2017b3a271a9SManish Rangankar 	sess = conn->session;
2018d46bdeb1SManish Rangankar 	dst_addr = (struct sockaddr *)&qla_conn->qla_ep->dst_addr;
2019b3a271a9SManish Rangankar 
2020b3a271a9SManish Rangankar 	if (dst_addr->sa_family == AF_INET6)
2021b3a271a9SManish Rangankar 		options |= IPV6_DEFAULT_DDB_ENTRY;
2022b3a271a9SManish Rangankar 
2023b3a271a9SManish Rangankar 	status = qla4xxx_get_default_ddb(ha, options, fw_ddb_entry_dma);
2024b3a271a9SManish Rangankar 	if (status == QLA_ERROR) {
2025b3a271a9SManish Rangankar 		rval = -EINVAL;
2026b3a271a9SManish Rangankar 		goto exit_set_param;
2027b3a271a9SManish Rangankar 	}
2028b3a271a9SManish Rangankar 
2029173269efSManish Rangankar 	ptid = (uint16_t *)&fw_ddb_entry->isid[1];
2030173269efSManish Rangankar 	*ptid = cpu_to_le16((uint16_t)ddb_entry->sess->target_id);
2031173269efSManish Rangankar 
2032d1d81bd0SOleksandr Khoshaba 	DEBUG2(ql4_printk(KERN_INFO, ha, "ISID [%pmR]\n", fw_ddb_entry->isid));
2033173269efSManish Rangankar 
2034b3a271a9SManish Rangankar 	iscsi_opts = le16_to_cpu(fw_ddb_entry->iscsi_options);
2035b3a271a9SManish Rangankar 	memset(fw_ddb_entry->iscsi_alias, 0, sizeof(fw_ddb_entry->iscsi_alias));
2036b3a271a9SManish Rangankar 
2037b3a271a9SManish Rangankar 	memset(fw_ddb_entry->iscsi_name, 0, sizeof(fw_ddb_entry->iscsi_name));
2038b3a271a9SManish Rangankar 
2039b3a271a9SManish Rangankar 	if (sess->targetname != NULL) {
2040b3a271a9SManish Rangankar 		memcpy(fw_ddb_entry->iscsi_name, sess->targetname,
2041b3a271a9SManish Rangankar 		       min(strlen(sess->targetname),
2042b3a271a9SManish Rangankar 		       sizeof(fw_ddb_entry->iscsi_name)));
2043b3a271a9SManish Rangankar 	}
2044b3a271a9SManish Rangankar 
2045b3a271a9SManish Rangankar 	memset(fw_ddb_entry->ip_addr, 0, sizeof(fw_ddb_entry->ip_addr));
2046b3a271a9SManish Rangankar 	memset(fw_ddb_entry->tgt_addr, 0, sizeof(fw_ddb_entry->tgt_addr));
2047b3a271a9SManish Rangankar 
2048b3a271a9SManish Rangankar 	fw_ddb_entry->options =  DDB_OPT_TARGET | DDB_OPT_AUTO_SENDTGTS_DISABLE;
2049b3a271a9SManish Rangankar 
2050b3a271a9SManish Rangankar 	if (dst_addr->sa_family == AF_INET) {
2051b3a271a9SManish Rangankar 		addr = (struct sockaddr_in *)dst_addr;
2052b3a271a9SManish Rangankar 		ip = (char *)&addr->sin_addr;
2053b3a271a9SManish Rangankar 		memcpy(fw_ddb_entry->ip_addr, ip, IP_ADDR_LEN);
2054b3a271a9SManish Rangankar 		fw_ddb_entry->port = cpu_to_le16(ntohs(addr->sin_port));
2055b3a271a9SManish Rangankar 		DEBUG2(ql4_printk(KERN_INFO, ha,
2056b3a271a9SManish Rangankar 				  "%s: Destination Address [%pI4]: index [%d]\n",
2057b3a271a9SManish Rangankar 				   __func__, fw_ddb_entry->ip_addr,
2058b3a271a9SManish Rangankar 				  ddb_entry->fw_ddb_index));
2059b3a271a9SManish Rangankar 	} else if (dst_addr->sa_family == AF_INET6) {
2060b3a271a9SManish Rangankar 		addr6 = (struct sockaddr_in6 *)dst_addr;
2061b3a271a9SManish Rangankar 		ip = (char *)&addr6->sin6_addr;
2062b3a271a9SManish Rangankar 		memcpy(fw_ddb_entry->ip_addr, ip, IPv6_ADDR_LEN);
2063b3a271a9SManish Rangankar 		fw_ddb_entry->port = cpu_to_le16(ntohs(addr6->sin6_port));
2064b3a271a9SManish Rangankar 		fw_ddb_entry->options |= DDB_OPT_IPV6_DEVICE;
2065b3a271a9SManish Rangankar 		DEBUG2(ql4_printk(KERN_INFO, ha,
2066b3a271a9SManish Rangankar 				  "%s: Destination Address [%pI6]: index [%d]\n",
2067b3a271a9SManish Rangankar 				   __func__, fw_ddb_entry->ip_addr,
2068b3a271a9SManish Rangankar 				  ddb_entry->fw_ddb_index));
2069b3a271a9SManish Rangankar 	} else {
2070b3a271a9SManish Rangankar 		ql4_printk(KERN_ERR, ha,
2071b3a271a9SManish Rangankar 			   "%s: Failed to get IP Address\n",
2072b3a271a9SManish Rangankar 			   __func__);
2073b3a271a9SManish Rangankar 		rval = -EINVAL;
2074b3a271a9SManish Rangankar 		goto exit_set_param;
2075b3a271a9SManish Rangankar 	}
2076b3a271a9SManish Rangankar 
2077b3a271a9SManish Rangankar 	/* CHAP */
2078b3a271a9SManish Rangankar 	if (sess->username != NULL && sess->password != NULL) {
2079b3a271a9SManish Rangankar 		if (strlen(sess->username) && strlen(sess->password)) {
2080b3a271a9SManish Rangankar 			iscsi_opts |= BIT_7;
2081b3a271a9SManish Rangankar 
20824549415aSLalit Chandivade 			rval = qla4xxx_get_chap_index(ha, sess->username,
20834549415aSLalit Chandivade 						sess->password,
20844549415aSLalit Chandivade 						LOCAL_CHAP, &idx);
2085b3a271a9SManish Rangankar 			if (rval)
2086b3a271a9SManish Rangankar 				goto exit_set_param;
2087b3a271a9SManish Rangankar 
2088b3a271a9SManish Rangankar 			fw_ddb_entry->chap_tbl_idx = cpu_to_le16(idx);
2089b3a271a9SManish Rangankar 		}
2090b3a271a9SManish Rangankar 	}
2091b3a271a9SManish Rangankar 
2092b3a271a9SManish Rangankar 	if (sess->username_in != NULL && sess->password_in != NULL) {
2093b3a271a9SManish Rangankar 		/* Check if BIDI CHAP */
2094b3a271a9SManish Rangankar 		if (strlen(sess->username_in) && strlen(sess->password_in)) {
2095b3a271a9SManish Rangankar 			iscsi_opts |= BIT_4;
20964549415aSLalit Chandivade 
20974549415aSLalit Chandivade 			rval = qla4xxx_get_chap_index(ha, sess->username_in,
20984549415aSLalit Chandivade 						      sess->password_in,
20994549415aSLalit Chandivade 						      BIDI_CHAP, &idx);
2100b3a271a9SManish Rangankar 			if (rval)
2101b3a271a9SManish Rangankar 				goto exit_set_param;
2102b3a271a9SManish Rangankar 		}
2103b3a271a9SManish Rangankar 	}
2104b3a271a9SManish Rangankar 
2105b3a271a9SManish Rangankar 	if (sess->initial_r2t_en)
2106b3a271a9SManish Rangankar 		iscsi_opts |= BIT_10;
2107b3a271a9SManish Rangankar 
2108b3a271a9SManish Rangankar 	if (sess->imm_data_en)
2109b3a271a9SManish Rangankar 		iscsi_opts |= BIT_11;
2110b3a271a9SManish Rangankar 
2111b3a271a9SManish Rangankar 	fw_ddb_entry->iscsi_options = cpu_to_le16(iscsi_opts);
2112b3a271a9SManish Rangankar 
2113b3a271a9SManish Rangankar 	if (conn->max_recv_dlength)
2114b3a271a9SManish Rangankar 		fw_ddb_entry->iscsi_max_rcv_data_seg_len =
211533529018SDwaipayan Ray 		  cpu_to_le16((conn->max_recv_dlength / BYTE_UNITS));
2116b3a271a9SManish Rangankar 
2117b3a271a9SManish Rangankar 	if (sess->max_r2t)
2118b3a271a9SManish Rangankar 		fw_ddb_entry->iscsi_max_outsnd_r2t = cpu_to_le16(sess->max_r2t);
2119b3a271a9SManish Rangankar 
2120b3a271a9SManish Rangankar 	if (sess->first_burst)
2121b3a271a9SManish Rangankar 		fw_ddb_entry->iscsi_first_burst_len =
212233529018SDwaipayan Ray 		       cpu_to_le16((sess->first_burst / BYTE_UNITS));
2123b3a271a9SManish Rangankar 
2124b3a271a9SManish Rangankar 	if (sess->max_burst)
2125b3a271a9SManish Rangankar 		fw_ddb_entry->iscsi_max_burst_len =
212633529018SDwaipayan Ray 			cpu_to_le16((sess->max_burst / BYTE_UNITS));
2127b3a271a9SManish Rangankar 
2128b3a271a9SManish Rangankar 	if (sess->time2wait)
2129b3a271a9SManish Rangankar 		fw_ddb_entry->iscsi_def_time2wait =
2130b3a271a9SManish Rangankar 			cpu_to_le16(sess->time2wait);
2131b3a271a9SManish Rangankar 
2132b3a271a9SManish Rangankar 	if (sess->time2retain)
2133b3a271a9SManish Rangankar 		fw_ddb_entry->iscsi_def_time2retain =
2134b3a271a9SManish Rangankar 			cpu_to_le16(sess->time2retain);
2135b3a271a9SManish Rangankar 
2136b3a271a9SManish Rangankar 	status = qla4xxx_set_ddb_entry(ha, ddb_entry->fw_ddb_index,
2137b3a271a9SManish Rangankar 				       fw_ddb_entry_dma, mbx_sts);
2138b3a271a9SManish Rangankar 
2139b3a271a9SManish Rangankar 	if (status != QLA_SUCCESS)
2140b3a271a9SManish Rangankar 		rval = -EINVAL;
2141b3a271a9SManish Rangankar exit_set_param:
2142b3a271a9SManish Rangankar 	dma_free_coherent(&ha->pdev->dev, sizeof(*fw_ddb_entry),
2143b3a271a9SManish Rangankar 			  fw_ddb_entry, fw_ddb_entry_dma);
2144b3a271a9SManish Rangankar exit_set_param_no_free:
2145b3a271a9SManish Rangankar 	return rval;
2146b3a271a9SManish Rangankar }
2147b3a271a9SManish Rangankar 
qla4xxx_get_mgmt_data(struct scsi_qla_host * ha,uint16_t fw_ddb_index,uint16_t stats_size,dma_addr_t stats_dma)2148b3a271a9SManish Rangankar int qla4xxx_get_mgmt_data(struct scsi_qla_host *ha, uint16_t fw_ddb_index,
2149b3a271a9SManish Rangankar 			  uint16_t stats_size, dma_addr_t stats_dma)
2150b3a271a9SManish Rangankar {
2151b3a271a9SManish Rangankar 	int status = QLA_SUCCESS;
2152b3a271a9SManish Rangankar 	uint32_t mbox_cmd[MBOX_REG_COUNT];
2153b3a271a9SManish Rangankar 	uint32_t mbox_sts[MBOX_REG_COUNT];
2154b3a271a9SManish Rangankar 
2155b3a271a9SManish Rangankar 	memset(mbox_cmd, 0, sizeof(mbox_cmd[0]) * MBOX_REG_COUNT);
2156b3a271a9SManish Rangankar 	memset(mbox_sts, 0, sizeof(mbox_sts[0]) * MBOX_REG_COUNT);
2157b3a271a9SManish Rangankar 	mbox_cmd[0] = MBOX_CMD_GET_MANAGEMENT_DATA;
2158b3a271a9SManish Rangankar 	mbox_cmd[1] = fw_ddb_index;
2159b3a271a9SManish Rangankar 	mbox_cmd[2] = LSDW(stats_dma);
2160b3a271a9SManish Rangankar 	mbox_cmd[3] = MSDW(stats_dma);
2161b3a271a9SManish Rangankar 	mbox_cmd[4] = stats_size;
2162b3a271a9SManish Rangankar 
2163b3a271a9SManish Rangankar 	status = qla4xxx_mailbox_command(ha, 5, 1, &mbox_cmd[0], &mbox_sts[0]);
2164b3a271a9SManish Rangankar 	if (status != QLA_SUCCESS) {
2165b3a271a9SManish Rangankar 		DEBUG2(ql4_printk(KERN_WARNING, ha,
2166b3a271a9SManish Rangankar 				  "%s: MBOX_CMD_GET_MANAGEMENT_DATA "
2167b3a271a9SManish Rangankar 				  "failed w/ status %04X\n", __func__,
2168b3a271a9SManish Rangankar 				  mbox_sts[0]));
2169b3a271a9SManish Rangankar 	}
2170b3a271a9SManish Rangankar 	return status;
2171b3a271a9SManish Rangankar }
21728b0402e1SHarish Zunjarrao 
qla4xxx_get_ip_state(struct scsi_qla_host * ha,uint32_t acb_idx,uint32_t ip_idx,uint32_t * sts)21738b0402e1SHarish Zunjarrao int qla4xxx_get_ip_state(struct scsi_qla_host *ha, uint32_t acb_idx,
21748b0402e1SHarish Zunjarrao 			 uint32_t ip_idx, uint32_t *sts)
21758b0402e1SHarish Zunjarrao {
21768b0402e1SHarish Zunjarrao 	uint32_t mbox_cmd[MBOX_REG_COUNT];
21778b0402e1SHarish Zunjarrao 	uint32_t mbox_sts[MBOX_REG_COUNT];
21788b0402e1SHarish Zunjarrao 	int status = QLA_SUCCESS;
21798b0402e1SHarish Zunjarrao 
21808b0402e1SHarish Zunjarrao 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
21818b0402e1SHarish Zunjarrao 	memset(&mbox_sts, 0, sizeof(mbox_sts));
21828b0402e1SHarish Zunjarrao 	mbox_cmd[0] = MBOX_CMD_GET_IP_ADDR_STATE;
21838b0402e1SHarish Zunjarrao 	mbox_cmd[1] = acb_idx;
21848b0402e1SHarish Zunjarrao 	mbox_cmd[2] = ip_idx;
21858b0402e1SHarish Zunjarrao 
21868b0402e1SHarish Zunjarrao 	status = qla4xxx_mailbox_command(ha, 3, 8, &mbox_cmd[0], &mbox_sts[0]);
21878b0402e1SHarish Zunjarrao 	if (status != QLA_SUCCESS) {
21888b0402e1SHarish Zunjarrao 		DEBUG2(ql4_printk(KERN_WARNING, ha,  "%s: "
21898b0402e1SHarish Zunjarrao 				  "MBOX_CMD_GET_IP_ADDR_STATE failed w/ "
21908b0402e1SHarish Zunjarrao 				  "status %04X\n", __func__, mbox_sts[0]));
21918b0402e1SHarish Zunjarrao 	}
21928b0402e1SHarish Zunjarrao 	memcpy(sts, mbox_sts, sizeof(mbox_sts));
21938b0402e1SHarish Zunjarrao 	return status;
21948b0402e1SHarish Zunjarrao }
21957c07d139SHarish Zunjarrao 
qla4xxx_get_nvram(struct scsi_qla_host * ha,dma_addr_t nvram_dma,uint32_t offset,uint32_t size)21967c07d139SHarish Zunjarrao int qla4xxx_get_nvram(struct scsi_qla_host *ha, dma_addr_t nvram_dma,
21977c07d139SHarish Zunjarrao 		      uint32_t offset, uint32_t size)
21987c07d139SHarish Zunjarrao {
21997c07d139SHarish Zunjarrao 	int status = QLA_SUCCESS;
22007c07d139SHarish Zunjarrao 	uint32_t mbox_cmd[MBOX_REG_COUNT];
22017c07d139SHarish Zunjarrao 	uint32_t mbox_sts[MBOX_REG_COUNT];
22027c07d139SHarish Zunjarrao 
22037c07d139SHarish Zunjarrao 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
22047c07d139SHarish Zunjarrao 	memset(&mbox_sts, 0, sizeof(mbox_sts));
22057c07d139SHarish Zunjarrao 
22067c07d139SHarish Zunjarrao 	mbox_cmd[0] = MBOX_CMD_GET_NVRAM;
22077c07d139SHarish Zunjarrao 	mbox_cmd[1] = LSDW(nvram_dma);
22087c07d139SHarish Zunjarrao 	mbox_cmd[2] = MSDW(nvram_dma);
22097c07d139SHarish Zunjarrao 	mbox_cmd[3] = offset;
22107c07d139SHarish Zunjarrao 	mbox_cmd[4] = size;
22117c07d139SHarish Zunjarrao 
22127c07d139SHarish Zunjarrao 	status = qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0],
22137c07d139SHarish Zunjarrao 					 &mbox_sts[0]);
22147c07d139SHarish Zunjarrao 	if (status != QLA_SUCCESS) {
22157c07d139SHarish Zunjarrao 		DEBUG2(ql4_printk(KERN_ERR, ha, "scsi%ld: %s: failed "
22167c07d139SHarish Zunjarrao 				  "status %04X\n", ha->host_no, __func__,
22177c07d139SHarish Zunjarrao 				  mbox_sts[0]));
22187c07d139SHarish Zunjarrao 	}
22197c07d139SHarish Zunjarrao 	return status;
22207c07d139SHarish Zunjarrao }
22217c07d139SHarish Zunjarrao 
qla4xxx_set_nvram(struct scsi_qla_host * ha,dma_addr_t nvram_dma,uint32_t offset,uint32_t size)22227c07d139SHarish Zunjarrao int qla4xxx_set_nvram(struct scsi_qla_host *ha, dma_addr_t nvram_dma,
22237c07d139SHarish Zunjarrao 		      uint32_t offset, uint32_t size)
22247c07d139SHarish Zunjarrao {
22257c07d139SHarish Zunjarrao 	int status = QLA_SUCCESS;
22267c07d139SHarish Zunjarrao 	uint32_t mbox_cmd[MBOX_REG_COUNT];
22277c07d139SHarish Zunjarrao 	uint32_t mbox_sts[MBOX_REG_COUNT];
22287c07d139SHarish Zunjarrao 
22297c07d139SHarish Zunjarrao 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
22307c07d139SHarish Zunjarrao 	memset(&mbox_sts, 0, sizeof(mbox_sts));
22317c07d139SHarish Zunjarrao 
22327c07d139SHarish Zunjarrao 	mbox_cmd[0] = MBOX_CMD_SET_NVRAM;
22337c07d139SHarish Zunjarrao 	mbox_cmd[1] = LSDW(nvram_dma);
22347c07d139SHarish Zunjarrao 	mbox_cmd[2] = MSDW(nvram_dma);
22357c07d139SHarish Zunjarrao 	mbox_cmd[3] = offset;
22367c07d139SHarish Zunjarrao 	mbox_cmd[4] = size;
22377c07d139SHarish Zunjarrao 
22387c07d139SHarish Zunjarrao 	status = qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0],
22397c07d139SHarish Zunjarrao 					 &mbox_sts[0]);
22407c07d139SHarish Zunjarrao 	if (status != QLA_SUCCESS) {
22417c07d139SHarish Zunjarrao 		DEBUG2(ql4_printk(KERN_ERR, ha, "scsi%ld: %s: failed "
22427c07d139SHarish Zunjarrao 				  "status %04X\n", ha->host_no, __func__,
22437c07d139SHarish Zunjarrao 				  mbox_sts[0]));
22447c07d139SHarish Zunjarrao 	}
22457c07d139SHarish Zunjarrao 	return status;
22467c07d139SHarish Zunjarrao }
22475232f801SHarish Zunjarrao 
qla4xxx_restore_factory_defaults(struct scsi_qla_host * ha,uint32_t region,uint32_t field0,uint32_t field1)22485232f801SHarish Zunjarrao int qla4xxx_restore_factory_defaults(struct scsi_qla_host *ha,
22495232f801SHarish Zunjarrao 				     uint32_t region, uint32_t field0,
22505232f801SHarish Zunjarrao 				     uint32_t field1)
22515232f801SHarish Zunjarrao {
22525232f801SHarish Zunjarrao 	int status = QLA_SUCCESS;
22535232f801SHarish Zunjarrao 	uint32_t mbox_cmd[MBOX_REG_COUNT];
22545232f801SHarish Zunjarrao 	uint32_t mbox_sts[MBOX_REG_COUNT];
22555232f801SHarish Zunjarrao 
22565232f801SHarish Zunjarrao 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
22575232f801SHarish Zunjarrao 	memset(&mbox_sts, 0, sizeof(mbox_sts));
22585232f801SHarish Zunjarrao 
22595232f801SHarish Zunjarrao 	mbox_cmd[0] = MBOX_CMD_RESTORE_FACTORY_DEFAULTS;
22605232f801SHarish Zunjarrao 	mbox_cmd[3] = region;
22615232f801SHarish Zunjarrao 	mbox_cmd[4] = field0;
22625232f801SHarish Zunjarrao 	mbox_cmd[5] = field1;
22635232f801SHarish Zunjarrao 
22645232f801SHarish Zunjarrao 	status = qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 3, &mbox_cmd[0],
22655232f801SHarish Zunjarrao 					 &mbox_sts[0]);
22665232f801SHarish Zunjarrao 	if (status != QLA_SUCCESS) {
22675232f801SHarish Zunjarrao 		DEBUG2(ql4_printk(KERN_ERR, ha, "scsi%ld: %s: failed "
22685232f801SHarish Zunjarrao 				  "status %04X\n", ha->host_no, __func__,
22695232f801SHarish Zunjarrao 				  mbox_sts[0]));
22705232f801SHarish Zunjarrao 	}
22715232f801SHarish Zunjarrao 	return status;
22725232f801SHarish Zunjarrao }
2273cfb27874SManish Dusane 
2274cfb27874SManish Dusane /**
2275cfb27874SManish Dusane  * qla4_8xxx_set_param - set driver version in firmware.
2276cfb27874SManish Dusane  * @ha: Pointer to host adapter structure.
2277cfb27874SManish Dusane  * @param: Parameter to set i.e driver version
2278cfb27874SManish Dusane  **/
qla4_8xxx_set_param(struct scsi_qla_host * ha,int param)2279cfb27874SManish Dusane int qla4_8xxx_set_param(struct scsi_qla_host *ha, int param)
2280cfb27874SManish Dusane {
2281cfb27874SManish Dusane 	uint32_t mbox_cmd[MBOX_REG_COUNT];
2282cfb27874SManish Dusane 	uint32_t mbox_sts[MBOX_REG_COUNT];
2283cfb27874SManish Dusane 	uint32_t status;
2284cfb27874SManish Dusane 
2285cfb27874SManish Dusane 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
2286cfb27874SManish Dusane 	memset(&mbox_sts, 0, sizeof(mbox_sts));
2287cfb27874SManish Dusane 
2288cfb27874SManish Dusane 	mbox_cmd[0] = MBOX_CMD_SET_PARAM;
2289cfb27874SManish Dusane 	if (param == SET_DRVR_VERSION) {
2290cfb27874SManish Dusane 		mbox_cmd[1] = SET_DRVR_VERSION;
22914f94864dSJustin Stitt 		strscpy((char *)&mbox_cmd[2], QLA4XXX_DRIVER_VERSION,
22924f94864dSJustin Stitt 			MAX_DRVR_VER_LEN);
2293cfb27874SManish Dusane 	} else {
2294cfb27874SManish Dusane 		ql4_printk(KERN_ERR, ha, "%s: invalid parameter 0x%x\n",
2295cfb27874SManish Dusane 			   __func__, param);
2296cfb27874SManish Dusane 		status = QLA_ERROR;
2297cfb27874SManish Dusane 		goto exit_set_param;
2298cfb27874SManish Dusane 	}
2299cfb27874SManish Dusane 
2300cfb27874SManish Dusane 	status = qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 2, mbox_cmd,
2301cfb27874SManish Dusane 					 mbox_sts);
2302cfb27874SManish Dusane 	if (status == QLA_ERROR)
2303cfb27874SManish Dusane 		ql4_printk(KERN_ERR, ha, "%s: failed status %04X\n",
2304cfb27874SManish Dusane 			   __func__, mbox_sts[0]);
2305cfb27874SManish Dusane 
2306cfb27874SManish Dusane exit_set_param:
2307cfb27874SManish Dusane 	return status;
2308cfb27874SManish Dusane }
2309320a61deSNilesh Javali 
2310320a61deSNilesh Javali /**
2311320a61deSNilesh Javali  * qla4_83xx_post_idc_ack - post IDC ACK
2312320a61deSNilesh Javali  * @ha: Pointer to host adapter structure.
2313320a61deSNilesh Javali  *
2314320a61deSNilesh Javali  * Posts IDC ACK for IDC Request Notification AEN.
2315320a61deSNilesh Javali  **/
qla4_83xx_post_idc_ack(struct scsi_qla_host * ha)2316320a61deSNilesh Javali int qla4_83xx_post_idc_ack(struct scsi_qla_host *ha)
2317320a61deSNilesh Javali {
2318320a61deSNilesh Javali 	uint32_t mbox_cmd[MBOX_REG_COUNT];
2319320a61deSNilesh Javali 	uint32_t mbox_sts[MBOX_REG_COUNT];
2320320a61deSNilesh Javali 	int status;
2321320a61deSNilesh Javali 
2322320a61deSNilesh Javali 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
2323320a61deSNilesh Javali 	memset(&mbox_sts, 0, sizeof(mbox_sts));
2324320a61deSNilesh Javali 
2325320a61deSNilesh Javali 	mbox_cmd[0] = MBOX_CMD_IDC_ACK;
2326320a61deSNilesh Javali 	mbox_cmd[1] = ha->idc_info.request_desc;
2327320a61deSNilesh Javali 	mbox_cmd[2] = ha->idc_info.info1;
2328320a61deSNilesh Javali 	mbox_cmd[3] = ha->idc_info.info2;
2329320a61deSNilesh Javali 	mbox_cmd[4] = ha->idc_info.info3;
2330320a61deSNilesh Javali 
2331320a61deSNilesh Javali 	status = qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, MBOX_REG_COUNT,
2332320a61deSNilesh Javali 					 mbox_cmd, mbox_sts);
2333320a61deSNilesh Javali 	if (status == QLA_ERROR)
2334320a61deSNilesh Javali 		ql4_printk(KERN_ERR, ha, "%s: failed status %04X\n", __func__,
2335320a61deSNilesh Javali 			   mbox_sts[0]);
2336320a61deSNilesh Javali 	else
23377ab284c9SNilesh Javali 	       ql4_printk(KERN_INFO, ha, "%s: IDC ACK posted\n", __func__);
2338320a61deSNilesh Javali 
2339320a61deSNilesh Javali 	return status;
2340320a61deSNilesh Javali }
23417ab284c9SNilesh Javali 
qla4_84xx_config_acb(struct scsi_qla_host * ha,int acb_config)23427ab284c9SNilesh Javali int qla4_84xx_config_acb(struct scsi_qla_host *ha, int acb_config)
23437ab284c9SNilesh Javali {
23447ab284c9SNilesh Javali 	uint32_t mbox_cmd[MBOX_REG_COUNT];
23457ab284c9SNilesh Javali 	uint32_t mbox_sts[MBOX_REG_COUNT];
23467ab284c9SNilesh Javali 	struct addr_ctrl_blk *acb = NULL;
23477ab284c9SNilesh Javali 	uint32_t acb_len = sizeof(struct addr_ctrl_blk);
23487ab284c9SNilesh Javali 	int rval = QLA_SUCCESS;
23497ab284c9SNilesh Javali 	dma_addr_t acb_dma;
23507ab284c9SNilesh Javali 
23517ab284c9SNilesh Javali 	acb = dma_alloc_coherent(&ha->pdev->dev,
23527ab284c9SNilesh Javali 				 sizeof(struct addr_ctrl_blk),
23537ab284c9SNilesh Javali 				 &acb_dma, GFP_KERNEL);
23547ab284c9SNilesh Javali 	if (!acb) {
23557ab284c9SNilesh Javali 		ql4_printk(KERN_ERR, ha, "%s: Unable to alloc acb\n", __func__);
23567ab284c9SNilesh Javali 		rval = QLA_ERROR;
23577ab284c9SNilesh Javali 		goto exit_config_acb;
23587ab284c9SNilesh Javali 	}
23597ab284c9SNilesh Javali 	memset(acb, 0, acb_len);
23607ab284c9SNilesh Javali 
23617ab284c9SNilesh Javali 	switch (acb_config) {
23627ab284c9SNilesh Javali 	case ACB_CONFIG_DISABLE:
23637ab284c9SNilesh Javali 		rval = qla4xxx_get_acb(ha, acb_dma, 0, acb_len);
23647ab284c9SNilesh Javali 		if (rval != QLA_SUCCESS)
23657ab284c9SNilesh Javali 			goto exit_free_acb;
23667ab284c9SNilesh Javali 
23677ab284c9SNilesh Javali 		rval = qla4xxx_disable_acb(ha);
23687ab284c9SNilesh Javali 		if (rval != QLA_SUCCESS)
23697ab284c9SNilesh Javali 			goto exit_free_acb;
23707ab284c9SNilesh Javali 
23717ab284c9SNilesh Javali 		if (!ha->saved_acb)
23727ab284c9SNilesh Javali 			ha->saved_acb = kzalloc(acb_len, GFP_KERNEL);
23737ab284c9SNilesh Javali 
23747ab284c9SNilesh Javali 		if (!ha->saved_acb) {
23757ab284c9SNilesh Javali 			ql4_printk(KERN_ERR, ha, "%s: Unable to alloc acb\n",
23767ab284c9SNilesh Javali 				   __func__);
23777ab284c9SNilesh Javali 			rval = QLA_ERROR;
23787b963c05SVikas Chaudhary 			goto exit_free_acb;
23797ab284c9SNilesh Javali 		}
23807ab284c9SNilesh Javali 		memcpy(ha->saved_acb, acb, acb_len);
23817ab284c9SNilesh Javali 		break;
23827ab284c9SNilesh Javali 	case ACB_CONFIG_SET:
23837ab284c9SNilesh Javali 
23847ab284c9SNilesh Javali 		if (!ha->saved_acb) {
23857ab284c9SNilesh Javali 			ql4_printk(KERN_ERR, ha, "%s: Can't set ACB, Saved ACB not available\n",
23867ab284c9SNilesh Javali 				   __func__);
23877ab284c9SNilesh Javali 			rval = QLA_ERROR;
23887ab284c9SNilesh Javali 			goto exit_free_acb;
23897ab284c9SNilesh Javali 		}
23907ab284c9SNilesh Javali 
23917ab284c9SNilesh Javali 		memcpy(acb, ha->saved_acb, acb_len);
23927ab284c9SNilesh Javali 
23937ab284c9SNilesh Javali 		rval = qla4xxx_set_acb(ha, &mbox_cmd[0], &mbox_sts[0], acb_dma);
23947ab284c9SNilesh Javali 		if (rval != QLA_SUCCESS)
23957ab284c9SNilesh Javali 			goto exit_free_acb;
23967ab284c9SNilesh Javali 
23977ab284c9SNilesh Javali 		break;
23987ab284c9SNilesh Javali 	default:
23997ab284c9SNilesh Javali 		ql4_printk(KERN_ERR, ha, "%s: Invalid ACB Configuration\n",
24007ab284c9SNilesh Javali 			   __func__);
24017ab284c9SNilesh Javali 	}
24027ab284c9SNilesh Javali 
24037ab284c9SNilesh Javali exit_free_acb:
24047ab284c9SNilesh Javali 	dma_free_coherent(&ha->pdev->dev, sizeof(struct addr_ctrl_blk), acb,
24057ab284c9SNilesh Javali 			  acb_dma);
24067ab284c9SNilesh Javali exit_config_acb:
2407f65241e7SNilesh Javali 	if ((acb_config == ACB_CONFIG_SET) && ha->saved_acb) {
2408f65241e7SNilesh Javali 		kfree(ha->saved_acb);
2409f65241e7SNilesh Javali 		ha->saved_acb = NULL;
2410f65241e7SNilesh Javali 	}
24117ab284c9SNilesh Javali 	DEBUG2(ql4_printk(KERN_INFO, ha,
24127ab284c9SNilesh Javali 			  "%s %s\n", __func__,
24137ab284c9SNilesh Javali 			  rval == QLA_SUCCESS ? "SUCCEEDED" : "FAILED"));
24147ab284c9SNilesh Javali 	return rval;
24157ab284c9SNilesh Javali }
2416df86f771SVikas Chaudhary 
qla4_83xx_get_port_config(struct scsi_qla_host * ha,uint32_t * config)2417df86f771SVikas Chaudhary int qla4_83xx_get_port_config(struct scsi_qla_host *ha, uint32_t *config)
2418df86f771SVikas Chaudhary {
2419df86f771SVikas Chaudhary 	uint32_t mbox_cmd[MBOX_REG_COUNT];
2420df86f771SVikas Chaudhary 	uint32_t mbox_sts[MBOX_REG_COUNT];
2421df86f771SVikas Chaudhary 	int status;
2422df86f771SVikas Chaudhary 
2423df86f771SVikas Chaudhary 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
2424df86f771SVikas Chaudhary 	memset(&mbox_sts, 0, sizeof(mbox_sts));
2425df86f771SVikas Chaudhary 
2426df86f771SVikas Chaudhary 	mbox_cmd[0] = MBOX_CMD_GET_PORT_CONFIG;
2427df86f771SVikas Chaudhary 
2428df86f771SVikas Chaudhary 	status = qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, MBOX_REG_COUNT,
2429df86f771SVikas Chaudhary 					 mbox_cmd, mbox_sts);
2430df86f771SVikas Chaudhary 	if (status == QLA_SUCCESS)
2431df86f771SVikas Chaudhary 		*config = mbox_sts[1];
2432df86f771SVikas Chaudhary 	else
2433df86f771SVikas Chaudhary 		ql4_printk(KERN_ERR, ha, "%s: failed status %04X\n", __func__,
2434df86f771SVikas Chaudhary 			   mbox_sts[0]);
2435df86f771SVikas Chaudhary 
2436df86f771SVikas Chaudhary 	return status;
2437df86f771SVikas Chaudhary }
2438df86f771SVikas Chaudhary 
qla4_83xx_set_port_config(struct scsi_qla_host * ha,uint32_t * config)2439df86f771SVikas Chaudhary int qla4_83xx_set_port_config(struct scsi_qla_host *ha, uint32_t *config)
2440df86f771SVikas Chaudhary {
2441df86f771SVikas Chaudhary 	uint32_t mbox_cmd[MBOX_REG_COUNT];
2442df86f771SVikas Chaudhary 	uint32_t mbox_sts[MBOX_REG_COUNT];
2443df86f771SVikas Chaudhary 	int status;
2444df86f771SVikas Chaudhary 
2445df86f771SVikas Chaudhary 	memset(&mbox_cmd, 0, sizeof(mbox_cmd));
2446df86f771SVikas Chaudhary 	memset(&mbox_sts, 0, sizeof(mbox_sts));
2447df86f771SVikas Chaudhary 
2448df86f771SVikas Chaudhary 	mbox_cmd[0] = MBOX_CMD_SET_PORT_CONFIG;
2449df86f771SVikas Chaudhary 	mbox_cmd[1] = *config;
2450df86f771SVikas Chaudhary 
2451df86f771SVikas Chaudhary 	status = qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, MBOX_REG_COUNT,
2452df86f771SVikas Chaudhary 				mbox_cmd, mbox_sts);
2453df86f771SVikas Chaudhary 	if (status != QLA_SUCCESS)
2454df86f771SVikas Chaudhary 		ql4_printk(KERN_ERR, ha, "%s: failed status %04X\n", __func__,
2455df86f771SVikas Chaudhary 			   mbox_sts[0]);
2456df86f771SVikas Chaudhary 
2457df86f771SVikas Chaudhary 	return status;
2458df86f771SVikas Chaudhary }
2459