1afaf5a2dSDavid Somayajulu /* 2afaf5a2dSDavid Somayajulu * QLogic iSCSI HBA Driver 3c68cdbf0SVikas Chaudhary * Copyright (c) 2003-2012 QLogic Corporation 4afaf5a2dSDavid Somayajulu * 5afaf5a2dSDavid Somayajulu * See LICENSE.qla4xxx for copyright and licensing details. 6afaf5a2dSDavid Somayajulu */ 7afaf5a2dSDavid Somayajulu 8afaf5a2dSDavid Somayajulu #ifndef __QL4_DEF_H 9afaf5a2dSDavid Somayajulu #define __QL4_DEF_H 10afaf5a2dSDavid Somayajulu 11afaf5a2dSDavid Somayajulu #include <linux/kernel.h> 12afaf5a2dSDavid Somayajulu #include <linux/init.h> 13afaf5a2dSDavid Somayajulu #include <linux/types.h> 14afaf5a2dSDavid Somayajulu #include <linux/module.h> 15afaf5a2dSDavid Somayajulu #include <linux/list.h> 16afaf5a2dSDavid Somayajulu #include <linux/pci.h> 17afaf5a2dSDavid Somayajulu #include <linux/dma-mapping.h> 18afaf5a2dSDavid Somayajulu #include <linux/sched.h> 19afaf5a2dSDavid Somayajulu #include <linux/slab.h> 20afaf5a2dSDavid Somayajulu #include <linux/dmapool.h> 21afaf5a2dSDavid Somayajulu #include <linux/mempool.h> 22afaf5a2dSDavid Somayajulu #include <linux/spinlock.h> 23afaf5a2dSDavid Somayajulu #include <linux/workqueue.h> 24afaf5a2dSDavid Somayajulu #include <linux/delay.h> 25afaf5a2dSDavid Somayajulu #include <linux/interrupt.h> 26afaf5a2dSDavid Somayajulu #include <linux/mutex.h> 277b3595dfSVikas Chaudhary #include <linux/aer.h> 28a355943cSVikas Chaudhary #include <linux/bsg-lib.h> 29afaf5a2dSDavid Somayajulu 30afaf5a2dSDavid Somayajulu #include <net/tcp.h> 31afaf5a2dSDavid Somayajulu #include <scsi/scsi.h> 32afaf5a2dSDavid Somayajulu #include <scsi/scsi_host.h> 33afaf5a2dSDavid Somayajulu #include <scsi/scsi_device.h> 34afaf5a2dSDavid Somayajulu #include <scsi/scsi_cmnd.h> 35afaf5a2dSDavid Somayajulu #include <scsi/scsi_transport.h> 36afaf5a2dSDavid Somayajulu #include <scsi/scsi_transport_iscsi.h> 37a355943cSVikas Chaudhary #include <scsi/scsi_bsg_iscsi.h> 38a355943cSVikas Chaudhary #include <scsi/scsi_netlink.h> 39b3a271a9SManish Rangankar #include <scsi/libiscsi.h> 40afaf5a2dSDavid Somayajulu 41f4f5df23SVikas Chaudhary #include "ql4_dbg.h" 42f4f5df23SVikas Chaudhary #include "ql4_nx.h" 43b3a271a9SManish Rangankar #include "ql4_fw.h" 44b3a271a9SManish Rangankar #include "ql4_nvram.h" 456e7b4292SVikas Chaudhary #include "ql4_83xx.h" 46afaf5a2dSDavid Somayajulu 47afaf5a2dSDavid Somayajulu #ifndef PCI_DEVICE_ID_QLOGIC_ISP4010 48afaf5a2dSDavid Somayajulu #define PCI_DEVICE_ID_QLOGIC_ISP4010 0x4010 49afaf5a2dSDavid Somayajulu #endif 50afaf5a2dSDavid Somayajulu 51afaf5a2dSDavid Somayajulu #ifndef PCI_DEVICE_ID_QLOGIC_ISP4022 52afaf5a2dSDavid Somayajulu #define PCI_DEVICE_ID_QLOGIC_ISP4022 0x4022 53d915058fSDavid C Somayajulu #endif 54d915058fSDavid C Somayajulu 55d915058fSDavid C Somayajulu #ifndef PCI_DEVICE_ID_QLOGIC_ISP4032 56d915058fSDavid C Somayajulu #define PCI_DEVICE_ID_QLOGIC_ISP4032 0x4032 57d915058fSDavid C Somayajulu #endif 58afaf5a2dSDavid Somayajulu 59f4f5df23SVikas Chaudhary #ifndef PCI_DEVICE_ID_QLOGIC_ISP8022 60f4f5df23SVikas Chaudhary #define PCI_DEVICE_ID_QLOGIC_ISP8022 0x8022 61f4f5df23SVikas Chaudhary #endif 62f4f5df23SVikas Chaudhary 636e7b4292SVikas Chaudhary #ifndef PCI_DEVICE_ID_QLOGIC_ISP8324 646e7b4292SVikas Chaudhary #define PCI_DEVICE_ID_QLOGIC_ISP8324 0x8032 656e7b4292SVikas Chaudhary #endif 666e7b4292SVikas Chaudhary 67b37ca418SVikas Chaudhary #ifndef PCI_DEVICE_ID_QLOGIC_ISP8042 68b37ca418SVikas Chaudhary #define PCI_DEVICE_ID_QLOGIC_ISP8042 0x8042 69b37ca418SVikas Chaudhary #endif 70b37ca418SVikas Chaudhary 717eece5a0SKaren Higgins #define ISP4XXX_PCI_FN_1 0x1 727eece5a0SKaren Higgins #define ISP4XXX_PCI_FN_2 0x3 737eece5a0SKaren Higgins 74afaf5a2dSDavid Somayajulu #define QLA_SUCCESS 0 75afaf5a2dSDavid Somayajulu #define QLA_ERROR 1 76afaf5a2dSDavid Somayajulu 77afaf5a2dSDavid Somayajulu /* 78afaf5a2dSDavid Somayajulu * Data bit definitions 79afaf5a2dSDavid Somayajulu */ 80afaf5a2dSDavid Somayajulu #define BIT_0 0x1 81afaf5a2dSDavid Somayajulu #define BIT_1 0x2 82afaf5a2dSDavid Somayajulu #define BIT_2 0x4 83afaf5a2dSDavid Somayajulu #define BIT_3 0x8 84afaf5a2dSDavid Somayajulu #define BIT_4 0x10 85afaf5a2dSDavid Somayajulu #define BIT_5 0x20 86afaf5a2dSDavid Somayajulu #define BIT_6 0x40 87afaf5a2dSDavid Somayajulu #define BIT_7 0x80 88afaf5a2dSDavid Somayajulu #define BIT_8 0x100 89afaf5a2dSDavid Somayajulu #define BIT_9 0x200 90afaf5a2dSDavid Somayajulu #define BIT_10 0x400 91afaf5a2dSDavid Somayajulu #define BIT_11 0x800 92afaf5a2dSDavid Somayajulu #define BIT_12 0x1000 93afaf5a2dSDavid Somayajulu #define BIT_13 0x2000 94afaf5a2dSDavid Somayajulu #define BIT_14 0x4000 95afaf5a2dSDavid Somayajulu #define BIT_15 0x8000 96afaf5a2dSDavid Somayajulu #define BIT_16 0x10000 97afaf5a2dSDavid Somayajulu #define BIT_17 0x20000 98afaf5a2dSDavid Somayajulu #define BIT_18 0x40000 99afaf5a2dSDavid Somayajulu #define BIT_19 0x80000 100afaf5a2dSDavid Somayajulu #define BIT_20 0x100000 101afaf5a2dSDavid Somayajulu #define BIT_21 0x200000 102afaf5a2dSDavid Somayajulu #define BIT_22 0x400000 103afaf5a2dSDavid Somayajulu #define BIT_23 0x800000 104afaf5a2dSDavid Somayajulu #define BIT_24 0x1000000 105afaf5a2dSDavid Somayajulu #define BIT_25 0x2000000 106afaf5a2dSDavid Somayajulu #define BIT_26 0x4000000 107afaf5a2dSDavid Somayajulu #define BIT_27 0x8000000 108afaf5a2dSDavid Somayajulu #define BIT_28 0x10000000 109afaf5a2dSDavid Somayajulu #define BIT_29 0x20000000 110afaf5a2dSDavid Somayajulu #define BIT_30 0x40000000 111afaf5a2dSDavid Somayajulu #define BIT_31 0x80000000 112afaf5a2dSDavid Somayajulu 113f4f5df23SVikas Chaudhary /** 114f4f5df23SVikas Chaudhary * Macros to help code, maintain, etc. 115f4f5df23SVikas Chaudhary **/ 116f4f5df23SVikas Chaudhary #define ql4_printk(level, ha, format, arg...) \ 117f4f5df23SVikas Chaudhary dev_printk(level , &((ha)->pdev->dev) , format , ## arg) 118f4f5df23SVikas Chaudhary 119f4f5df23SVikas Chaudhary 120afaf5a2dSDavid Somayajulu /* 121afaf5a2dSDavid Somayajulu * Host adapter default definitions 122afaf5a2dSDavid Somayajulu ***********************************/ 123afaf5a2dSDavid Somayajulu #define MAX_HBAS 16 124afaf5a2dSDavid Somayajulu #define MAX_BUSES 1 125f4f5df23SVikas Chaudhary #define MAX_TARGETS MAX_DEV_DB_ENTRIES 126afaf5a2dSDavid Somayajulu #define MAX_LUNS 0xffff 127b3a271a9SManish Rangankar #define MAX_AEN_ENTRIES MAX_DEV_DB_ENTRIES 128f4f5df23SVikas Chaudhary #define MAX_DDB_ENTRIES MAX_DEV_DB_ENTRIES 129afaf5a2dSDavid Somayajulu #define MAX_PDU_ENTRIES 32 130afaf5a2dSDavid Somayajulu #define INVALID_ENTRY 0xFFFF 131afaf5a2dSDavid Somayajulu #define MAX_CMDS_TO_RISC 1024 132afaf5a2dSDavid Somayajulu #define MAX_SRBS MAX_CMDS_TO_RISC 133185f107eSPrasanna Mumbai #define MBOX_AEN_REG_COUNT 8 134afaf5a2dSDavid Somayajulu #define MAX_INIT_RETRIES 5 135afaf5a2dSDavid Somayajulu 136afaf5a2dSDavid Somayajulu /* 137afaf5a2dSDavid Somayajulu * Buffer sizes 138afaf5a2dSDavid Somayajulu */ 139afaf5a2dSDavid Somayajulu #define REQUEST_QUEUE_DEPTH MAX_CMDS_TO_RISC 140afaf5a2dSDavid Somayajulu #define RESPONSE_QUEUE_DEPTH 64 141afaf5a2dSDavid Somayajulu #define QUEUE_SIZE 64 142afaf5a2dSDavid Somayajulu #define DMA_BUFFER_SIZE 512 1435b1c1bffSKaren Higgins #define IOCB_HIWAT_CUSHION 4 144afaf5a2dSDavid Somayajulu 145afaf5a2dSDavid Somayajulu /* 146afaf5a2dSDavid Somayajulu * Misc 147afaf5a2dSDavid Somayajulu */ 148afaf5a2dSDavid Somayajulu #define MAC_ADDR_LEN 6 /* in bytes */ 149afaf5a2dSDavid Somayajulu #define IP_ADDR_LEN 4 /* in bytes */ 1502a49a78eSVikas Chaudhary #define IPv6_ADDR_LEN 16 /* IPv6 address size */ 151afaf5a2dSDavid Somayajulu #define DRIVER_NAME "qla4xxx" 152afaf5a2dSDavid Somayajulu 153afaf5a2dSDavid Somayajulu #define MAX_LINKED_CMDS_PER_LUN 3 154dbaf82ecSRavi Anand #define MAX_REQS_SERVICED_PER_INTR 1 155afaf5a2dSDavid Somayajulu 156afaf5a2dSDavid Somayajulu #define ISCSI_IPADDR_SIZE 4 /* IP address size */ 157b1c11812SJoe Perches #define ISCSI_ALIAS_SIZE 32 /* ISCSI Alias name size */ 1585c8bfc94SDavid C Somayajulu #define ISCSI_NAME_SIZE 0xE0 /* ISCSI Name size */ 159afaf5a2dSDavid Somayajulu 16013483730SMike Christie #define QL4_SESS_RECOVERY_TMO 120 /* iSCSI session */ 1613013cea8SVikas Chaudhary /* recovery timeout */ 1623013cea8SVikas Chaudhary 163afaf5a2dSDavid Somayajulu #define LSDW(x) ((u32)((u64)(x))) 164afaf5a2dSDavid Somayajulu #define MSDW(x) ((u32)((((u64)(x)) >> 16) >> 16)) 165afaf5a2dSDavid Somayajulu 1661e9e2be3SAdheer Chandravanshi #define DEV_DB_NON_PERSISTENT 0 1671e9e2be3SAdheer Chandravanshi #define DEV_DB_PERSISTENT 1 1681e9e2be3SAdheer Chandravanshi 1691e9e2be3SAdheer Chandravanshi #define COPY_ISID(dst_isid, src_isid) { \ 1701e9e2be3SAdheer Chandravanshi int i, j; \ 1711e9e2be3SAdheer Chandravanshi for (i = 0, j = ISID_SIZE - 1; i < ISID_SIZE;) \ 1721e9e2be3SAdheer Chandravanshi dst_isid[i++] = src_isid[j--]; \ 1731e9e2be3SAdheer Chandravanshi } 1741e9e2be3SAdheer Chandravanshi 1751e9e2be3SAdheer Chandravanshi #define SET_BITVAL(o, n, v) { \ 1761e9e2be3SAdheer Chandravanshi if (o) \ 1771e9e2be3SAdheer Chandravanshi n |= v; \ 1781e9e2be3SAdheer Chandravanshi else \ 1791e9e2be3SAdheer Chandravanshi n &= ~v; \ 1801e9e2be3SAdheer Chandravanshi } 1811e9e2be3SAdheer Chandravanshi 182afaf5a2dSDavid Somayajulu /* 183afaf5a2dSDavid Somayajulu * Retry & Timeout Values 184afaf5a2dSDavid Somayajulu */ 185afaf5a2dSDavid Somayajulu #define MBOX_TOV 60 186afaf5a2dSDavid Somayajulu #define SOFT_RESET_TOV 30 187afaf5a2dSDavid Somayajulu #define RESET_INTR_TOV 3 188afaf5a2dSDavid Somayajulu #define SEMAPHORE_TOV 10 189f4f5df23SVikas Chaudhary #define ADAPTER_INIT_TOV 30 190afaf5a2dSDavid Somayajulu #define ADAPTER_RESET_TOV 180 191afaf5a2dSDavid Somayajulu #define EXTEND_CMD_TOV 60 192afaf5a2dSDavid Somayajulu #define WAIT_CMD_TOV 30 193afaf5a2dSDavid Somayajulu #define EH_WAIT_CMD_TOV 120 194afaf5a2dSDavid Somayajulu #define FIRMWARE_UP_TOV 60 195afaf5a2dSDavid Somayajulu #define RESET_FIRMWARE_TOV 30 196afaf5a2dSDavid Somayajulu #define LOGOUT_TOV 10 197afaf5a2dSDavid Somayajulu #define IOCB_TOV_MARGIN 10 198afaf5a2dSDavid Somayajulu #define RELOGIN_TOV 18 199afaf5a2dSDavid Somayajulu #define ISNS_DEREG_TOV 5 200f581a3f7SVikas Chaudhary #define HBA_ONLINE_TOV 30 20195d31262SVikas Chaudhary #define DISABLE_ACB_TOV 30 20213483730SMike Christie #define IP_CONFIG_TOV 30 20313483730SMike Christie #define LOGIN_TOV 12 2041dc8ed5dSManish Rangankar #define BOOT_LOGIN_RESP_TOV 60 205afaf5a2dSDavid Somayajulu 206afaf5a2dSDavid Somayajulu #define MAX_RESET_HA_RETRIES 2 2079ee91a38SShyam Sunder #define FW_ALIVE_WAIT_TOV 3 208*7ab284c9SNilesh Javali #define IDC_EXTEND_TOV 8 209afaf5a2dSDavid Somayajulu 2105369887aSVikas Chaudhary #define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr) 2115369887aSVikas Chaudhary 212afaf5a2dSDavid Somayajulu /* 213afaf5a2dSDavid Somayajulu * SCSI Request Block structure (srb) that is placed 214afaf5a2dSDavid Somayajulu * on cmd->SCp location of every I/O [We have 22 bytes available] 215afaf5a2dSDavid Somayajulu */ 216afaf5a2dSDavid Somayajulu struct srb { 217afaf5a2dSDavid Somayajulu struct list_head list; /* (8) */ 218afaf5a2dSDavid Somayajulu struct scsi_qla_host *ha; /* HA the SP is queued on */ 219afaf5a2dSDavid Somayajulu struct ddb_entry *ddb; 220afaf5a2dSDavid Somayajulu uint16_t flags; /* (1) Status flags. */ 221afaf5a2dSDavid Somayajulu 222afaf5a2dSDavid Somayajulu #define SRB_DMA_VALID BIT_3 /* DMA Buffer mapped. */ 22325985edcSLucas De Marchi #define SRB_GOT_SENSE BIT_4 /* sense data received. */ 224afaf5a2dSDavid Somayajulu uint8_t state; /* (1) Status flags. */ 225afaf5a2dSDavid Somayajulu 226afaf5a2dSDavid Somayajulu #define SRB_NO_QUEUE_STATE 0 /* Request is in between states */ 227afaf5a2dSDavid Somayajulu #define SRB_FREE_STATE 1 228afaf5a2dSDavid Somayajulu #define SRB_ACTIVE_STATE 3 229afaf5a2dSDavid Somayajulu #define SRB_ACTIVE_TIMEOUT_STATE 4 230afaf5a2dSDavid Somayajulu #define SRB_SUSPENDED_STATE 7 /* Request in suspended state */ 231afaf5a2dSDavid Somayajulu 232afaf5a2dSDavid Somayajulu struct scsi_cmnd *cmd; /* (4) SCSI command block */ 233afaf5a2dSDavid Somayajulu dma_addr_t dma_handle; /* (4) for unmap of single transfers */ 23409a0f719SVikas Chaudhary struct kref srb_ref; /* reference count for this srb */ 235afaf5a2dSDavid Somayajulu uint8_t err_id; /* error id */ 236afaf5a2dSDavid Somayajulu #define SRB_ERR_PORT 1 /* Request failed because "port down" */ 237afaf5a2dSDavid Somayajulu #define SRB_ERR_LOOP 2 /* Request failed because "loop down" */ 238afaf5a2dSDavid Somayajulu #define SRB_ERR_DEVICE 3 /* Request failed because "device error" */ 239afaf5a2dSDavid Somayajulu #define SRB_ERR_OTHER 4 240afaf5a2dSDavid Somayajulu 241afaf5a2dSDavid Somayajulu uint16_t reserved; 242afaf5a2dSDavid Somayajulu uint16_t iocb_tov; 243afaf5a2dSDavid Somayajulu uint16_t iocb_cnt; /* Number of used iocbs */ 244afaf5a2dSDavid Somayajulu uint16_t cc_stat; 24594bced3cSKaren Higgins 24694bced3cSKaren Higgins /* Used for extended sense / status continuation */ 24794bced3cSKaren Higgins uint8_t *req_sense_ptr; 24894bced3cSKaren Higgins uint16_t req_sense_len; 24994bced3cSKaren Higgins uint16_t reserved2; 250afaf5a2dSDavid Somayajulu }; 251afaf5a2dSDavid Somayajulu 252c0b9d3f7SVikas Chaudhary /* Mailbox request block structure */ 253c0b9d3f7SVikas Chaudhary struct mrb { 254c0b9d3f7SVikas Chaudhary struct scsi_qla_host *ha; 255c0b9d3f7SVikas Chaudhary struct mbox_cmd_iocb *mbox; 256c0b9d3f7SVikas Chaudhary uint32_t mbox_cmd; 257c0b9d3f7SVikas Chaudhary uint16_t iocb_cnt; /* Number of used iocbs */ 258c0b9d3f7SVikas Chaudhary uint32_t pid; 259c0b9d3f7SVikas Chaudhary }; 260c0b9d3f7SVikas Chaudhary 261afaf5a2dSDavid Somayajulu /* 2625c8bfc94SDavid C Somayajulu * Asynchronous Event Queue structure 2635c8bfc94SDavid C Somayajulu */ 2645c8bfc94SDavid C Somayajulu struct aen { 2655c8bfc94SDavid C Somayajulu uint32_t mbox_sts[MBOX_AEN_REG_COUNT]; 2665c8bfc94SDavid C Somayajulu }; 2675c8bfc94SDavid C Somayajulu 2685c8bfc94SDavid C Somayajulu struct ql4_aen_log { 2695c8bfc94SDavid C Somayajulu int count; 2705c8bfc94SDavid C Somayajulu struct aen entry[MAX_AEN_ENTRIES]; 2715c8bfc94SDavid C Somayajulu }; 2725c8bfc94SDavid C Somayajulu 2735c8bfc94SDavid C Somayajulu /* 274afaf5a2dSDavid Somayajulu * Device Database (DDB) structure 275afaf5a2dSDavid Somayajulu */ 276afaf5a2dSDavid Somayajulu struct ddb_entry { 277afaf5a2dSDavid Somayajulu struct scsi_qla_host *ha; 278afaf5a2dSDavid Somayajulu struct iscsi_cls_session *sess; 279afaf5a2dSDavid Somayajulu struct iscsi_cls_conn *conn; 280afaf5a2dSDavid Somayajulu 281afaf5a2dSDavid Somayajulu uint16_t fw_ddb_index; /* DDB firmware index */ 282afaf5a2dSDavid Somayajulu uint32_t fw_ddb_device_state; /* F/W Device State -- see ql4_fw.h */ 28313483730SMike Christie uint16_t ddb_type; 28413483730SMike Christie #define FLASH_DDB 0x01 28513483730SMike Christie 28613483730SMike Christie struct dev_db_entry fw_ddb_entry; 28713483730SMike Christie int (*unblock_sess)(struct iscsi_cls_session *cls_session); 28813483730SMike Christie int (*ddb_change)(struct scsi_qla_host *ha, uint32_t fw_ddb_index, 28913483730SMike Christie struct ddb_entry *ddb_entry, uint32_t state); 29013483730SMike Christie 29113483730SMike Christie /* Driver Re-login */ 29213483730SMike Christie unsigned long flags; /* DDB Flags */ 29313483730SMike Christie uint16_t default_relogin_timeout; /* Max time to wait for 29413483730SMike Christie * relogin to complete */ 29513483730SMike Christie atomic_t retry_relogin_timer; /* Min Time between relogins 29613483730SMike Christie * (4000 only) */ 29713483730SMike Christie atomic_t relogin_timer; /* Max Time to wait for 29813483730SMike Christie * relogin to complete */ 29913483730SMike Christie atomic_t relogin_retry_count; /* Num of times relogin has been 30013483730SMike Christie * retried */ 30113483730SMike Christie uint32_t default_time2wait; /* Default Min time between 30213483730SMike Christie * relogins (+aens) */ 303376738afSNilesh Javali uint16_t chap_tbl_idx; 30413483730SMike Christie }; 30513483730SMike Christie 30613483730SMike Christie struct qla_ddb_index { 30713483730SMike Christie struct list_head list; 30813483730SMike Christie uint16_t fw_ddb_idx; 30913483730SMike Christie struct dev_db_entry fw_ddb; 3101cb78d73SVikas Chaudhary uint8_t flash_isid[6]; 31113483730SMike Christie }; 31213483730SMike Christie 31313483730SMike Christie #define DDB_IPADDR_LEN 64 31413483730SMike Christie 31513483730SMike Christie struct ql4_tuple_ddb { 31613483730SMike Christie int port; 31713483730SMike Christie int tpgt; 31813483730SMike Christie char ip_addr[DDB_IPADDR_LEN]; 31913483730SMike Christie char iscsi_name[ISCSI_NAME_SIZE]; 32013483730SMike Christie uint16_t options; 32113483730SMike Christie #define DDB_OPT_IPV6 0x0e0e 32213483730SMike Christie #define DDB_OPT_IPV4 0x0f0f 323173269efSManish Rangankar uint8_t isid[6]; 324afaf5a2dSDavid Somayajulu }; 325afaf5a2dSDavid Somayajulu 326afaf5a2dSDavid Somayajulu /* 327afaf5a2dSDavid Somayajulu * DDB states. 328afaf5a2dSDavid Somayajulu */ 329afaf5a2dSDavid Somayajulu #define DDB_STATE_DEAD 0 /* We can no longer talk to 330afaf5a2dSDavid Somayajulu * this device */ 331afaf5a2dSDavid Somayajulu #define DDB_STATE_ONLINE 1 /* Device ready to accept 332afaf5a2dSDavid Somayajulu * commands */ 333afaf5a2dSDavid Somayajulu #define DDB_STATE_MISSING 2 /* Device logged off, trying 334afaf5a2dSDavid Somayajulu * to re-login */ 335afaf5a2dSDavid Somayajulu 336afaf5a2dSDavid Somayajulu /* 337afaf5a2dSDavid Somayajulu * DDB flags. 338afaf5a2dSDavid Somayajulu */ 339afaf5a2dSDavid Somayajulu #define DF_RELOGIN 0 /* Relogin to device */ 3401dc8ed5dSManish Rangankar #define DF_BOOT_TGT 1 /* Boot target entry */ 341afaf5a2dSDavid Somayajulu #define DF_ISNS_DISCOVERED 2 /* Device was discovered via iSNS */ 342afaf5a2dSDavid Somayajulu #define DF_FO_MASKED 3 34399c6a33bSAdheer Chandravanshi #define DF_DISABLE_RELOGIN 4 /* Disable relogin to device */ 344afaf5a2dSDavid Somayajulu 345ff884430SVikas Chaudhary enum qla4_work_type { 346ff884430SVikas Chaudhary QLA4_EVENT_AEN, 347c0b9d3f7SVikas Chaudhary QLA4_EVENT_PING_STATUS, 348ff884430SVikas Chaudhary }; 349afaf5a2dSDavid Somayajulu 350ff884430SVikas Chaudhary struct qla4_work_evt { 351ff884430SVikas Chaudhary struct list_head list; 352ff884430SVikas Chaudhary enum qla4_work_type type; 353ff884430SVikas Chaudhary union { 354ff884430SVikas Chaudhary struct { 355ff884430SVikas Chaudhary enum iscsi_host_event_code code; 356ff884430SVikas Chaudhary uint32_t data_size; 357ff884430SVikas Chaudhary uint8_t data[0]; 358ff884430SVikas Chaudhary } aen; 359c0b9d3f7SVikas Chaudhary struct { 360c0b9d3f7SVikas Chaudhary uint32_t status; 361c0b9d3f7SVikas Chaudhary uint32_t pid; 362c0b9d3f7SVikas Chaudhary uint32_t data_size; 363c0b9d3f7SVikas Chaudhary uint8_t data[0]; 364c0b9d3f7SVikas Chaudhary } ping; 365ff884430SVikas Chaudhary } u; 366ff884430SVikas Chaudhary }; 367afaf5a2dSDavid Somayajulu 368f4f5df23SVikas Chaudhary struct ql82xx_hw_data { 369f4f5df23SVikas Chaudhary /* Offsets for flash/nvram access (set to ~0 if not used). */ 370f4f5df23SVikas Chaudhary uint32_t flash_conf_off; 371f4f5df23SVikas Chaudhary uint32_t flash_data_off; 372f4f5df23SVikas Chaudhary 373f4f5df23SVikas Chaudhary uint32_t fdt_wrt_disable; 374f4f5df23SVikas Chaudhary uint32_t fdt_erase_cmd; 375f4f5df23SVikas Chaudhary uint32_t fdt_block_size; 376f4f5df23SVikas Chaudhary uint32_t fdt_unprotect_sec_cmd; 377f4f5df23SVikas Chaudhary uint32_t fdt_protect_sec_cmd; 378f4f5df23SVikas Chaudhary 379f4f5df23SVikas Chaudhary uint32_t flt_region_flt; 380f4f5df23SVikas Chaudhary uint32_t flt_region_fdt; 381f4f5df23SVikas Chaudhary uint32_t flt_region_boot; 382f4f5df23SVikas Chaudhary uint32_t flt_region_bootload; 383f4f5df23SVikas Chaudhary uint32_t flt_region_fw; 3842a991c21SManish Rangankar 3852a991c21SManish Rangankar uint32_t flt_iscsi_param; 3864549415aSLalit Chandivade uint32_t flt_region_chap; 3874549415aSLalit Chandivade uint32_t flt_chap_size; 3881e9e2be3SAdheer Chandravanshi uint32_t flt_region_ddb; 3891e9e2be3SAdheer Chandravanshi uint32_t flt_ddb_size; 390f4f5df23SVikas Chaudhary }; 391f4f5df23SVikas Chaudhary 392f4f5df23SVikas Chaudhary struct qla4_8xxx_legacy_intr_set { 393f4f5df23SVikas Chaudhary uint32_t int_vec_bit; 394f4f5df23SVikas Chaudhary uint32_t tgt_status_reg; 395f4f5df23SVikas Chaudhary uint32_t tgt_mask_reg; 396f4f5df23SVikas Chaudhary uint32_t pci_int_reg; 397f4f5df23SVikas Chaudhary }; 398f4f5df23SVikas Chaudhary 399f4f5df23SVikas Chaudhary /* MSI-X Support */ 400f4f5df23SVikas Chaudhary 401f4f5df23SVikas Chaudhary #define QLA_MSIX_DEFAULT 0x00 402f4f5df23SVikas Chaudhary #define QLA_MSIX_RSP_Q 0x01 403f4f5df23SVikas Chaudhary 404f4f5df23SVikas Chaudhary #define QLA_MSIX_ENTRIES 2 405f4f5df23SVikas Chaudhary #define QLA_MIDX_DEFAULT 0 406f4f5df23SVikas Chaudhary #define QLA_MIDX_RSP_Q 1 407f4f5df23SVikas Chaudhary 408f4f5df23SVikas Chaudhary struct ql4_msix_entry { 409f4f5df23SVikas Chaudhary int have_irq; 410f4f5df23SVikas Chaudhary uint16_t msix_vector; 411f4f5df23SVikas Chaudhary uint16_t msix_entry; 412f4f5df23SVikas Chaudhary }; 413f4f5df23SVikas Chaudhary 414f4f5df23SVikas Chaudhary /* 415f4f5df23SVikas Chaudhary * ISP Operations 416f4f5df23SVikas Chaudhary */ 417f4f5df23SVikas Chaudhary struct isp_operations { 418f4f5df23SVikas Chaudhary int (*iospace_config) (struct scsi_qla_host *ha); 419f4f5df23SVikas Chaudhary void (*pci_config) (struct scsi_qla_host *); 420f4f5df23SVikas Chaudhary void (*disable_intrs) (struct scsi_qla_host *); 421f4f5df23SVikas Chaudhary void (*enable_intrs) (struct scsi_qla_host *); 422f4f5df23SVikas Chaudhary int (*start_firmware) (struct scsi_qla_host *); 42333693c7aSVikas Chaudhary int (*restart_firmware) (struct scsi_qla_host *); 424f4f5df23SVikas Chaudhary irqreturn_t (*intr_handler) (int , void *); 425f4f5df23SVikas Chaudhary void (*interrupt_service_routine) (struct scsi_qla_host *, uint32_t); 42633693c7aSVikas Chaudhary int (*need_reset) (struct scsi_qla_host *); 427f4f5df23SVikas Chaudhary int (*reset_chip) (struct scsi_qla_host *); 428f4f5df23SVikas Chaudhary int (*reset_firmware) (struct scsi_qla_host *); 429f4f5df23SVikas Chaudhary void (*queue_iocb) (struct scsi_qla_host *); 430f4f5df23SVikas Chaudhary void (*complete_iocb) (struct scsi_qla_host *); 431f4f5df23SVikas Chaudhary uint16_t (*rd_shdw_req_q_out) (struct scsi_qla_host *); 432f4f5df23SVikas Chaudhary uint16_t (*rd_shdw_rsp_q_in) (struct scsi_qla_host *); 433f4f5df23SVikas Chaudhary int (*get_sys_info) (struct scsi_qla_host *); 43433693c7aSVikas Chaudhary uint32_t (*rd_reg_direct) (struct scsi_qla_host *, ulong); 43533693c7aSVikas Chaudhary void (*wr_reg_direct) (struct scsi_qla_host *, ulong, uint32_t); 43633693c7aSVikas Chaudhary int (*rd_reg_indirect) (struct scsi_qla_host *, uint32_t, uint32_t *); 43733693c7aSVikas Chaudhary int (*wr_reg_indirect) (struct scsi_qla_host *, uint32_t, uint32_t); 43833693c7aSVikas Chaudhary int (*idc_lock) (struct scsi_qla_host *); 43933693c7aSVikas Chaudhary void (*idc_unlock) (struct scsi_qla_host *); 44033693c7aSVikas Chaudhary void (*rom_lock_recovery) (struct scsi_qla_host *); 44133693c7aSVikas Chaudhary void (*queue_mailbox_command) (struct scsi_qla_host *, uint32_t *, int); 44233693c7aSVikas Chaudhary void (*process_mailbox_interrupt) (struct scsi_qla_host *, int); 443f4f5df23SVikas Chaudhary }; 444f4f5df23SVikas Chaudhary 445068237c8STej Parkash struct ql4_mdump_size_table { 446068237c8STej Parkash uint32_t size; 447068237c8STej Parkash uint32_t size_cmask_02; 448068237c8STej Parkash uint32_t size_cmask_04; 449068237c8STej Parkash uint32_t size_cmask_08; 450068237c8STej Parkash uint32_t size_cmask_10; 451068237c8STej Parkash uint32_t size_cmask_FF; 452068237c8STej Parkash uint32_t version; 453068237c8STej Parkash }; 454068237c8STej Parkash 4552bab08fcSVikas Chaudhary /*qla4xxx ipaddress configuration details */ 4562bab08fcSVikas Chaudhary struct ipaddress_config { 4572bab08fcSVikas Chaudhary uint16_t ipv4_options; 4582bab08fcSVikas Chaudhary uint16_t tcp_options; 4592bab08fcSVikas Chaudhary uint16_t ipv4_vlan_tag; 4602bab08fcSVikas Chaudhary uint8_t ipv4_addr_state; 4612bab08fcSVikas Chaudhary uint8_t ip_address[IP_ADDR_LEN]; 4622bab08fcSVikas Chaudhary uint8_t subnet_mask[IP_ADDR_LEN]; 4632bab08fcSVikas Chaudhary uint8_t gateway[IP_ADDR_LEN]; 4642bab08fcSVikas Chaudhary uint32_t ipv6_options; 4652bab08fcSVikas Chaudhary uint32_t ipv6_addl_options; 4662bab08fcSVikas Chaudhary uint8_t ipv6_link_local_state; 4672bab08fcSVikas Chaudhary uint8_t ipv6_addr0_state; 4682bab08fcSVikas Chaudhary uint8_t ipv6_addr1_state; 4692bab08fcSVikas Chaudhary uint8_t ipv6_default_router_state; 4702bab08fcSVikas Chaudhary uint16_t ipv6_vlan_tag; 4712bab08fcSVikas Chaudhary struct in6_addr ipv6_link_local_addr; 4722bab08fcSVikas Chaudhary struct in6_addr ipv6_addr0; 4732bab08fcSVikas Chaudhary struct in6_addr ipv6_addr1; 4742bab08fcSVikas Chaudhary struct in6_addr ipv6_default_router_addr; 475943c157bSVikas Chaudhary uint16_t eth_mtu_size; 4762ada7fc5SVikas Chaudhary uint16_t ipv4_port; 4772ada7fc5SVikas Chaudhary uint16_t ipv6_port; 4782bab08fcSVikas Chaudhary }; 4792bab08fcSVikas Chaudhary 4802a991c21SManish Rangankar #define QL4_CHAP_MAX_NAME_LEN 256 4812a991c21SManish Rangankar #define QL4_CHAP_MAX_SECRET_LEN 100 4820854f665SLalit Chandivade #define LOCAL_CHAP 0 4830854f665SLalit Chandivade #define BIDI_CHAP 1 4842a991c21SManish Rangankar 4852a991c21SManish Rangankar struct ql4_chap_format { 4862a991c21SManish Rangankar u8 intr_chap_name[QL4_CHAP_MAX_NAME_LEN]; 4872a991c21SManish Rangankar u8 intr_secret[QL4_CHAP_MAX_SECRET_LEN]; 4882a991c21SManish Rangankar u8 target_chap_name[QL4_CHAP_MAX_NAME_LEN]; 4892a991c21SManish Rangankar u8 target_secret[QL4_CHAP_MAX_SECRET_LEN]; 4902a991c21SManish Rangankar u16 intr_chap_name_length; 4912a991c21SManish Rangankar u16 intr_secret_length; 4922a991c21SManish Rangankar u16 target_chap_name_length; 4932a991c21SManish Rangankar u16 target_secret_length; 4942a991c21SManish Rangankar }; 4952a991c21SManish Rangankar 4962a991c21SManish Rangankar struct ip_address_format { 4972a991c21SManish Rangankar u8 ip_type; 4982a991c21SManish Rangankar u8 ip_address[16]; 4992a991c21SManish Rangankar }; 5002a991c21SManish Rangankar 5012a991c21SManish Rangankar struct ql4_conn_info { 5022a991c21SManish Rangankar u16 dest_port; 5032a991c21SManish Rangankar struct ip_address_format dest_ipaddr; 5042a991c21SManish Rangankar struct ql4_chap_format chap; 5052a991c21SManish Rangankar }; 5062a991c21SManish Rangankar 5072a991c21SManish Rangankar struct ql4_boot_session_info { 5082a991c21SManish Rangankar u8 target_name[224]; 5092a991c21SManish Rangankar struct ql4_conn_info conn_list[1]; 5102a991c21SManish Rangankar }; 5112a991c21SManish Rangankar 5122a991c21SManish Rangankar struct ql4_boot_tgt_info { 5132a991c21SManish Rangankar struct ql4_boot_session_info boot_pri_sess; 5142a991c21SManish Rangankar struct ql4_boot_session_info boot_sec_sess; 5152a991c21SManish Rangankar }; 5162a991c21SManish Rangankar 517afaf5a2dSDavid Somayajulu /* 518afaf5a2dSDavid Somayajulu * Linux Host Adapter structure 519afaf5a2dSDavid Somayajulu */ 520afaf5a2dSDavid Somayajulu struct scsi_qla_host { 521afaf5a2dSDavid Somayajulu /* Linux adapter configuration data */ 522afaf5a2dSDavid Somayajulu unsigned long flags; 523afaf5a2dSDavid Somayajulu 524afaf5a2dSDavid Somayajulu #define AF_ONLINE 0 /* 0x00000001 */ 525afaf5a2dSDavid Somayajulu #define AF_INIT_DONE 1 /* 0x00000002 */ 526afaf5a2dSDavid Somayajulu #define AF_MBOX_COMMAND 2 /* 0x00000004 */ 527afaf5a2dSDavid Somayajulu #define AF_MBOX_COMMAND_DONE 3 /* 0x00000008 */ 5281e9e2be3SAdheer Chandravanshi #define AF_ST_DISCOVERY_IN_PROGRESS 4 /* 0x00000010 */ 5295c8bfc94SDavid C Somayajulu #define AF_INTERRUPTS_ON 6 /* 0x00000040 */ 530afaf5a2dSDavid Somayajulu #define AF_GET_CRASH_RECORD 7 /* 0x00000080 */ 531afaf5a2dSDavid Somayajulu #define AF_LINK_UP 8 /* 0x00000100 */ 532026fbd3aSNilesh Javali #define AF_LOOPBACK 9 /* 0x00000200 */ 533afaf5a2dSDavid Somayajulu #define AF_IRQ_ATTACHED 10 /* 0x00000400 */ 5345c8bfc94SDavid C Somayajulu #define AF_DISABLE_ACB_COMPLETE 11 /* 0x00000800 */ 5357eece5a0SKaren Higgins #define AF_HA_REMOVAL 12 /* 0x00001000 */ 536f4f5df23SVikas Chaudhary #define AF_INTx_ENABLED 15 /* 0x00008000 */ 537f4f5df23SVikas Chaudhary #define AF_MSI_ENABLED 16 /* 0x00010000 */ 538f4f5df23SVikas Chaudhary #define AF_MSIX_ENABLED 17 /* 0x00020000 */ 539f4f5df23SVikas Chaudhary #define AF_MBOX_COMMAND_NOPOLL 18 /* 0x00040000 */ 54021033639SNilesh Javali #define AF_FW_RECOVERY 19 /* 0x00080000 */ 5412232be0dSLalit Chandivade #define AF_EEH_BUSY 20 /* 0x00100000 */ 5422232be0dSLalit Chandivade #define AF_PCI_CHANNEL_IO_PERM_FAILURE 21 /* 0x00200000 */ 54313483730SMike Christie #define AF_BUILD_DDB_LIST 22 /* 0x00400000 */ 544068237c8STej Parkash #define AF_82XX_FW_DUMPED 24 /* 0x01000000 */ 545de8c72daSVikas Chaudhary #define AF_8XXX_RST_OWNER 25 /* 0x02000000 */ 546068237c8STej Parkash #define AF_82XX_DUMP_READING 26 /* 0x04000000 */ 5476e7b4292SVikas Chaudhary #define AF_83XX_NO_FW_DUMP 27 /* 0x08000000 */ 5485c19b92aSVikas Chaudhary #define AF_83XX_IOCB_INTR_ON 28 /* 0x10000000 */ 5495c19b92aSVikas Chaudhary #define AF_83XX_MBOX_INTR_ON 29 /* 0x20000000 */ 550068237c8STej Parkash 551afaf5a2dSDavid Somayajulu unsigned long dpc_flags; 552afaf5a2dSDavid Somayajulu 553afaf5a2dSDavid Somayajulu #define DPC_RESET_HA 1 /* 0x00000002 */ 554afaf5a2dSDavid Somayajulu #define DPC_RETRY_RESET_HA 2 /* 0x00000004 */ 555afaf5a2dSDavid Somayajulu #define DPC_RELOGIN_DEVICE 3 /* 0x00000008 */ 556f4f5df23SVikas Chaudhary #define DPC_RESET_HA_FW_CONTEXT 4 /* 0x00000010 */ 557afaf5a2dSDavid Somayajulu #define DPC_RESET_HA_INTR 5 /* 0x00000020 */ 558afaf5a2dSDavid Somayajulu #define DPC_ISNS_RESTART 7 /* 0x00000080 */ 559afaf5a2dSDavid Somayajulu #define DPC_AEN 9 /* 0x00000200 */ 560afaf5a2dSDavid Somayajulu #define DPC_GET_DHCP_IP_ADDR 15 /* 0x00008000 */ 561065aa1b4SVikas Chaudhary #define DPC_LINK_CHANGED 18 /* 0x00040000 */ 562f4f5df23SVikas Chaudhary #define DPC_RESET_ACTIVE 20 /* 0x00040000 */ 563f4f5df23SVikas Chaudhary #define DPC_HA_UNRECOVERABLE 21 /* 0x00080000 ISP-82xx only*/ 564f4f5df23SVikas Chaudhary #define DPC_HA_NEED_QUIESCENT 22 /* 0x00100000 ISP-82xx only*/ 565320a61deSNilesh Javali #define DPC_POST_IDC_ACK 23 /* 0x00200000 */ 566*7ab284c9SNilesh Javali #define DPC_RESTORE_ACB 24 /* 0x01000000 */ 567afaf5a2dSDavid Somayajulu 5685c8bfc94SDavid C Somayajulu struct Scsi_Host *host; /* pointer to host data */ 5695c8bfc94SDavid C Somayajulu uint32_t tot_ddbs; 5705c8bfc94SDavid C Somayajulu 571afaf5a2dSDavid Somayajulu uint16_t iocb_cnt; 5725b1c1bffSKaren Higgins uint16_t iocb_hiwat; 573afaf5a2dSDavid Somayajulu 574afaf5a2dSDavid Somayajulu /* SRB cache. */ 575afaf5a2dSDavid Somayajulu #define SRB_MIN_REQ 128 576afaf5a2dSDavid Somayajulu mempool_t *srb_mempool; 577afaf5a2dSDavid Somayajulu 578afaf5a2dSDavid Somayajulu /* pci information */ 579afaf5a2dSDavid Somayajulu struct pci_dev *pdev; 580afaf5a2dSDavid Somayajulu 581afaf5a2dSDavid Somayajulu struct isp_reg __iomem *reg; /* Base I/O address */ 582afaf5a2dSDavid Somayajulu unsigned long pio_address; 583afaf5a2dSDavid Somayajulu unsigned long pio_length; 584afaf5a2dSDavid Somayajulu #define MIN_IOBASE_LEN 0x100 585afaf5a2dSDavid Somayajulu 586afaf5a2dSDavid Somayajulu uint16_t req_q_count; 587afaf5a2dSDavid Somayajulu 588afaf5a2dSDavid Somayajulu unsigned long host_no; 589afaf5a2dSDavid Somayajulu 590afaf5a2dSDavid Somayajulu /* NVRAM registers */ 591afaf5a2dSDavid Somayajulu struct eeprom_data *nvram; 592afaf5a2dSDavid Somayajulu spinlock_t hardware_lock ____cacheline_aligned; 593afaf5a2dSDavid Somayajulu uint32_t eeprom_cmd_data; 594afaf5a2dSDavid Somayajulu 595afaf5a2dSDavid Somayajulu /* Counters for general statistics */ 596d915058fSDavid C Somayajulu uint64_t isr_count; 597afaf5a2dSDavid Somayajulu uint64_t adapter_error_count; 598afaf5a2dSDavid Somayajulu uint64_t device_error_count; 599afaf5a2dSDavid Somayajulu uint64_t total_io_count; 600afaf5a2dSDavid Somayajulu uint64_t total_mbytes_xferred; 601afaf5a2dSDavid Somayajulu uint64_t link_failure_count; 602afaf5a2dSDavid Somayajulu uint64_t invalid_crc_count; 603d915058fSDavid C Somayajulu uint32_t bytes_xfered; 604afaf5a2dSDavid Somayajulu uint32_t spurious_int_count; 605afaf5a2dSDavid Somayajulu uint32_t aborted_io_count; 606afaf5a2dSDavid Somayajulu uint32_t io_timeout_count; 607afaf5a2dSDavid Somayajulu uint32_t mailbox_timeout_count; 608afaf5a2dSDavid Somayajulu uint32_t seconds_since_last_intr; 609afaf5a2dSDavid Somayajulu uint32_t seconds_since_last_heartbeat; 610afaf5a2dSDavid Somayajulu uint32_t mac_index; 611afaf5a2dSDavid Somayajulu 612afaf5a2dSDavid Somayajulu /* Info Needed for Management App */ 613afaf5a2dSDavid Somayajulu /* --- From GetFwVersion --- */ 614afaf5a2dSDavid Somayajulu uint32_t firmware_version[2]; 615afaf5a2dSDavid Somayajulu uint32_t patch_number; 616afaf5a2dSDavid Somayajulu uint32_t build_number; 6175c8bfc94SDavid C Somayajulu uint32_t board_id; 618afaf5a2dSDavid Somayajulu 619afaf5a2dSDavid Somayajulu /* --- From Init_FW --- */ 620afaf5a2dSDavid Somayajulu /* init_cb_t *init_cb; */ 621afaf5a2dSDavid Somayajulu uint16_t firmware_options; 622afaf5a2dSDavid Somayajulu uint8_t alias[32]; 623afaf5a2dSDavid Somayajulu uint8_t name_string[256]; 624afaf5a2dSDavid Somayajulu uint8_t heartbeat_interval; 625afaf5a2dSDavid Somayajulu 626afaf5a2dSDavid Somayajulu /* --- From FlashSysInfo --- */ 627afaf5a2dSDavid Somayajulu uint8_t my_mac[MAC_ADDR_LEN]; 628afaf5a2dSDavid Somayajulu uint8_t serial_number[16]; 6292a991c21SManish Rangankar uint16_t port_num; 630afaf5a2dSDavid Somayajulu /* --- From GetFwState --- */ 631afaf5a2dSDavid Somayajulu uint32_t firmware_state; 632afaf5a2dSDavid Somayajulu uint32_t addl_fw_state; 633afaf5a2dSDavid Somayajulu 634afaf5a2dSDavid Somayajulu /* Linux kernel thread */ 635afaf5a2dSDavid Somayajulu struct workqueue_struct *dpc_thread; 636afaf5a2dSDavid Somayajulu struct work_struct dpc_work; 637afaf5a2dSDavid Somayajulu 638afaf5a2dSDavid Somayajulu /* Linux timer thread */ 639afaf5a2dSDavid Somayajulu struct timer_list timer; 640afaf5a2dSDavid Somayajulu uint32_t timer_active; 641afaf5a2dSDavid Somayajulu 642afaf5a2dSDavid Somayajulu /* Recovery Timers */ 643afaf5a2dSDavid Somayajulu atomic_t check_relogin_timeouts; 644afaf5a2dSDavid Somayajulu uint32_t retry_reset_ha_cnt; 645afaf5a2dSDavid Somayajulu uint32_t isp_reset_timer; /* reset test timer */ 646afaf5a2dSDavid Somayajulu uint32_t nic_reset_timer; /* simulated nic reset test timer */ 647afaf5a2dSDavid Somayajulu int eh_start; 648afaf5a2dSDavid Somayajulu struct list_head free_srb_q; 649afaf5a2dSDavid Somayajulu uint16_t free_srb_q_count; 650afaf5a2dSDavid Somayajulu uint16_t num_srbs_allocated; 651afaf5a2dSDavid Somayajulu 652afaf5a2dSDavid Somayajulu /* DMA Memory Block */ 653afaf5a2dSDavid Somayajulu void *queues; 654afaf5a2dSDavid Somayajulu dma_addr_t queues_dma; 655afaf5a2dSDavid Somayajulu unsigned long queues_len; 656afaf5a2dSDavid Somayajulu 657afaf5a2dSDavid Somayajulu #define MEM_ALIGN_VALUE \ 658afaf5a2dSDavid Somayajulu ((max(REQUEST_QUEUE_DEPTH, RESPONSE_QUEUE_DEPTH)) * \ 659afaf5a2dSDavid Somayajulu sizeof(struct queue_entry)) 660afaf5a2dSDavid Somayajulu /* request and response queue variables */ 661afaf5a2dSDavid Somayajulu dma_addr_t request_dma; 662afaf5a2dSDavid Somayajulu struct queue_entry *request_ring; 663afaf5a2dSDavid Somayajulu struct queue_entry *request_ptr; 664afaf5a2dSDavid Somayajulu dma_addr_t response_dma; 665afaf5a2dSDavid Somayajulu struct queue_entry *response_ring; 666afaf5a2dSDavid Somayajulu struct queue_entry *response_ptr; 667afaf5a2dSDavid Somayajulu dma_addr_t shadow_regs_dma; 668afaf5a2dSDavid Somayajulu struct shadow_regs *shadow_regs; 669afaf5a2dSDavid Somayajulu uint16_t request_in; /* Current indexes. */ 670afaf5a2dSDavid Somayajulu uint16_t request_out; 671afaf5a2dSDavid Somayajulu uint16_t response_in; 672afaf5a2dSDavid Somayajulu uint16_t response_out; 673afaf5a2dSDavid Somayajulu 674afaf5a2dSDavid Somayajulu /* aen queue variables */ 675afaf5a2dSDavid Somayajulu uint16_t aen_q_count; /* Number of available aen_q entries */ 676afaf5a2dSDavid Somayajulu uint16_t aen_in; /* Current indexes */ 677afaf5a2dSDavid Somayajulu uint16_t aen_out; 678afaf5a2dSDavid Somayajulu struct aen aen_q[MAX_AEN_ENTRIES]; 679afaf5a2dSDavid Somayajulu 6805c8bfc94SDavid C Somayajulu struct ql4_aen_log aen_log;/* tracks all aens */ 6815c8bfc94SDavid C Somayajulu 682afaf5a2dSDavid Somayajulu /* This mutex protects several threads to do mailbox commands 683afaf5a2dSDavid Somayajulu * concurrently. 684afaf5a2dSDavid Somayajulu */ 685afaf5a2dSDavid Somayajulu struct mutex mbox_sem; 686afaf5a2dSDavid Somayajulu 687afaf5a2dSDavid Somayajulu /* temporary mailbox status registers */ 688afaf5a2dSDavid Somayajulu volatile uint8_t mbox_status_count; 689afaf5a2dSDavid Somayajulu volatile uint32_t mbox_status[MBOX_REG_COUNT]; 690afaf5a2dSDavid Somayajulu 6910e7e8501SManish Rangankar /* FW ddb index map */ 692afaf5a2dSDavid Somayajulu struct ddb_entry *fw_ddb_index_map[MAX_DDB_ENTRIES]; 693afaf5a2dSDavid Somayajulu 69494bced3cSKaren Higgins /* Saved srb for status continuation entry processing */ 69594bced3cSKaren Higgins struct srb *status_srb; 6962a49a78eSVikas Chaudhary 6972a49a78eSVikas Chaudhary uint8_t acb_version; 698f4f5df23SVikas Chaudhary 699f4f5df23SVikas Chaudhary /* qla82xx specific fields */ 7007664a1fdSVikas Chaudhary struct device_reg_82xx __iomem *qla4_82xx_reg; /* Base I/O address */ 701f4f5df23SVikas Chaudhary unsigned long nx_pcibase; /* Base I/O address */ 702f4f5df23SVikas Chaudhary uint8_t *nx_db_rd_ptr; /* Doorbell read pointer */ 703f4f5df23SVikas Chaudhary unsigned long nx_db_wr_ptr; /* Door bell write pointer */ 704f4f5df23SVikas Chaudhary unsigned long first_page_group_start; 705f4f5df23SVikas Chaudhary unsigned long first_page_group_end; 706f4f5df23SVikas Chaudhary 707f4f5df23SVikas Chaudhary uint32_t crb_win; 708f4f5df23SVikas Chaudhary uint32_t curr_window; 709f4f5df23SVikas Chaudhary uint32_t ddr_mn_window; 710f4f5df23SVikas Chaudhary unsigned long mn_win_crb; 711f4f5df23SVikas Chaudhary unsigned long ms_win_crb; 712f4f5df23SVikas Chaudhary int qdr_sn_window; 713f4f5df23SVikas Chaudhary rwlock_t hw_lock; 714f4f5df23SVikas Chaudhary uint16_t func_num; 715f4f5df23SVikas Chaudhary int link_width; 716f4f5df23SVikas Chaudhary 717f4f5df23SVikas Chaudhary struct qla4_8xxx_legacy_intr_set nx_legacy_intr; 718f4f5df23SVikas Chaudhary u32 nx_crb_mask; 719f4f5df23SVikas Chaudhary 720f4f5df23SVikas Chaudhary uint8_t revision_id; 721f4f5df23SVikas Chaudhary uint32_t fw_heartbeat_counter; 722f4f5df23SVikas Chaudhary 723f4f5df23SVikas Chaudhary struct isp_operations *isp_ops; 724f4f5df23SVikas Chaudhary struct ql82xx_hw_data hw; 725f4f5df23SVikas Chaudhary 726f4f5df23SVikas Chaudhary struct ql4_msix_entry msix_entries[QLA_MSIX_ENTRIES]; 727f4f5df23SVikas Chaudhary 728f4f5df23SVikas Chaudhary uint32_t nx_dev_init_timeout; 729f4f5df23SVikas Chaudhary uint32_t nx_reset_timeout; 730068237c8STej Parkash void *fw_dump; 731068237c8STej Parkash uint32_t fw_dump_size; 732068237c8STej Parkash uint32_t fw_dump_capture_mask; 733068237c8STej Parkash void *fw_dump_tmplt_hdr; 734068237c8STej Parkash uint32_t fw_dump_tmplt_size; 735f4f5df23SVikas Chaudhary 736f4f5df23SVikas Chaudhary struct completion mbx_intr_comp; 7377ad633c0SHarish Zunjarrao 7382bab08fcSVikas Chaudhary struct ipaddress_config ip_config; 739ed1086e0SVikas Chaudhary struct iscsi_iface *iface_ipv4; 740ed1086e0SVikas Chaudhary struct iscsi_iface *iface_ipv6_0; 741ed1086e0SVikas Chaudhary struct iscsi_iface *iface_ipv6_1; 7422bab08fcSVikas Chaudhary 7437ad633c0SHarish Zunjarrao /* --- From About Firmware --- */ 744eee06a0fSAdheer Chandravanshi struct about_fw_info fw_info; 745eee06a0fSAdheer Chandravanshi uint32_t fw_uptime_secs; /* seconds elapsed since fw bootup */ 746eee06a0fSAdheer Chandravanshi uint32_t fw_uptime_msecs; /* milliseconds beyond elapsed seconds */ 74713483730SMike Christie uint16_t def_timeout; /* Default login timeout */ 748a355943cSVikas Chaudhary 749a355943cSVikas Chaudhary uint32_t flash_state; 750a355943cSVikas Chaudhary #define QLFLASH_WAITING 0 751a355943cSVikas Chaudhary #define QLFLASH_READING 1 752a355943cSVikas Chaudhary #define QLFLASH_WRITING 2 753b3a271a9SManish Rangankar struct dma_pool *chap_dma_pool; 7544549415aSLalit Chandivade uint8_t *chap_list; /* CHAP table cache */ 7554549415aSLalit Chandivade struct mutex chap_sem; 756376738afSNilesh Javali 757b3a271a9SManish Rangankar #define CHAP_DMA_BLOCK_SIZE 512 758b3a271a9SManish Rangankar struct workqueue_struct *task_wq; 759b3a271a9SManish Rangankar unsigned long ddb_idx_map[MAX_DDB_ENTRIES / BITS_PER_LONG]; 7602a991c21SManish Rangankar #define SYSFS_FLAG_FW_SEL_BOOT 2 7612a991c21SManish Rangankar struct iscsi_boot_kset *boot_kset; 7622a991c21SManish Rangankar struct ql4_boot_tgt_info boot_tgt; 76391ec7cecSVikas Chaudhary uint16_t phy_port_num; 76491ec7cecSVikas Chaudhary uint16_t phy_port_cnt; 76591ec7cecSVikas Chaudhary uint16_t iscsi_pci_func_cnt; 76691ec7cecSVikas Chaudhary uint8_t model_name[16]; 76795d31262SVikas Chaudhary struct completion disable_acb_comp; 76813483730SMike Christie struct dma_pool *fw_ddb_dma_pool; 76913483730SMike Christie #define DDB_DMA_BLOCK_SIZE 512 77013483730SMike Christie uint16_t pri_ddb_idx; 77113483730SMike Christie uint16_t sec_ddb_idx; 77213483730SMike Christie int is_reset; 7734f77083eSMike Hernandez uint16_t temperature; 774ff884430SVikas Chaudhary 775ff884430SVikas Chaudhary /* event work list */ 776ff884430SVikas Chaudhary struct list_head work_list; 777ff884430SVikas Chaudhary spinlock_t work_lock; 778c0b9d3f7SVikas Chaudhary 779c0b9d3f7SVikas Chaudhary /* mbox iocb */ 780c0b9d3f7SVikas Chaudhary #define MAX_MRB 128 781c0b9d3f7SVikas Chaudhary struct mrb *active_mrb_array[MAX_MRB]; 782c0b9d3f7SVikas Chaudhary uint32_t mrb_index; 78333693c7aSVikas Chaudhary 78433693c7aSVikas Chaudhary uint32_t *reg_tbl; 7856e7b4292SVikas Chaudhary struct qla4_83xx_reset_template reset_tmplt; 7866e7b4292SVikas Chaudhary struct device_reg_83xx __iomem *qla4_83xx_reg; /* Base I/O address 787b37ca418SVikas Chaudhary for ISP8324 and 788b37ca418SVikas Chaudhary and ISP8042 */ 7896e7b4292SVikas Chaudhary uint32_t pf_bit; 790320a61deSNilesh Javali struct qla4_83xx_idc_information idc_info; 791*7ab284c9SNilesh Javali struct addr_ctrl_blk *saved_acb; 792b3a271a9SManish Rangankar }; 793b3a271a9SManish Rangankar 794b3a271a9SManish Rangankar struct ql4_task_data { 795b3a271a9SManish Rangankar struct scsi_qla_host *ha; 796b3a271a9SManish Rangankar uint8_t iocb_req_cnt; 797b3a271a9SManish Rangankar dma_addr_t data_dma; 798b3a271a9SManish Rangankar void *req_buffer; 799b3a271a9SManish Rangankar dma_addr_t req_dma; 80069ca216eSManish Rangankar uint32_t req_len; 801b3a271a9SManish Rangankar void *resp_buffer; 802b3a271a9SManish Rangankar dma_addr_t resp_dma; 803b3a271a9SManish Rangankar uint32_t resp_len; 804b3a271a9SManish Rangankar struct iscsi_task *task; 805b3a271a9SManish Rangankar struct passthru_status sts; 806b3a271a9SManish Rangankar struct work_struct task_work; 807b3a271a9SManish Rangankar }; 808b3a271a9SManish Rangankar 809b3a271a9SManish Rangankar struct qla_endpoint { 810b3a271a9SManish Rangankar struct Scsi_Host *host; 811d46bdeb1SManish Rangankar struct sockaddr_storage dst_addr; 812b3a271a9SManish Rangankar }; 813b3a271a9SManish Rangankar 814b3a271a9SManish Rangankar struct qla_conn { 815b3a271a9SManish Rangankar struct qla_endpoint *qla_ep; 816afaf5a2dSDavid Somayajulu }; 817afaf5a2dSDavid Somayajulu 8182a49a78eSVikas Chaudhary static inline int is_ipv4_enabled(struct scsi_qla_host *ha) 8192a49a78eSVikas Chaudhary { 8202bab08fcSVikas Chaudhary return ((ha->ip_config.ipv4_options & IPOPT_IPV4_PROTOCOL_ENABLE) != 0); 8212a49a78eSVikas Chaudhary } 8222a49a78eSVikas Chaudhary 8232a49a78eSVikas Chaudhary static inline int is_ipv6_enabled(struct scsi_qla_host *ha) 8242a49a78eSVikas Chaudhary { 8252bab08fcSVikas Chaudhary return ((ha->ip_config.ipv6_options & 8262bab08fcSVikas Chaudhary IPV6_OPT_IPV6_PROTOCOL_ENABLE) != 0); 8272a49a78eSVikas Chaudhary } 8282a49a78eSVikas Chaudhary 829afaf5a2dSDavid Somayajulu static inline int is_qla4010(struct scsi_qla_host *ha) 830afaf5a2dSDavid Somayajulu { 831afaf5a2dSDavid Somayajulu return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4010; 832afaf5a2dSDavid Somayajulu } 833afaf5a2dSDavid Somayajulu 834afaf5a2dSDavid Somayajulu static inline int is_qla4022(struct scsi_qla_host *ha) 835afaf5a2dSDavid Somayajulu { 836afaf5a2dSDavid Somayajulu return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4022; 837afaf5a2dSDavid Somayajulu } 838afaf5a2dSDavid Somayajulu 839d915058fSDavid C Somayajulu static inline int is_qla4032(struct scsi_qla_host *ha) 840d915058fSDavid C Somayajulu { 841d915058fSDavid C Somayajulu return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4032; 842d915058fSDavid C Somayajulu } 843d915058fSDavid C Somayajulu 8444549415aSLalit Chandivade static inline int is_qla40XX(struct scsi_qla_host *ha) 8454549415aSLalit Chandivade { 8464549415aSLalit Chandivade return is_qla4032(ha) || is_qla4022(ha) || is_qla4010(ha); 8474549415aSLalit Chandivade } 8484549415aSLalit Chandivade 849f4f5df23SVikas Chaudhary static inline int is_qla8022(struct scsi_qla_host *ha) 850f4f5df23SVikas Chaudhary { 851f4f5df23SVikas Chaudhary return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022; 852f4f5df23SVikas Chaudhary } 853f4f5df23SVikas Chaudhary 8546e7b4292SVikas Chaudhary static inline int is_qla8032(struct scsi_qla_host *ha) 8556e7b4292SVikas Chaudhary { 8566e7b4292SVikas Chaudhary return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8324; 8576e7b4292SVikas Chaudhary } 8586e7b4292SVikas Chaudhary 859b37ca418SVikas Chaudhary static inline int is_qla8042(struct scsi_qla_host *ha) 860b37ca418SVikas Chaudhary { 861b37ca418SVikas Chaudhary return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8042; 862b37ca418SVikas Chaudhary } 863b37ca418SVikas Chaudhary 8646e7b4292SVikas Chaudhary static inline int is_qla80XX(struct scsi_qla_host *ha) 8656e7b4292SVikas Chaudhary { 866b37ca418SVikas Chaudhary return is_qla8022(ha) || is_qla8032(ha) || is_qla8042(ha); 8676e7b4292SVikas Chaudhary } 8686e7b4292SVikas Chaudhary 8692232be0dSLalit Chandivade static inline int is_aer_supported(struct scsi_qla_host *ha) 8702232be0dSLalit Chandivade { 8716e7b4292SVikas Chaudhary return ((ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022) || 8726e7b4292SVikas Chaudhary (ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8324)); 8732232be0dSLalit Chandivade } 8742232be0dSLalit Chandivade 875afaf5a2dSDavid Somayajulu static inline int adapter_up(struct scsi_qla_host *ha) 876afaf5a2dSDavid Somayajulu { 877afaf5a2dSDavid Somayajulu return (test_bit(AF_ONLINE, &ha->flags) != 0) && 878026fbd3aSNilesh Javali (test_bit(AF_LINK_UP, &ha->flags) != 0) && 879026fbd3aSNilesh Javali (!test_bit(AF_LOOPBACK, &ha->flags)); 880afaf5a2dSDavid Somayajulu } 881afaf5a2dSDavid Somayajulu 882afaf5a2dSDavid Somayajulu static inline struct scsi_qla_host* to_qla_host(struct Scsi_Host *shost) 883afaf5a2dSDavid Somayajulu { 884b3a271a9SManish Rangankar return (struct scsi_qla_host *)iscsi_host_priv(shost); 885afaf5a2dSDavid Somayajulu } 886afaf5a2dSDavid Somayajulu 887afaf5a2dSDavid Somayajulu static inline void __iomem* isp_semaphore(struct scsi_qla_host *ha) 888afaf5a2dSDavid Somayajulu { 889d915058fSDavid C Somayajulu return (is_qla4010(ha) ? 890d915058fSDavid C Somayajulu &ha->reg->u1.isp4010.nvram : 891d915058fSDavid C Somayajulu &ha->reg->u1.isp4022.semaphore); 892afaf5a2dSDavid Somayajulu } 893afaf5a2dSDavid Somayajulu 894afaf5a2dSDavid Somayajulu static inline void __iomem* isp_nvram(struct scsi_qla_host *ha) 895afaf5a2dSDavid Somayajulu { 896d915058fSDavid C Somayajulu return (is_qla4010(ha) ? 897d915058fSDavid C Somayajulu &ha->reg->u1.isp4010.nvram : 898d915058fSDavid C Somayajulu &ha->reg->u1.isp4022.nvram); 899afaf5a2dSDavid Somayajulu } 900afaf5a2dSDavid Somayajulu 901afaf5a2dSDavid Somayajulu static inline void __iomem* isp_ext_hw_conf(struct scsi_qla_host *ha) 902afaf5a2dSDavid Somayajulu { 903d915058fSDavid C Somayajulu return (is_qla4010(ha) ? 904d915058fSDavid C Somayajulu &ha->reg->u2.isp4010.ext_hw_conf : 905d915058fSDavid C Somayajulu &ha->reg->u2.isp4022.p0.ext_hw_conf); 906afaf5a2dSDavid Somayajulu } 907afaf5a2dSDavid Somayajulu 908afaf5a2dSDavid Somayajulu static inline void __iomem* isp_port_status(struct scsi_qla_host *ha) 909afaf5a2dSDavid Somayajulu { 910d915058fSDavid C Somayajulu return (is_qla4010(ha) ? 911d915058fSDavid C Somayajulu &ha->reg->u2.isp4010.port_status : 912d915058fSDavid C Somayajulu &ha->reg->u2.isp4022.p0.port_status); 913afaf5a2dSDavid Somayajulu } 914afaf5a2dSDavid Somayajulu 915afaf5a2dSDavid Somayajulu static inline void __iomem* isp_port_ctrl(struct scsi_qla_host *ha) 916afaf5a2dSDavid Somayajulu { 917d915058fSDavid C Somayajulu return (is_qla4010(ha) ? 918d915058fSDavid C Somayajulu &ha->reg->u2.isp4010.port_ctrl : 919d915058fSDavid C Somayajulu &ha->reg->u2.isp4022.p0.port_ctrl); 920afaf5a2dSDavid Somayajulu } 921afaf5a2dSDavid Somayajulu 922afaf5a2dSDavid Somayajulu static inline void __iomem* isp_port_error_status(struct scsi_qla_host *ha) 923afaf5a2dSDavid Somayajulu { 924d915058fSDavid C Somayajulu return (is_qla4010(ha) ? 925d915058fSDavid C Somayajulu &ha->reg->u2.isp4010.port_err_status : 926d915058fSDavid C Somayajulu &ha->reg->u2.isp4022.p0.port_err_status); 927afaf5a2dSDavid Somayajulu } 928afaf5a2dSDavid Somayajulu 929afaf5a2dSDavid Somayajulu static inline void __iomem * isp_gp_out(struct scsi_qla_host *ha) 930afaf5a2dSDavid Somayajulu { 931d915058fSDavid C Somayajulu return (is_qla4010(ha) ? 932d915058fSDavid C Somayajulu &ha->reg->u2.isp4010.gp_out : 933d915058fSDavid C Somayajulu &ha->reg->u2.isp4022.p0.gp_out); 934afaf5a2dSDavid Somayajulu } 935afaf5a2dSDavid Somayajulu 936afaf5a2dSDavid Somayajulu static inline int eeprom_ext_hw_conf_offset(struct scsi_qla_host *ha) 937afaf5a2dSDavid Somayajulu { 938d915058fSDavid C Somayajulu return (is_qla4010(ha) ? 939d915058fSDavid C Somayajulu offsetof(struct eeprom_data, isp4010.ext_hw_conf) / 2 : 940d915058fSDavid C Somayajulu offsetof(struct eeprom_data, isp4022.ext_hw_conf) / 2); 941afaf5a2dSDavid Somayajulu } 942afaf5a2dSDavid Somayajulu 943afaf5a2dSDavid Somayajulu int ql4xxx_sem_spinlock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits); 944afaf5a2dSDavid Somayajulu void ql4xxx_sem_unlock(struct scsi_qla_host * ha, u32 sem_mask); 945afaf5a2dSDavid Somayajulu int ql4xxx_sem_lock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits); 946afaf5a2dSDavid Somayajulu 947afaf5a2dSDavid Somayajulu static inline int ql4xxx_lock_flash(struct scsi_qla_host *a) 948afaf5a2dSDavid Somayajulu { 949d915058fSDavid C Somayajulu if (is_qla4010(a)) 950d915058fSDavid C Somayajulu return ql4xxx_sem_spinlock(a, QL4010_FLASH_SEM_MASK, 951d915058fSDavid C Somayajulu QL4010_FLASH_SEM_BITS); 952d915058fSDavid C Somayajulu else 953afaf5a2dSDavid Somayajulu return ql4xxx_sem_spinlock(a, QL4022_FLASH_SEM_MASK, 954afaf5a2dSDavid Somayajulu (QL4022_RESOURCE_BITS_BASE_CODE | 955afaf5a2dSDavid Somayajulu (a->mac_index)) << 13); 956afaf5a2dSDavid Somayajulu } 957afaf5a2dSDavid Somayajulu 958afaf5a2dSDavid Somayajulu static inline void ql4xxx_unlock_flash(struct scsi_qla_host *a) 959afaf5a2dSDavid Somayajulu { 960d915058fSDavid C Somayajulu if (is_qla4010(a)) 961afaf5a2dSDavid Somayajulu ql4xxx_sem_unlock(a, QL4010_FLASH_SEM_MASK); 962d915058fSDavid C Somayajulu else 963d915058fSDavid C Somayajulu ql4xxx_sem_unlock(a, QL4022_FLASH_SEM_MASK); 964afaf5a2dSDavid Somayajulu } 965afaf5a2dSDavid Somayajulu 966afaf5a2dSDavid Somayajulu static inline int ql4xxx_lock_nvram(struct scsi_qla_host *a) 967afaf5a2dSDavid Somayajulu { 968d915058fSDavid C Somayajulu if (is_qla4010(a)) 969d915058fSDavid C Somayajulu return ql4xxx_sem_spinlock(a, QL4010_NVRAM_SEM_MASK, 970d915058fSDavid C Somayajulu QL4010_NVRAM_SEM_BITS); 971d915058fSDavid C Somayajulu else 972afaf5a2dSDavid Somayajulu return ql4xxx_sem_spinlock(a, QL4022_NVRAM_SEM_MASK, 973afaf5a2dSDavid Somayajulu (QL4022_RESOURCE_BITS_BASE_CODE | 974afaf5a2dSDavid Somayajulu (a->mac_index)) << 10); 975afaf5a2dSDavid Somayajulu } 976afaf5a2dSDavid Somayajulu 977afaf5a2dSDavid Somayajulu static inline void ql4xxx_unlock_nvram(struct scsi_qla_host *a) 978afaf5a2dSDavid Somayajulu { 979d915058fSDavid C Somayajulu if (is_qla4010(a)) 980afaf5a2dSDavid Somayajulu ql4xxx_sem_unlock(a, QL4010_NVRAM_SEM_MASK); 981d915058fSDavid C Somayajulu else 982d915058fSDavid C Somayajulu ql4xxx_sem_unlock(a, QL4022_NVRAM_SEM_MASK); 983afaf5a2dSDavid Somayajulu } 984afaf5a2dSDavid Somayajulu 985afaf5a2dSDavid Somayajulu static inline int ql4xxx_lock_drvr(struct scsi_qla_host *a) 986afaf5a2dSDavid Somayajulu { 987d915058fSDavid C Somayajulu if (is_qla4010(a)) 988d915058fSDavid C Somayajulu return ql4xxx_sem_lock(a, QL4010_DRVR_SEM_MASK, 989d915058fSDavid C Somayajulu QL4010_DRVR_SEM_BITS); 990d915058fSDavid C Somayajulu else 991afaf5a2dSDavid Somayajulu return ql4xxx_sem_lock(a, QL4022_DRVR_SEM_MASK, 992afaf5a2dSDavid Somayajulu (QL4022_RESOURCE_BITS_BASE_CODE | 993afaf5a2dSDavid Somayajulu (a->mac_index)) << 1); 994afaf5a2dSDavid Somayajulu } 995afaf5a2dSDavid Somayajulu 996afaf5a2dSDavid Somayajulu static inline void ql4xxx_unlock_drvr(struct scsi_qla_host *a) 997afaf5a2dSDavid Somayajulu { 998d915058fSDavid C Somayajulu if (is_qla4010(a)) 999afaf5a2dSDavid Somayajulu ql4xxx_sem_unlock(a, QL4010_DRVR_SEM_MASK); 1000d915058fSDavid C Somayajulu else 1001d915058fSDavid C Somayajulu ql4xxx_sem_unlock(a, QL4022_DRVR_SEM_MASK); 1002afaf5a2dSDavid Somayajulu } 1003afaf5a2dSDavid Somayajulu 1004ef7830bbSHarish Zunjarrao static inline int ql4xxx_reset_active(struct scsi_qla_host *ha) 1005ef7830bbSHarish Zunjarrao { 1006ef7830bbSHarish Zunjarrao return test_bit(DPC_RESET_ACTIVE, &ha->dpc_flags) || 1007ef7830bbSHarish Zunjarrao test_bit(DPC_RESET_HA, &ha->dpc_flags) || 1008ef7830bbSHarish Zunjarrao test_bit(DPC_RETRY_RESET_HA, &ha->dpc_flags) || 1009ef7830bbSHarish Zunjarrao test_bit(DPC_RESET_HA_INTR, &ha->dpc_flags) || 1010ef7830bbSHarish Zunjarrao test_bit(DPC_RESET_HA_FW_CONTEXT, &ha->dpc_flags) || 1011ef7830bbSHarish Zunjarrao test_bit(DPC_HA_UNRECOVERABLE, &ha->dpc_flags); 1012ef7830bbSHarish Zunjarrao 1013ef7830bbSHarish Zunjarrao } 101433693c7aSVikas Chaudhary 101533693c7aSVikas Chaudhary static inline int qla4_8xxx_rd_direct(struct scsi_qla_host *ha, 101633693c7aSVikas Chaudhary const uint32_t crb_reg) 101733693c7aSVikas Chaudhary { 101833693c7aSVikas Chaudhary return ha->isp_ops->rd_reg_direct(ha, ha->reg_tbl[crb_reg]); 101933693c7aSVikas Chaudhary } 102033693c7aSVikas Chaudhary 102133693c7aSVikas Chaudhary static inline void qla4_8xxx_wr_direct(struct scsi_qla_host *ha, 102233693c7aSVikas Chaudhary const uint32_t crb_reg, 102333693c7aSVikas Chaudhary const uint32_t value) 102433693c7aSVikas Chaudhary { 102533693c7aSVikas Chaudhary ha->isp_ops->wr_reg_direct(ha, ha->reg_tbl[crb_reg], value); 102633693c7aSVikas Chaudhary } 102733693c7aSVikas Chaudhary 1028afaf5a2dSDavid Somayajulu /*---------------------------------------------------------------------------*/ 1029afaf5a2dSDavid Somayajulu 1030afaf5a2dSDavid Somayajulu /* Defines for qla4xxx_initialize_adapter() and qla4xxx_recover_adapter() */ 103113483730SMike Christie 103213483730SMike Christie #define INIT_ADAPTER 0 103313483730SMike Christie #define RESET_ADAPTER 1 103413483730SMike Christie 1035afaf5a2dSDavid Somayajulu #define PRESERVE_DDB_LIST 0 1036afaf5a2dSDavid Somayajulu #define REBUILD_DDB_LIST 1 1037afaf5a2dSDavid Somayajulu 1038afaf5a2dSDavid Somayajulu /* Defines for process_aen() */ 1039afaf5a2dSDavid Somayajulu #define PROCESS_ALL_AENS 0 1040afaf5a2dSDavid Somayajulu #define FLUSH_DDB_CHANGED_AENS 1 1041afaf5a2dSDavid Somayajulu 1042068237c8STej Parkash /* Defines for udev events */ 1043068237c8STej Parkash #define QL4_UEVENT_CODE_FW_DUMP 0 1044068237c8STej Parkash 1045afaf5a2dSDavid Somayajulu #endif /*_QLA4XXX_H */ 1046