xref: /linux/drivers/scsi/mvsas/mv_chips.h (revision 75bf465f0bc33e9b776a46d6a1b9b990f5fb7c37)
1*873e65bcSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
220b09c29SAndy Yan /*
320b09c29SAndy Yan  * Marvell 88SE64xx/88SE94xx register IO interface
420b09c29SAndy Yan  *
520b09c29SAndy Yan  * Copyright 2007 Red Hat, Inc.
620b09c29SAndy Yan  * Copyright 2008 Marvell. <kewei@marvell.com>
70b15fb1fSXiangliang Yu  * Copyright 2009-2011 Marvell. <yuxiangl@marvell.com>
820b09c29SAndy Yan */
920b09c29SAndy Yan 
1020b09c29SAndy Yan 
11dd4969a8SJeff Garzik #ifndef _MV_CHIPS_H_
12dd4969a8SJeff Garzik #define _MV_CHIPS_H_
13dd4969a8SJeff Garzik 
1420b09c29SAndy Yan #define mr32(reg)	readl(regs + reg)
1520b09c29SAndy Yan #define mw32(reg, val)	writel((val), regs + reg)
16dd4969a8SJeff Garzik #define mw32_f(reg, val)	do {			\
1720b09c29SAndy Yan 				mw32(reg, val);	\
1820b09c29SAndy Yan 				mr32(reg);	\
19dd4969a8SJeff Garzik 			} while (0)
20dd4969a8SJeff Garzik 
2120b09c29SAndy Yan #define iow32(reg, val) 	outl(val, (unsigned long)(regs + reg))
2220b09c29SAndy Yan #define ior32(reg) 		inl((unsigned long)(regs + reg))
2320b09c29SAndy Yan #define iow16(reg, val) 	outw((unsigned long)(val, regs + reg))
2420b09c29SAndy Yan #define ior16(reg) 		inw((unsigned long)(regs + reg))
2520b09c29SAndy Yan #define iow8(reg, val) 		outb((unsigned long)(val, regs + reg))
2620b09c29SAndy Yan #define ior8(reg) 		inb((unsigned long)(regs + reg))
2720b09c29SAndy Yan 
mvs_cr32(struct mvs_info * mvi,u32 addr)2820b09c29SAndy Yan static inline u32 mvs_cr32(struct mvs_info *mvi, u32 addr)
29dd4969a8SJeff Garzik {
3020b09c29SAndy Yan 	void __iomem *regs = mvi->regs;
3120b09c29SAndy Yan 	mw32(MVS_CMD_ADDR, addr);
3220b09c29SAndy Yan 	return mr32(MVS_CMD_DATA);
33dd4969a8SJeff Garzik }
34dd4969a8SJeff Garzik 
mvs_cw32(struct mvs_info * mvi,u32 addr,u32 val)3520b09c29SAndy Yan static inline void mvs_cw32(struct mvs_info *mvi, u32 addr, u32 val)
36dd4969a8SJeff Garzik {
3720b09c29SAndy Yan 	void __iomem *regs = mvi->regs;
3820b09c29SAndy Yan 	mw32(MVS_CMD_ADDR, addr);
3920b09c29SAndy Yan 	mw32(MVS_CMD_DATA, val);
40dd4969a8SJeff Garzik }
41dd4969a8SJeff Garzik 
mvs_read_phy_ctl(struct mvs_info * mvi,u32 port)42dd4969a8SJeff Garzik static inline u32 mvs_read_phy_ctl(struct mvs_info *mvi, u32 port)
43dd4969a8SJeff Garzik {
44dd4969a8SJeff Garzik 	void __iomem *regs = mvi->regs;
4520b09c29SAndy Yan 	return (port < 4) ? mr32(MVS_P0_SER_CTLSTAT + port * 4) :
4620b09c29SAndy Yan 		mr32(MVS_P4_SER_CTLSTAT + (port - 4) * 4);
47dd4969a8SJeff Garzik }
48dd4969a8SJeff Garzik 
mvs_write_phy_ctl(struct mvs_info * mvi,u32 port,u32 val)49dd4969a8SJeff Garzik static inline void mvs_write_phy_ctl(struct mvs_info *mvi, u32 port, u32 val)
50dd4969a8SJeff Garzik {
51dd4969a8SJeff Garzik 	void __iomem *regs = mvi->regs;
52dd4969a8SJeff Garzik 	if (port < 4)
5320b09c29SAndy Yan 		mw32(MVS_P0_SER_CTLSTAT + port * 4, val);
54dd4969a8SJeff Garzik 	else
5520b09c29SAndy Yan 		mw32(MVS_P4_SER_CTLSTAT + (port - 4) * 4, val);
56dd4969a8SJeff Garzik }
57dd4969a8SJeff Garzik 
mvs_read_port(struct mvs_info * mvi,u32 off,u32 off2,u32 port)5820b09c29SAndy Yan static inline u32 mvs_read_port(struct mvs_info *mvi, u32 off,
5920b09c29SAndy Yan 				u32 off2, u32 port)
60dd4969a8SJeff Garzik {
61dd4969a8SJeff Garzik 	void __iomem *regs = mvi->regs + off;
62dd4969a8SJeff Garzik 	void __iomem *regs2 = mvi->regs + off2;
63dd4969a8SJeff Garzik 	return (port < 4) ? readl(regs + port * 8) :
64dd4969a8SJeff Garzik 		readl(regs2 + (port - 4) * 8);
65dd4969a8SJeff Garzik }
66dd4969a8SJeff Garzik 
mvs_write_port(struct mvs_info * mvi,u32 off,u32 off2,u32 port,u32 val)67dd4969a8SJeff Garzik static inline void mvs_write_port(struct mvs_info *mvi, u32 off, u32 off2,
68dd4969a8SJeff Garzik 				u32 port, u32 val)
69dd4969a8SJeff Garzik {
70dd4969a8SJeff Garzik 	void __iomem *regs = mvi->regs + off;
71dd4969a8SJeff Garzik 	void __iomem *regs2 = mvi->regs + off2;
72dd4969a8SJeff Garzik 	if (port < 4)
73dd4969a8SJeff Garzik 		writel(val, regs + port * 8);
74dd4969a8SJeff Garzik 	else
75dd4969a8SJeff Garzik 		writel(val, regs2 + (port - 4) * 8);
76dd4969a8SJeff Garzik }
77dd4969a8SJeff Garzik 
mvs_read_port_cfg_data(struct mvs_info * mvi,u32 port)78dd4969a8SJeff Garzik static inline u32 mvs_read_port_cfg_data(struct mvs_info *mvi, u32 port)
79dd4969a8SJeff Garzik {
80dd4969a8SJeff Garzik 	return mvs_read_port(mvi, MVS_P0_CFG_DATA,
81dd4969a8SJeff Garzik 			MVS_P4_CFG_DATA, port);
82dd4969a8SJeff Garzik }
83dd4969a8SJeff Garzik 
mvs_write_port_cfg_data(struct mvs_info * mvi,u32 port,u32 val)8420b09c29SAndy Yan static inline void mvs_write_port_cfg_data(struct mvs_info *mvi,
8520b09c29SAndy Yan 						u32 port, u32 val)
86dd4969a8SJeff Garzik {
87dd4969a8SJeff Garzik 	mvs_write_port(mvi, MVS_P0_CFG_DATA,
88dd4969a8SJeff Garzik 			MVS_P4_CFG_DATA, port, val);
89dd4969a8SJeff Garzik }
90dd4969a8SJeff Garzik 
mvs_write_port_cfg_addr(struct mvs_info * mvi,u32 port,u32 addr)9120b09c29SAndy Yan static inline void mvs_write_port_cfg_addr(struct mvs_info *mvi,
9220b09c29SAndy Yan 						u32 port, u32 addr)
93dd4969a8SJeff Garzik {
94dd4969a8SJeff Garzik 	mvs_write_port(mvi, MVS_P0_CFG_ADDR,
95dd4969a8SJeff Garzik 			MVS_P4_CFG_ADDR, port, addr);
9620b09c29SAndy Yan 	mdelay(10);
97dd4969a8SJeff Garzik }
98dd4969a8SJeff Garzik 
mvs_read_port_vsr_data(struct mvs_info * mvi,u32 port)99dd4969a8SJeff Garzik static inline u32 mvs_read_port_vsr_data(struct mvs_info *mvi, u32 port)
100dd4969a8SJeff Garzik {
101dd4969a8SJeff Garzik 	return mvs_read_port(mvi, MVS_P0_VSR_DATA,
102dd4969a8SJeff Garzik 			MVS_P4_VSR_DATA, port);
103dd4969a8SJeff Garzik }
104dd4969a8SJeff Garzik 
mvs_write_port_vsr_data(struct mvs_info * mvi,u32 port,u32 val)10520b09c29SAndy Yan static inline void mvs_write_port_vsr_data(struct mvs_info *mvi,
10620b09c29SAndy Yan 						u32 port, u32 val)
107dd4969a8SJeff Garzik {
108dd4969a8SJeff Garzik 	mvs_write_port(mvi, MVS_P0_VSR_DATA,
109dd4969a8SJeff Garzik 			MVS_P4_VSR_DATA, port, val);
110dd4969a8SJeff Garzik }
111dd4969a8SJeff Garzik 
mvs_write_port_vsr_addr(struct mvs_info * mvi,u32 port,u32 addr)11220b09c29SAndy Yan static inline void mvs_write_port_vsr_addr(struct mvs_info *mvi,
11320b09c29SAndy Yan 						u32 port, u32 addr)
114dd4969a8SJeff Garzik {
115dd4969a8SJeff Garzik 	mvs_write_port(mvi, MVS_P0_VSR_ADDR,
116dd4969a8SJeff Garzik 			MVS_P4_VSR_ADDR, port, addr);
11720b09c29SAndy Yan 	mdelay(10);
118dd4969a8SJeff Garzik }
119dd4969a8SJeff Garzik 
mvs_read_port_irq_stat(struct mvs_info * mvi,u32 port)120dd4969a8SJeff Garzik static inline u32 mvs_read_port_irq_stat(struct mvs_info *mvi, u32 port)
121dd4969a8SJeff Garzik {
122dd4969a8SJeff Garzik 	return mvs_read_port(mvi, MVS_P0_INT_STAT,
123dd4969a8SJeff Garzik 			MVS_P4_INT_STAT, port);
124dd4969a8SJeff Garzik }
125dd4969a8SJeff Garzik 
mvs_write_port_irq_stat(struct mvs_info * mvi,u32 port,u32 val)12620b09c29SAndy Yan static inline void mvs_write_port_irq_stat(struct mvs_info *mvi,
12720b09c29SAndy Yan 						u32 port, u32 val)
128dd4969a8SJeff Garzik {
129dd4969a8SJeff Garzik 	mvs_write_port(mvi, MVS_P0_INT_STAT,
130dd4969a8SJeff Garzik 			MVS_P4_INT_STAT, port, val);
131dd4969a8SJeff Garzik }
132dd4969a8SJeff Garzik 
mvs_read_port_irq_mask(struct mvs_info * mvi,u32 port)133dd4969a8SJeff Garzik static inline u32 mvs_read_port_irq_mask(struct mvs_info *mvi, u32 port)
134dd4969a8SJeff Garzik {
135dd4969a8SJeff Garzik 	return mvs_read_port(mvi, MVS_P0_INT_MASK,
136dd4969a8SJeff Garzik 			MVS_P4_INT_MASK, port);
13720b09c29SAndy Yan 
138dd4969a8SJeff Garzik }
139dd4969a8SJeff Garzik 
mvs_write_port_irq_mask(struct mvs_info * mvi,u32 port,u32 val)14020b09c29SAndy Yan static inline void mvs_write_port_irq_mask(struct mvs_info *mvi,
14120b09c29SAndy Yan 						u32 port, u32 val)
142dd4969a8SJeff Garzik {
143dd4969a8SJeff Garzik 	mvs_write_port(mvi, MVS_P0_INT_MASK,
144dd4969a8SJeff Garzik 			MVS_P4_INT_MASK, port, val);
145dd4969a8SJeff Garzik }
146dd4969a8SJeff Garzik 
mvs_phy_hacks(struct mvs_info * mvi)1476f039790SGreg Kroah-Hartman static inline void mvs_phy_hacks(struct mvs_info *mvi)
14820b09c29SAndy Yan {
14920b09c29SAndy Yan 	u32 tmp;
15020b09c29SAndy Yan 
15120b09c29SAndy Yan 	tmp = mvs_cr32(mvi, CMD_PHY_TIMER);
15220b09c29SAndy Yan 	tmp &= ~(1 << 9);
15320b09c29SAndy Yan 	tmp |= (1 << 10);
15420b09c29SAndy Yan 	mvs_cw32(mvi, CMD_PHY_TIMER, tmp);
15520b09c29SAndy Yan 
15620b09c29SAndy Yan 	/* enable retry 127 times */
15720b09c29SAndy Yan 	mvs_cw32(mvi, CMD_SAS_CTL1, 0x7f7f);
15820b09c29SAndy Yan 
15920b09c29SAndy Yan 	/* extend open frame timeout to max */
16020b09c29SAndy Yan 	tmp = mvs_cr32(mvi, CMD_SAS_CTL0);
16120b09c29SAndy Yan 	tmp &= ~0xffff;
16220b09c29SAndy Yan 	tmp |= 0x3fff;
16320b09c29SAndy Yan 	mvs_cw32(mvi, CMD_SAS_CTL0, tmp);
16420b09c29SAndy Yan 
16520b09c29SAndy Yan 	mvs_cw32(mvi, CMD_WD_TIMER, 0x7a0000);
16620b09c29SAndy Yan 
16720b09c29SAndy Yan 	/* not to halt for different port op during wideport link change */
16820b09c29SAndy Yan 	mvs_cw32(mvi, CMD_APP_ERR_CONFIG, 0xffefbf7d);
16920b09c29SAndy Yan }
17020b09c29SAndy Yan 
mvs_int_sata(struct mvs_info * mvi)17120b09c29SAndy Yan static inline void mvs_int_sata(struct mvs_info *mvi)
17220b09c29SAndy Yan {
17320b09c29SAndy Yan 	u32 tmp;
17420b09c29SAndy Yan 	void __iomem *regs = mvi->regs;
17520b09c29SAndy Yan 	tmp = mr32(MVS_INT_STAT_SRS_0);
17620b09c29SAndy Yan 	if (tmp)
17720b09c29SAndy Yan 		mw32(MVS_INT_STAT_SRS_0, tmp);
17820b09c29SAndy Yan 	MVS_CHIP_DISP->clear_active_cmds(mvi);
17920b09c29SAndy Yan }
18020b09c29SAndy Yan 
mvs_int_full(struct mvs_info * mvi)18120b09c29SAndy Yan static inline void mvs_int_full(struct mvs_info *mvi)
18220b09c29SAndy Yan {
18320b09c29SAndy Yan 	void __iomem *regs = mvi->regs;
18420b09c29SAndy Yan 	u32 tmp, stat;
18520b09c29SAndy Yan 	int i;
18620b09c29SAndy Yan 
18720b09c29SAndy Yan 	stat = mr32(MVS_INT_STAT);
18820b09c29SAndy Yan 	mvs_int_rx(mvi, false);
18920b09c29SAndy Yan 
19020b09c29SAndy Yan 	for (i = 0; i < mvi->chip->n_phy; i++) {
19120b09c29SAndy Yan 		tmp = (stat >> i) & (CINT_PORT | CINT_PORT_STOPPED);
19220b09c29SAndy Yan 		if (tmp)
19320b09c29SAndy Yan 			mvs_int_port(mvi, i, tmp);
19420b09c29SAndy Yan 	}
19520b09c29SAndy Yan 
196534ff101SXiangliang Yu 	if (stat & CINT_NON_SPEC_NCQ_ERROR)
197534ff101SXiangliang Yu 		MVS_CHIP_DISP->non_spec_ncq_error(mvi);
198534ff101SXiangliang Yu 
19920b09c29SAndy Yan 	if (stat & CINT_SRS)
20020b09c29SAndy Yan 		mvs_int_sata(mvi);
20120b09c29SAndy Yan 
20220b09c29SAndy Yan 	mw32(MVS_INT_STAT, stat);
20320b09c29SAndy Yan }
20420b09c29SAndy Yan 
mvs_start_delivery(struct mvs_info * mvi,u32 tx)20520b09c29SAndy Yan static inline void mvs_start_delivery(struct mvs_info *mvi, u32 tx)
20620b09c29SAndy Yan {
20720b09c29SAndy Yan 	void __iomem *regs = mvi->regs;
20820b09c29SAndy Yan 	mw32(MVS_TX_PROD_IDX, tx);
20920b09c29SAndy Yan }
21020b09c29SAndy Yan 
mvs_rx_update(struct mvs_info * mvi)21120b09c29SAndy Yan static inline u32 mvs_rx_update(struct mvs_info *mvi)
21220b09c29SAndy Yan {
21320b09c29SAndy Yan 	void __iomem *regs = mvi->regs;
21420b09c29SAndy Yan 	return mr32(MVS_RX_CONS_IDX);
21520b09c29SAndy Yan }
21620b09c29SAndy Yan 
mvs_get_prd_size(void)21720b09c29SAndy Yan static inline u32 mvs_get_prd_size(void)
21820b09c29SAndy Yan {
21920b09c29SAndy Yan 	return sizeof(struct mvs_prd);
22020b09c29SAndy Yan }
22120b09c29SAndy Yan 
mvs_get_prd_count(void)22220b09c29SAndy Yan static inline u32 mvs_get_prd_count(void)
22320b09c29SAndy Yan {
22420b09c29SAndy Yan 	return MAX_SG_ENTRY;
22520b09c29SAndy Yan }
22620b09c29SAndy Yan 
mvs_show_pcie_usage(struct mvs_info * mvi)22720b09c29SAndy Yan static inline void mvs_show_pcie_usage(struct mvs_info *mvi)
22820b09c29SAndy Yan {
22920b09c29SAndy Yan 	u16 link_stat, link_spd;
23020b09c29SAndy Yan 	const char *spd[] = {
23120b09c29SAndy Yan 		"UnKnown",
23220b09c29SAndy Yan 		"2.5",
23320b09c29SAndy Yan 		"5.0",
23420b09c29SAndy Yan 	};
23520b09c29SAndy Yan 	if (mvi->flags & MVF_FLAG_SOC || mvi->id > 0)
23620b09c29SAndy Yan 		return;
23720b09c29SAndy Yan 
23820b09c29SAndy Yan 	pci_read_config_word(mvi->pdev, PCR_LINK_STAT, &link_stat);
23920b09c29SAndy Yan 	link_spd = (link_stat & PLS_LINK_SPD) >> PLS_LINK_SPD_OFFS;
24020b09c29SAndy Yan 	if (link_spd >= 3)
24120b09c29SAndy Yan 		link_spd = 0;
24220b09c29SAndy Yan 	dev_printk(KERN_INFO, mvi->dev,
24320b09c29SAndy Yan 		"mvsas: PCI-E x%u, Bandwidth Usage: %s Gbps\n",
24420b09c29SAndy Yan 	       (link_stat & PLS_NEG_LINK_WD) >> PLS_NEG_LINK_WD_OFFS,
24520b09c29SAndy Yan 	       spd[link_spd]);
24620b09c29SAndy Yan }
24720b09c29SAndy Yan 
mvs_hw_max_link_rate(void)24820b09c29SAndy Yan static inline u32 mvs_hw_max_link_rate(void)
24920b09c29SAndy Yan {
25020b09c29SAndy Yan 	return MAX_LINK_RATE;
25120b09c29SAndy Yan }
25220b09c29SAndy Yan 
25320b09c29SAndy Yan #endif  /* _MV_CHIPS_H_ */
25420b09c29SAndy Yan 
255