1*873e65bcSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
220b09c29SAndy Yan /*
320b09c29SAndy Yan * Marvell 88SE94xx hardware specific head file
420b09c29SAndy Yan *
520b09c29SAndy Yan * Copyright 2007 Red Hat, Inc.
620b09c29SAndy Yan * Copyright 2008 Marvell. <kewei@marvell.com>
70b15fb1fSXiangliang Yu * Copyright 2009-2011 Marvell. <yuxiangl@marvell.com>
820b09c29SAndy Yan */
920b09c29SAndy Yan
1020b09c29SAndy Yan #ifndef _MVS94XX_REG_H_
1120b09c29SAndy Yan #define _MVS94XX_REG_H_
1220b09c29SAndy Yan
1320b09c29SAndy Yan #include <linux/types.h>
1420b09c29SAndy Yan
1520b09c29SAndy Yan #define MAX_LINK_RATE SAS_LINK_RATE_6_0_GBPS
1620b09c29SAndy Yan
17f1f82a91SXiangliang Yu enum VANIR_REVISION_ID {
18f1f82a91SXiangliang Yu VANIR_A0_REV = 0xA0,
19f1f82a91SXiangliang Yu VANIR_B0_REV = 0x01,
20f1f82a91SXiangliang Yu VANIR_C0_REV = 0x02,
21f1f82a91SXiangliang Yu VANIR_C1_REV = 0x03,
22f1f82a91SXiangliang Yu VANIR_C2_REV = 0xC2,
23f1f82a91SXiangliang Yu };
24f1f82a91SXiangliang Yu
25c56f5f1dSWilfried Weissmann enum host_registers {
26c56f5f1dSWilfried Weissmann MVS_HST_CHIP_CONFIG = 0x10104, /* chip configuration */
27c56f5f1dSWilfried Weissmann };
28c56f5f1dSWilfried Weissmann
2920b09c29SAndy Yan enum hw_registers {
3020b09c29SAndy Yan MVS_GBL_CTL = 0x04, /* global control */
3120b09c29SAndy Yan MVS_GBL_INT_STAT = 0x00, /* global irq status */
3220b09c29SAndy Yan MVS_GBL_PI = 0x0C, /* ports implemented bitmask */
3320b09c29SAndy Yan
3420b09c29SAndy Yan MVS_PHY_CTL = 0x40, /* SOC PHY Control */
3520b09c29SAndy Yan MVS_PORTS_IMP = 0x9C, /* SOC Port Implemented */
3620b09c29SAndy Yan
3720b09c29SAndy Yan MVS_GBL_PORT_TYPE = 0xa0, /* port type */
3820b09c29SAndy Yan
3920b09c29SAndy Yan MVS_CTL = 0x100, /* SAS/SATA port configuration */
4020b09c29SAndy Yan MVS_PCS = 0x104, /* SAS/SATA port control/status */
4120b09c29SAndy Yan MVS_CMD_LIST_LO = 0x108, /* cmd list addr */
4220b09c29SAndy Yan MVS_CMD_LIST_HI = 0x10C,
4320b09c29SAndy Yan MVS_RX_FIS_LO = 0x110, /* RX FIS list addr */
4420b09c29SAndy Yan MVS_RX_FIS_HI = 0x114,
4520b09c29SAndy Yan MVS_STP_REG_SET_0 = 0x118, /* STP/SATA Register Set Enable */
4620b09c29SAndy Yan MVS_STP_REG_SET_1 = 0x11C,
4720b09c29SAndy Yan MVS_TX_CFG = 0x120, /* TX configuration */
4820b09c29SAndy Yan MVS_TX_LO = 0x124, /* TX (delivery) ring addr */
4920b09c29SAndy Yan MVS_TX_HI = 0x128,
5020b09c29SAndy Yan
5120b09c29SAndy Yan MVS_TX_PROD_IDX = 0x12C, /* TX producer pointer */
5220b09c29SAndy Yan MVS_TX_CONS_IDX = 0x130, /* TX consumer pointer (RO) */
5320b09c29SAndy Yan MVS_RX_CFG = 0x134, /* RX configuration */
5420b09c29SAndy Yan MVS_RX_LO = 0x138, /* RX (completion) ring addr */
5520b09c29SAndy Yan MVS_RX_HI = 0x13C,
5620b09c29SAndy Yan MVS_RX_CONS_IDX = 0x140, /* RX consumer pointer (RO) */
5720b09c29SAndy Yan
5820b09c29SAndy Yan MVS_INT_COAL = 0x148, /* Int coalescing config */
5920b09c29SAndy Yan MVS_INT_COAL_TMOUT = 0x14C, /* Int coalescing timeout */
6020b09c29SAndy Yan MVS_INT_STAT = 0x150, /* Central int status */
6120b09c29SAndy Yan MVS_INT_MASK = 0x154, /* Central int enable */
6220b09c29SAndy Yan MVS_INT_STAT_SRS_0 = 0x158, /* SATA register set status */
6320b09c29SAndy Yan MVS_INT_MASK_SRS_0 = 0x15C,
6420b09c29SAndy Yan MVS_INT_STAT_SRS_1 = 0x160,
6520b09c29SAndy Yan MVS_INT_MASK_SRS_1 = 0x164,
6620b09c29SAndy Yan MVS_NON_NCQ_ERR_0 = 0x168, /* SRS Non-specific NCQ Error */
6720b09c29SAndy Yan MVS_NON_NCQ_ERR_1 = 0x16C,
6820b09c29SAndy Yan MVS_CMD_ADDR = 0x170, /* Command register port (addr) */
6920b09c29SAndy Yan MVS_CMD_DATA = 0x174, /* Command register port (data) */
7020b09c29SAndy Yan MVS_MEM_PARITY_ERR = 0x178, /* Memory parity error */
7120b09c29SAndy Yan
7220b09c29SAndy Yan /* ports 1-3 follow after this */
7320b09c29SAndy Yan MVS_P0_INT_STAT = 0x180, /* port0 interrupt status */
7420b09c29SAndy Yan MVS_P0_INT_MASK = 0x184, /* port0 interrupt mask */
7520b09c29SAndy Yan /* ports 5-7 follow after this */
7620b09c29SAndy Yan MVS_P4_INT_STAT = 0x1A0, /* Port4 interrupt status */
7720b09c29SAndy Yan MVS_P4_INT_MASK = 0x1A4, /* Port4 interrupt enable mask */
7820b09c29SAndy Yan
7920b09c29SAndy Yan /* ports 1-3 follow after this */
8020b09c29SAndy Yan MVS_P0_SER_CTLSTAT = 0x1D0, /* port0 serial control/status */
8120b09c29SAndy Yan /* ports 5-7 follow after this */
8220b09c29SAndy Yan MVS_P4_SER_CTLSTAT = 0x1E0, /* port4 serial control/status */
8320b09c29SAndy Yan
8420b09c29SAndy Yan /* ports 1-3 follow after this */
8520b09c29SAndy Yan MVS_P0_CFG_ADDR = 0x200, /* port0 phy register address */
8620b09c29SAndy Yan MVS_P0_CFG_DATA = 0x204, /* port0 phy register data */
8720b09c29SAndy Yan /* ports 5-7 follow after this */
8820b09c29SAndy Yan MVS_P4_CFG_ADDR = 0x220, /* Port4 config address */
8920b09c29SAndy Yan MVS_P4_CFG_DATA = 0x224, /* Port4 config data */
9020b09c29SAndy Yan
9120b09c29SAndy Yan /* phys 1-3 follow after this */
9220b09c29SAndy Yan MVS_P0_VSR_ADDR = 0x250, /* phy0 VSR address */
9320b09c29SAndy Yan MVS_P0_VSR_DATA = 0x254, /* phy0 VSR data */
9420b09c29SAndy Yan /* phys 1-3 follow after this */
9520b09c29SAndy Yan /* multiplexing */
9620b09c29SAndy Yan MVS_P4_VSR_ADDR = 0x250, /* phy4 VSR address */
9720b09c29SAndy Yan MVS_P4_VSR_DATA = 0x254, /* phy4 VSR data */
9820b09c29SAndy Yan MVS_PA_VSR_ADDR = 0x290, /* All port VSR addr */
9920b09c29SAndy Yan MVS_PA_VSR_PORT = 0x294, /* All port VSR data */
100a4632aaeSXiangliang Yu MVS_COMMAND_ACTIVE = 0x300,
10120b09c29SAndy Yan };
10220b09c29SAndy Yan
10320b09c29SAndy Yan enum pci_cfg_registers {
10420b09c29SAndy Yan PCR_PHY_CTL = 0x40,
10520b09c29SAndy Yan PCR_PHY_CTL2 = 0x90,
10620b09c29SAndy Yan PCR_DEV_CTRL = 0x78,
10720b09c29SAndy Yan PCR_LINK_STAT = 0x82,
10820b09c29SAndy Yan };
10920b09c29SAndy Yan
11020b09c29SAndy Yan /* SAS/SATA Vendor Specific Port Registers */
11120b09c29SAndy Yan enum sas_sata_vsp_regs {
112e144f7efSXiangliang Yu VSR_PHY_STAT = 0x00 * 4, /* Phy Interrupt Status */
113e144f7efSXiangliang Yu VSR_PHY_MODE1 = 0x01 * 4, /* phy Interrupt Enable */
114e144f7efSXiangliang Yu VSR_PHY_MODE2 = 0x02 * 4, /* Phy Configuration */
115e144f7efSXiangliang Yu VSR_PHY_MODE3 = 0x03 * 4, /* Phy Status */
116e144f7efSXiangliang Yu VSR_PHY_MODE4 = 0x04 * 4, /* Phy Counter 0 */
117e144f7efSXiangliang Yu VSR_PHY_MODE5 = 0x05 * 4, /* Phy Counter 1 */
118e144f7efSXiangliang Yu VSR_PHY_MODE6 = 0x06 * 4, /* Event Counter Control */
119e144f7efSXiangliang Yu VSR_PHY_MODE7 = 0x07 * 4, /* Event Counter Select */
120e144f7efSXiangliang Yu VSR_PHY_MODE8 = 0x08 * 4, /* Event Counter 0 */
121e144f7efSXiangliang Yu VSR_PHY_MODE9 = 0x09 * 4, /* Event Counter 1 */
122e144f7efSXiangliang Yu VSR_PHY_MODE10 = 0x0A * 4, /* Event Counter 2 */
123e144f7efSXiangliang Yu VSR_PHY_MODE11 = 0x0B * 4, /* Event Counter 3 */
124a4632aaeSXiangliang Yu VSR_PHY_ACT_LED = 0x0C * 4, /* Activity LED control */
125f1f82a91SXiangliang Yu
126f1f82a91SXiangliang Yu VSR_PHY_FFE_CONTROL = 0x10C,
127f1f82a91SXiangliang Yu VSR_PHY_DFE_UPDATE_CRTL = 0x110,
128f1f82a91SXiangliang Yu VSR_REF_CLOCK_CRTL = 0x1A0,
12920b09c29SAndy Yan };
13020b09c29SAndy Yan
13120b09c29SAndy Yan enum chip_register_bits {
13220b09c29SAndy Yan PHY_MIN_SPP_PHYS_LINK_RATE_MASK = (0x7 << 8),
13384fbd0ceSXiangliang Yu PHY_MAX_SPP_PHYS_LINK_RATE_MASK = (0x7 << 12),
13484fbd0ceSXiangliang Yu PHY_NEG_SPP_PHYS_LINK_RATE_MASK_OFFSET = (16),
13520b09c29SAndy Yan PHY_NEG_SPP_PHYS_LINK_RATE_MASK =
13620b09c29SAndy Yan (0x3 << PHY_NEG_SPP_PHYS_LINK_RATE_MASK_OFFSET),
13720b09c29SAndy Yan };
13820b09c29SAndy Yan
13920b09c29SAndy Yan enum pci_interrupt_cause {
14020b09c29SAndy Yan /* MAIN_IRQ_CAUSE (R10200) Bits*/
1418902b107SChen Gang MVS_IRQ_COM_IN_I2O_IOP0 = (1 << 0),
1428902b107SChen Gang MVS_IRQ_COM_IN_I2O_IOP1 = (1 << 1),
1438902b107SChen Gang MVS_IRQ_COM_IN_I2O_IOP2 = (1 << 2),
1448902b107SChen Gang MVS_IRQ_COM_IN_I2O_IOP3 = (1 << 3),
1458902b107SChen Gang MVS_IRQ_COM_OUT_I2O_HOS0 = (1 << 4),
1468902b107SChen Gang MVS_IRQ_COM_OUT_I2O_HOS1 = (1 << 5),
1478902b107SChen Gang MVS_IRQ_COM_OUT_I2O_HOS2 = (1 << 6),
1488902b107SChen Gang MVS_IRQ_COM_OUT_I2O_HOS3 = (1 << 7),
1498902b107SChen Gang MVS_IRQ_PCIF_TO_CPU_DRBL0 = (1 << 8),
1508902b107SChen Gang MVS_IRQ_PCIF_TO_CPU_DRBL1 = (1 << 9),
1518902b107SChen Gang MVS_IRQ_PCIF_TO_CPU_DRBL2 = (1 << 10),
1528902b107SChen Gang MVS_IRQ_PCIF_TO_CPU_DRBL3 = (1 << 11),
1538902b107SChen Gang MVS_IRQ_PCIF_DRBL0 = (1 << 12),
1548902b107SChen Gang MVS_IRQ_PCIF_DRBL1 = (1 << 13),
1558902b107SChen Gang MVS_IRQ_PCIF_DRBL2 = (1 << 14),
1568902b107SChen Gang MVS_IRQ_PCIF_DRBL3 = (1 << 15),
1578902b107SChen Gang MVS_IRQ_XOR_A = (1 << 16),
1588902b107SChen Gang MVS_IRQ_XOR_B = (1 << 17),
1598902b107SChen Gang MVS_IRQ_SAS_A = (1 << 18),
1608902b107SChen Gang MVS_IRQ_SAS_B = (1 << 19),
1618902b107SChen Gang MVS_IRQ_CPU_CNTRL = (1 << 20),
1628902b107SChen Gang MVS_IRQ_GPIO = (1 << 21),
1638902b107SChen Gang MVS_IRQ_UART = (1 << 22),
1648902b107SChen Gang MVS_IRQ_SPI = (1 << 23),
1658902b107SChen Gang MVS_IRQ_I2C = (1 << 24),
1668902b107SChen Gang MVS_IRQ_SGPIO = (1 << 25),
1678902b107SChen Gang MVS_IRQ_COM_ERR = (1 << 29),
1688902b107SChen Gang MVS_IRQ_I2O_ERR = (1 << 30),
1698902b107SChen Gang MVS_IRQ_PCIE_ERR = (1 << 31),
17020b09c29SAndy Yan };
17120b09c29SAndy Yan
172f1f82a91SXiangliang Yu union reg_phy_cfg {
173f1f82a91SXiangliang Yu u32 v;
174f1f82a91SXiangliang Yu struct {
175f1f82a91SXiangliang Yu u32 phy_reset:1;
176f1f82a91SXiangliang Yu u32 sas_support:1;
177f1f82a91SXiangliang Yu u32 sata_support:1;
178f1f82a91SXiangliang Yu u32 sata_host_mode:1;
179f1f82a91SXiangliang Yu /*
180f1f82a91SXiangliang Yu * bit 2: 6Gbps support
181f1f82a91SXiangliang Yu * bit 1: 3Gbps support
182f1f82a91SXiangliang Yu * bit 0: 1.5Gbps support
183f1f82a91SXiangliang Yu */
184f1f82a91SXiangliang Yu u32 speed_support:3;
185f1f82a91SXiangliang Yu u32 snw_3_support:1;
186f1f82a91SXiangliang Yu u32 tx_lnk_parity:1;
187f1f82a91SXiangliang Yu /*
188f1f82a91SXiangliang Yu * bit 5: G1 (1.5Gbps) Without SSC
189f1f82a91SXiangliang Yu * bit 4: G1 (1.5Gbps) with SSC
190f1f82a91SXiangliang Yu * bit 3: G2 (3.0Gbps) Without SSC
191f1f82a91SXiangliang Yu * bit 2: G2 (3.0Gbps) with SSC
192f1f82a91SXiangliang Yu * bit 1: G3 (6.0Gbps) without SSC
193f1f82a91SXiangliang Yu * bit 0: G3 (6.0Gbps) with SSC
194f1f82a91SXiangliang Yu */
195f1f82a91SXiangliang Yu u32 tx_spt_phs_lnk_rate:6;
196f1f82a91SXiangliang Yu /* 8h: 1.5Gbps 9h: 3Gbps Ah: 6Gbps */
197f1f82a91SXiangliang Yu u32 tx_lgcl_lnk_rate:4;
198f1f82a91SXiangliang Yu u32 tx_ssc_type:1;
199f1f82a91SXiangliang Yu u32 sata_spin_up_spt:1;
200f1f82a91SXiangliang Yu u32 sata_spin_up_en:1;
201f1f82a91SXiangliang Yu u32 bypass_oob:1;
202f1f82a91SXiangliang Yu u32 disable_phy:1;
203f1f82a91SXiangliang Yu u32 rsvd:8;
204f1f82a91SXiangliang Yu } u;
205f1f82a91SXiangliang Yu };
206f1f82a91SXiangliang Yu
20720b09c29SAndy Yan #define MAX_SG_ENTRY 255
20820b09c29SAndy Yan
20920b09c29SAndy Yan struct mvs_prd_imt {
21084fbd0ceSXiangliang Yu #ifndef __BIG_ENDIAN
21120b09c29SAndy Yan __le32 len:22;
21220b09c29SAndy Yan u8 _r_a:2;
21320b09c29SAndy Yan u8 misc_ctl:4;
21420b09c29SAndy Yan u8 inter_sel:4;
21584fbd0ceSXiangliang Yu #else
21684fbd0ceSXiangliang Yu u32 inter_sel:4;
21784fbd0ceSXiangliang Yu u32 misc_ctl:4;
21884fbd0ceSXiangliang Yu u32 _r_a:2;
21984fbd0ceSXiangliang Yu u32 len:22;
22084fbd0ceSXiangliang Yu #endif
22120b09c29SAndy Yan };
22220b09c29SAndy Yan
22320b09c29SAndy Yan struct mvs_prd {
22420b09c29SAndy Yan /* 64-bit buffer address */
22520b09c29SAndy Yan __le64 addr;
22620b09c29SAndy Yan /* 22-bit length */
22784fbd0ceSXiangliang Yu __le32 im_len;
22820b09c29SAndy Yan } __attribute__ ((packed));
22920b09c29SAndy Yan
230c56f5f1dSWilfried Weissmann enum sgpio_registers {
231c56f5f1dSWilfried Weissmann MVS_SGPIO_HOST_OFFSET = 0x100, /* offset between hosts */
232c56f5f1dSWilfried Weissmann
233c56f5f1dSWilfried Weissmann MVS_SGPIO_CFG0 = 0xc200,
234c56f5f1dSWilfried Weissmann MVS_SGPIO_CFG0_ENABLE = (1 << 0), /* enable pins */
235c56f5f1dSWilfried Weissmann MVS_SGPIO_CFG0_BLINKB = (1 << 1), /* blink generators */
236c56f5f1dSWilfried Weissmann MVS_SGPIO_CFG0_BLINKA = (1 << 2),
237c56f5f1dSWilfried Weissmann MVS_SGPIO_CFG0_INVSCLK = (1 << 3), /* invert signal? */
238c56f5f1dSWilfried Weissmann MVS_SGPIO_CFG0_INVSLOAD = (1 << 4),
239c56f5f1dSWilfried Weissmann MVS_SGPIO_CFG0_INVSDOUT = (1 << 5),
240c56f5f1dSWilfried Weissmann MVS_SGPIO_CFG0_SLOAD_FALLEDGE = (1 << 6), /* rise/fall edge? */
241c56f5f1dSWilfried Weissmann MVS_SGPIO_CFG0_SDOUT_FALLEDGE = (1 << 7),
242c56f5f1dSWilfried Weissmann MVS_SGPIO_CFG0_SDIN_RISEEDGE = (1 << 8),
243c56f5f1dSWilfried Weissmann MVS_SGPIO_CFG0_MAN_BITLEN_SHIFT = 18, /* bits/frame manual mode */
244c56f5f1dSWilfried Weissmann MVS_SGPIO_CFG0_AUT_BITLEN_SHIFT = 24, /* bits/frame auto mode */
245c56f5f1dSWilfried Weissmann
246c56f5f1dSWilfried Weissmann MVS_SGPIO_CFG1 = 0xc204, /* blink timing register */
247c56f5f1dSWilfried Weissmann MVS_SGPIO_CFG1_LOWA_SHIFT = 0, /* A off time */
248c56f5f1dSWilfried Weissmann MVS_SGPIO_CFG1_HIA_SHIFT = 4, /* A on time */
249c56f5f1dSWilfried Weissmann MVS_SGPIO_CFG1_LOWB_SHIFT = 8, /* B off time */
250c56f5f1dSWilfried Weissmann MVS_SGPIO_CFG1_HIB_SHIFT = 12, /* B on time */
251c56f5f1dSWilfried Weissmann MVS_SGPIO_CFG1_MAXACTON_SHIFT = 16, /* max activity on time */
252c56f5f1dSWilfried Weissmann
253c56f5f1dSWilfried Weissmann /* force activity off time */
254c56f5f1dSWilfried Weissmann MVS_SGPIO_CFG1_FORCEACTOFF_SHIFT = 20,
255c56f5f1dSWilfried Weissmann /* stretch activity on time */
256c56f5f1dSWilfried Weissmann MVS_SGPIO_CFG1_STRCHACTON_SHIFT = 24,
257c56f5f1dSWilfried Weissmann /* stretch activiity off time */
258c56f5f1dSWilfried Weissmann MVS_SGPIO_CFG1_STRCHACTOFF_SHIFT = 28,
259c56f5f1dSWilfried Weissmann
260c56f5f1dSWilfried Weissmann
261c56f5f1dSWilfried Weissmann MVS_SGPIO_CFG2 = 0xc208, /* clock speed register */
262c56f5f1dSWilfried Weissmann MVS_SGPIO_CFG2_CLK_SHIFT = 0,
263c56f5f1dSWilfried Weissmann MVS_SGPIO_CFG2_BLINK_SHIFT = 20,
264c56f5f1dSWilfried Weissmann
265c56f5f1dSWilfried Weissmann MVS_SGPIO_CTRL = 0xc20c, /* SDOUT/SDIN mode control */
266c56f5f1dSWilfried Weissmann MVS_SGPIO_CTRL_SDOUT_AUTO = 2,
267c56f5f1dSWilfried Weissmann MVS_SGPIO_CTRL_SDOUT_SHIFT = 2,
268c56f5f1dSWilfried Weissmann
269c56f5f1dSWilfried Weissmann MVS_SGPIO_DSRC = 0xc220, /* map ODn bits to drives */
270c56f5f1dSWilfried Weissmann
271c56f5f1dSWilfried Weissmann MVS_SGPIO_DCTRL = 0xc238,
272c56f5f1dSWilfried Weissmann MVS_SGPIO_DCTRL_ERR_SHIFT = 0,
273c56f5f1dSWilfried Weissmann MVS_SGPIO_DCTRL_LOC_SHIFT = 3,
274c56f5f1dSWilfried Weissmann MVS_SGPIO_DCTRL_ACT_SHIFT = 5,
275c56f5f1dSWilfried Weissmann };
276c56f5f1dSWilfried Weissmann
277c56f5f1dSWilfried Weissmann enum sgpio_led_status {
278c56f5f1dSWilfried Weissmann LED_OFF = 0,
279c56f5f1dSWilfried Weissmann LED_ON = 1,
280c56f5f1dSWilfried Weissmann LED_BLINKA = 2,
281c56f5f1dSWilfried Weissmann LED_BLINKA_INV = 3,
282c56f5f1dSWilfried Weissmann LED_BLINKA_SOF = 4,
283c56f5f1dSWilfried Weissmann LED_BLINKA_EOF = 5,
284c56f5f1dSWilfried Weissmann LED_BLINKB = 6,
285c56f5f1dSWilfried Weissmann LED_BLINKB_INV = 7,
286c56f5f1dSWilfried Weissmann };
287c56f5f1dSWilfried Weissmann
288c56f5f1dSWilfried Weissmann #define DEFAULT_SGPIO_BITS ((LED_BLINKA_SOF << \
289c56f5f1dSWilfried Weissmann MVS_SGPIO_DCTRL_ACT_SHIFT) << (8 * 3) | \
290c56f5f1dSWilfried Weissmann (LED_BLINKA_SOF << \
291c56f5f1dSWilfried Weissmann MVS_SGPIO_DCTRL_ACT_SHIFT) << (8 * 2) | \
292c56f5f1dSWilfried Weissmann (LED_BLINKA_SOF << \
293c56f5f1dSWilfried Weissmann MVS_SGPIO_DCTRL_ACT_SHIFT) << (8 * 1) | \
294c56f5f1dSWilfried Weissmann (LED_BLINKA_SOF << \
295c56f5f1dSWilfried Weissmann MVS_SGPIO_DCTRL_ACT_SHIFT) << (8 * 0))
296c56f5f1dSWilfried Weissmann
297f1f82a91SXiangliang Yu /*
298f1f82a91SXiangliang Yu * these registers are accessed through port vendor
299f1f82a91SXiangliang Yu * specific address/data registers
300f1f82a91SXiangliang Yu */
301f1f82a91SXiangliang Yu enum sas_sata_phy_regs {
302f1f82a91SXiangliang Yu GENERATION_1_SETTING = 0x118,
303f1f82a91SXiangliang Yu GENERATION_1_2_SETTING = 0x11C,
304f1f82a91SXiangliang Yu GENERATION_2_3_SETTING = 0x120,
305f1f82a91SXiangliang Yu GENERATION_3_4_SETTING = 0x124,
306f1f82a91SXiangliang Yu };
307f1f82a91SXiangliang Yu
30820b09c29SAndy Yan #define SPI_CTRL_REG_94XX 0xc800
30920b09c29SAndy Yan #define SPI_ADDR_REG_94XX 0xc804
31020b09c29SAndy Yan #define SPI_WR_DATA_REG_94XX 0xc808
31120b09c29SAndy Yan #define SPI_RD_DATA_REG_94XX 0xc80c
31220b09c29SAndy Yan #define SPI_CTRL_READ_94XX (1U << 2)
31320b09c29SAndy Yan #define SPI_ADDR_VLD_94XX (1U << 1)
31420b09c29SAndy Yan #define SPI_CTRL_SpiStart_94XX (1U << 0)
31520b09c29SAndy Yan
31620b09c29SAndy Yan static inline int
mv_ffc64(u64 v)31720b09c29SAndy Yan mv_ffc64(u64 v)
31820b09c29SAndy Yan {
319beecadeaSXi Wang u64 x = ~v;
320beecadeaSXi Wang return x ? __ffs64(x) : -1;
32120b09c29SAndy Yan }
32220b09c29SAndy Yan
32320b09c29SAndy Yan #define r_reg_set_enable(i) \
32420b09c29SAndy Yan (((i) > 31) ? mr32(MVS_STP_REG_SET_1) : \
32520b09c29SAndy Yan mr32(MVS_STP_REG_SET_0))
32620b09c29SAndy Yan
32720b09c29SAndy Yan #define w_reg_set_enable(i, tmp) \
32820b09c29SAndy Yan (((i) > 31) ? mw32(MVS_STP_REG_SET_1, tmp) : \
32920b09c29SAndy Yan mw32(MVS_STP_REG_SET_0, tmp))
33020b09c29SAndy Yan
33120b09c29SAndy Yan extern const struct mvs_dispatch mvs_94xx_dispatch;
33220b09c29SAndy Yan #endif
33320b09c29SAndy Yan
334