xref: /linux/drivers/ptp/ptp_clockmatrix.h (revision 3a6ba7dc7799355557938fbdc15a558236011429)
1*3a6ba7dcSVincent Cheng /* SPDX-License-Identifier: GPL-2.0+ */
2*3a6ba7dcSVincent Cheng /*
3*3a6ba7dcSVincent Cheng  * PTP hardware clock driver for the IDT ClockMatrix(TM) family of timing and
4*3a6ba7dcSVincent Cheng  * synchronization devices.
5*3a6ba7dcSVincent Cheng  *
6*3a6ba7dcSVincent Cheng  * Copyright (C) 2019 Integrated Device Technology, Inc., a Renesas Company.
7*3a6ba7dcSVincent Cheng  */
8*3a6ba7dcSVincent Cheng #ifndef PTP_IDTCLOCKMATRIX_H
9*3a6ba7dcSVincent Cheng #define PTP_IDTCLOCKMATRIX_H
10*3a6ba7dcSVincent Cheng 
11*3a6ba7dcSVincent Cheng #include <linux/ktime.h>
12*3a6ba7dcSVincent Cheng 
13*3a6ba7dcSVincent Cheng #include "idt8a340_reg.h"
14*3a6ba7dcSVincent Cheng 
15*3a6ba7dcSVincent Cheng #define FW_FILENAME	"idtcm.bin"
16*3a6ba7dcSVincent Cheng #define MAX_PHC_PLL	4
17*3a6ba7dcSVincent Cheng 
18*3a6ba7dcSVincent Cheng #define PLL_MASK_ADDR		(0xFFA5)
19*3a6ba7dcSVincent Cheng #define DEFAULT_PLL_MASK	(0x04)
20*3a6ba7dcSVincent Cheng 
21*3a6ba7dcSVincent Cheng #define SET_U16_LSB(orig, val8) (orig = (0xff00 & (orig)) | (val8))
22*3a6ba7dcSVincent Cheng #define SET_U16_MSB(orig, val8) (orig = (0x00ff & (orig)) | (val8 << 8))
23*3a6ba7dcSVincent Cheng 
24*3a6ba7dcSVincent Cheng #define OUTPUT_MASK_PLL0_ADDR		(0xFFB0)
25*3a6ba7dcSVincent Cheng #define OUTPUT_MASK_PLL1_ADDR		(0xFFB2)
26*3a6ba7dcSVincent Cheng #define OUTPUT_MASK_PLL2_ADDR		(0xFFB4)
27*3a6ba7dcSVincent Cheng #define OUTPUT_MASK_PLL3_ADDR		(0xFFB6)
28*3a6ba7dcSVincent Cheng 
29*3a6ba7dcSVincent Cheng #define DEFAULT_OUTPUT_MASK_PLL0	(0x003)
30*3a6ba7dcSVincent Cheng #define DEFAULT_OUTPUT_MASK_PLL1	(0x00c)
31*3a6ba7dcSVincent Cheng #define DEFAULT_OUTPUT_MASK_PLL2	(0x030)
32*3a6ba7dcSVincent Cheng #define DEFAULT_OUTPUT_MASK_PLL3	(0x0c0)
33*3a6ba7dcSVincent Cheng 
34*3a6ba7dcSVincent Cheng #define POST_SM_RESET_DELAY_MS		(3000)
35*3a6ba7dcSVincent Cheng #define PHASE_PULL_IN_THRESHOLD_NS	(150000)
36*3a6ba7dcSVincent Cheng #define TOD_WRITE_OVERHEAD_COUNT_MAX    (5)
37*3a6ba7dcSVincent Cheng #define TOD_BYTE_COUNT                  (11)
38*3a6ba7dcSVincent Cheng 
39*3a6ba7dcSVincent Cheng /* Values of DPLL_N.DPLL_MODE.PLL_MODE */
40*3a6ba7dcSVincent Cheng enum pll_mode {
41*3a6ba7dcSVincent Cheng 	PLL_MODE_MIN = 0,
42*3a6ba7dcSVincent Cheng 	PLL_MODE_NORMAL = PLL_MODE_MIN,
43*3a6ba7dcSVincent Cheng 	PLL_MODE_WRITE_PHASE = 1,
44*3a6ba7dcSVincent Cheng 	PLL_MODE_WRITE_FREQUENCY = 2,
45*3a6ba7dcSVincent Cheng 	PLL_MODE_GPIO_INC_DEC = 3,
46*3a6ba7dcSVincent Cheng 	PLL_MODE_SYNTHESIS = 4,
47*3a6ba7dcSVincent Cheng 	PLL_MODE_PHASE_MEASUREMENT = 5,
48*3a6ba7dcSVincent Cheng 	PLL_MODE_MAX = PLL_MODE_PHASE_MEASUREMENT,
49*3a6ba7dcSVincent Cheng };
50*3a6ba7dcSVincent Cheng 
51*3a6ba7dcSVincent Cheng enum hw_tod_write_trig_sel {
52*3a6ba7dcSVincent Cheng 	HW_TOD_WR_TRIG_SEL_MIN = 0,
53*3a6ba7dcSVincent Cheng 	HW_TOD_WR_TRIG_SEL_MSB = HW_TOD_WR_TRIG_SEL_MIN,
54*3a6ba7dcSVincent Cheng 	HW_TOD_WR_TRIG_SEL_RESERVED = 1,
55*3a6ba7dcSVincent Cheng 	HW_TOD_WR_TRIG_SEL_TOD_PPS = 2,
56*3a6ba7dcSVincent Cheng 	HW_TOD_WR_TRIG_SEL_IRIGB_PPS = 3,
57*3a6ba7dcSVincent Cheng 	HW_TOD_WR_TRIG_SEL_PWM_PPS = 4,
58*3a6ba7dcSVincent Cheng 	HW_TOD_WR_TRIG_SEL_GPIO = 5,
59*3a6ba7dcSVincent Cheng 	HW_TOD_WR_TRIG_SEL_FOD_SYNC = 6,
60*3a6ba7dcSVincent Cheng 	WR_TRIG_SEL_MAX = HW_TOD_WR_TRIG_SEL_FOD_SYNC,
61*3a6ba7dcSVincent Cheng };
62*3a6ba7dcSVincent Cheng 
63*3a6ba7dcSVincent Cheng struct idtcm;
64*3a6ba7dcSVincent Cheng 
65*3a6ba7dcSVincent Cheng struct idtcm_channel {
66*3a6ba7dcSVincent Cheng 	struct ptp_clock_info	caps;
67*3a6ba7dcSVincent Cheng 	struct ptp_clock	*ptp_clock;
68*3a6ba7dcSVincent Cheng 	struct idtcm		*idtcm;
69*3a6ba7dcSVincent Cheng 	u16			dpll_phase;
70*3a6ba7dcSVincent Cheng 	u16			dpll_freq;
71*3a6ba7dcSVincent Cheng 	u16			dpll_n;
72*3a6ba7dcSVincent Cheng 	u16			dpll_ctrl_n;
73*3a6ba7dcSVincent Cheng 	u16			dpll_phase_pull_in;
74*3a6ba7dcSVincent Cheng 	u16			tod_read_primary;
75*3a6ba7dcSVincent Cheng 	u16			tod_write;
76*3a6ba7dcSVincent Cheng 	u16			tod_n;
77*3a6ba7dcSVincent Cheng 	u16			hw_dpll_n;
78*3a6ba7dcSVincent Cheng 	enum pll_mode		pll_mode;
79*3a6ba7dcSVincent Cheng 	u16			output_mask;
80*3a6ba7dcSVincent Cheng };
81*3a6ba7dcSVincent Cheng 
82*3a6ba7dcSVincent Cheng struct idtcm {
83*3a6ba7dcSVincent Cheng 	struct idtcm_channel	channel[MAX_PHC_PLL];
84*3a6ba7dcSVincent Cheng 	struct i2c_client	*client;
85*3a6ba7dcSVincent Cheng 	u8			page_offset;
86*3a6ba7dcSVincent Cheng 	u8			pll_mask;
87*3a6ba7dcSVincent Cheng 
88*3a6ba7dcSVincent Cheng 	/* Overhead calculation for adjtime */
89*3a6ba7dcSVincent Cheng 	u8			calculate_overhead_flag;
90*3a6ba7dcSVincent Cheng 	s64			tod_write_overhead_ns;
91*3a6ba7dcSVincent Cheng 	ktime_t			start_time;
92*3a6ba7dcSVincent Cheng 
93*3a6ba7dcSVincent Cheng 	/* Protects I2C read/modify/write registers from concurrent access */
94*3a6ba7dcSVincent Cheng 	struct mutex		reg_lock;
95*3a6ba7dcSVincent Cheng };
96*3a6ba7dcSVincent Cheng 
97*3a6ba7dcSVincent Cheng struct idtcm_fwrc {
98*3a6ba7dcSVincent Cheng 	u8 hiaddr;
99*3a6ba7dcSVincent Cheng 	u8 loaddr;
100*3a6ba7dcSVincent Cheng 	u8 value;
101*3a6ba7dcSVincent Cheng 	u8 reserved;
102*3a6ba7dcSVincent Cheng } __packed;
103*3a6ba7dcSVincent Cheng 
104*3a6ba7dcSVincent Cheng #endif /* PTP_IDTCLOCKMATRIX_H */
105