143b169dbSThomas Abraham /* 243b169dbSThomas Abraham * Exynos specific support for Samsung pinctrl/gpiolib driver with eint support. 343b169dbSThomas Abraham * 443b169dbSThomas Abraham * Copyright (c) 2012 Samsung Electronics Co., Ltd. 543b169dbSThomas Abraham * http://www.samsung.com 643b169dbSThomas Abraham * Copyright (c) 2012 Linaro Ltd 743b169dbSThomas Abraham * http://www.linaro.org 843b169dbSThomas Abraham * 943b169dbSThomas Abraham * Author: Thomas Abraham <thomas.ab@samsung.com> 1043b169dbSThomas Abraham * 1143b169dbSThomas Abraham * This program is free software; you can redistribute it and/or modify 1243b169dbSThomas Abraham * it under the terms of the GNU General Public License as published by 1343b169dbSThomas Abraham * the Free Software Foundation; either version 2 of the License, or 1443b169dbSThomas Abraham * (at your option) any later version. 1543b169dbSThomas Abraham * 1643b169dbSThomas Abraham * This file contains the Samsung Exynos specific information required by the 1743b169dbSThomas Abraham * the Samsung pinctrl/gpiolib driver. It also includes the implementation of 1843b169dbSThomas Abraham * external gpio and wakeup interrupt support. 1943b169dbSThomas Abraham */ 2043b169dbSThomas Abraham 2143b169dbSThomas Abraham #include <linux/device.h> 2243b169dbSThomas Abraham #include <linux/interrupt.h> 2343b169dbSThomas Abraham #include <linux/irqdomain.h> 2443b169dbSThomas Abraham #include <linux/irq.h> 25de88cbb7SCatalin Marinas #include <linux/irqchip/chained_irq.h> 26cfa76ddfSKrzysztof Kozlowski #include <linux/of.h> 2743b169dbSThomas Abraham #include <linux/of_irq.h> 2843b169dbSThomas Abraham #include <linux/slab.h> 2919846950STomasz Figa #include <linux/spinlock.h> 3007731019SMarek Szyprowski #include <linux/regmap.h> 3143b169dbSThomas Abraham #include <linux/err.h> 3207731019SMarek Szyprowski #include <linux/soc/samsung/exynos-pmu.h> 3343b169dbSThomas Abraham 344460dc21SKrzysztof Kozlowski #include <dt-bindings/pinctrl/samsung.h> 354460dc21SKrzysztof Kozlowski 3643b169dbSThomas Abraham #include "pinctrl-samsung.h" 3743b169dbSThomas Abraham #include "pinctrl-exynos.h" 3843b169dbSThomas Abraham 392e4a4fdaSTomasz Figa struct exynos_irq_chip { 402e4a4fdaSTomasz Figa struct irq_chip chip; 412e4a4fdaSTomasz Figa 422e4a4fdaSTomasz Figa u32 eint_con; 432e4a4fdaSTomasz Figa u32 eint_mask; 442e4a4fdaSTomasz Figa u32 eint_pend; 452e4a4fdaSTomasz Figa }; 462e4a4fdaSTomasz Figa 472e4a4fdaSTomasz Figa static inline struct exynos_irq_chip *to_exynos_irq_chip(struct irq_chip *chip) 482e4a4fdaSTomasz Figa { 492e4a4fdaSTomasz Figa return container_of(chip, struct exynos_irq_chip, chip); 502e4a4fdaSTomasz Figa } 51499147c9STomasz Figa 522e4a4fdaSTomasz Figa static void exynos_irq_mask(struct irq_data *irqd) 5343b169dbSThomas Abraham { 542e4a4fdaSTomasz Figa struct irq_chip *chip = irq_data_get_irq_chip(irqd); 552e4a4fdaSTomasz Figa struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip); 56595be726STomasz Figa struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd); 572e4a4fdaSTomasz Figa unsigned long reg_mask = our_chip->eint_mask + bank->eint_offset; 5843b169dbSThomas Abraham unsigned long mask; 595ae8cf79SDoug Anderson unsigned long flags; 605ae8cf79SDoug Anderson 615ae8cf79SDoug Anderson spin_lock_irqsave(&bank->slock, flags); 6243b169dbSThomas Abraham 638b1bd11cSChanwoo Choi mask = readl(bank->eint_base + reg_mask); 64595be726STomasz Figa mask |= 1 << irqd->hwirq; 658b1bd11cSChanwoo Choi writel(mask, bank->eint_base + reg_mask); 665ae8cf79SDoug Anderson 675ae8cf79SDoug Anderson spin_unlock_irqrestore(&bank->slock, flags); 6843b169dbSThomas Abraham } 6943b169dbSThomas Abraham 702e4a4fdaSTomasz Figa static void exynos_irq_ack(struct irq_data *irqd) 7143b169dbSThomas Abraham { 722e4a4fdaSTomasz Figa struct irq_chip *chip = irq_data_get_irq_chip(irqd); 732e4a4fdaSTomasz Figa struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip); 74595be726STomasz Figa struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd); 752e4a4fdaSTomasz Figa unsigned long reg_pend = our_chip->eint_pend + bank->eint_offset; 7643b169dbSThomas Abraham 778b1bd11cSChanwoo Choi writel(1 << irqd->hwirq, bank->eint_base + reg_pend); 7843b169dbSThomas Abraham } 7943b169dbSThomas Abraham 802e4a4fdaSTomasz Figa static void exynos_irq_unmask(struct irq_data *irqd) 815ace03fbSDoug Anderson { 822e4a4fdaSTomasz Figa struct irq_chip *chip = irq_data_get_irq_chip(irqd); 832e4a4fdaSTomasz Figa struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip); 845ace03fbSDoug Anderson struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd); 852e4a4fdaSTomasz Figa unsigned long reg_mask = our_chip->eint_mask + bank->eint_offset; 865ace03fbSDoug Anderson unsigned long mask; 875ace03fbSDoug Anderson unsigned long flags; 885ace03fbSDoug Anderson 895a68e7a7SDoug Anderson /* 905a68e7a7SDoug Anderson * Ack level interrupts right before unmask 915a68e7a7SDoug Anderson * 925a68e7a7SDoug Anderson * If we don't do this we'll get a double-interrupt. Level triggered 935a68e7a7SDoug Anderson * interrupts must not fire an interrupt if the level is not 945a68e7a7SDoug Anderson * _currently_ active, even if it was active while the interrupt was 955a68e7a7SDoug Anderson * masked. 965a68e7a7SDoug Anderson */ 975a68e7a7SDoug Anderson if (irqd_get_trigger_type(irqd) & IRQ_TYPE_LEVEL_MASK) 982e4a4fdaSTomasz Figa exynos_irq_ack(irqd); 995a68e7a7SDoug Anderson 1005ace03fbSDoug Anderson spin_lock_irqsave(&bank->slock, flags); 1015ace03fbSDoug Anderson 1028b1bd11cSChanwoo Choi mask = readl(bank->eint_base + reg_mask); 1035ace03fbSDoug Anderson mask &= ~(1 << irqd->hwirq); 1048b1bd11cSChanwoo Choi writel(mask, bank->eint_base + reg_mask); 1055ace03fbSDoug Anderson 1065ace03fbSDoug Anderson spin_unlock_irqrestore(&bank->slock, flags); 1075ace03fbSDoug Anderson } 1085ace03fbSDoug Anderson 1092e4a4fdaSTomasz Figa static int exynos_irq_set_type(struct irq_data *irqd, unsigned int type) 11043b169dbSThomas Abraham { 1112e4a4fdaSTomasz Figa struct irq_chip *chip = irq_data_get_irq_chip(irqd); 1122e4a4fdaSTomasz Figa struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip); 113595be726STomasz Figa struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd); 114f6a8249fSTomasz Figa unsigned int shift = EXYNOS_EINT_CON_LEN * irqd->hwirq; 11543b169dbSThomas Abraham unsigned int con, trig_type; 1162e4a4fdaSTomasz Figa unsigned long reg_con = our_chip->eint_con + bank->eint_offset; 11743b169dbSThomas Abraham 11843b169dbSThomas Abraham switch (type) { 11943b169dbSThomas Abraham case IRQ_TYPE_EDGE_RISING: 12043b169dbSThomas Abraham trig_type = EXYNOS_EINT_EDGE_RISING; 12143b169dbSThomas Abraham break; 12243b169dbSThomas Abraham case IRQ_TYPE_EDGE_FALLING: 12343b169dbSThomas Abraham trig_type = EXYNOS_EINT_EDGE_FALLING; 12443b169dbSThomas Abraham break; 12543b169dbSThomas Abraham case IRQ_TYPE_EDGE_BOTH: 12643b169dbSThomas Abraham trig_type = EXYNOS_EINT_EDGE_BOTH; 12743b169dbSThomas Abraham break; 12843b169dbSThomas Abraham case IRQ_TYPE_LEVEL_HIGH: 12943b169dbSThomas Abraham trig_type = EXYNOS_EINT_LEVEL_HIGH; 13043b169dbSThomas Abraham break; 13143b169dbSThomas Abraham case IRQ_TYPE_LEVEL_LOW: 13243b169dbSThomas Abraham trig_type = EXYNOS_EINT_LEVEL_LOW; 13343b169dbSThomas Abraham break; 13443b169dbSThomas Abraham default: 13543b169dbSThomas Abraham pr_err("unsupported external interrupt type\n"); 13643b169dbSThomas Abraham return -EINVAL; 13743b169dbSThomas Abraham } 13843b169dbSThomas Abraham 13943b169dbSThomas Abraham if (type & IRQ_TYPE_EDGE_BOTH) 14040ec168aSThomas Gleixner irq_set_handler_locked(irqd, handle_edge_irq); 14143b169dbSThomas Abraham else 14240ec168aSThomas Gleixner irq_set_handler_locked(irqd, handle_level_irq); 14343b169dbSThomas Abraham 1448b1bd11cSChanwoo Choi con = readl(bank->eint_base + reg_con); 14543b169dbSThomas Abraham con &= ~(EXYNOS_EINT_CON_MASK << shift); 14643b169dbSThomas Abraham con |= trig_type << shift; 1478b1bd11cSChanwoo Choi writel(con, bank->eint_base + reg_con); 148ee2f573cSTomasz Figa 149f6a8249fSTomasz Figa return 0; 150f6a8249fSTomasz Figa } 151f6a8249fSTomasz Figa 152f6a8249fSTomasz Figa static int exynos_irq_request_resources(struct irq_data *irqd) 153f6a8249fSTomasz Figa { 154f6a8249fSTomasz Figa struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd); 15594ce944bSTomasz Figa const struct samsung_pin_bank_type *bank_type = bank->type; 156*bbed85f4SKrzysztof Kozlowski unsigned long reg_con, flags; 157*bbed85f4SKrzysztof Kozlowski unsigned int shift, mask, con; 158f6a8249fSTomasz Figa int ret; 159f6a8249fSTomasz Figa 160e3a2e878SAlexandre Courbot ret = gpiochip_lock_as_irq(&bank->gpio_chip, irqd->hwirq); 161f6a8249fSTomasz Figa if (ret) { 16258383c78SLinus Walleij dev_err(bank->gpio_chip.parent, 16358383c78SLinus Walleij "unable to lock pin %s-%lu IRQ\n", 164f6a8249fSTomasz Figa bank->name, irqd->hwirq); 165f6a8249fSTomasz Figa return ret; 166f6a8249fSTomasz Figa } 167f6a8249fSTomasz Figa 16843fc9e7fSTomasz Figa reg_con = bank->pctl_offset + bank_type->reg_offset[PINCFG_TYPE_FUNC]; 169f6a8249fSTomasz Figa shift = irqd->hwirq * bank_type->fld_width[PINCFG_TYPE_FUNC]; 170499147c9STomasz Figa mask = (1 << bank_type->fld_width[PINCFG_TYPE_FUNC]) - 1; 171ee2f573cSTomasz Figa 17219846950STomasz Figa spin_lock_irqsave(&bank->slock, flags); 17319846950STomasz Figa 174af0b0baaSKrzysztof Kozlowski con = readl(bank->pctl_base + reg_con); 175ee2f573cSTomasz Figa con &= ~(mask << shift); 1764460dc21SKrzysztof Kozlowski con |= EXYNOS_PIN_FUNC_EINT << shift; 177af0b0baaSKrzysztof Kozlowski writel(con, bank->pctl_base + reg_con); 178ee2f573cSTomasz Figa 17919846950STomasz Figa spin_unlock_irqrestore(&bank->slock, flags); 18019846950STomasz Figa 18143b169dbSThomas Abraham return 0; 18243b169dbSThomas Abraham } 18343b169dbSThomas Abraham 184f6a8249fSTomasz Figa static void exynos_irq_release_resources(struct irq_data *irqd) 185f6a8249fSTomasz Figa { 186f6a8249fSTomasz Figa struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd); 18794ce944bSTomasz Figa const struct samsung_pin_bank_type *bank_type = bank->type; 188*bbed85f4SKrzysztof Kozlowski unsigned long reg_con, flags; 189*bbed85f4SKrzysztof Kozlowski unsigned int shift, mask, con; 190f6a8249fSTomasz Figa 191f6a8249fSTomasz Figa reg_con = bank->pctl_offset + bank_type->reg_offset[PINCFG_TYPE_FUNC]; 192f6a8249fSTomasz Figa shift = irqd->hwirq * bank_type->fld_width[PINCFG_TYPE_FUNC]; 193f6a8249fSTomasz Figa mask = (1 << bank_type->fld_width[PINCFG_TYPE_FUNC]) - 1; 194f6a8249fSTomasz Figa 195f6a8249fSTomasz Figa spin_lock_irqsave(&bank->slock, flags); 196f6a8249fSTomasz Figa 197af0b0baaSKrzysztof Kozlowski con = readl(bank->pctl_base + reg_con); 198f6a8249fSTomasz Figa con &= ~(mask << shift); 1994460dc21SKrzysztof Kozlowski con |= EXYNOS_PIN_FUNC_INPUT << shift; 200af0b0baaSKrzysztof Kozlowski writel(con, bank->pctl_base + reg_con); 201f6a8249fSTomasz Figa 202f6a8249fSTomasz Figa spin_unlock_irqrestore(&bank->slock, flags); 203f6a8249fSTomasz Figa 204e3a2e878SAlexandre Courbot gpiochip_unlock_as_irq(&bank->gpio_chip, irqd->hwirq); 205f6a8249fSTomasz Figa } 206f6a8249fSTomasz Figa 20743b169dbSThomas Abraham /* 20843b169dbSThomas Abraham * irq_chip for gpio interrupts. 20943b169dbSThomas Abraham */ 2102e4a4fdaSTomasz Figa static struct exynos_irq_chip exynos_gpio_irq_chip = { 2112e4a4fdaSTomasz Figa .chip = { 21243b169dbSThomas Abraham .name = "exynos_gpio_irq_chip", 2132e4a4fdaSTomasz Figa .irq_unmask = exynos_irq_unmask, 2142e4a4fdaSTomasz Figa .irq_mask = exynos_irq_mask, 2152e4a4fdaSTomasz Figa .irq_ack = exynos_irq_ack, 2162e4a4fdaSTomasz Figa .irq_set_type = exynos_irq_set_type, 217f6a8249fSTomasz Figa .irq_request_resources = exynos_irq_request_resources, 218f6a8249fSTomasz Figa .irq_release_resources = exynos_irq_release_resources, 2192e4a4fdaSTomasz Figa }, 2202e4a4fdaSTomasz Figa .eint_con = EXYNOS_GPIO_ECON_OFFSET, 2212e4a4fdaSTomasz Figa .eint_mask = EXYNOS_GPIO_EMASK_OFFSET, 2222e4a4fdaSTomasz Figa .eint_pend = EXYNOS_GPIO_EPEND_OFFSET, 22343b169dbSThomas Abraham }; 22443b169dbSThomas Abraham 2256f5e41bdSAbhilash Kesavan static int exynos_eint_irq_map(struct irq_domain *h, unsigned int virq, 22643b169dbSThomas Abraham irq_hw_number_t hw) 22743b169dbSThomas Abraham { 228595be726STomasz Figa struct samsung_pin_bank *b = h->host_data; 22943b169dbSThomas Abraham 230595be726STomasz Figa irq_set_chip_data(virq, b); 2310d3d30dbSAbhilash Kesavan irq_set_chip_and_handler(virq, &b->irq_chip->chip, 23243b169dbSThomas Abraham handle_level_irq); 23343b169dbSThomas Abraham return 0; 23443b169dbSThomas Abraham } 23543b169dbSThomas Abraham 23643b169dbSThomas Abraham /* 2376f5e41bdSAbhilash Kesavan * irq domain callbacks for external gpio and wakeup interrupt controllers. 23843b169dbSThomas Abraham */ 2396f5e41bdSAbhilash Kesavan static const struct irq_domain_ops exynos_eint_irqd_ops = { 2406f5e41bdSAbhilash Kesavan .map = exynos_eint_irq_map, 24143b169dbSThomas Abraham .xlate = irq_domain_xlate_twocell, 24243b169dbSThomas Abraham }; 24343b169dbSThomas Abraham 24443b169dbSThomas Abraham static irqreturn_t exynos_eint_gpio_irq(int irq, void *data) 24543b169dbSThomas Abraham { 24643b169dbSThomas Abraham struct samsung_pinctrl_drv_data *d = data; 2471bf00d7aSTomasz Figa struct samsung_pin_bank *bank = d->pin_banks; 24843b169dbSThomas Abraham unsigned int svc, group, pin, virq; 24943b169dbSThomas Abraham 2508b1bd11cSChanwoo Choi svc = readl(bank->eint_base + EXYNOS_SVC_OFFSET); 25143b169dbSThomas Abraham group = EXYNOS_SVC_GROUP(svc); 25243b169dbSThomas Abraham pin = svc & EXYNOS_SVC_NUM_MASK; 25343b169dbSThomas Abraham 25443b169dbSThomas Abraham if (!group) 25543b169dbSThomas Abraham return IRQ_HANDLED; 25643b169dbSThomas Abraham bank += (group - 1); 25743b169dbSThomas Abraham 258595be726STomasz Figa virq = irq_linear_revmap(bank->irq_domain, pin); 25943b169dbSThomas Abraham if (!virq) 26043b169dbSThomas Abraham return IRQ_NONE; 26143b169dbSThomas Abraham generic_handle_irq(virq); 26243b169dbSThomas Abraham return IRQ_HANDLED; 26343b169dbSThomas Abraham } 26443b169dbSThomas Abraham 2657ccbc60cSTomasz Figa struct exynos_eint_gpio_save { 2667ccbc60cSTomasz Figa u32 eint_con; 2677ccbc60cSTomasz Figa u32 eint_fltcon0; 2687ccbc60cSTomasz Figa u32 eint_fltcon1; 2697ccbc60cSTomasz Figa }; 2707ccbc60cSTomasz Figa 27143b169dbSThomas Abraham /* 27243b169dbSThomas Abraham * exynos_eint_gpio_init() - setup handling of external gpio interrupts. 27343b169dbSThomas Abraham * @d: driver data of samsung pinctrl driver. 27443b169dbSThomas Abraham */ 275cfa76ddfSKrzysztof Kozlowski int exynos_eint_gpio_init(struct samsung_pinctrl_drv_data *d) 27643b169dbSThomas Abraham { 277595be726STomasz Figa struct samsung_pin_bank *bank; 27843b169dbSThomas Abraham struct device *dev = d->dev; 2797ccbc60cSTomasz Figa int ret; 2807ccbc60cSTomasz Figa int i; 28143b169dbSThomas Abraham 28243b169dbSThomas Abraham if (!d->irq) { 28343b169dbSThomas Abraham dev_err(dev, "irq number not available\n"); 28443b169dbSThomas Abraham return -EINVAL; 28543b169dbSThomas Abraham } 28643b169dbSThomas Abraham 28743b169dbSThomas Abraham ret = devm_request_irq(dev, d->irq, exynos_eint_gpio_irq, 28843b169dbSThomas Abraham 0, dev_name(dev), d); 28943b169dbSThomas Abraham if (ret) { 29043b169dbSThomas Abraham dev_err(dev, "irq request failed\n"); 29143b169dbSThomas Abraham return -ENXIO; 29243b169dbSThomas Abraham } 29343b169dbSThomas Abraham 2941bf00d7aSTomasz Figa bank = d->pin_banks; 2951bf00d7aSTomasz Figa for (i = 0; i < d->nr_banks; ++i, ++bank) { 296595be726STomasz Figa if (bank->eint_type != EINT_TYPE_GPIO) 297595be726STomasz Figa continue; 298595be726STomasz Figa bank->irq_domain = irq_domain_add_linear(bank->of_node, 2996f5e41bdSAbhilash Kesavan bank->nr_pins, &exynos_eint_irqd_ops, bank); 300595be726STomasz Figa if (!bank->irq_domain) { 301595be726STomasz Figa dev_err(dev, "gpio irq domain add failed\n"); 3027ccbc60cSTomasz Figa ret = -ENXIO; 3037ccbc60cSTomasz Figa goto err_domains; 3047ccbc60cSTomasz Figa } 3057ccbc60cSTomasz Figa 3067ccbc60cSTomasz Figa bank->soc_priv = devm_kzalloc(d->dev, 3077ccbc60cSTomasz Figa sizeof(struct exynos_eint_gpio_save), GFP_KERNEL); 3087ccbc60cSTomasz Figa if (!bank->soc_priv) { 3097ccbc60cSTomasz Figa irq_domain_remove(bank->irq_domain); 3107ccbc60cSTomasz Figa ret = -ENOMEM; 3117ccbc60cSTomasz Figa goto err_domains; 31243b169dbSThomas Abraham } 3130d3d30dbSAbhilash Kesavan 3140d3d30dbSAbhilash Kesavan bank->irq_chip = &exynos_gpio_irq_chip; 315595be726STomasz Figa } 31643b169dbSThomas Abraham 31743b169dbSThomas Abraham return 0; 3187ccbc60cSTomasz Figa 3197ccbc60cSTomasz Figa err_domains: 3207ccbc60cSTomasz Figa for (--i, --bank; i >= 0; --i, --bank) { 3217ccbc60cSTomasz Figa if (bank->eint_type != EINT_TYPE_GPIO) 3227ccbc60cSTomasz Figa continue; 3237ccbc60cSTomasz Figa irq_domain_remove(bank->irq_domain); 3247ccbc60cSTomasz Figa } 3257ccbc60cSTomasz Figa 3267ccbc60cSTomasz Figa return ret; 32743b169dbSThomas Abraham } 32843b169dbSThomas Abraham 329ad350cd9STomasz Figa static u32 exynos_eint_wake_mask = 0xffffffff; 330ad350cd9STomasz Figa 331ad350cd9STomasz Figa u32 exynos_get_eint_wake_mask(void) 332ad350cd9STomasz Figa { 333ad350cd9STomasz Figa return exynos_eint_wake_mask; 334ad350cd9STomasz Figa } 335ad350cd9STomasz Figa 336ad350cd9STomasz Figa static int exynos_wkup_irq_set_wake(struct irq_data *irqd, unsigned int on) 337ad350cd9STomasz Figa { 338ad350cd9STomasz Figa struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd); 339ad350cd9STomasz Figa unsigned long bit = 1UL << (2 * bank->eint_offset + irqd->hwirq); 340ad350cd9STomasz Figa 341ad350cd9STomasz Figa pr_info("wake %s for irq %d\n", on ? "enabled" : "disabled", irqd->irq); 342ad350cd9STomasz Figa 343ad350cd9STomasz Figa if (!on) 344ad350cd9STomasz Figa exynos_eint_wake_mask |= bit; 345ad350cd9STomasz Figa else 346ad350cd9STomasz Figa exynos_eint_wake_mask &= ~bit; 347ad350cd9STomasz Figa 348ad350cd9STomasz Figa return 0; 349ad350cd9STomasz Figa } 350ad350cd9STomasz Figa 35143b169dbSThomas Abraham /* 35243b169dbSThomas Abraham * irq_chip for wakeup interrupts 35343b169dbSThomas Abraham */ 35471b96c3aSKrzysztof Kozlowski static const struct exynos_irq_chip exynos4210_wkup_irq_chip __initconst = { 3552e4a4fdaSTomasz Figa .chip = { 35614c255d3SAbhilash Kesavan .name = "exynos4210_wkup_irq_chip", 3572e4a4fdaSTomasz Figa .irq_unmask = exynos_irq_unmask, 3582e4a4fdaSTomasz Figa .irq_mask = exynos_irq_mask, 3592e4a4fdaSTomasz Figa .irq_ack = exynos_irq_ack, 3602e4a4fdaSTomasz Figa .irq_set_type = exynos_irq_set_type, 361ad350cd9STomasz Figa .irq_set_wake = exynos_wkup_irq_set_wake, 362f6a8249fSTomasz Figa .irq_request_resources = exynos_irq_request_resources, 363f6a8249fSTomasz Figa .irq_release_resources = exynos_irq_release_resources, 3642e4a4fdaSTomasz Figa }, 3652e4a4fdaSTomasz Figa .eint_con = EXYNOS_WKUP_ECON_OFFSET, 3662e4a4fdaSTomasz Figa .eint_mask = EXYNOS_WKUP_EMASK_OFFSET, 3672e4a4fdaSTomasz Figa .eint_pend = EXYNOS_WKUP_EPEND_OFFSET, 36843b169dbSThomas Abraham }; 36943b169dbSThomas Abraham 37071b96c3aSKrzysztof Kozlowski static const struct exynos_irq_chip exynos7_wkup_irq_chip __initconst = { 37114c255d3SAbhilash Kesavan .chip = { 37214c255d3SAbhilash Kesavan .name = "exynos7_wkup_irq_chip", 37314c255d3SAbhilash Kesavan .irq_unmask = exynos_irq_unmask, 37414c255d3SAbhilash Kesavan .irq_mask = exynos_irq_mask, 37514c255d3SAbhilash Kesavan .irq_ack = exynos_irq_ack, 37614c255d3SAbhilash Kesavan .irq_set_type = exynos_irq_set_type, 37714c255d3SAbhilash Kesavan .irq_set_wake = exynos_wkup_irq_set_wake, 37814c255d3SAbhilash Kesavan .irq_request_resources = exynos_irq_request_resources, 37914c255d3SAbhilash Kesavan .irq_release_resources = exynos_irq_release_resources, 38014c255d3SAbhilash Kesavan }, 38114c255d3SAbhilash Kesavan .eint_con = EXYNOS7_WKUP_ECON_OFFSET, 38214c255d3SAbhilash Kesavan .eint_mask = EXYNOS7_WKUP_EMASK_OFFSET, 38314c255d3SAbhilash Kesavan .eint_pend = EXYNOS7_WKUP_EPEND_OFFSET, 38414c255d3SAbhilash Kesavan }; 38514c255d3SAbhilash Kesavan 38614c255d3SAbhilash Kesavan /* list of external wakeup controllers supported */ 38714c255d3SAbhilash Kesavan static const struct of_device_id exynos_wkup_irq_ids[] = { 38814c255d3SAbhilash Kesavan { .compatible = "samsung,exynos4210-wakeup-eint", 38914c255d3SAbhilash Kesavan .data = &exynos4210_wkup_irq_chip }, 39014c255d3SAbhilash Kesavan { .compatible = "samsung,exynos7-wakeup-eint", 39114c255d3SAbhilash Kesavan .data = &exynos7_wkup_irq_chip }, 39214c255d3SAbhilash Kesavan { } 39314c255d3SAbhilash Kesavan }; 39414c255d3SAbhilash Kesavan 39543b169dbSThomas Abraham /* interrupt handler for wakeup interrupts 0..15 */ 396bd0b9ac4SThomas Gleixner static void exynos_irq_eint0_15(struct irq_desc *desc) 39743b169dbSThomas Abraham { 3985663bb27SJiang Liu struct exynos_weint_data *eintd = irq_desc_get_handler_data(desc); 399a04b07c0STomasz Figa struct samsung_pin_bank *bank = eintd->bank; 4005663bb27SJiang Liu struct irq_chip *chip = irq_desc_get_chip(desc); 40143b169dbSThomas Abraham int eint_irq; 40243b169dbSThomas Abraham 40343b169dbSThomas Abraham chained_irq_enter(chip, desc); 40443b169dbSThomas Abraham 405a04b07c0STomasz Figa eint_irq = irq_linear_revmap(bank->irq_domain, eintd->irq); 40643b169dbSThomas Abraham generic_handle_irq(eint_irq); 40726fecf0bSperr perr 40843b169dbSThomas Abraham chained_irq_exit(chip, desc); 40943b169dbSThomas Abraham } 41043b169dbSThomas Abraham 411a04b07c0STomasz Figa static inline void exynos_irq_demux_eint(unsigned long pend, 41243b169dbSThomas Abraham struct irq_domain *domain) 41343b169dbSThomas Abraham { 41443b169dbSThomas Abraham unsigned int irq; 41543b169dbSThomas Abraham 41643b169dbSThomas Abraham while (pend) { 41743b169dbSThomas Abraham irq = fls(pend) - 1; 418a04b07c0STomasz Figa generic_handle_irq(irq_find_mapping(domain, irq)); 41943b169dbSThomas Abraham pend &= ~(1 << irq); 42043b169dbSThomas Abraham } 42143b169dbSThomas Abraham } 42243b169dbSThomas Abraham 42343b169dbSThomas Abraham /* interrupt handler for wakeup interrupt 16 */ 424bd0b9ac4SThomas Gleixner static void exynos_irq_demux_eint16_31(struct irq_desc *desc) 42543b169dbSThomas Abraham { 4265663bb27SJiang Liu struct irq_chip *chip = irq_desc_get_chip(desc); 4275663bb27SJiang Liu struct exynos_muxed_weint_data *eintd = irq_desc_get_handler_data(desc); 42843b169dbSThomas Abraham unsigned long pend; 429de59049bSTomasz Figa unsigned long mask; 430a04b07c0STomasz Figa int i; 43143b169dbSThomas Abraham 43243b169dbSThomas Abraham chained_irq_enter(chip, desc); 433a04b07c0STomasz Figa 434a04b07c0STomasz Figa for (i = 0; i < eintd->nr_banks; ++i) { 435a04b07c0STomasz Figa struct samsung_pin_bank *b = eintd->banks[i]; 4368b1bd11cSChanwoo Choi pend = readl(b->eint_base + b->irq_chip->eint_pend 4372e4a4fdaSTomasz Figa + b->eint_offset); 4388b1bd11cSChanwoo Choi mask = readl(b->eint_base + b->irq_chip->eint_mask 4392e4a4fdaSTomasz Figa + b->eint_offset); 440a04b07c0STomasz Figa exynos_irq_demux_eint(pend & ~mask, b->irq_domain); 441a04b07c0STomasz Figa } 442a04b07c0STomasz Figa 44343b169dbSThomas Abraham chained_irq_exit(chip, desc); 44443b169dbSThomas Abraham } 44543b169dbSThomas Abraham 44643b169dbSThomas Abraham /* 44743b169dbSThomas Abraham * exynos_eint_wkup_init() - setup handling of external wakeup interrupts. 44843b169dbSThomas Abraham * @d: driver data of samsung pinctrl driver. 44943b169dbSThomas Abraham */ 450cfa76ddfSKrzysztof Kozlowski int exynos_eint_wkup_init(struct samsung_pinctrl_drv_data *d) 45143b169dbSThomas Abraham { 45243b169dbSThomas Abraham struct device *dev = d->dev; 453c3ad056bSTomasz Figa struct device_node *wkup_np = NULL; 454c3ad056bSTomasz Figa struct device_node *np; 455a04b07c0STomasz Figa struct samsung_pin_bank *bank; 45643b169dbSThomas Abraham struct exynos_weint_data *weint_data; 457a04b07c0STomasz Figa struct exynos_muxed_weint_data *muxed_data; 45814c255d3SAbhilash Kesavan struct exynos_irq_chip *irq_chip; 459a04b07c0STomasz Figa unsigned int muxed_banks = 0; 460a04b07c0STomasz Figa unsigned int i; 46143b169dbSThomas Abraham int idx, irq; 46243b169dbSThomas Abraham 463c3ad056bSTomasz Figa for_each_child_of_node(dev->of_node, np) { 46414c255d3SAbhilash Kesavan const struct of_device_id *match; 46514c255d3SAbhilash Kesavan 46614c255d3SAbhilash Kesavan match = of_match_node(exynos_wkup_irq_ids, np); 46714c255d3SAbhilash Kesavan if (match) { 46814c255d3SAbhilash Kesavan irq_chip = kmemdup(match->data, 46914c255d3SAbhilash Kesavan sizeof(*irq_chip), GFP_KERNEL); 470a1ea9a40SKrzysztof Kozlowski if (!irq_chip) 471a1ea9a40SKrzysztof Kozlowski return -ENOMEM; 472c3ad056bSTomasz Figa wkup_np = np; 473c3ad056bSTomasz Figa break; 47443b169dbSThomas Abraham } 475c3ad056bSTomasz Figa } 476c3ad056bSTomasz Figa if (!wkup_np) 477c3ad056bSTomasz Figa return -ENODEV; 47843b169dbSThomas Abraham 4791bf00d7aSTomasz Figa bank = d->pin_banks; 4801bf00d7aSTomasz Figa for (i = 0; i < d->nr_banks; ++i, ++bank) { 481a04b07c0STomasz Figa if (bank->eint_type != EINT_TYPE_WKUP) 482a04b07c0STomasz Figa continue; 483a04b07c0STomasz Figa 484a04b07c0STomasz Figa bank->irq_domain = irq_domain_add_linear(bank->of_node, 4856f5e41bdSAbhilash Kesavan bank->nr_pins, &exynos_eint_irqd_ops, bank); 486a04b07c0STomasz Figa if (!bank->irq_domain) { 487a04b07c0STomasz Figa dev_err(dev, "wkup irq domain add failed\n"); 48843b169dbSThomas Abraham return -ENXIO; 48943b169dbSThomas Abraham } 49043b169dbSThomas Abraham 49114c255d3SAbhilash Kesavan bank->irq_chip = irq_chip; 4920d3d30dbSAbhilash Kesavan 493a04b07c0STomasz Figa if (!of_find_property(bank->of_node, "interrupts", NULL)) { 494a04b07c0STomasz Figa bank->eint_type = EINT_TYPE_WKUP_MUX; 495a04b07c0STomasz Figa ++muxed_banks; 496a04b07c0STomasz Figa continue; 497a04b07c0STomasz Figa } 498a04b07c0STomasz Figa 499a04b07c0STomasz Figa weint_data = devm_kzalloc(dev, bank->nr_pins 500a04b07c0STomasz Figa * sizeof(*weint_data), GFP_KERNEL); 501fa5c0f46SMarek Szyprowski if (!weint_data) 50243b169dbSThomas Abraham return -ENOMEM; 50343b169dbSThomas Abraham 504a04b07c0STomasz Figa for (idx = 0; idx < bank->nr_pins; ++idx) { 505a04b07c0STomasz Figa irq = irq_of_parse_and_map(bank->of_node, idx); 506a04b07c0STomasz Figa if (!irq) { 507a04b07c0STomasz Figa dev_err(dev, "irq number for eint-%s-%d not found\n", 508a04b07c0STomasz Figa bank->name, idx); 509a04b07c0STomasz Figa continue; 51043b169dbSThomas Abraham } 51143b169dbSThomas Abraham weint_data[idx].irq = idx; 512a04b07c0STomasz Figa weint_data[idx].bank = bank; 513c21f7849SThomas Gleixner irq_set_chained_handler_and_data(irq, 514c21f7849SThomas Gleixner exynos_irq_eint0_15, 515c21f7849SThomas Gleixner &weint_data[idx]); 51643b169dbSThomas Abraham } 51743b169dbSThomas Abraham } 518a04b07c0STomasz Figa 519a04b07c0STomasz Figa if (!muxed_banks) 520a04b07c0STomasz Figa return 0; 521a04b07c0STomasz Figa 522a04b07c0STomasz Figa irq = irq_of_parse_and_map(wkup_np, 0); 523a04b07c0STomasz Figa if (!irq) { 524a04b07c0STomasz Figa dev_err(dev, "irq number for muxed EINTs not found\n"); 525a04b07c0STomasz Figa return 0; 526a04b07c0STomasz Figa } 527a04b07c0STomasz Figa 528a04b07c0STomasz Figa muxed_data = devm_kzalloc(dev, sizeof(*muxed_data) 529a04b07c0STomasz Figa + muxed_banks*sizeof(struct samsung_pin_bank *), GFP_KERNEL); 530fa5c0f46SMarek Szyprowski if (!muxed_data) 531a04b07c0STomasz Figa return -ENOMEM; 532a04b07c0STomasz Figa 533bb56fc35SThomas Gleixner irq_set_chained_handler_and_data(irq, exynos_irq_demux_eint16_31, 534bb56fc35SThomas Gleixner muxed_data); 535a04b07c0STomasz Figa 5361bf00d7aSTomasz Figa bank = d->pin_banks; 537a04b07c0STomasz Figa idx = 0; 5381bf00d7aSTomasz Figa for (i = 0; i < d->nr_banks; ++i, ++bank) { 539a04b07c0STomasz Figa if (bank->eint_type != EINT_TYPE_WKUP_MUX) 540a04b07c0STomasz Figa continue; 541a04b07c0STomasz Figa 542a04b07c0STomasz Figa muxed_data->banks[idx++] = bank; 543a04b07c0STomasz Figa } 544a04b07c0STomasz Figa muxed_data->nr_banks = muxed_banks; 545a04b07c0STomasz Figa 54643b169dbSThomas Abraham return 0; 54743b169dbSThomas Abraham } 54843b169dbSThomas Abraham 5497ccbc60cSTomasz Figa static void exynos_pinctrl_suspend_bank( 5507ccbc60cSTomasz Figa struct samsung_pinctrl_drv_data *drvdata, 5517ccbc60cSTomasz Figa struct samsung_pin_bank *bank) 5527ccbc60cSTomasz Figa { 5537ccbc60cSTomasz Figa struct exynos_eint_gpio_save *save = bank->soc_priv; 5548b1bd11cSChanwoo Choi void __iomem *regs = bank->eint_base; 5557ccbc60cSTomasz Figa 5567ccbc60cSTomasz Figa save->eint_con = readl(regs + EXYNOS_GPIO_ECON_OFFSET 5577ccbc60cSTomasz Figa + bank->eint_offset); 5587ccbc60cSTomasz Figa save->eint_fltcon0 = readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET 5597ccbc60cSTomasz Figa + 2 * bank->eint_offset); 5607ccbc60cSTomasz Figa save->eint_fltcon1 = readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET 5617ccbc60cSTomasz Figa + 2 * bank->eint_offset + 4); 5627ccbc60cSTomasz Figa 5637ccbc60cSTomasz Figa pr_debug("%s: save con %#010x\n", bank->name, save->eint_con); 5647ccbc60cSTomasz Figa pr_debug("%s: save fltcon0 %#010x\n", bank->name, save->eint_fltcon0); 5657ccbc60cSTomasz Figa pr_debug("%s: save fltcon1 %#010x\n", bank->name, save->eint_fltcon1); 5667ccbc60cSTomasz Figa } 5677ccbc60cSTomasz Figa 568cfa76ddfSKrzysztof Kozlowski void exynos_pinctrl_suspend(struct samsung_pinctrl_drv_data *drvdata) 5697ccbc60cSTomasz Figa { 5701bf00d7aSTomasz Figa struct samsung_pin_bank *bank = drvdata->pin_banks; 5717ccbc60cSTomasz Figa int i; 5727ccbc60cSTomasz Figa 5731bf00d7aSTomasz Figa for (i = 0; i < drvdata->nr_banks; ++i, ++bank) 5747ccbc60cSTomasz Figa if (bank->eint_type == EINT_TYPE_GPIO) 5757ccbc60cSTomasz Figa exynos_pinctrl_suspend_bank(drvdata, bank); 5767ccbc60cSTomasz Figa } 5777ccbc60cSTomasz Figa 5787ccbc60cSTomasz Figa static void exynos_pinctrl_resume_bank( 5797ccbc60cSTomasz Figa struct samsung_pinctrl_drv_data *drvdata, 5807ccbc60cSTomasz Figa struct samsung_pin_bank *bank) 5817ccbc60cSTomasz Figa { 5827ccbc60cSTomasz Figa struct exynos_eint_gpio_save *save = bank->soc_priv; 5838b1bd11cSChanwoo Choi void __iomem *regs = bank->eint_base; 5847ccbc60cSTomasz Figa 5857ccbc60cSTomasz Figa pr_debug("%s: con %#010x => %#010x\n", bank->name, 5867ccbc60cSTomasz Figa readl(regs + EXYNOS_GPIO_ECON_OFFSET 5877ccbc60cSTomasz Figa + bank->eint_offset), save->eint_con); 5887ccbc60cSTomasz Figa pr_debug("%s: fltcon0 %#010x => %#010x\n", bank->name, 5897ccbc60cSTomasz Figa readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET 5907ccbc60cSTomasz Figa + 2 * bank->eint_offset), save->eint_fltcon0); 5917ccbc60cSTomasz Figa pr_debug("%s: fltcon1 %#010x => %#010x\n", bank->name, 5927ccbc60cSTomasz Figa readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET 5937ccbc60cSTomasz Figa + 2 * bank->eint_offset + 4), save->eint_fltcon1); 5947ccbc60cSTomasz Figa 5957ccbc60cSTomasz Figa writel(save->eint_con, regs + EXYNOS_GPIO_ECON_OFFSET 5967ccbc60cSTomasz Figa + bank->eint_offset); 5977ccbc60cSTomasz Figa writel(save->eint_fltcon0, regs + EXYNOS_GPIO_EFLTCON_OFFSET 5987ccbc60cSTomasz Figa + 2 * bank->eint_offset); 5997ccbc60cSTomasz Figa writel(save->eint_fltcon1, regs + EXYNOS_GPIO_EFLTCON_OFFSET 6007ccbc60cSTomasz Figa + 2 * bank->eint_offset + 4); 6017ccbc60cSTomasz Figa } 6027ccbc60cSTomasz Figa 603cfa76ddfSKrzysztof Kozlowski void exynos_pinctrl_resume(struct samsung_pinctrl_drv_data *drvdata) 6047ccbc60cSTomasz Figa { 6051bf00d7aSTomasz Figa struct samsung_pin_bank *bank = drvdata->pin_banks; 6067ccbc60cSTomasz Figa int i; 6077ccbc60cSTomasz Figa 6081bf00d7aSTomasz Figa for (i = 0; i < drvdata->nr_banks; ++i, ++bank) 6097ccbc60cSTomasz Figa if (bank->eint_type == EINT_TYPE_GPIO) 6107ccbc60cSTomasz Figa exynos_pinctrl_resume_bank(drvdata, bank); 6117ccbc60cSTomasz Figa } 6127ccbc60cSTomasz Figa 61307731019SMarek Szyprowski static void exynos_retention_enable(struct samsung_pinctrl_drv_data *drvdata) 61407731019SMarek Szyprowski { 61507731019SMarek Szyprowski if (drvdata->retention_ctrl->refcnt) 61607731019SMarek Szyprowski atomic_inc(drvdata->retention_ctrl->refcnt); 61707731019SMarek Szyprowski } 61807731019SMarek Szyprowski 61907731019SMarek Szyprowski static void exynos_retention_disable(struct samsung_pinctrl_drv_data *drvdata) 62007731019SMarek Szyprowski { 62107731019SMarek Szyprowski struct samsung_retention_ctrl *ctrl = drvdata->retention_ctrl; 62207731019SMarek Szyprowski struct regmap *pmu_regs = ctrl->priv; 62307731019SMarek Szyprowski int i; 62407731019SMarek Szyprowski 62507731019SMarek Szyprowski if (ctrl->refcnt && !atomic_dec_and_test(ctrl->refcnt)) 62607731019SMarek Szyprowski return; 62707731019SMarek Szyprowski 62807731019SMarek Szyprowski for (i = 0; i < ctrl->nr_regs; i++) 62907731019SMarek Szyprowski regmap_write(pmu_regs, ctrl->regs[i], ctrl->value); 63007731019SMarek Szyprowski } 63107731019SMarek Szyprowski 632cfa76ddfSKrzysztof Kozlowski struct samsung_retention_ctrl * 63307731019SMarek Szyprowski exynos_retention_init(struct samsung_pinctrl_drv_data *drvdata, 63407731019SMarek Szyprowski const struct samsung_retention_data *data) 63507731019SMarek Szyprowski { 63607731019SMarek Szyprowski struct samsung_retention_ctrl *ctrl; 63707731019SMarek Szyprowski struct regmap *pmu_regs; 6388fe9bf07SMarek Szyprowski int i; 63907731019SMarek Szyprowski 64007731019SMarek Szyprowski ctrl = devm_kzalloc(drvdata->dev, sizeof(*ctrl), GFP_KERNEL); 64107731019SMarek Szyprowski if (!ctrl) 64207731019SMarek Szyprowski return ERR_PTR(-ENOMEM); 64307731019SMarek Szyprowski 64407731019SMarek Szyprowski pmu_regs = exynos_get_pmu_regmap(); 64507731019SMarek Szyprowski if (IS_ERR(pmu_regs)) 64607731019SMarek Szyprowski return ERR_CAST(pmu_regs); 64707731019SMarek Szyprowski 64807731019SMarek Szyprowski ctrl->priv = pmu_regs; 64907731019SMarek Szyprowski ctrl->regs = data->regs; 65007731019SMarek Szyprowski ctrl->nr_regs = data->nr_regs; 65107731019SMarek Szyprowski ctrl->value = data->value; 65207731019SMarek Szyprowski ctrl->refcnt = data->refcnt; 65307731019SMarek Szyprowski ctrl->enable = exynos_retention_enable; 65407731019SMarek Szyprowski ctrl->disable = exynos_retention_disable; 65507731019SMarek Szyprowski 6568fe9bf07SMarek Szyprowski /* Ensure that retention is disabled on driver init */ 6578fe9bf07SMarek Szyprowski for (i = 0; i < ctrl->nr_regs; i++) 6588fe9bf07SMarek Szyprowski regmap_write(pmu_regs, ctrl->regs[i], ctrl->value); 6598fe9bf07SMarek Szyprowski 66007731019SMarek Szyprowski return ctrl; 66107731019SMarek Szyprowski } 662