xref: /linux/drivers/pinctrl/renesas/pfc-r8a7796.c (revision 1ac731c529cd4d6adbce134754b51ff7d822b145)
163b6d7e7SKuninori Morimoto // SPDX-License-Identifier: GPL-2.0
2f9aece73STakeshi Kihara /*
3708c69e9SGeert Uytterhoeven  * R8A7796 (R-Car M3-W/W+) support - PFC hardware block.
4f9aece73STakeshi Kihara  *
5a040f3deSTakeshi Kihara  * Copyright (C) 2016-2019 Renesas Electronics Corp.
6f9aece73STakeshi Kihara  *
7077365a9SGeert Uytterhoeven  * This file is based on the drivers/pinctrl/renesas/pfc-r8a7795.c
8f9aece73STakeshi Kihara  *
9f9aece73STakeshi Kihara  * R-Car Gen3 processor support - PFC hardware block.
10f9aece73STakeshi Kihara  *
11f9aece73STakeshi Kihara  * Copyright (C) 2015  Renesas Electronics Corporation
12f9aece73STakeshi Kihara  */
13f9aece73STakeshi Kihara 
142f9f5094SGeert Uytterhoeven #include <linux/errno.h>
15f9aece73STakeshi Kihara #include <linux/kernel.h>
16f9aece73STakeshi Kihara 
17f9aece73STakeshi Kihara #include "sh_pfc.h"
18f9aece73STakeshi Kihara 
19f1074e72SGeert Uytterhoeven #define CFG_FLAGS (SH_PFC_PIN_CFG_DRIVE_STRENGTH | SH_PFC_PIN_CFG_PULL_UP_DOWN)
209e35d6faSNiklas Söderlund 
21bd79c920SGeert Uytterhoeven #define CPU_ALL_GP(fn, sfx)						\
229e35d6faSNiklas Söderlund 	PORT_GP_CFG_16(0, fn, sfx, CFG_FLAGS),	\
239e35d6faSNiklas Söderlund 	PORT_GP_CFG_29(1, fn, sfx, CFG_FLAGS),	\
249e35d6faSNiklas Söderlund 	PORT_GP_CFG_15(2, fn, sfx, CFG_FLAGS),	\
25a3ca1e18SGeert Uytterhoeven 	PORT_GP_CFG_12(3, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33),	\
269e35d6faSNiklas Söderlund 	PORT_GP_CFG_1(3, 12, fn, sfx, CFG_FLAGS),	\
279e35d6faSNiklas Söderlund 	PORT_GP_CFG_1(3, 13, fn, sfx, CFG_FLAGS),	\
289e35d6faSNiklas Söderlund 	PORT_GP_CFG_1(3, 14, fn, sfx, CFG_FLAGS),	\
299e35d6faSNiklas Söderlund 	PORT_GP_CFG_1(3, 15, fn, sfx, CFG_FLAGS),	\
30a3ca1e18SGeert Uytterhoeven 	PORT_GP_CFG_18(4, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33),	\
319e35d6faSNiklas Söderlund 	PORT_GP_CFG_26(5, fn, sfx, CFG_FLAGS),	\
329e35d6faSNiklas Söderlund 	PORT_GP_CFG_32(6, fn, sfx, CFG_FLAGS),	\
339e35d6faSNiklas Söderlund 	PORT_GP_CFG_4(7, fn, sfx, CFG_FLAGS)
34168e18fdSGeert Uytterhoeven 
35168e18fdSGeert Uytterhoeven #define CPU_ALL_NOGP(fn)						\
36168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(ASEBRK, "ASEBRK", fn, CFG_FLAGS),			\
37168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_MDIO, "AVB_MDIO", fn, CFG_FLAGS),		\
38168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_RD0, "AVB_RD0", fn, CFG_FLAGS),		\
39168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_RD1, "AVB_RD1", fn, CFG_FLAGS),		\
40168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_RD2, "AVB_RD2", fn, CFG_FLAGS),		\
41168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_RD3, "AVB_RD3", fn, CFG_FLAGS),		\
42168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_RXC, "AVB_RXC", fn, CFG_FLAGS),		\
43168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_RX_CTL, "AVB_RX_CTL", fn, CFG_FLAGS),		\
44168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_TD0, "AVB_TD0", fn, CFG_FLAGS),		\
45168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_TD1, "AVB_TD1", fn, CFG_FLAGS),		\
46168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_TD2, "AVB_TD2", fn, CFG_FLAGS),		\
47168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_TD3, "AVB_TD3", fn, CFG_FLAGS),		\
48168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_TXC, "AVB_TXC", fn, CFG_FLAGS),		\
49168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_TXCREFCLK, "AVB_TXCREFCLK", fn, CFG_FLAGS),	\
50168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(AVB_TX_CTL, "AVB_TX_CTL", fn, CFG_FLAGS),		\
51168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(DU_DOTCLKIN0, "DU_DOTCLKIN0", fn, CFG_FLAGS),	\
52168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(DU_DOTCLKIN1, "DU_DOTCLKIN1", fn, CFG_FLAGS),	\
53168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(DU_DOTCLKIN2, "DU_DOTCLKIN2", fn, CFG_FLAGS),	\
54168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(EXTALR, "EXTALR", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN),\
55168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(FSCLKST, "FSCLKST", fn, CFG_FLAGS),		\
56168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(MLB_REF, "MLB_REF", fn, CFG_FLAGS),		\
57168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(PRESETOUT_N, "PRESETOUT#", fn, CFG_FLAGS),		\
58168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(QSPI0_IO2, "QSPI0_IO2", fn, CFG_FLAGS),		\
59168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(QSPI0_IO3, "QSPI0_IO3", fn, CFG_FLAGS),		\
60168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(QSPI0_MISO_IO1, "QSPI0_MISO_IO1", fn, CFG_FLAGS),	\
61168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(QSPI0_MOSI_IO0, "QSPI0_MOSI_IO0", fn, CFG_FLAGS),	\
62168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(QSPI0_SPCLK, "QSPI0_SPCLK", fn, CFG_FLAGS),	\
63168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(QSPI0_SSL, "QSPI0_SSL", fn, CFG_FLAGS),		\
64168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(QSPI1_IO2, "QSPI1_IO2", fn, CFG_FLAGS),		\
65168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(QSPI1_IO3, "QSPI1_IO3", fn, CFG_FLAGS),		\
66168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(QSPI1_MISO_IO1, "QSPI1_MISO_IO1", fn, CFG_FLAGS),	\
67168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(QSPI1_MOSI_IO0, "QSPI1_MOSI_IO0", fn, CFG_FLAGS),	\
68168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(QSPI1_SPCLK, "QSPI1_SPCLK", fn, CFG_FLAGS),	\
69168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(QSPI1_SSL, "QSPI1_SSL", fn, CFG_FLAGS),		\
702cee31cdSGeert Uytterhoeven 	PIN_NOGP_CFG(PRESET_N, "PRESET#", fn, SH_PFC_PIN_CFG_PULL_DOWN),\
71168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(RPC_INT_N, "RPC_INT#", fn, CFG_FLAGS),		\
72168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(RPC_RESET_N, "RPC_RESET#", fn, CFG_FLAGS),		\
73168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(RPC_WP_N, "RPC_WP#", fn, CFG_FLAGS),		\
74168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(TCK, "TCK", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN),	\
75168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(TDI, "TDI", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN),	\
76168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(TDO, "TDO", fn, SH_PFC_PIN_CFG_DRIVE_STRENGTH),	\
77168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(TMS, "TMS", fn, CFG_FLAGS),			\
78168e18fdSGeert Uytterhoeven 	PIN_NOGP_CFG(TRST_N, "TRST#", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN)
79168e18fdSGeert Uytterhoeven 
80f9aece73STakeshi Kihara /*
81f9aece73STakeshi Kihara  * F_() : just information
82f9aece73STakeshi Kihara  * FM() : macro for FN_xxx / xxx_MARK
83f9aece73STakeshi Kihara  */
84f9aece73STakeshi Kihara 
85f9aece73STakeshi Kihara /* GPSR0 */
86f9aece73STakeshi Kihara #define GPSR0_15	F_(D15,			IP7_11_8)
87f9aece73STakeshi Kihara #define GPSR0_14	F_(D14,			IP7_7_4)
88f9aece73STakeshi Kihara #define GPSR0_13	F_(D13,			IP7_3_0)
89f9aece73STakeshi Kihara #define GPSR0_12	F_(D12,			IP6_31_28)
90f9aece73STakeshi Kihara #define GPSR0_11	F_(D11,			IP6_27_24)
91f9aece73STakeshi Kihara #define GPSR0_10	F_(D10,			IP6_23_20)
92f9aece73STakeshi Kihara #define GPSR0_9		F_(D9,			IP6_19_16)
93f9aece73STakeshi Kihara #define GPSR0_8		F_(D8,			IP6_15_12)
94f9aece73STakeshi Kihara #define GPSR0_7		F_(D7,			IP6_11_8)
95f9aece73STakeshi Kihara #define GPSR0_6		F_(D6,			IP6_7_4)
96f9aece73STakeshi Kihara #define GPSR0_5		F_(D5,			IP6_3_0)
97f9aece73STakeshi Kihara #define GPSR0_4		F_(D4,			IP5_31_28)
98f9aece73STakeshi Kihara #define GPSR0_3		F_(D3,			IP5_27_24)
99f9aece73STakeshi Kihara #define GPSR0_2		F_(D2,			IP5_23_20)
100f9aece73STakeshi Kihara #define GPSR0_1		F_(D1,			IP5_19_16)
101f9aece73STakeshi Kihara #define GPSR0_0		F_(D0,			IP5_15_12)
102f9aece73STakeshi Kihara 
103f9aece73STakeshi Kihara /* GPSR1 */
104f9aece73STakeshi Kihara #define GPSR1_28	FM(CLKOUT)
105f9aece73STakeshi Kihara #define GPSR1_27	F_(EX_WAIT0_A,		IP5_11_8)
106f9aece73STakeshi Kihara #define GPSR1_26	F_(WE1_N,		IP5_7_4)
107f9aece73STakeshi Kihara #define GPSR1_25	F_(WE0_N,		IP5_3_0)
108f9aece73STakeshi Kihara #define GPSR1_24	F_(RD_WR_N,		IP4_31_28)
109f9aece73STakeshi Kihara #define GPSR1_23	F_(RD_N,		IP4_27_24)
110f9aece73STakeshi Kihara #define GPSR1_22	F_(BS_N,		IP4_23_20)
111bf1a8aa0STakeshi Kihara #define GPSR1_21	F_(CS1_N,		IP4_19_16)
112f9aece73STakeshi Kihara #define GPSR1_20	F_(CS0_N,		IP4_15_12)
113f9aece73STakeshi Kihara #define GPSR1_19	F_(A19,			IP4_11_8)
114f9aece73STakeshi Kihara #define GPSR1_18	F_(A18,			IP4_7_4)
115f9aece73STakeshi Kihara #define GPSR1_17	F_(A17,			IP4_3_0)
116f9aece73STakeshi Kihara #define GPSR1_16	F_(A16,			IP3_31_28)
117f9aece73STakeshi Kihara #define GPSR1_15	F_(A15,			IP3_27_24)
118f9aece73STakeshi Kihara #define GPSR1_14	F_(A14,			IP3_23_20)
119f9aece73STakeshi Kihara #define GPSR1_13	F_(A13,			IP3_19_16)
120f9aece73STakeshi Kihara #define GPSR1_12	F_(A12,			IP3_15_12)
121f9aece73STakeshi Kihara #define GPSR1_11	F_(A11,			IP3_11_8)
122f9aece73STakeshi Kihara #define GPSR1_10	F_(A10,			IP3_7_4)
123f9aece73STakeshi Kihara #define GPSR1_9		F_(A9,			IP3_3_0)
124f9aece73STakeshi Kihara #define GPSR1_8		F_(A8,			IP2_31_28)
125f9aece73STakeshi Kihara #define GPSR1_7		F_(A7,			IP2_27_24)
126f9aece73STakeshi Kihara #define GPSR1_6		F_(A6,			IP2_23_20)
127f9aece73STakeshi Kihara #define GPSR1_5		F_(A5,			IP2_19_16)
128f9aece73STakeshi Kihara #define GPSR1_4		F_(A4,			IP2_15_12)
129f9aece73STakeshi Kihara #define GPSR1_3		F_(A3,			IP2_11_8)
130f9aece73STakeshi Kihara #define GPSR1_2		F_(A2,			IP2_7_4)
131f9aece73STakeshi Kihara #define GPSR1_1		F_(A1,			IP2_3_0)
132f9aece73STakeshi Kihara #define GPSR1_0		F_(A0,			IP1_31_28)
133f9aece73STakeshi Kihara 
134f9aece73STakeshi Kihara /* GPSR2 */
135f9aece73STakeshi Kihara #define GPSR2_14	F_(AVB_AVTP_CAPTURE_A,	IP0_23_20)
136f9aece73STakeshi Kihara #define GPSR2_13	F_(AVB_AVTP_MATCH_A,	IP0_19_16)
137f9aece73STakeshi Kihara #define GPSR2_12	F_(AVB_LINK,		IP0_15_12)
138f9aece73STakeshi Kihara #define GPSR2_11	F_(AVB_PHY_INT,		IP0_11_8)
139f9aece73STakeshi Kihara #define GPSR2_10	F_(AVB_MAGIC,		IP0_7_4)
140f9aece73STakeshi Kihara #define GPSR2_9		F_(AVB_MDC,		IP0_3_0)
141f9aece73STakeshi Kihara #define GPSR2_8		F_(PWM2_A,		IP1_27_24)
142f9aece73STakeshi Kihara #define GPSR2_7		F_(PWM1_A,		IP1_23_20)
143f9aece73STakeshi Kihara #define GPSR2_6		F_(PWM0,		IP1_19_16)
144f9aece73STakeshi Kihara #define GPSR2_5		F_(IRQ5,		IP1_15_12)
145f9aece73STakeshi Kihara #define GPSR2_4		F_(IRQ4,		IP1_11_8)
146f9aece73STakeshi Kihara #define GPSR2_3		F_(IRQ3,		IP1_7_4)
147f9aece73STakeshi Kihara #define GPSR2_2		F_(IRQ2,		IP1_3_0)
148f9aece73STakeshi Kihara #define GPSR2_1		F_(IRQ1,		IP0_31_28)
149f9aece73STakeshi Kihara #define GPSR2_0		F_(IRQ0,		IP0_27_24)
150f9aece73STakeshi Kihara 
151f9aece73STakeshi Kihara /* GPSR3 */
152f9aece73STakeshi Kihara #define GPSR3_15	F_(SD1_WP,		IP11_23_20)
153f9aece73STakeshi Kihara #define GPSR3_14	F_(SD1_CD,		IP11_19_16)
154f9aece73STakeshi Kihara #define GPSR3_13	F_(SD0_WP,		IP11_15_12)
155f9aece73STakeshi Kihara #define GPSR3_12	F_(SD0_CD,		IP11_11_8)
156f9aece73STakeshi Kihara #define GPSR3_11	F_(SD1_DAT3,		IP8_31_28)
157f9aece73STakeshi Kihara #define GPSR3_10	F_(SD1_DAT2,		IP8_27_24)
158f9aece73STakeshi Kihara #define GPSR3_9		F_(SD1_DAT1,		IP8_23_20)
159f9aece73STakeshi Kihara #define GPSR3_8		F_(SD1_DAT0,		IP8_19_16)
160f9aece73STakeshi Kihara #define GPSR3_7		F_(SD1_CMD,		IP8_15_12)
161f9aece73STakeshi Kihara #define GPSR3_6		F_(SD1_CLK,		IP8_11_8)
162f9aece73STakeshi Kihara #define GPSR3_5		F_(SD0_DAT3,		IP8_7_4)
163f9aece73STakeshi Kihara #define GPSR3_4		F_(SD0_DAT2,		IP8_3_0)
164f9aece73STakeshi Kihara #define GPSR3_3		F_(SD0_DAT1,		IP7_31_28)
165f9aece73STakeshi Kihara #define GPSR3_2		F_(SD0_DAT0,		IP7_27_24)
166f9aece73STakeshi Kihara #define GPSR3_1		F_(SD0_CMD,		IP7_23_20)
167f9aece73STakeshi Kihara #define GPSR3_0		F_(SD0_CLK,		IP7_19_16)
168f9aece73STakeshi Kihara 
169f9aece73STakeshi Kihara /* GPSR4 */
1700f866a96SGeert Uytterhoeven #define GPSR4_17	F_(SD3_DS,		IP11_7_4)
1710f866a96SGeert Uytterhoeven #define GPSR4_16	F_(SD3_DAT7,		IP11_3_0)
1720f866a96SGeert Uytterhoeven #define GPSR4_15	F_(SD3_DAT6,		IP10_31_28)
1730f866a96SGeert Uytterhoeven #define GPSR4_14	F_(SD3_DAT5,		IP10_27_24)
1740f866a96SGeert Uytterhoeven #define GPSR4_13	F_(SD3_DAT4,		IP10_23_20)
175f9aece73STakeshi Kihara #define GPSR4_12	F_(SD3_DAT3,		IP10_19_16)
176f9aece73STakeshi Kihara #define GPSR4_11	F_(SD3_DAT2,		IP10_15_12)
177f9aece73STakeshi Kihara #define GPSR4_10	F_(SD3_DAT1,		IP10_11_8)
178f9aece73STakeshi Kihara #define GPSR4_9		F_(SD3_DAT0,		IP10_7_4)
179f9aece73STakeshi Kihara #define GPSR4_8		F_(SD3_CMD,		IP10_3_0)
180f9aece73STakeshi Kihara #define GPSR4_7		F_(SD3_CLK,		IP9_31_28)
1810f866a96SGeert Uytterhoeven #define GPSR4_6		F_(SD2_DS,		IP9_27_24)
1820f866a96SGeert Uytterhoeven #define GPSR4_5		F_(SD2_DAT3,		IP9_23_20)
1830f866a96SGeert Uytterhoeven #define GPSR4_4		F_(SD2_DAT2,		IP9_19_16)
1840f866a96SGeert Uytterhoeven #define GPSR4_3		F_(SD2_DAT1,		IP9_15_12)
1850f866a96SGeert Uytterhoeven #define GPSR4_2		F_(SD2_DAT0,		IP9_11_8)
186f9aece73STakeshi Kihara #define GPSR4_1		F_(SD2_CMD,		IP9_7_4)
187f9aece73STakeshi Kihara #define GPSR4_0		F_(SD2_CLK,		IP9_3_0)
188f9aece73STakeshi Kihara 
189f9aece73STakeshi Kihara /* GPSR5 */
190f9aece73STakeshi Kihara #define GPSR5_25	F_(MLB_DAT,		IP14_19_16)
191f9aece73STakeshi Kihara #define GPSR5_24	F_(MLB_SIG,		IP14_15_12)
192f9aece73STakeshi Kihara #define GPSR5_23	F_(MLB_CLK,		IP14_11_8)
193f9aece73STakeshi Kihara #define GPSR5_22	FM(MSIOF0_RXD)
194f9aece73STakeshi Kihara #define GPSR5_21	F_(MSIOF0_SS2,		IP14_7_4)
195f9aece73STakeshi Kihara #define GPSR5_20	FM(MSIOF0_TXD)
196f9aece73STakeshi Kihara #define GPSR5_19	F_(MSIOF0_SS1,		IP14_3_0)
197f9aece73STakeshi Kihara #define GPSR5_18	F_(MSIOF0_SYNC,		IP13_31_28)
198f9aece73STakeshi Kihara #define GPSR5_17	FM(MSIOF0_SCK)
199f9aece73STakeshi Kihara #define GPSR5_16	F_(HRTS0_N,		IP13_27_24)
200f9aece73STakeshi Kihara #define GPSR5_15	F_(HCTS0_N,		IP13_23_20)
201f9aece73STakeshi Kihara #define GPSR5_14	F_(HTX0,		IP13_19_16)
202f9aece73STakeshi Kihara #define GPSR5_13	F_(HRX0,		IP13_15_12)
203f9aece73STakeshi Kihara #define GPSR5_12	F_(HSCK0,		IP13_11_8)
204f9aece73STakeshi Kihara #define GPSR5_11	F_(RX2_A,		IP13_7_4)
205f9aece73STakeshi Kihara #define GPSR5_10	F_(TX2_A,		IP13_3_0)
206f9aece73STakeshi Kihara #define GPSR5_9		F_(SCK2,		IP12_31_28)
2070f4713d7STakeshi Kihara #define GPSR5_8		F_(RTS1_N,		IP12_27_24)
208f9aece73STakeshi Kihara #define GPSR5_7		F_(CTS1_N,		IP12_23_20)
209f9aece73STakeshi Kihara #define GPSR5_6		F_(TX1_A,		IP12_19_16)
210f9aece73STakeshi Kihara #define GPSR5_5		F_(RX1_A,		IP12_15_12)
2110f4713d7STakeshi Kihara #define GPSR5_4		F_(RTS0_N,		IP12_11_8)
212f9aece73STakeshi Kihara #define GPSR5_3		F_(CTS0_N,		IP12_7_4)
213f9aece73STakeshi Kihara #define GPSR5_2		F_(TX0,			IP12_3_0)
214f9aece73STakeshi Kihara #define GPSR5_1		F_(RX0,			IP11_31_28)
215f9aece73STakeshi Kihara #define GPSR5_0		F_(SCK0,		IP11_27_24)
216f9aece73STakeshi Kihara 
217f9aece73STakeshi Kihara /* GPSR6 */
218f9aece73STakeshi Kihara #define GPSR6_31	F_(GP6_31,		IP18_7_4)
219f9aece73STakeshi Kihara #define GPSR6_30	F_(GP6_30,		IP18_3_0)
220f9aece73STakeshi Kihara #define GPSR6_29	F_(USB30_OVC,		IP17_31_28)
221f9aece73STakeshi Kihara #define GPSR6_28	F_(USB30_PWEN,		IP17_27_24)
222f9aece73STakeshi Kihara #define GPSR6_27	F_(USB1_OVC,		IP17_23_20)
223f9aece73STakeshi Kihara #define GPSR6_26	F_(USB1_PWEN,		IP17_19_16)
224f9aece73STakeshi Kihara #define GPSR6_25	F_(USB0_OVC,		IP17_15_12)
225f9aece73STakeshi Kihara #define GPSR6_24	F_(USB0_PWEN,		IP17_11_8)
226f9aece73STakeshi Kihara #define GPSR6_23	F_(AUDIO_CLKB_B,	IP17_7_4)
227f9aece73STakeshi Kihara #define GPSR6_22	F_(AUDIO_CLKA_A,	IP17_3_0)
228f9aece73STakeshi Kihara #define GPSR6_21	F_(SSI_SDATA9_A,	IP16_31_28)
229f9aece73STakeshi Kihara #define GPSR6_20	F_(SSI_SDATA8,		IP16_27_24)
230f9aece73STakeshi Kihara #define GPSR6_19	F_(SSI_SDATA7,		IP16_23_20)
231f9aece73STakeshi Kihara #define GPSR6_18	F_(SSI_WS78,		IP16_19_16)
232f9aece73STakeshi Kihara #define GPSR6_17	F_(SSI_SCK78,		IP16_15_12)
233f9aece73STakeshi Kihara #define GPSR6_16	F_(SSI_SDATA6,		IP16_11_8)
234f9aece73STakeshi Kihara #define GPSR6_15	F_(SSI_WS6,		IP16_7_4)
235f9aece73STakeshi Kihara #define GPSR6_14	F_(SSI_SCK6,		IP16_3_0)
236f9aece73STakeshi Kihara #define GPSR6_13	FM(SSI_SDATA5)
237f9aece73STakeshi Kihara #define GPSR6_12	FM(SSI_WS5)
238f9aece73STakeshi Kihara #define GPSR6_11	FM(SSI_SCK5)
239f9aece73STakeshi Kihara #define GPSR6_10	F_(SSI_SDATA4,		IP15_31_28)
240f9aece73STakeshi Kihara #define GPSR6_9		F_(SSI_WS4,		IP15_27_24)
241f9aece73STakeshi Kihara #define GPSR6_8		F_(SSI_SCK4,		IP15_23_20)
242f9aece73STakeshi Kihara #define GPSR6_7		F_(SSI_SDATA3,		IP15_19_16)
24307073b88SKuninori Morimoto #define GPSR6_6		F_(SSI_WS349,		IP15_15_12)
24407073b88SKuninori Morimoto #define GPSR6_5		F_(SSI_SCK349,		IP15_11_8)
245f9aece73STakeshi Kihara #define GPSR6_4		F_(SSI_SDATA2_A,	IP15_7_4)
246f9aece73STakeshi Kihara #define GPSR6_3		F_(SSI_SDATA1_A,	IP15_3_0)
247f9aece73STakeshi Kihara #define GPSR6_2		F_(SSI_SDATA0,		IP14_31_28)
24854040326SKuninori Morimoto #define GPSR6_1		F_(SSI_WS01239,		IP14_27_24)
24954040326SKuninori Morimoto #define GPSR6_0		F_(SSI_SCK01239,	IP14_23_20)
250f9aece73STakeshi Kihara 
251f9aece73STakeshi Kihara /* GPSR7 */
252f9aece73STakeshi Kihara #define GPSR7_3		FM(GP7_03)
2535671f8e0STakeshi Kihara #define GPSR7_2		FM(GP7_02)
254f9aece73STakeshi Kihara #define GPSR7_1		FM(AVS2)
255f9aece73STakeshi Kihara #define GPSR7_0		FM(AVS1)
256f9aece73STakeshi Kihara 
257f9aece73STakeshi Kihara 
258f9aece73STakeshi Kihara /* IPSRx */		/* 0 */			/* 1 */		/* 2 */			/* 3 */				/* 4 */		/* 5 */		/* 6 */			/* 7 */		/* 8 */			/* 9 */		/* A */		/* B */		/* C - F */
259f9aece73STakeshi Kihara #define IP0_3_0		FM(AVB_MDC)		F_(0, 0)	FM(MSIOF2_SS2_C)	F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
260f9aece73STakeshi Kihara #define IP0_7_4		FM(AVB_MAGIC)		F_(0, 0)	FM(MSIOF2_SS1_C)	FM(SCK4_A)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
261f9aece73STakeshi Kihara #define IP0_11_8	FM(AVB_PHY_INT)		F_(0, 0)	FM(MSIOF2_SYNC_C)	FM(RX4_A)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
262f9aece73STakeshi Kihara #define IP0_15_12	FM(AVB_LINK)		F_(0, 0)	FM(MSIOF2_SCK_C)	FM(TX4_A)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
263f9aece73STakeshi Kihara #define IP0_19_16	FM(AVB_AVTP_MATCH_A)	F_(0, 0)	FM(MSIOF2_RXD_C)	FM(CTS4_N_A)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
2640f4713d7STakeshi Kihara #define IP0_23_20	FM(AVB_AVTP_CAPTURE_A)	F_(0, 0)	FM(MSIOF2_TXD_C)	FM(RTS4_N_A)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
26570070190STakeshi Kihara #define IP0_27_24	FM(IRQ0)		FM(QPOLB)	F_(0, 0)		FM(DU_CDE)			FM(VI4_DATA0_B) FM(CAN0_TX_B)	FM(CANFD0_TX_B)		FM(MSIOF3_SS2_E) F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
26670070190STakeshi Kihara #define IP0_31_28	FM(IRQ1)		FM(QPOLA)	F_(0, 0)		FM(DU_DISP)			FM(VI4_DATA1_B) FM(CAN0_RX_B)	FM(CANFD0_RX_B)		FM(MSIOF3_SS1_E) F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
267f9aece73STakeshi Kihara #define IP1_3_0		FM(IRQ2)		FM(QCPV_QDE)	F_(0, 0)		FM(DU_EXODDF_DU_ODDF_DISP_CDE)	FM(VI4_DATA2_B) F_(0, 0)	F_(0, 0)		FM(MSIOF3_SYNC_E) F_(0, 0)		FM(PWM3_B)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
268fbd81e34STakeshi Kihara #define IP1_7_4		FM(IRQ3)		FM(QSTVB_QVE)	F_(0, 0)		FM(DU_DOTCLKOUT1)		FM(VI4_DATA3_B) F_(0, 0)	F_(0, 0)		FM(MSIOF3_SCK_E) F_(0, 0)		FM(PWM4_B)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
269fbd81e34STakeshi Kihara #define IP1_11_8	FM(IRQ4)		FM(QSTH_QHS)	F_(0, 0)		FM(DU_EXHSYNC_DU_HSYNC)		FM(VI4_DATA4_B) F_(0, 0)	F_(0, 0)		FM(MSIOF3_RXD_E) F_(0, 0)		FM(PWM5_B)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
270fbd81e34STakeshi Kihara #define IP1_15_12	FM(IRQ5)		FM(QSTB_QHE)	F_(0, 0)		FM(DU_EXVSYNC_DU_VSYNC)		FM(VI4_DATA5_B) F_(0, 0)	F_(0, 0)		FM(MSIOF3_TXD_E) F_(0, 0)		FM(PWM6_B)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
271fbd81e34STakeshi Kihara #define IP1_19_16	FM(PWM0)		FM(AVB_AVTP_PPS)F_(0, 0)		F_(0, 0)			FM(VI4_DATA6_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		FM(IECLK_B)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
272fbd81e34STakeshi Kihara #define IP1_23_20	FM(PWM1_A)		F_(0, 0)	F_(0, 0)		FM(HRX3_D)			FM(VI4_DATA7_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		FM(IERX_B)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
273fbd81e34STakeshi Kihara #define IP1_27_24	FM(PWM2_A)		F_(0, 0)	F_(0, 0)		FM(HTX3_D)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		FM(IETX_B)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
274f9aece73STakeshi Kihara #define IP1_31_28	FM(A0)			FM(LCDOUT16)	FM(MSIOF3_SYNC_B)	F_(0, 0)			FM(VI4_DATA8)	F_(0, 0)	FM(DU_DB0)		F_(0, 0)	F_(0, 0)		FM(PWM3_A)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
275f9aece73STakeshi Kihara #define IP2_3_0		FM(A1)			FM(LCDOUT17)	FM(MSIOF3_TXD_B)	F_(0, 0)			FM(VI4_DATA9)	F_(0, 0)	FM(DU_DB1)		F_(0, 0)	F_(0, 0)		FM(PWM4_A)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
276f9aece73STakeshi Kihara #define IP2_7_4		FM(A2)			FM(LCDOUT18)	FM(MSIOF3_SCK_B)	F_(0, 0)			FM(VI4_DATA10)	F_(0, 0)	FM(DU_DB2)		F_(0, 0)	F_(0, 0)		FM(PWM5_A)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
277f9aece73STakeshi Kihara #define IP2_11_8	FM(A3)			FM(LCDOUT19)	FM(MSIOF3_RXD_B)	F_(0, 0)			FM(VI4_DATA11)	F_(0, 0)	FM(DU_DB3)		F_(0, 0)	F_(0, 0)		FM(PWM6_A)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
278f9aece73STakeshi Kihara #define IP2_15_12	FM(A4)			FM(LCDOUT20)	FM(MSIOF3_SS1_B)	F_(0, 0)			FM(VI4_DATA12)	FM(VI5_DATA12)	FM(DU_DB4)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
279f9aece73STakeshi Kihara #define IP2_19_16	FM(A5)			FM(LCDOUT21)	FM(MSIOF3_SS2_B)	FM(SCK4_B)			FM(VI4_DATA13)	FM(VI5_DATA13)	FM(DU_DB5)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
280f9aece73STakeshi Kihara #define IP2_23_20	FM(A6)			FM(LCDOUT22)	FM(MSIOF2_SS1_A)	FM(RX4_B)			FM(VI4_DATA14)	FM(VI5_DATA14)	FM(DU_DB6)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
281f9aece73STakeshi Kihara #define IP2_27_24	FM(A7)			FM(LCDOUT23)	FM(MSIOF2_SS2_A)	FM(TX4_B)			FM(VI4_DATA15)	FM(VI5_DATA15)	FM(DU_DB7)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
282f9aece73STakeshi Kihara #define IP2_31_28	FM(A8)			FM(RX3_B)	FM(MSIOF2_SYNC_A)	FM(HRX4_B)			F_(0, 0)	F_(0, 0)	F_(0, 0)		FM(SDA6_A)	FM(AVB_AVTP_MATCH_B)	FM(PWM1_B)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
283f9aece73STakeshi Kihara #define IP3_3_0		FM(A9)			F_(0, 0)	FM(MSIOF2_SCK_A)	FM(CTS4_N_B)			F_(0, 0)	FM(VI5_VSYNC_N)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
2840f4713d7STakeshi Kihara #define IP3_7_4		FM(A10)			F_(0, 0)	FM(MSIOF2_RXD_A)	FM(RTS4_N_B)			F_(0, 0)	FM(VI5_HSYNC_N)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
285f9aece73STakeshi Kihara #define IP3_11_8	FM(A11)			FM(TX3_B)	FM(MSIOF2_TXD_A)	FM(HTX4_B)			FM(HSCK4)	FM(VI5_FIELD)	F_(0, 0)		FM(SCL6_A)	FM(AVB_AVTP_CAPTURE_B)	FM(PWM2_B)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
286f9aece73STakeshi Kihara 
287f9aece73STakeshi Kihara /* IPSRx */		/* 0 */			/* 1 */		/* 2 */			/* 3 */				/* 4 */		/* 5 */		/* 6 */			/* 7 */		/* 8 */			/* 9 */		/* A */		/* B */		/* C - F */
288f9aece73STakeshi Kihara #define IP3_15_12	FM(A12)			FM(LCDOUT12)	FM(MSIOF3_SCK_C)	F_(0, 0)			FM(HRX4_A)	FM(VI5_DATA8)	FM(DU_DG4)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
289f9aece73STakeshi Kihara #define IP3_19_16	FM(A13)			FM(LCDOUT13)	FM(MSIOF3_SYNC_C)	F_(0, 0)			FM(HTX4_A)	FM(VI5_DATA9)	FM(DU_DG5)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
290f9aece73STakeshi Kihara #define IP3_23_20	FM(A14)			FM(LCDOUT14)	FM(MSIOF3_RXD_C)	F_(0, 0)			FM(HCTS4_N)	FM(VI5_DATA10)	FM(DU_DG6)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
291f9aece73STakeshi Kihara #define IP3_27_24	FM(A15)			FM(LCDOUT15)	FM(MSIOF3_TXD_C)	F_(0, 0)			FM(HRTS4_N)	FM(VI5_DATA11)	FM(DU_DG7)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
292f9aece73STakeshi Kihara #define IP3_31_28	FM(A16)			FM(LCDOUT8)	F_(0, 0)		F_(0, 0)			FM(VI4_FIELD)	F_(0, 0)	FM(DU_DG0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
293f9aece73STakeshi Kihara #define IP4_3_0		FM(A17)			FM(LCDOUT9)	F_(0, 0)		F_(0, 0)			FM(VI4_VSYNC_N)	F_(0, 0)	FM(DU_DG1)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
294f9aece73STakeshi Kihara #define IP4_7_4		FM(A18)			FM(LCDOUT10)	F_(0, 0)		F_(0, 0)			FM(VI4_HSYNC_N)	F_(0, 0)	FM(DU_DG2)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
295f9aece73STakeshi Kihara #define IP4_11_8	FM(A19)			FM(LCDOUT11)	F_(0, 0)		F_(0, 0)			FM(VI4_CLKENB)	F_(0, 0)	FM(DU_DG3)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
296f9aece73STakeshi Kihara #define IP4_15_12	FM(CS0_N)		F_(0, 0)	F_(0, 0)		F_(0, 0)			F_(0, 0)	FM(VI5_CLKENB)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
297bf1a8aa0STakeshi Kihara #define IP4_19_16	FM(CS1_N)		F_(0, 0)	F_(0, 0)		F_(0, 0)			F_(0, 0)	FM(VI5_CLK)	F_(0, 0)		FM(EX_WAIT0_B)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
298f9aece73STakeshi Kihara #define IP4_23_20	FM(BS_N)		FM(QSTVA_QVS)	FM(MSIOF3_SCK_D)	FM(SCK3)			FM(HSCK3)	F_(0, 0)	F_(0, 0)		F_(0, 0)	FM(CAN1_TX)		FM(CANFD1_TX)	FM(IETX_A)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
299f9aece73STakeshi Kihara #define IP4_27_24	FM(RD_N)		F_(0, 0)	FM(MSIOF3_SYNC_D)	FM(RX3_A)			FM(HRX3_A)	F_(0, 0)	F_(0, 0)		F_(0, 0)	FM(CAN0_TX_A)		FM(CANFD0_TX_A)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
300f9aece73STakeshi Kihara #define IP4_31_28	FM(RD_WR_N)		F_(0, 0)	FM(MSIOF3_RXD_D)	FM(TX3_A)			FM(HTX3_A)	F_(0, 0)	F_(0, 0)		F_(0, 0)	FM(CAN0_RX_A)		FM(CANFD0_RX_A)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
301f9aece73STakeshi Kihara #define IP5_3_0		FM(WE0_N)		F_(0, 0)	FM(MSIOF3_TXD_D)	FM(CTS3_N)			FM(HCTS3_N)	F_(0, 0)	F_(0, 0)		FM(SCL6_B)	FM(CAN_CLK)		F_(0, 0)	FM(IECLK_A)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
3020f4713d7STakeshi Kihara #define IP5_7_4		FM(WE1_N)		F_(0, 0)	FM(MSIOF3_SS1_D)	FM(RTS3_N)			FM(HRTS3_N)	F_(0, 0)	F_(0, 0)		FM(SDA6_B)	FM(CAN1_RX)		FM(CANFD1_RX)	FM(IERX_A)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
303f9aece73STakeshi Kihara #define IP5_11_8	FM(EX_WAIT0_A)		FM(QCLK)	F_(0, 0)		F_(0, 0)			FM(VI4_CLK)	F_(0, 0)	FM(DU_DOTCLKOUT0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
304f9aece73STakeshi Kihara #define IP5_15_12	FM(D0)			FM(MSIOF2_SS1_B)FM(MSIOF3_SCK_A)	F_(0, 0)			FM(VI4_DATA16)	FM(VI5_DATA0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
305f9aece73STakeshi Kihara #define IP5_19_16	FM(D1)			FM(MSIOF2_SS2_B)FM(MSIOF3_SYNC_A)	F_(0, 0)			FM(VI4_DATA17)	FM(VI5_DATA1)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
306f9aece73STakeshi Kihara #define IP5_23_20	FM(D2)			F_(0, 0)	FM(MSIOF3_RXD_A)	F_(0, 0)			FM(VI4_DATA18)	FM(VI5_DATA2)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
307f9aece73STakeshi Kihara #define IP5_27_24	FM(D3)			F_(0, 0)	FM(MSIOF3_TXD_A)	F_(0, 0)			FM(VI4_DATA19)	FM(VI5_DATA3)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
308f9aece73STakeshi Kihara #define IP5_31_28	FM(D4)			FM(MSIOF2_SCK_B)F_(0, 0)		F_(0, 0)			FM(VI4_DATA20)	FM(VI5_DATA4)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
309f9aece73STakeshi Kihara #define IP6_3_0		FM(D5)			FM(MSIOF2_SYNC_B)F_(0, 0)		F_(0, 0)			FM(VI4_DATA21)	FM(VI5_DATA5)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
310f9aece73STakeshi Kihara #define IP6_7_4		FM(D6)			FM(MSIOF2_RXD_B)F_(0, 0)		F_(0, 0)			FM(VI4_DATA22)	FM(VI5_DATA6)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
311f9aece73STakeshi Kihara #define IP6_11_8	FM(D7)			FM(MSIOF2_TXD_B)F_(0, 0)		F_(0, 0)			FM(VI4_DATA23)	FM(VI5_DATA7)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
312f9aece73STakeshi Kihara #define IP6_15_12	FM(D8)			FM(LCDOUT0)	FM(MSIOF2_SCK_D)	FM(SCK4_C)			FM(VI4_DATA0_A)	F_(0, 0)	FM(DU_DR0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
313f9aece73STakeshi Kihara #define IP6_19_16	FM(D9)			FM(LCDOUT1)	FM(MSIOF2_SYNC_D)	F_(0, 0)			FM(VI4_DATA1_A)	F_(0, 0)	FM(DU_DR1)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
314f9aece73STakeshi Kihara #define IP6_23_20	FM(D10)			FM(LCDOUT2)	FM(MSIOF2_RXD_D)	FM(HRX3_B)			FM(VI4_DATA2_A)	FM(CTS4_N_C)	FM(DU_DR2)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
3150f4713d7STakeshi Kihara #define IP6_27_24	FM(D11)			FM(LCDOUT3)	FM(MSIOF2_TXD_D)	FM(HTX3_B)			FM(VI4_DATA3_A)	FM(RTS4_N_C)	FM(DU_DR3)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
316f9aece73STakeshi Kihara #define IP6_31_28	FM(D12)			FM(LCDOUT4)	FM(MSIOF2_SS1_D)	FM(RX4_C)			FM(VI4_DATA4_A)	F_(0, 0)	FM(DU_DR4)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
317f9aece73STakeshi Kihara 
318f9aece73STakeshi Kihara /* IPSRx */		/* 0 */			/* 1 */		/* 2 */			/* 3 */				/* 4 */		/* 5 */		/* 6 */			/* 7 */		/* 8 */			/* 9 */		/* A */		/* B */		/* C - F */
319f9aece73STakeshi Kihara #define IP7_3_0		FM(D13)			FM(LCDOUT5)	FM(MSIOF2_SS2_D)	FM(TX4_C)			FM(VI4_DATA5_A)	F_(0, 0)	FM(DU_DR5)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
320f9aece73STakeshi Kihara #define IP7_7_4		FM(D14)			FM(LCDOUT6)	FM(MSIOF3_SS1_A)	FM(HRX3_C)			FM(VI4_DATA6_A)	F_(0, 0)	FM(DU_DR6)		FM(SCL6_C)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
321f9aece73STakeshi Kihara #define IP7_11_8	FM(D15)			FM(LCDOUT7)	FM(MSIOF3_SS2_A)	FM(HTX3_C)			FM(VI4_DATA7_A)	F_(0, 0)	FM(DU_DR7)		FM(SDA6_C)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
322f9aece73STakeshi Kihara #define IP7_19_16	FM(SD0_CLK)		F_(0, 0)	FM(MSIOF1_SCK_E)	F_(0, 0)			F_(0, 0)	F_(0, 0)	FM(STP_OPWM_0_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
323f9aece73STakeshi Kihara #define IP7_23_20	FM(SD0_CMD)		F_(0, 0)	FM(MSIOF1_SYNC_E)	F_(0, 0)			F_(0, 0)	F_(0, 0)	FM(STP_IVCXO27_0_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
324f9aece73STakeshi Kihara #define IP7_27_24	FM(SD0_DAT0)		F_(0, 0)	FM(MSIOF1_RXD_E)	F_(0, 0)			F_(0, 0)	FM(TS_SCK0_B)	FM(STP_ISCLK_0_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
325f9aece73STakeshi Kihara #define IP7_31_28	FM(SD0_DAT1)		F_(0, 0)	FM(MSIOF1_TXD_E)	F_(0, 0)			F_(0, 0)	FM(TS_SPSYNC0_B)FM(STP_ISSYNC_0_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
326f9aece73STakeshi Kihara #define IP8_3_0		FM(SD0_DAT2)		F_(0, 0)	FM(MSIOF1_SS1_E)	F_(0, 0)			F_(0, 0)	FM(TS_SDAT0_B)	FM(STP_ISD_0_B)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
327f9aece73STakeshi Kihara #define IP8_7_4		FM(SD0_DAT3)		F_(0, 0)	FM(MSIOF1_SS2_E)	F_(0, 0)			F_(0, 0)	FM(TS_SDEN0_B)	FM(STP_ISEN_0_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
328f9aece73STakeshi Kihara #define IP8_11_8	FM(SD1_CLK)		F_(0, 0)	FM(MSIOF1_SCK_G)	F_(0, 0)			F_(0, 0)	FM(SIM0_CLK_A)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
329f9aece73STakeshi Kihara #define IP8_15_12	FM(SD1_CMD)		F_(0, 0)	FM(MSIOF1_SYNC_G)	FM(NFCE_N_B)			F_(0, 0)	FM(SIM0_D_A)	FM(STP_IVCXO27_1_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
330f9aece73STakeshi Kihara #define IP8_19_16	FM(SD1_DAT0)		FM(SD2_DAT4)	FM(MSIOF1_RXD_G)	FM(NFWP_N_B)			F_(0, 0)	FM(TS_SCK1_B)	FM(STP_ISCLK_1_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
331f9aece73STakeshi Kihara #define IP8_23_20	FM(SD1_DAT1)		FM(SD2_DAT5)	FM(MSIOF1_TXD_G)	FM(NFDATA14_B)			F_(0, 0)	FM(TS_SPSYNC1_B)FM(STP_ISSYNC_1_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
332f9aece73STakeshi Kihara #define IP8_27_24	FM(SD1_DAT2)		FM(SD2_DAT6)	FM(MSIOF1_SS1_G)	FM(NFDATA15_B)			F_(0, 0)	FM(TS_SDAT1_B)	FM(STP_ISD_1_B)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
333f9aece73STakeshi Kihara #define IP8_31_28	FM(SD1_DAT3)		FM(SD2_DAT7)	FM(MSIOF1_SS2_G)	FM(NFRB_N_B)			F_(0, 0)	FM(TS_SDEN1_B)	FM(STP_ISEN_1_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
3346fb18709STakeshi Kihara #define IP9_3_0		FM(SD2_CLK)		F_(0, 0)	FM(NFDATA8)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
3356fb18709STakeshi Kihara #define IP9_7_4		FM(SD2_CMD)		F_(0, 0)	FM(NFDATA9)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
3366fb18709STakeshi Kihara #define IP9_11_8	FM(SD2_DAT0)		F_(0, 0)	FM(NFDATA10)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
3376fb18709STakeshi Kihara #define IP9_15_12	FM(SD2_DAT1)		F_(0, 0)	FM(NFDATA11)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
3386fb18709STakeshi Kihara #define IP9_19_16	FM(SD2_DAT2)		F_(0, 0)	FM(NFDATA12)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
3396fb18709STakeshi Kihara #define IP9_23_20	FM(SD2_DAT3)		F_(0, 0)	FM(NFDATA13)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
3400a5e7370STakeshi Kihara #define IP9_27_24	FM(SD2_DS)		F_(0, 0)	FM(NFALE)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
3416fb18709STakeshi Kihara #define IP9_31_28	FM(SD3_CLK)		F_(0, 0)	FM(NFWE_N)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
3426fb18709STakeshi Kihara #define IP10_3_0	FM(SD3_CMD)		F_(0, 0)	FM(NFRE_N)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
3436fb18709STakeshi Kihara #define IP10_7_4	FM(SD3_DAT0)		F_(0, 0)	FM(NFDATA0)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
3446fb18709STakeshi Kihara #define IP10_11_8	FM(SD3_DAT1)		F_(0, 0)	FM(NFDATA1)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
3456fb18709STakeshi Kihara #define IP10_15_12	FM(SD3_DAT2)		F_(0, 0)	FM(NFDATA2)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
3466fb18709STakeshi Kihara #define IP10_19_16	FM(SD3_DAT3)		F_(0, 0)	FM(NFDATA3)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
3476fb18709STakeshi Kihara #define IP10_23_20	FM(SD3_DAT4)		FM(SD2_CD_A)	FM(NFDATA4)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
3486fb18709STakeshi Kihara #define IP10_27_24	FM(SD3_DAT5)		FM(SD2_WP_A)	FM(NFDATA5)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
3496fb18709STakeshi Kihara #define IP10_31_28	FM(SD3_DAT6)		FM(SD3_CD)	FM(NFDATA6)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
3506fb18709STakeshi Kihara #define IP11_3_0	FM(SD3_DAT7)		FM(SD3_WP)	FM(NFDATA7)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
3516fb18709STakeshi Kihara #define IP11_7_4	FM(SD3_DS)		F_(0, 0)	FM(NFCLE)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
352f9aece73STakeshi Kihara #define IP11_11_8	FM(SD0_CD)		F_(0, 0)	FM(NFDATA14_A)		F_(0, 0)			FM(SCL2_B)	FM(SIM0_RST_A)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
353f9aece73STakeshi Kihara 
354f9aece73STakeshi Kihara /* IPSRx */		/* 0 */			/* 1 */		/* 2 */			/* 3 */				/* 4 */		/* 5 */		/* 6 */			/* 7 */		/* 8 */			/* 9 */		/* A */		/* B */		/* C - F */
355f9aece73STakeshi Kihara #define IP11_15_12	FM(SD0_WP)		F_(0, 0)	FM(NFDATA15_A)		F_(0, 0)			FM(SDA2_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
356f9aece73STakeshi Kihara #define IP11_19_16	FM(SD1_CD)		F_(0, 0)	FM(NFRB_N_A)		F_(0, 0)			F_(0, 0)	FM(SIM0_CLK_B)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
357f9aece73STakeshi Kihara #define IP11_23_20	FM(SD1_WP)		F_(0, 0)	FM(NFCE_N_A)		F_(0, 0)			F_(0, 0)	FM(SIM0_D_B)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
358f9aece73STakeshi Kihara #define IP11_27_24	FM(SCK0)		FM(HSCK1_B)	FM(MSIOF1_SS2_B)	FM(AUDIO_CLKC_B)		FM(SDA2_A)	FM(SIM0_RST_B)	FM(STP_OPWM_0_C)	FM(RIF0_CLK_B)	F_(0, 0)		FM(ADICHS2)	FM(SCK5_B)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
359f9aece73STakeshi Kihara #define IP11_31_28	FM(RX0)			FM(HRX1_B)	F_(0, 0)		F_(0, 0)			F_(0, 0)	FM(TS_SCK0_C)	FM(STP_ISCLK_0_C)	FM(RIF0_D0_B)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
360f9aece73STakeshi Kihara #define IP12_3_0	FM(TX0)			FM(HTX1_B)	F_(0, 0)		F_(0, 0)			F_(0, 0)	FM(TS_SPSYNC0_C)FM(STP_ISSYNC_0_C)	FM(RIF0_D1_B)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
361f9aece73STakeshi Kihara #define IP12_7_4	FM(CTS0_N)		FM(HCTS1_N_B)	FM(MSIOF1_SYNC_B)	F_(0, 0)			F_(0, 0)	FM(TS_SPSYNC1_C)FM(STP_ISSYNC_1_C)	FM(RIF1_SYNC_B)	FM(AUDIO_CLKOUT_C)	FM(ADICS_SAMP)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
3620f4713d7STakeshi Kihara #define IP12_11_8	FM(RTS0_N)		FM(HRTS1_N_B)	FM(MSIOF1_SS1_B)	FM(AUDIO_CLKA_B)		FM(SCL2_A)	F_(0, 0)	FM(STP_IVCXO27_1_C)	FM(RIF0_SYNC_B)	F_(0, 0)		FM(ADICHS1)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
363f9aece73STakeshi Kihara #define IP12_15_12	FM(RX1_A)		FM(HRX1_A)	F_(0, 0)		F_(0, 0)			F_(0, 0)	FM(TS_SDAT0_C)	FM(STP_ISD_0_C)		FM(RIF1_CLK_C)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
364f9aece73STakeshi Kihara #define IP12_19_16	FM(TX1_A)		FM(HTX1_A)	F_(0, 0)		F_(0, 0)			F_(0, 0)	FM(TS_SDEN0_C)	FM(STP_ISEN_0_C)	FM(RIF1_D0_C)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
365f9aece73STakeshi Kihara #define IP12_23_20	FM(CTS1_N)		FM(HCTS1_N_A)	FM(MSIOF1_RXD_B)	F_(0, 0)			F_(0, 0)	FM(TS_SDEN1_C)	FM(STP_ISEN_1_C)	FM(RIF1_D0_B)	F_(0, 0)		FM(ADIDATA)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
3660f4713d7STakeshi Kihara #define IP12_27_24	FM(RTS1_N)		FM(HRTS1_N_A)	FM(MSIOF1_TXD_B)	F_(0, 0)			F_(0, 0)	FM(TS_SDAT1_C)	FM(STP_ISD_1_C)		FM(RIF1_D1_B)	F_(0, 0)		FM(ADICHS0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
367f9aece73STakeshi Kihara #define IP12_31_28	FM(SCK2)		FM(SCIF_CLK_B)	FM(MSIOF1_SCK_B)	F_(0, 0)			F_(0, 0)	FM(TS_SCK1_C)	FM(STP_ISCLK_1_C)	FM(RIF1_CLK_B)	F_(0, 0)		FM(ADICLK)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
36878864ed5STakeshi Kihara #define IP13_3_0	FM(TX2_A)		F_(0, 0)	F_(0, 0)		FM(SD2_CD_B)			FM(SCL1_A)	F_(0, 0)	FM(FMCLK_A)		FM(RIF1_D1_C)	F_(0, 0)		FM(FSO_CFE_0_N)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
36978864ed5STakeshi Kihara #define IP13_7_4	FM(RX2_A)		F_(0, 0)	F_(0, 0)		FM(SD2_WP_B)			FM(SDA1_A)	F_(0, 0)	FM(FMIN_A)		FM(RIF1_SYNC_C)	F_(0, 0)		FM(FSO_CFE_1_N)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
370f9aece73STakeshi Kihara #define IP13_11_8	FM(HSCK0)		F_(0, 0)	FM(MSIOF1_SCK_D)	FM(AUDIO_CLKB_A)		FM(SSI_SDATA1_B)FM(TS_SCK0_D)	FM(STP_ISCLK_0_D)	FM(RIF0_CLK_C)	F_(0, 0)		F_(0, 0)	FM(RX5_B)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
371f9aece73STakeshi Kihara #define IP13_15_12	FM(HRX0)		F_(0, 0)	FM(MSIOF1_RXD_D)	F_(0, 0)			FM(SSI_SDATA2_B)FM(TS_SDEN0_D)	FM(STP_ISEN_0_D)	FM(RIF0_D0_C)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
372f9aece73STakeshi Kihara #define IP13_19_16	FM(HTX0)		F_(0, 0)	FM(MSIOF1_TXD_D)	F_(0, 0)			FM(SSI_SDATA9_B)FM(TS_SDAT0_D)	FM(STP_ISD_0_D)		FM(RIF0_D1_C)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
373f9aece73STakeshi Kihara #define IP13_23_20	FM(HCTS0_N)		FM(RX2_B)	FM(MSIOF1_SYNC_D)	F_(0, 0)			FM(SSI_SCK9_A)	FM(TS_SPSYNC0_D)FM(STP_ISSYNC_0_D)	FM(RIF0_SYNC_C)	FM(AUDIO_CLKOUT1_A)	F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
374f9aece73STakeshi Kihara #define IP13_27_24	FM(HRTS0_N)		FM(TX2_B)	FM(MSIOF1_SS1_D)	F_(0, 0)			FM(SSI_WS9_A)	F_(0, 0)	FM(STP_IVCXO27_0_D)	FM(BPFCLK_A)	FM(AUDIO_CLKOUT2_A)	F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
375f9aece73STakeshi Kihara #define IP13_31_28	FM(MSIOF0_SYNC)		F_(0, 0)	F_(0, 0)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	FM(AUDIO_CLKOUT_A)	F_(0, 0)	FM(TX5_B)	F_(0, 0)	F_(0, 0) FM(BPFCLK_D) F_(0, 0) F_(0, 0)
376f9aece73STakeshi Kihara #define IP14_3_0	FM(MSIOF0_SS1)		FM(RX5_A)	FM(NFWP_N_A)		FM(AUDIO_CLKA_C)		FM(SSI_SCK2_A)	F_(0, 0)	FM(STP_IVCXO27_0_C)	F_(0, 0)	FM(AUDIO_CLKOUT3_A)	F_(0, 0)	FM(TCLK1_B)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
377f9aece73STakeshi Kihara #define IP14_7_4	FM(MSIOF0_SS2)		FM(TX5_A)	FM(MSIOF1_SS2_D)	FM(AUDIO_CLKC_A)		FM(SSI_WS2_A)	F_(0, 0)	FM(STP_OPWM_0_D)	F_(0, 0)	FM(AUDIO_CLKOUT_D)	F_(0, 0)	FM(SPEEDIN_B)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
378f9aece73STakeshi Kihara #define IP14_11_8	FM(MLB_CLK)		F_(0, 0)	FM(MSIOF1_SCK_F)	F_(0, 0)			FM(SCL1_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
379f9aece73STakeshi Kihara #define IP14_15_12	FM(MLB_SIG)		FM(RX1_B)	FM(MSIOF1_SYNC_F)	F_(0, 0)			FM(SDA1_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
380f9aece73STakeshi Kihara #define IP14_19_16	FM(MLB_DAT)		FM(TX1_B)	FM(MSIOF1_RXD_F)	F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
38154040326SKuninori Morimoto #define IP14_23_20	FM(SSI_SCK01239)	F_(0, 0)	FM(MSIOF1_TXD_F)	F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
38254040326SKuninori Morimoto #define IP14_27_24	FM(SSI_WS01239)		F_(0, 0)	FM(MSIOF1_SS1_F)	F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
383f9aece73STakeshi Kihara 
384f9aece73STakeshi Kihara /* IPSRx */		/* 0 */			/* 1 */		/* 2 */			/* 3 */				/* 4 */		/* 5 */		/* 6 */			/* 7 */		/* 8 */			/* 9 */		/* A */		/* B */		/* C - F */
385f9aece73STakeshi Kihara #define IP14_31_28	FM(SSI_SDATA0)		F_(0, 0)	FM(MSIOF1_SS2_F)	F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
386f9aece73STakeshi Kihara #define IP15_3_0	FM(SSI_SDATA1_A)	F_(0, 0)	F_(0, 0)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
387f9aece73STakeshi Kihara #define IP15_7_4	FM(SSI_SDATA2_A)	F_(0, 0)	F_(0, 0)		F_(0, 0)			FM(SSI_SCK1_B)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
38807073b88SKuninori Morimoto #define IP15_11_8	FM(SSI_SCK349)		F_(0, 0)	FM(MSIOF1_SS1_A)	F_(0, 0)			F_(0, 0)	F_(0, 0)	FM(STP_OPWM_0_A)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
38907073b88SKuninori Morimoto #define IP15_15_12	FM(SSI_WS349)		FM(HCTS2_N_A)	FM(MSIOF1_SS2_A)	F_(0, 0)			F_(0, 0)	F_(0, 0)	FM(STP_IVCXO27_0_A)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
390f9aece73STakeshi Kihara #define IP15_19_16	FM(SSI_SDATA3)		FM(HRTS2_N_A)	FM(MSIOF1_TXD_A)	F_(0, 0)			F_(0, 0)	FM(TS_SCK0_A)	FM(STP_ISCLK_0_A)	FM(RIF0_D1_A)	FM(RIF2_D0_A)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
391f9aece73STakeshi Kihara #define IP15_23_20	FM(SSI_SCK4)		FM(HRX2_A)	FM(MSIOF1_SCK_A)	F_(0, 0)			F_(0, 0)	FM(TS_SDAT0_A)	FM(STP_ISD_0_A)		FM(RIF0_CLK_A)	FM(RIF2_CLK_A)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
392f9aece73STakeshi Kihara #define IP15_27_24	FM(SSI_WS4)		FM(HTX2_A)	FM(MSIOF1_SYNC_A)	F_(0, 0)			F_(0, 0)	FM(TS_SDEN0_A)	FM(STP_ISEN_0_A)	FM(RIF0_SYNC_A)	FM(RIF2_SYNC_A)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
393f9aece73STakeshi Kihara #define IP15_31_28	FM(SSI_SDATA4)		FM(HSCK2_A)	FM(MSIOF1_RXD_A)	F_(0, 0)			F_(0, 0)	FM(TS_SPSYNC0_A)FM(STP_ISSYNC_0_A)	FM(RIF0_D0_A)	FM(RIF2_D1_A)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
394f9aece73STakeshi Kihara #define IP16_3_0	FM(SSI_SCK6)		F_(0, 0)	F_(0, 0)		FM(SIM0_RST_D)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
395f9aece73STakeshi Kihara #define IP16_7_4	FM(SSI_WS6)		F_(0, 0)	F_(0, 0)		FM(SIM0_D_D)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
396f9aece73STakeshi Kihara #define IP16_11_8	FM(SSI_SDATA6)		F_(0, 0)	F_(0, 0)		FM(SIM0_CLK_D)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
397f9aece73STakeshi Kihara #define IP16_15_12	FM(SSI_SCK78)		FM(HRX2_B)	FM(MSIOF1_SCK_C)	F_(0, 0)			F_(0, 0)	FM(TS_SCK1_A)	FM(STP_ISCLK_1_A)	FM(RIF1_CLK_A)	FM(RIF3_CLK_A)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
398f9aece73STakeshi Kihara #define IP16_19_16	FM(SSI_WS78)		FM(HTX2_B)	FM(MSIOF1_SYNC_C)	F_(0, 0)			F_(0, 0)	FM(TS_SDAT1_A)	FM(STP_ISD_1_A)		FM(RIF1_SYNC_A)	FM(RIF3_SYNC_A)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
399f9aece73STakeshi Kihara #define IP16_23_20	FM(SSI_SDATA7)		FM(HCTS2_N_B)	FM(MSIOF1_RXD_C)	F_(0, 0)			F_(0, 0)	FM(TS_SDEN1_A)	FM(STP_ISEN_1_A)	FM(RIF1_D0_A)	FM(RIF3_D0_A)		F_(0, 0)	FM(TCLK2_A)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
400f9aece73STakeshi Kihara #define IP16_27_24	FM(SSI_SDATA8)		FM(HRTS2_N_B)	FM(MSIOF1_TXD_C)	F_(0, 0)			F_(0, 0)	FM(TS_SPSYNC1_A)FM(STP_ISSYNC_1_A)	FM(RIF1_D1_A)	FM(RIF3_D1_A)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
401f9aece73STakeshi Kihara #define IP16_31_28	FM(SSI_SDATA9_A)	FM(HSCK2_B)	FM(MSIOF1_SS1_C)	FM(HSCK1_A)			FM(SSI_WS1_B)	FM(SCK1)	FM(STP_IVCXO27_1_A)	FM(SCK5_A)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
402662dc924STakeshi Kihara #define IP17_3_0	FM(AUDIO_CLKA_A)	F_(0, 0)	F_(0, 0)		F_(0, 0)			F_(0, 0)	F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
403f9aece73STakeshi Kihara #define IP17_7_4	FM(AUDIO_CLKB_B)	FM(SCIF_CLK_A)	F_(0, 0)		F_(0, 0)			F_(0, 0)	F_(0, 0)	FM(STP_IVCXO27_1_D)	FM(REMOCON_A)	F_(0, 0)		F_(0, 0)	FM(TCLK1_A)	F_(0, 0)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
404f9aece73STakeshi Kihara #define IP17_11_8	FM(USB0_PWEN)		F_(0, 0)	F_(0, 0)		FM(SIM0_RST_C)			F_(0, 0)	FM(TS_SCK1_D)	FM(STP_ISCLK_1_D)	FM(BPFCLK_B)	FM(RIF3_CLK_B)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) FM(HSCK2_C) F_(0, 0) F_(0, 0)
405f9aece73STakeshi Kihara #define IP17_15_12	FM(USB0_OVC)		F_(0, 0)	F_(0, 0)		FM(SIM0_D_C)			F_(0, 0)	FM(TS_SDAT1_D)	FM(STP_ISD_1_D)		F_(0, 0)	FM(RIF3_SYNC_B)		F_(0, 0)	F_(0, 0)	F_(0, 0)	F_(0, 0) FM(HRX2_C) F_(0, 0) F_(0, 0)
406f9aece73STakeshi Kihara #define IP17_19_16	FM(USB1_PWEN)		F_(0, 0)	F_(0, 0)		FM(SIM0_CLK_C)			FM(SSI_SCK1_A)	FM(TS_SCK0_E)	FM(STP_ISCLK_0_E)	FM(FMCLK_B)	FM(RIF2_CLK_B)		F_(0, 0)	FM(SPEEDIN_A)	F_(0, 0)	F_(0, 0) FM(HTX2_C) F_(0, 0) F_(0, 0)
407f9aece73STakeshi Kihara #define IP17_23_20	FM(USB1_OVC)		F_(0, 0)	FM(MSIOF1_SS2_C)	F_(0, 0)			FM(SSI_WS1_A)	FM(TS_SDAT0_E)	FM(STP_ISD_0_E)		FM(FMIN_B)	FM(RIF2_SYNC_B)		F_(0, 0)	FM(REMOCON_B)	F_(0, 0)	F_(0, 0) FM(HCTS2_N_C) F_(0, 0) F_(0, 0)
408f9aece73STakeshi Kihara #define IP17_27_24	FM(USB30_PWEN)		F_(0, 0)	F_(0, 0)		FM(AUDIO_CLKOUT_B)		FM(SSI_SCK2_B)	FM(TS_SDEN1_D)	FM(STP_ISEN_1_D)	FM(STP_OPWM_0_E)FM(RIF3_D0_B)		F_(0, 0)	FM(TCLK2_B)	FM(TPU0TO0)	FM(BPFCLK_C) FM(HRTS2_N_C) F_(0, 0) F_(0, 0)
40978864ed5STakeshi Kihara #define IP17_31_28	FM(USB30_OVC)		F_(0, 0)	F_(0, 0)		FM(AUDIO_CLKOUT1_B)		FM(SSI_WS2_B)	FM(TS_SPSYNC1_D)FM(STP_ISSYNC_1_D)	FM(STP_IVCXO27_0_E)FM(RIF3_D1_B)	F_(0, 0)	FM(FSO_TOE_N)	FM(TPU0TO1)	F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
41078864ed5STakeshi Kihara #define IP18_3_0	FM(GP6_30)		F_(0, 0)	F_(0, 0)		FM(AUDIO_CLKOUT2_B)		FM(SSI_SCK9_B)	FM(TS_SDEN0_E)	FM(STP_ISEN_0_E)	F_(0, 0)	FM(RIF2_D0_B)		F_(0, 0)	F_(0, 0)	FM(TPU0TO2)	FM(FMCLK_C) FM(FMCLK_D) F_(0, 0) F_(0, 0)
41178864ed5STakeshi Kihara #define IP18_7_4	FM(GP6_31)		F_(0, 0)	F_(0, 0)		FM(AUDIO_CLKOUT3_B)		FM(SSI_WS9_B)	FM(TS_SPSYNC0_E)FM(STP_ISSYNC_0_E)	F_(0, 0)	FM(RIF2_D1_B)		F_(0, 0)	F_(0, 0)	FM(TPU0TO3)	FM(FMIN_C) FM(FMIN_D) F_(0, 0) F_(0, 0)
412f9aece73STakeshi Kihara 
413f9aece73STakeshi Kihara #define PINMUX_GPSR	\
414f9aece73STakeshi Kihara \
415f9aece73STakeshi Kihara 												GPSR6_31 \
416f9aece73STakeshi Kihara 												GPSR6_30 \
417f9aece73STakeshi Kihara 												GPSR6_29 \
418f9aece73STakeshi Kihara 		GPSR1_28									GPSR6_28 \
419f9aece73STakeshi Kihara 		GPSR1_27									GPSR6_27 \
420f9aece73STakeshi Kihara 		GPSR1_26									GPSR6_26 \
421f9aece73STakeshi Kihara 		GPSR1_25							GPSR5_25	GPSR6_25 \
422f9aece73STakeshi Kihara 		GPSR1_24							GPSR5_24	GPSR6_24 \
423f9aece73STakeshi Kihara 		GPSR1_23							GPSR5_23	GPSR6_23 \
424f9aece73STakeshi Kihara 		GPSR1_22							GPSR5_22	GPSR6_22 \
425f9aece73STakeshi Kihara 		GPSR1_21							GPSR5_21	GPSR6_21 \
426f9aece73STakeshi Kihara 		GPSR1_20							GPSR5_20	GPSR6_20 \
427f9aece73STakeshi Kihara 		GPSR1_19							GPSR5_19	GPSR6_19 \
428f9aece73STakeshi Kihara 		GPSR1_18							GPSR5_18	GPSR6_18 \
429f9aece73STakeshi Kihara 		GPSR1_17					GPSR4_17	GPSR5_17	GPSR6_17 \
430f9aece73STakeshi Kihara 		GPSR1_16					GPSR4_16	GPSR5_16	GPSR6_16 \
431f9aece73STakeshi Kihara GPSR0_15	GPSR1_15			GPSR3_15	GPSR4_15	GPSR5_15	GPSR6_15 \
432f9aece73STakeshi Kihara GPSR0_14	GPSR1_14	GPSR2_14	GPSR3_14	GPSR4_14	GPSR5_14	GPSR6_14 \
433f9aece73STakeshi Kihara GPSR0_13	GPSR1_13	GPSR2_13	GPSR3_13	GPSR4_13	GPSR5_13	GPSR6_13 \
434f9aece73STakeshi Kihara GPSR0_12	GPSR1_12	GPSR2_12	GPSR3_12	GPSR4_12	GPSR5_12	GPSR6_12 \
435f9aece73STakeshi Kihara GPSR0_11	GPSR1_11	GPSR2_11	GPSR3_11	GPSR4_11	GPSR5_11	GPSR6_11 \
436f9aece73STakeshi Kihara GPSR0_10	GPSR1_10	GPSR2_10	GPSR3_10	GPSR4_10	GPSR5_10	GPSR6_10 \
437f9aece73STakeshi Kihara GPSR0_9		GPSR1_9		GPSR2_9		GPSR3_9		GPSR4_9		GPSR5_9		GPSR6_9 \
438f9aece73STakeshi Kihara GPSR0_8		GPSR1_8		GPSR2_8		GPSR3_8		GPSR4_8		GPSR5_8		GPSR6_8 \
439f9aece73STakeshi Kihara GPSR0_7		GPSR1_7		GPSR2_7		GPSR3_7		GPSR4_7		GPSR5_7		GPSR6_7 \
440f9aece73STakeshi Kihara GPSR0_6		GPSR1_6		GPSR2_6		GPSR3_6		GPSR4_6		GPSR5_6		GPSR6_6 \
441f9aece73STakeshi Kihara GPSR0_5		GPSR1_5		GPSR2_5		GPSR3_5		GPSR4_5		GPSR5_5		GPSR6_5 \
442f9aece73STakeshi Kihara GPSR0_4		GPSR1_4		GPSR2_4		GPSR3_4		GPSR4_4		GPSR5_4		GPSR6_4 \
443f9aece73STakeshi Kihara GPSR0_3		GPSR1_3		GPSR2_3		GPSR3_3		GPSR4_3		GPSR5_3		GPSR6_3		GPSR7_3 \
444f9aece73STakeshi Kihara GPSR0_2		GPSR1_2		GPSR2_2		GPSR3_2		GPSR4_2		GPSR5_2		GPSR6_2		GPSR7_2 \
445f9aece73STakeshi Kihara GPSR0_1		GPSR1_1		GPSR2_1		GPSR3_1		GPSR4_1		GPSR5_1		GPSR6_1		GPSR7_1 \
446f9aece73STakeshi Kihara GPSR0_0		GPSR1_0		GPSR2_0		GPSR3_0		GPSR4_0		GPSR5_0		GPSR6_0		GPSR7_0
447f9aece73STakeshi Kihara 
448f9aece73STakeshi Kihara #define PINMUX_IPSR				\
449f9aece73STakeshi Kihara \
450f9aece73STakeshi Kihara FM(IP0_3_0)	IP0_3_0		FM(IP1_3_0)	IP1_3_0		FM(IP2_3_0)	IP2_3_0		FM(IP3_3_0)	IP3_3_0 \
451f9aece73STakeshi Kihara FM(IP0_7_4)	IP0_7_4		FM(IP1_7_4)	IP1_7_4		FM(IP2_7_4)	IP2_7_4		FM(IP3_7_4)	IP3_7_4 \
452f9aece73STakeshi Kihara FM(IP0_11_8)	IP0_11_8	FM(IP1_11_8)	IP1_11_8	FM(IP2_11_8)	IP2_11_8	FM(IP3_11_8)	IP3_11_8 \
453f9aece73STakeshi Kihara FM(IP0_15_12)	IP0_15_12	FM(IP1_15_12)	IP1_15_12	FM(IP2_15_12)	IP2_15_12	FM(IP3_15_12)	IP3_15_12 \
454f9aece73STakeshi Kihara FM(IP0_19_16)	IP0_19_16	FM(IP1_19_16)	IP1_19_16	FM(IP2_19_16)	IP2_19_16	FM(IP3_19_16)	IP3_19_16 \
455f9aece73STakeshi Kihara FM(IP0_23_20)	IP0_23_20	FM(IP1_23_20)	IP1_23_20	FM(IP2_23_20)	IP2_23_20	FM(IP3_23_20)	IP3_23_20 \
456f9aece73STakeshi Kihara FM(IP0_27_24)	IP0_27_24	FM(IP1_27_24)	IP1_27_24	FM(IP2_27_24)	IP2_27_24	FM(IP3_27_24)	IP3_27_24 \
457f9aece73STakeshi Kihara FM(IP0_31_28)	IP0_31_28	FM(IP1_31_28)	IP1_31_28	FM(IP2_31_28)	IP2_31_28	FM(IP3_31_28)	IP3_31_28 \
458f9aece73STakeshi Kihara \
459f9aece73STakeshi Kihara FM(IP4_3_0)	IP4_3_0		FM(IP5_3_0)	IP5_3_0		FM(IP6_3_0)	IP6_3_0		FM(IP7_3_0)	IP7_3_0 \
460f9aece73STakeshi Kihara FM(IP4_7_4)	IP4_7_4		FM(IP5_7_4)	IP5_7_4		FM(IP6_7_4)	IP6_7_4		FM(IP7_7_4)	IP7_7_4 \
461f9aece73STakeshi Kihara FM(IP4_11_8)	IP4_11_8	FM(IP5_11_8)	IP5_11_8	FM(IP6_11_8)	IP6_11_8	FM(IP7_11_8)	IP7_11_8 \
46289217782STakeshi Kihara FM(IP4_15_12)	IP4_15_12	FM(IP5_15_12)	IP5_15_12	FM(IP6_15_12)	IP6_15_12 \
463f9aece73STakeshi Kihara FM(IP4_19_16)	IP4_19_16	FM(IP5_19_16)	IP5_19_16	FM(IP6_19_16)	IP6_19_16	FM(IP7_19_16)	IP7_19_16 \
464f9aece73STakeshi Kihara FM(IP4_23_20)	IP4_23_20	FM(IP5_23_20)	IP5_23_20	FM(IP6_23_20)	IP6_23_20	FM(IP7_23_20)	IP7_23_20 \
465f9aece73STakeshi Kihara FM(IP4_27_24)	IP4_27_24	FM(IP5_27_24)	IP5_27_24	FM(IP6_27_24)	IP6_27_24	FM(IP7_27_24)	IP7_27_24 \
466f9aece73STakeshi Kihara FM(IP4_31_28)	IP4_31_28	FM(IP5_31_28)	IP5_31_28	FM(IP6_31_28)	IP6_31_28	FM(IP7_31_28)	IP7_31_28 \
467f9aece73STakeshi Kihara \
468f9aece73STakeshi Kihara FM(IP8_3_0)	IP8_3_0		FM(IP9_3_0)	IP9_3_0		FM(IP10_3_0)	IP10_3_0	FM(IP11_3_0)	IP11_3_0 \
469f9aece73STakeshi Kihara FM(IP8_7_4)	IP8_7_4		FM(IP9_7_4)	IP9_7_4		FM(IP10_7_4)	IP10_7_4	FM(IP11_7_4)	IP11_7_4 \
470f9aece73STakeshi Kihara FM(IP8_11_8)	IP8_11_8	FM(IP9_11_8)	IP9_11_8	FM(IP10_11_8)	IP10_11_8	FM(IP11_11_8)	IP11_11_8 \
471f9aece73STakeshi Kihara FM(IP8_15_12)	IP8_15_12	FM(IP9_15_12)	IP9_15_12	FM(IP10_15_12)	IP10_15_12	FM(IP11_15_12)	IP11_15_12 \
472f9aece73STakeshi Kihara FM(IP8_19_16)	IP8_19_16	FM(IP9_19_16)	IP9_19_16	FM(IP10_19_16)	IP10_19_16	FM(IP11_19_16)	IP11_19_16 \
473f9aece73STakeshi Kihara FM(IP8_23_20)	IP8_23_20	FM(IP9_23_20)	IP9_23_20	FM(IP10_23_20)	IP10_23_20	FM(IP11_23_20)	IP11_23_20 \
474f9aece73STakeshi Kihara FM(IP8_27_24)	IP8_27_24	FM(IP9_27_24)	IP9_27_24	FM(IP10_27_24)	IP10_27_24	FM(IP11_27_24)	IP11_27_24 \
475f9aece73STakeshi Kihara FM(IP8_31_28)	IP8_31_28	FM(IP9_31_28)	IP9_31_28	FM(IP10_31_28)	IP10_31_28	FM(IP11_31_28)	IP11_31_28 \
476f9aece73STakeshi Kihara \
477f9aece73STakeshi Kihara FM(IP12_3_0)	IP12_3_0	FM(IP13_3_0)	IP13_3_0	FM(IP14_3_0)	IP14_3_0	FM(IP15_3_0)	IP15_3_0 \
478f9aece73STakeshi Kihara FM(IP12_7_4)	IP12_7_4	FM(IP13_7_4)	IP13_7_4	FM(IP14_7_4)	IP14_7_4	FM(IP15_7_4)	IP15_7_4 \
479f9aece73STakeshi Kihara FM(IP12_11_8)	IP12_11_8	FM(IP13_11_8)	IP13_11_8	FM(IP14_11_8)	IP14_11_8	FM(IP15_11_8)	IP15_11_8 \
480f9aece73STakeshi Kihara FM(IP12_15_12)	IP12_15_12	FM(IP13_15_12)	IP13_15_12	FM(IP14_15_12)	IP14_15_12	FM(IP15_15_12)	IP15_15_12 \
481f9aece73STakeshi Kihara FM(IP12_19_16)	IP12_19_16	FM(IP13_19_16)	IP13_19_16	FM(IP14_19_16)	IP14_19_16	FM(IP15_19_16)	IP15_19_16 \
482f9aece73STakeshi Kihara FM(IP12_23_20)	IP12_23_20	FM(IP13_23_20)	IP13_23_20	FM(IP14_23_20)	IP14_23_20	FM(IP15_23_20)	IP15_23_20 \
483f9aece73STakeshi Kihara FM(IP12_27_24)	IP12_27_24	FM(IP13_27_24)	IP13_27_24	FM(IP14_27_24)	IP14_27_24	FM(IP15_27_24)	IP15_27_24 \
484f9aece73STakeshi Kihara FM(IP12_31_28)	IP12_31_28	FM(IP13_31_28)	IP13_31_28	FM(IP14_31_28)	IP14_31_28	FM(IP15_31_28)	IP15_31_28 \
485f9aece73STakeshi Kihara \
486f9aece73STakeshi Kihara FM(IP16_3_0)	IP16_3_0	FM(IP17_3_0)	IP17_3_0	FM(IP18_3_0)	IP18_3_0 \
487f9aece73STakeshi Kihara FM(IP16_7_4)	IP16_7_4	FM(IP17_7_4)	IP17_7_4	FM(IP18_7_4)	IP18_7_4 \
488f9aece73STakeshi Kihara FM(IP16_11_8)	IP16_11_8	FM(IP17_11_8)	IP17_11_8 \
489f9aece73STakeshi Kihara FM(IP16_15_12)	IP16_15_12	FM(IP17_15_12)	IP17_15_12 \
490f9aece73STakeshi Kihara FM(IP16_19_16)	IP16_19_16	FM(IP17_19_16)	IP17_19_16 \
491f9aece73STakeshi Kihara FM(IP16_23_20)	IP16_23_20	FM(IP17_23_20)	IP17_23_20 \
492f9aece73STakeshi Kihara FM(IP16_27_24)	IP16_27_24	FM(IP17_27_24)	IP17_27_24 \
493f9aece73STakeshi Kihara FM(IP16_31_28)	IP16_31_28	FM(IP17_31_28)	IP17_31_28
494f9aece73STakeshi Kihara 
495f9aece73STakeshi Kihara /* MOD_SEL0 */			/* 0 */			/* 1 */			/* 2 */			/* 3 */			/* 4 */			/* 5 */			/* 6 */			/* 7 */
496f9aece73STakeshi Kihara #define MOD_SEL0_31_30_29	FM(SEL_MSIOF3_0)	FM(SEL_MSIOF3_1)	FM(SEL_MSIOF3_2)	FM(SEL_MSIOF3_3)	FM(SEL_MSIOF3_4)	F_(0, 0)		F_(0, 0)		F_(0, 0)
497f9aece73STakeshi Kihara #define MOD_SEL0_28_27		FM(SEL_MSIOF2_0)	FM(SEL_MSIOF2_1)	FM(SEL_MSIOF2_2)	FM(SEL_MSIOF2_3)
498f9aece73STakeshi Kihara #define MOD_SEL0_26_25_24	FM(SEL_MSIOF1_0)	FM(SEL_MSIOF1_1)	FM(SEL_MSIOF1_2)	FM(SEL_MSIOF1_3)	FM(SEL_MSIOF1_4)	FM(SEL_MSIOF1_5)	FM(SEL_MSIOF1_6)	F_(0, 0)
499f9aece73STakeshi Kihara #define MOD_SEL0_23		FM(SEL_LBSC_0)		FM(SEL_LBSC_1)
500f9aece73STakeshi Kihara #define MOD_SEL0_22		FM(SEL_IEBUS_0)		FM(SEL_IEBUS_1)
501f9aece73STakeshi Kihara #define MOD_SEL0_21		FM(SEL_I2C2_0)		FM(SEL_I2C2_1)
502f9aece73STakeshi Kihara #define MOD_SEL0_20		FM(SEL_I2C1_0)		FM(SEL_I2C1_1)
503f9aece73STakeshi Kihara #define MOD_SEL0_19		FM(SEL_HSCIF4_0)	FM(SEL_HSCIF4_1)
504f9aece73STakeshi Kihara #define MOD_SEL0_18_17		FM(SEL_HSCIF3_0)	FM(SEL_HSCIF3_1)	FM(SEL_HSCIF3_2)	FM(SEL_HSCIF3_3)
505f9aece73STakeshi Kihara #define MOD_SEL0_16		FM(SEL_HSCIF1_0)	FM(SEL_HSCIF1_1)
506f9aece73STakeshi Kihara #define MOD_SEL0_14_13		FM(SEL_HSCIF2_0)	FM(SEL_HSCIF2_1)	FM(SEL_HSCIF2_2)	F_(0, 0)
507f9aece73STakeshi Kihara #define MOD_SEL0_12		FM(SEL_ETHERAVB_0)	FM(SEL_ETHERAVB_1)
508f9aece73STakeshi Kihara #define MOD_SEL0_11		FM(SEL_DRIF3_0)		FM(SEL_DRIF3_1)
509f9aece73STakeshi Kihara #define MOD_SEL0_10		FM(SEL_DRIF2_0)		FM(SEL_DRIF2_1)
510f9aece73STakeshi Kihara #define MOD_SEL0_9_8		FM(SEL_DRIF1_0)		FM(SEL_DRIF1_1)		FM(SEL_DRIF1_2)		F_(0, 0)
511f9aece73STakeshi Kihara #define MOD_SEL0_7_6		FM(SEL_DRIF0_0)		FM(SEL_DRIF0_1)		FM(SEL_DRIF0_2)		F_(0, 0)
512f9aece73STakeshi Kihara #define MOD_SEL0_5		FM(SEL_CANFD0_0)	FM(SEL_CANFD0_1)
513a040f3deSTakeshi Kihara #define MOD_SEL0_4_3		FM(SEL_ADGA_0)		FM(SEL_ADGA_1)		FM(SEL_ADGA_2)		FM(SEL_ADGA_3)
514f9aece73STakeshi Kihara 
515f9aece73STakeshi Kihara /* MOD_SEL1 */			/* 0 */			/* 1 */			/* 2 */			/* 3 */			/* 4 */			/* 5 */			/* 6 */			/* 7 */
516f9aece73STakeshi Kihara #define MOD_SEL1_31_30		FM(SEL_TSIF1_0)		FM(SEL_TSIF1_1)		FM(SEL_TSIF1_2)		FM(SEL_TSIF1_3)
517f9aece73STakeshi Kihara #define MOD_SEL1_29_28_27	FM(SEL_TSIF0_0)		FM(SEL_TSIF0_1)		FM(SEL_TSIF0_2)		FM(SEL_TSIF0_3)		FM(SEL_TSIF0_4)		F_(0, 0)		F_(0, 0)		F_(0, 0)
518f9aece73STakeshi Kihara #define MOD_SEL1_26		FM(SEL_TIMER_TMU_0)	FM(SEL_TIMER_TMU_1)
519f9aece73STakeshi Kihara #define MOD_SEL1_25_24		FM(SEL_SSP1_1_0)	FM(SEL_SSP1_1_1)	FM(SEL_SSP1_1_2)	FM(SEL_SSP1_1_3)
520f9aece73STakeshi Kihara #define MOD_SEL1_23_22_21	FM(SEL_SSP1_0_0)	FM(SEL_SSP1_0_1)	FM(SEL_SSP1_0_2)	FM(SEL_SSP1_0_3)	FM(SEL_SSP1_0_4)	F_(0, 0)		F_(0, 0)		F_(0, 0)
521b418c460STakeshi Kihara #define MOD_SEL1_20		FM(SEL_SSI1_0)		FM(SEL_SSI1_1)
522f9aece73STakeshi Kihara #define MOD_SEL1_19		FM(SEL_SPEED_PULSE_0)	FM(SEL_SPEED_PULSE_1)
523f9aece73STakeshi Kihara #define MOD_SEL1_18_17		FM(SEL_SIMCARD_0)	FM(SEL_SIMCARD_1)	FM(SEL_SIMCARD_2)	FM(SEL_SIMCARD_3)
524f9aece73STakeshi Kihara #define MOD_SEL1_16		FM(SEL_SDHI2_0)		FM(SEL_SDHI2_1)
525f9aece73STakeshi Kihara #define MOD_SEL1_15_14		FM(SEL_SCIF4_0)		FM(SEL_SCIF4_1)		FM(SEL_SCIF4_2)		F_(0, 0)
526f9aece73STakeshi Kihara #define MOD_SEL1_13		FM(SEL_SCIF3_0)		FM(SEL_SCIF3_1)
527f9aece73STakeshi Kihara #define MOD_SEL1_12		FM(SEL_SCIF2_0)		FM(SEL_SCIF2_1)
528f9aece73STakeshi Kihara #define MOD_SEL1_11		FM(SEL_SCIF1_0)		FM(SEL_SCIF1_1)
529dda7e6ceSTakeshi Kihara #define MOD_SEL1_10		FM(SEL_SCIF_0)		FM(SEL_SCIF_1)
530f9aece73STakeshi Kihara #define MOD_SEL1_9		FM(SEL_REMOCON_0)	FM(SEL_REMOCON_1)
531f9aece73STakeshi Kihara #define MOD_SEL1_6		FM(SEL_RCAN0_0)		FM(SEL_RCAN0_1)
532f9aece73STakeshi Kihara #define MOD_SEL1_5		FM(SEL_PWM6_0)		FM(SEL_PWM6_1)
533f9aece73STakeshi Kihara #define MOD_SEL1_4		FM(SEL_PWM5_0)		FM(SEL_PWM5_1)
534f9aece73STakeshi Kihara #define MOD_SEL1_3		FM(SEL_PWM4_0)		FM(SEL_PWM4_1)
535f9aece73STakeshi Kihara #define MOD_SEL1_2		FM(SEL_PWM3_0)		FM(SEL_PWM3_1)
536f9aece73STakeshi Kihara #define MOD_SEL1_1		FM(SEL_PWM2_0)		FM(SEL_PWM2_1)
537f9aece73STakeshi Kihara #define MOD_SEL1_0		FM(SEL_PWM1_0)		FM(SEL_PWM1_1)
538f9aece73STakeshi Kihara 
53994888a4dSWolfram Sang /* MOD_SEL2 */			/* 0 */			/* 1 */			/* 2 */			/* 3 */			/* 4 */			/* 5 */			/* 6 */			/* 7 */
540f9aece73STakeshi Kihara #define MOD_SEL2_31		FM(I2C_SEL_5_0)		FM(I2C_SEL_5_1)
541f9aece73STakeshi Kihara #define MOD_SEL2_30		FM(I2C_SEL_3_0)		FM(I2C_SEL_3_1)
542f9aece73STakeshi Kihara #define MOD_SEL2_29		FM(I2C_SEL_0_0)		FM(I2C_SEL_0_1)
543f9aece73STakeshi Kihara #define MOD_SEL2_28_27		FM(SEL_FM_0)		FM(SEL_FM_1)		FM(SEL_FM_2)		FM(SEL_FM_3)
544f9aece73STakeshi Kihara #define MOD_SEL2_26		FM(SEL_SCIF5_0)		FM(SEL_SCIF5_1)
545f9aece73STakeshi Kihara #define MOD_SEL2_25_24_23	FM(SEL_I2C6_0)		FM(SEL_I2C6_1)		FM(SEL_I2C6_2)		F_(0, 0)		F_(0, 0)		F_(0, 0)		F_(0, 0)		F_(0, 0)
546e551122cSTakeshi Kihara #define MOD_SEL2_22		FM(SEL_NDF_0)		FM(SEL_NDF_1)
547f9aece73STakeshi Kihara #define MOD_SEL2_21		FM(SEL_SSI2_0)		FM(SEL_SSI2_1)
548f9aece73STakeshi Kihara #define MOD_SEL2_20		FM(SEL_SSI9_0)		FM(SEL_SSI9_1)
549f9aece73STakeshi Kihara #define MOD_SEL2_19		FM(SEL_TIMER_TMU2_0)	FM(SEL_TIMER_TMU2_1)
550a040f3deSTakeshi Kihara #define MOD_SEL2_18		FM(SEL_ADGB_0)		FM(SEL_ADGB_1)
551a040f3deSTakeshi Kihara #define MOD_SEL2_17		FM(SEL_ADGC_0)		FM(SEL_ADGC_1)
552f9aece73STakeshi Kihara #define MOD_SEL2_0		FM(SEL_VIN4_0)		FM(SEL_VIN4_1)
553f9aece73STakeshi Kihara 
554f9aece73STakeshi Kihara #define PINMUX_MOD_SELS	\
555f9aece73STakeshi Kihara \
556f9aece73STakeshi Kihara MOD_SEL0_31_30_29	MOD_SEL1_31_30		MOD_SEL2_31 \
557f9aece73STakeshi Kihara 						MOD_SEL2_30 \
558f9aece73STakeshi Kihara 			MOD_SEL1_29_28_27	MOD_SEL2_29 \
559f9aece73STakeshi Kihara MOD_SEL0_28_27					MOD_SEL2_28_27 \
560f9aece73STakeshi Kihara MOD_SEL0_26_25_24	MOD_SEL1_26		MOD_SEL2_26 \
561f9aece73STakeshi Kihara 			MOD_SEL1_25_24		MOD_SEL2_25_24_23 \
562f9aece73STakeshi Kihara MOD_SEL0_23		MOD_SEL1_23_22_21 \
563f9aece73STakeshi Kihara MOD_SEL0_22					MOD_SEL2_22 \
564f9aece73STakeshi Kihara MOD_SEL0_21					MOD_SEL2_21 \
565f9aece73STakeshi Kihara MOD_SEL0_20		MOD_SEL1_20		MOD_SEL2_20 \
566f9aece73STakeshi Kihara MOD_SEL0_19		MOD_SEL1_19		MOD_SEL2_19 \
567f9aece73STakeshi Kihara MOD_SEL0_18_17		MOD_SEL1_18_17		MOD_SEL2_18 \
568f9aece73STakeshi Kihara 						MOD_SEL2_17 \
569f9aece73STakeshi Kihara MOD_SEL0_16		MOD_SEL1_16 \
57078864ed5STakeshi Kihara 			MOD_SEL1_15_14 \
571f9aece73STakeshi Kihara MOD_SEL0_14_13 \
572f9aece73STakeshi Kihara 			MOD_SEL1_13 \
573f9aece73STakeshi Kihara MOD_SEL0_12		MOD_SEL1_12 \
574f9aece73STakeshi Kihara MOD_SEL0_11		MOD_SEL1_11 \
575f9aece73STakeshi Kihara MOD_SEL0_10		MOD_SEL1_10 \
576f9aece73STakeshi Kihara MOD_SEL0_9_8		MOD_SEL1_9 \
577f9aece73STakeshi Kihara MOD_SEL0_7_6 \
578f9aece73STakeshi Kihara 			MOD_SEL1_6 \
579f9aece73STakeshi Kihara MOD_SEL0_5		MOD_SEL1_5 \
580f9aece73STakeshi Kihara MOD_SEL0_4_3		MOD_SEL1_4 \
581f9aece73STakeshi Kihara 			MOD_SEL1_3 \
582e56c513aSTakeshi Kihara 			MOD_SEL1_2 \
583f9aece73STakeshi Kihara 			MOD_SEL1_1 \
584f9aece73STakeshi Kihara 			MOD_SEL1_0		MOD_SEL2_0
585f9aece73STakeshi Kihara 
5869e35d6faSNiklas Söderlund /*
5879e35d6faSNiklas Söderlund  * These pins are not able to be muxed but have other properties
5889e35d6faSNiklas Söderlund  * that can be set, such as drive-strength or pull-up/pull-down enable.
5899e35d6faSNiklas Söderlund  */
5909e35d6faSNiklas Söderlund #define PINMUX_STATIC \
5919e35d6faSNiklas Söderlund 	FM(QSPI0_SPCLK) FM(QSPI0_SSL) FM(QSPI0_MOSI_IO0) FM(QSPI0_MISO_IO1) \
5929e35d6faSNiklas Söderlund 	FM(QSPI0_IO2) FM(QSPI0_IO3) \
5939e35d6faSNiklas Söderlund 	FM(QSPI1_SPCLK) FM(QSPI1_SSL) FM(QSPI1_MOSI_IO0) FM(QSPI1_MISO_IO1) \
5949e35d6faSNiklas Söderlund 	FM(QSPI1_IO2) FM(QSPI1_IO3) \
5959e35d6faSNiklas Söderlund 	FM(RPC_INT) FM(RPC_WP) FM(RPC_RESET) \
5969e35d6faSNiklas Söderlund 	FM(AVB_TX_CTL) FM(AVB_TXC) FM(AVB_TD0) FM(AVB_TD1) FM(AVB_TD2) FM(AVB_TD3) \
5979e35d6faSNiklas Söderlund 	FM(AVB_RX_CTL) FM(AVB_RXC) FM(AVB_RD0) FM(AVB_RD1) FM(AVB_RD2) FM(AVB_RD3) \
5989e35d6faSNiklas Söderlund 	FM(AVB_TXCREFCLK) FM(AVB_MDIO) \
5999e35d6faSNiklas Söderlund 	FM(PRESETOUT) \
6009e35d6faSNiklas Söderlund 	FM(DU_DOTCLKIN0) FM(DU_DOTCLKIN1) FM(DU_DOTCLKIN2) \
6012d40bd24SNiklas Söderlund 	FM(TMS) FM(TDO) FM(ASEBRK) FM(MLB_REF) FM(TDI) FM(TCK) FM(TRST) FM(EXTALR)
6029e35d6faSNiklas Söderlund 
6038d7bcad6STakeshi Kihara #define PINMUX_PHYS \
6048d7bcad6STakeshi Kihara 	FM(SCL0) FM(SDA0) FM(SCL3) FM(SDA3) FM(SCL5) FM(SDA5)
6058d7bcad6STakeshi Kihara 
606f9aece73STakeshi Kihara enum {
607f9aece73STakeshi Kihara 	PINMUX_RESERVED = 0,
608f9aece73STakeshi Kihara 
609f9aece73STakeshi Kihara 	PINMUX_DATA_BEGIN,
610f9aece73STakeshi Kihara 	GP_ALL(DATA),
611f9aece73STakeshi Kihara 	PINMUX_DATA_END,
612f9aece73STakeshi Kihara 
613f9aece73STakeshi Kihara #define F_(x, y)
614f9aece73STakeshi Kihara #define FM(x)	FN_##x,
615f9aece73STakeshi Kihara 	PINMUX_FUNCTION_BEGIN,
616f9aece73STakeshi Kihara 	GP_ALL(FN),
617f9aece73STakeshi Kihara 	PINMUX_GPSR
618f9aece73STakeshi Kihara 	PINMUX_IPSR
619f9aece73STakeshi Kihara 	PINMUX_MOD_SELS
620f9aece73STakeshi Kihara 	PINMUX_FUNCTION_END,
621f9aece73STakeshi Kihara #undef F_
622f9aece73STakeshi Kihara #undef FM
623f9aece73STakeshi Kihara 
624f9aece73STakeshi Kihara #define F_(x, y)
625f9aece73STakeshi Kihara #define FM(x)	x##_MARK,
626f9aece73STakeshi Kihara 	PINMUX_MARK_BEGIN,
627f9aece73STakeshi Kihara 	PINMUX_GPSR
628f9aece73STakeshi Kihara 	PINMUX_IPSR
629f9aece73STakeshi Kihara 	PINMUX_MOD_SELS
6309e35d6faSNiklas Söderlund 	PINMUX_STATIC
6318d7bcad6STakeshi Kihara 	PINMUX_PHYS
632f9aece73STakeshi Kihara 	PINMUX_MARK_END,
633f9aece73STakeshi Kihara #undef F_
634f9aece73STakeshi Kihara #undef FM
635f9aece73STakeshi Kihara };
636f9aece73STakeshi Kihara 
637f9aece73STakeshi Kihara static const u16 pinmux_data[] = {
638f9aece73STakeshi Kihara 	PINMUX_DATA_GP_ALL(),
639f9aece73STakeshi Kihara 
640f9aece73STakeshi Kihara 	PINMUX_SINGLE(AVS1),
641f9aece73STakeshi Kihara 	PINMUX_SINGLE(AVS2),
642f9aece73STakeshi Kihara 	PINMUX_SINGLE(CLKOUT),
643f9aece73STakeshi Kihara 	PINMUX_SINGLE(GP7_03),
6445671f8e0STakeshi Kihara 	PINMUX_SINGLE(GP7_02),
645f9aece73STakeshi Kihara 	PINMUX_SINGLE(MSIOF0_RXD),
646f9aece73STakeshi Kihara 	PINMUX_SINGLE(MSIOF0_SCK),
647f9aece73STakeshi Kihara 	PINMUX_SINGLE(MSIOF0_TXD),
648f9aece73STakeshi Kihara 	PINMUX_SINGLE(SSI_SCK5),
649f9aece73STakeshi Kihara 	PINMUX_SINGLE(SSI_SDATA5),
650f9aece73STakeshi Kihara 	PINMUX_SINGLE(SSI_WS5),
651f9aece73STakeshi Kihara 
652f9aece73STakeshi Kihara 	/* IPSR0 */
653f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP0_3_0,	AVB_MDC),
654f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP0_3_0,	MSIOF2_SS2_C,		SEL_MSIOF2_2),
655f9aece73STakeshi Kihara 
656f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP0_7_4,	AVB_MAGIC),
657f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP0_7_4,	MSIOF2_SS1_C,		SEL_MSIOF2_2),
658f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP0_7_4,	SCK4_A,			SEL_SCIF4_0),
659f9aece73STakeshi Kihara 
660f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP0_11_8,	AVB_PHY_INT),
661f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP0_11_8,	MSIOF2_SYNC_C,		SEL_MSIOF2_2),
662f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP0_11_8,	RX4_A,			SEL_SCIF4_0),
663f9aece73STakeshi Kihara 
664f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP0_15_12,	AVB_LINK),
665f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP0_15_12,	MSIOF2_SCK_C,		SEL_MSIOF2_2),
666f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP0_15_12,	TX4_A,			SEL_SCIF4_0),
667f9aece73STakeshi Kihara 
6688d7bcad6STakeshi Kihara 	PINMUX_IPSR_PHYS_MSEL(IP0_19_16, AVB_AVTP_MATCH_A,	I2C_SEL_5_0,	SEL_ETHERAVB_0),
6698d7bcad6STakeshi Kihara 	PINMUX_IPSR_PHYS_MSEL(IP0_19_16, MSIOF2_RXD_C,		I2C_SEL_5_0,	SEL_MSIOF2_2),
6708d7bcad6STakeshi Kihara 	PINMUX_IPSR_PHYS_MSEL(IP0_19_16, CTS4_N_A,		I2C_SEL_5_0,	SEL_SCIF4_0),
6718d7bcad6STakeshi Kihara 	PINMUX_IPSR_PHYS(IP0_19_16,	SCL5,			I2C_SEL_5_1),
672f9aece73STakeshi Kihara 
6738d7bcad6STakeshi Kihara 	PINMUX_IPSR_PHYS_MSEL(IP0_23_20, AVB_AVTP_CAPTURE_A,	I2C_SEL_5_0,	SEL_ETHERAVB_0),
6748d7bcad6STakeshi Kihara 	PINMUX_IPSR_PHYS_MSEL(IP0_23_20, MSIOF2_TXD_C,		I2C_SEL_5_0,	SEL_MSIOF2_2),
6758d7bcad6STakeshi Kihara 	PINMUX_IPSR_PHYS_MSEL(IP0_23_20, RTS4_N_A,		I2C_SEL_5_0,	SEL_SCIF4_0),
6768d7bcad6STakeshi Kihara 	PINMUX_IPSR_PHYS(IP0_23_20,	SDA5,			I2C_SEL_5_1),
677f9aece73STakeshi Kihara 
678f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP0_27_24,	IRQ0),
679f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP0_27_24,	QPOLB),
680f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP0_27_24,	DU_CDE),
681f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP0_27_24,	VI4_DATA0_B,		SEL_VIN4_1),
682f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP0_27_24,	CAN0_TX_B,		SEL_RCAN0_1),
683f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP0_27_24,	CANFD0_TX_B,		SEL_CANFD0_1),
684f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP0_27_24,	MSIOF3_SS2_E,		SEL_MSIOF3_4),
685f9aece73STakeshi Kihara 
686f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP0_31_28,	IRQ1),
687f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP0_31_28,	QPOLA),
688f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP0_31_28,	DU_DISP),
689f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP0_31_28,	VI4_DATA1_B,		SEL_VIN4_1),
690f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP0_31_28,	CAN0_RX_B,		SEL_RCAN0_1),
691f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP0_31_28,	CANFD0_RX_B,		SEL_CANFD0_1),
6921554b989STakeshi Kihara 	PINMUX_IPSR_MSEL(IP0_31_28,	MSIOF3_SS1_E,		SEL_MSIOF3_4),
693f9aece73STakeshi Kihara 
694f9aece73STakeshi Kihara 	/* IPSR1 */
695f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP1_3_0,	IRQ2),
696f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP1_3_0,	QCPV_QDE),
697f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP1_3_0,	DU_EXODDF_DU_ODDF_DISP_CDE),
698f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP1_3_0,	VI4_DATA2_B,		SEL_VIN4_1),
699f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP1_3_0,	PWM3_B,			SEL_PWM3_1),
700f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP1_3_0,	MSIOF3_SYNC_E,		SEL_MSIOF3_4),
701f9aece73STakeshi Kihara 
702f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP1_7_4,	IRQ3),
703f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP1_7_4,	QSTVB_QVE),
704f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP1_7_4,	DU_DOTCLKOUT1),
705f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP1_7_4,	VI4_DATA3_B,		SEL_VIN4_1),
706f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP1_7_4,	PWM4_B,			SEL_PWM4_1),
707f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP1_7_4,	MSIOF3_SCK_E,		SEL_MSIOF3_4),
708f9aece73STakeshi Kihara 
709f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP1_11_8,	IRQ4),
710f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP1_11_8,	QSTH_QHS),
711f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP1_11_8,	DU_EXHSYNC_DU_HSYNC),
712f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP1_11_8,	VI4_DATA4_B,		SEL_VIN4_1),
713f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP1_11_8,	PWM5_B,			SEL_PWM5_1),
714f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP1_11_8,	MSIOF3_RXD_E,		SEL_MSIOF3_4),
715f9aece73STakeshi Kihara 
716f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP1_15_12,	IRQ5),
717f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP1_15_12,	QSTB_QHE),
718f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP1_15_12,	DU_EXVSYNC_DU_VSYNC),
719f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP1_15_12,	VI4_DATA5_B,		SEL_VIN4_1),
720f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP1_15_12,	PWM6_B,			SEL_PWM6_1),
721f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP1_15_12,	MSIOF3_TXD_E,		SEL_MSIOF3_4),
722f9aece73STakeshi Kihara 
723f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP1_19_16,	PWM0),
724f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP1_19_16,	AVB_AVTP_PPS),
725f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP1_19_16,	VI4_DATA6_B,		SEL_VIN4_1),
726f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP1_19_16,	IECLK_B,		SEL_IEBUS_1),
727f9aece73STakeshi Kihara 
7288d7bcad6STakeshi Kihara 	PINMUX_IPSR_PHYS_MSEL(IP1_23_20, PWM1_A,		I2C_SEL_3_0,	SEL_PWM1_0),
7298d7bcad6STakeshi Kihara 	PINMUX_IPSR_PHYS_MSEL(IP1_23_20, HRX3_D,		I2C_SEL_3_0,	SEL_HSCIF3_3),
7308d7bcad6STakeshi Kihara 	PINMUX_IPSR_PHYS_MSEL(IP1_23_20, VI4_DATA7_B,		I2C_SEL_3_0,	SEL_VIN4_1),
7318d7bcad6STakeshi Kihara 	PINMUX_IPSR_PHYS_MSEL(IP1_23_20, IERX_B,		I2C_SEL_3_0,	SEL_IEBUS_1),
732971029d1SKeiya Nobuta 	PINMUX_IPSR_PHYS(IP1_23_20,	SCL3,			I2C_SEL_3_1),
733f9aece73STakeshi Kihara 
7348d7bcad6STakeshi Kihara 	PINMUX_IPSR_PHYS_MSEL(IP1_27_24, PWM2_A,		I2C_SEL_3_0,	SEL_PWM2_0),
7358d7bcad6STakeshi Kihara 	PINMUX_IPSR_PHYS_MSEL(IP1_27_24, HTX3_D,		I2C_SEL_3_0,	SEL_HSCIF3_3),
7368d7bcad6STakeshi Kihara 	PINMUX_IPSR_PHYS_MSEL(IP1_27_24, IETX_B,		I2C_SEL_3_0,	SEL_IEBUS_1),
7378d7bcad6STakeshi Kihara 	PINMUX_IPSR_PHYS(IP1_27_24,	SDA3,			I2C_SEL_3_1),
738f9aece73STakeshi Kihara 
739f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP1_31_28,	A0),
740f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP1_31_28,	LCDOUT16),
741f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP1_31_28,	MSIOF3_SYNC_B,		SEL_MSIOF3_1),
742f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP1_31_28,	VI4_DATA8),
743f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP1_31_28,	DU_DB0),
744f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP1_31_28,	PWM3_A,			SEL_PWM3_0),
745f9aece73STakeshi Kihara 
746f9aece73STakeshi Kihara 	/* IPSR2 */
747f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_3_0,	A1),
748f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_3_0,	LCDOUT17),
749f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP2_3_0,	MSIOF3_TXD_B,		SEL_MSIOF3_1),
750f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_3_0,	VI4_DATA9),
751f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_3_0,	DU_DB1),
752f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP2_3_0,	PWM4_A,			SEL_PWM4_0),
753f9aece73STakeshi Kihara 
754f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_7_4,	A2),
755f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_7_4,	LCDOUT18),
756f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP2_7_4,	MSIOF3_SCK_B,		SEL_MSIOF3_1),
757f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_7_4,	VI4_DATA10),
758f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_7_4,	DU_DB2),
759f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP2_7_4,	PWM5_A,			SEL_PWM5_0),
760f9aece73STakeshi Kihara 
761f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_11_8,	A3),
762f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_11_8,	LCDOUT19),
763f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP2_11_8,	MSIOF3_RXD_B,		SEL_MSIOF3_1),
764f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_11_8,	VI4_DATA11),
765f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_11_8,	DU_DB3),
766f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP2_11_8,	PWM6_A,			SEL_PWM6_0),
767f9aece73STakeshi Kihara 
768f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_15_12,	A4),
769f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_15_12,	LCDOUT20),
770f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP2_15_12,	MSIOF3_SS1_B,		SEL_MSIOF3_1),
771f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_15_12,	VI4_DATA12),
772f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_15_12,	VI5_DATA12),
773f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_15_12,	DU_DB4),
774f9aece73STakeshi Kihara 
775f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_19_16,	A5),
776f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_19_16,	LCDOUT21),
777f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP2_19_16,	MSIOF3_SS2_B,		SEL_MSIOF3_1),
778f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP2_19_16,	SCK4_B,			SEL_SCIF4_1),
779f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_19_16,	VI4_DATA13),
780f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_19_16,	VI5_DATA13),
781f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_19_16,	DU_DB5),
782f9aece73STakeshi Kihara 
783f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_23_20,	A6),
784f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_23_20,	LCDOUT22),
785f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP2_23_20,	MSIOF2_SS1_A,		SEL_MSIOF2_0),
786f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP2_23_20,	RX4_B,			SEL_SCIF4_1),
787f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_23_20,	VI4_DATA14),
788f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_23_20,	VI5_DATA14),
789f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_23_20,	DU_DB6),
790f9aece73STakeshi Kihara 
791f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_27_24,	A7),
792f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_27_24,	LCDOUT23),
793f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP2_27_24,	MSIOF2_SS2_A,		SEL_MSIOF2_0),
794f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP2_27_24,	TX4_B,			SEL_SCIF4_1),
795f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_27_24,	VI4_DATA15),
796f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_27_24,	VI5_DATA15),
797f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_27_24,	DU_DB7),
798f9aece73STakeshi Kihara 
799f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP2_31_28,	A8),
800f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP2_31_28,	RX3_B,			SEL_SCIF3_1),
801f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP2_31_28,	MSIOF2_SYNC_A,		SEL_MSIOF2_0),
802f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP2_31_28,	HRX4_B,			SEL_HSCIF4_1),
803f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP2_31_28,	SDA6_A,			SEL_I2C6_0),
804f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP2_31_28,	AVB_AVTP_MATCH_B,	SEL_ETHERAVB_1),
805f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP2_31_28,	PWM1_B,			SEL_PWM1_1),
806f9aece73STakeshi Kihara 
807f9aece73STakeshi Kihara 	/* IPSR3 */
808f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_3_0,	A9),
809f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP3_3_0,	MSIOF2_SCK_A,		SEL_MSIOF2_0),
810f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP3_3_0,	CTS4_N_B,		SEL_SCIF4_1),
811f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_3_0,	VI5_VSYNC_N),
812f9aece73STakeshi Kihara 
813f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_7_4,	A10),
814f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP3_7_4,	MSIOF2_RXD_A,		SEL_MSIOF2_0),
8150f4713d7STakeshi Kihara 	PINMUX_IPSR_MSEL(IP3_7_4,	RTS4_N_B,		SEL_SCIF4_1),
816f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_7_4,	VI5_HSYNC_N),
817f9aece73STakeshi Kihara 
818f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_11_8,	A11),
819f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP3_11_8,	TX3_B,			SEL_SCIF3_1),
820f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP3_11_8,	MSIOF2_TXD_A,		SEL_MSIOF2_0),
821f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP3_11_8,	HTX4_B,			SEL_HSCIF4_1),
822f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_11_8,	HSCK4),
823f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_11_8,	VI5_FIELD),
824f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP3_11_8,	SCL6_A,			SEL_I2C6_0),
825f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP3_11_8,	AVB_AVTP_CAPTURE_B,	SEL_ETHERAVB_1),
826f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP3_11_8,	PWM2_B,			SEL_PWM2_1),
827f9aece73STakeshi Kihara 
828f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_15_12,	A12),
829f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_15_12,	LCDOUT12),
830f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP3_15_12,	MSIOF3_SCK_C,		SEL_MSIOF3_2),
831f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP3_15_12,	HRX4_A,			SEL_HSCIF4_0),
832f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_15_12,	VI5_DATA8),
833f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_15_12,	DU_DG4),
834f9aece73STakeshi Kihara 
835f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_19_16,	A13),
836f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_19_16,	LCDOUT13),
837f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP3_19_16,	MSIOF3_SYNC_C,		SEL_MSIOF3_2),
838f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP3_19_16,	HTX4_A,			SEL_HSCIF4_0),
839f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_19_16,	VI5_DATA9),
840f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_19_16,	DU_DG5),
841f9aece73STakeshi Kihara 
842f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_23_20,	A14),
843f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_23_20,	LCDOUT14),
844f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP3_23_20,	MSIOF3_RXD_C,		SEL_MSIOF3_2),
845f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_23_20,	HCTS4_N),
846f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_23_20,	VI5_DATA10),
847f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_23_20,	DU_DG6),
848f9aece73STakeshi Kihara 
849f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_27_24,	A15),
850f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_27_24,	LCDOUT15),
851f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP3_27_24,	MSIOF3_TXD_C,		SEL_MSIOF3_2),
852f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_27_24,	HRTS4_N),
853f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_27_24,	VI5_DATA11),
854f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_27_24,	DU_DG7),
855f9aece73STakeshi Kihara 
856f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_31_28,	A16),
857f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_31_28,	LCDOUT8),
858f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_31_28,	VI4_FIELD),
859f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP3_31_28,	DU_DG0),
860f9aece73STakeshi Kihara 
861f9aece73STakeshi Kihara 	/* IPSR4 */
862f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP4_3_0,	A17),
863f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP4_3_0,	LCDOUT9),
864f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP4_3_0,	VI4_VSYNC_N),
865f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP4_3_0,	DU_DG1),
866f9aece73STakeshi Kihara 
867f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP4_7_4,	A18),
868f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP4_7_4,	LCDOUT10),
869f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP4_7_4,	VI4_HSYNC_N),
870f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP4_7_4,	DU_DG2),
871f9aece73STakeshi Kihara 
872f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP4_11_8,	A19),
873f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP4_11_8,	LCDOUT11),
874f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP4_11_8,	VI4_CLKENB),
875f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP4_11_8,	DU_DG3),
876f9aece73STakeshi Kihara 
877f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP4_15_12,	CS0_N),
878f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP4_15_12,	VI5_CLKENB),
879f9aece73STakeshi Kihara 
880bf1a8aa0STakeshi Kihara 	PINMUX_IPSR_GPSR(IP4_19_16,	CS1_N),
881f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP4_19_16,	VI5_CLK),
882f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP4_19_16,	EX_WAIT0_B,		SEL_LBSC_1),
883f9aece73STakeshi Kihara 
884f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP4_23_20,	BS_N),
885f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP4_23_20,	QSTVA_QVS),
886f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP4_23_20,	MSIOF3_SCK_D,		SEL_MSIOF3_3),
887f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP4_23_20,	SCK3),
888f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP4_23_20,	HSCK3),
889f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP4_23_20,	CAN1_TX),
890f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP4_23_20,	CANFD1_TX),
891f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP4_23_20,	IETX_A,			SEL_IEBUS_0),
892f9aece73STakeshi Kihara 
893f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP4_27_24,	RD_N),
894f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP4_27_24,	MSIOF3_SYNC_D,		SEL_MSIOF3_3),
895f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP4_27_24,	RX3_A,			SEL_SCIF3_0),
896f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP4_27_24,	HRX3_A,			SEL_HSCIF3_0),
897f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP4_27_24,	CAN0_TX_A,		SEL_RCAN0_0),
898f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP4_27_24,	CANFD0_TX_A,		SEL_CANFD0_0),
899f9aece73STakeshi Kihara 
900f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP4_31_28,	RD_WR_N),
901f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP4_31_28,	MSIOF3_RXD_D,		SEL_MSIOF3_3),
902f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP4_31_28,	TX3_A,			SEL_SCIF3_0),
903f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP4_31_28,	HTX3_A,			SEL_HSCIF3_0),
904f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP4_31_28,	CAN0_RX_A,		SEL_RCAN0_0),
905f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP4_31_28,	CANFD0_RX_A,		SEL_CANFD0_0),
906f9aece73STakeshi Kihara 
907f9aece73STakeshi Kihara 	/* IPSR5 */
908f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP5_3_0,	WE0_N),
909f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP5_3_0,	MSIOF3_TXD_D,		SEL_MSIOF3_3),
910f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP5_3_0,	CTS3_N),
911f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP5_3_0,	HCTS3_N),
912f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP5_3_0,	SCL6_B,			SEL_I2C6_1),
913f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP5_3_0,	CAN_CLK),
914f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP5_3_0,	IECLK_A,		SEL_IEBUS_0),
915f9aece73STakeshi Kihara 
916f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP5_7_4,	WE1_N),
917f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP5_7_4,	MSIOF3_SS1_D,		SEL_MSIOF3_3),
9180f4713d7STakeshi Kihara 	PINMUX_IPSR_GPSR(IP5_7_4,	RTS3_N),
919f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP5_7_4,	HRTS3_N),
920f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP5_7_4,	SDA6_B,			SEL_I2C6_1),
921f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP5_7_4,	CAN1_RX),
922f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP5_7_4,	CANFD1_RX),
923f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP5_7_4,	IERX_A,			SEL_IEBUS_0),
924f9aece73STakeshi Kihara 
925f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP5_11_8,	EX_WAIT0_A,		SEL_LBSC_0),
926f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP5_11_8,	QCLK),
927f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP5_11_8,	VI4_CLK),
928f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP5_11_8,	DU_DOTCLKOUT0),
929f9aece73STakeshi Kihara 
930f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP5_15_12,	D0),
931f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP5_15_12,	MSIOF2_SS1_B,		SEL_MSIOF2_1),
932f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP5_15_12,	MSIOF3_SCK_A,		SEL_MSIOF3_0),
933f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP5_15_12,	VI4_DATA16),
934f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP5_15_12,	VI5_DATA0),
935f9aece73STakeshi Kihara 
936f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP5_19_16,	D1),
937f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP5_19_16,	MSIOF2_SS2_B,		SEL_MSIOF2_1),
938f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP5_19_16,	MSIOF3_SYNC_A,		SEL_MSIOF3_0),
939f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP5_19_16,	VI4_DATA17),
940f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP5_19_16,	VI5_DATA1),
941f9aece73STakeshi Kihara 
942f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP5_23_20,	D2),
943f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP5_23_20,	MSIOF3_RXD_A,		SEL_MSIOF3_0),
944f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP5_23_20,	VI4_DATA18),
945f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP5_23_20,	VI5_DATA2),
946f9aece73STakeshi Kihara 
947f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP5_27_24,	D3),
948f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP5_27_24,	MSIOF3_TXD_A,		SEL_MSIOF3_0),
949f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP5_27_24,	VI4_DATA19),
950f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP5_27_24,	VI5_DATA3),
951f9aece73STakeshi Kihara 
952f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP5_31_28,	D4),
953f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP5_31_28,	MSIOF2_SCK_B,		SEL_MSIOF2_1),
954f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP5_31_28,	VI4_DATA20),
955f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP5_31_28,	VI5_DATA4),
956f9aece73STakeshi Kihara 
957f9aece73STakeshi Kihara 	/* IPSR6 */
958f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP6_3_0,	D5),
959f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP6_3_0,	MSIOF2_SYNC_B,		SEL_MSIOF2_1),
960f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP6_3_0,	VI4_DATA21),
961f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP6_3_0,	VI5_DATA5),
962f9aece73STakeshi Kihara 
963f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP6_7_4,	D6),
964f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP6_7_4,	MSIOF2_RXD_B,		SEL_MSIOF2_1),
965f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP6_7_4,	VI4_DATA22),
966f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP6_7_4,	VI5_DATA6),
967f9aece73STakeshi Kihara 
968f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP6_11_8,	D7),
969f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP6_11_8,	MSIOF2_TXD_B,		SEL_MSIOF2_1),
970f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP6_11_8,	VI4_DATA23),
971f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP6_11_8,	VI5_DATA7),
972f9aece73STakeshi Kihara 
973f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP6_15_12,	D8),
974f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP6_15_12,	LCDOUT0),
975f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP6_15_12,	MSIOF2_SCK_D,		SEL_MSIOF2_3),
976f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP6_15_12,	SCK4_C,			SEL_SCIF4_2),
977f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP6_15_12,	VI4_DATA0_A,		SEL_VIN4_0),
978f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP6_15_12,	DU_DR0),
979f9aece73STakeshi Kihara 
980f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP6_19_16,	D9),
981f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP6_19_16,	LCDOUT1),
982f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP6_19_16,	MSIOF2_SYNC_D,		SEL_MSIOF2_3),
983f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP6_19_16,	VI4_DATA1_A,		SEL_VIN4_0),
984f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP6_19_16,	DU_DR1),
985f9aece73STakeshi Kihara 
986f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP6_23_20,	D10),
987f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP6_23_20,	LCDOUT2),
988f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP6_23_20,	MSIOF2_RXD_D,		SEL_MSIOF2_3),
989f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP6_23_20,	HRX3_B,			SEL_HSCIF3_1),
990f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP6_23_20,	VI4_DATA2_A,		SEL_VIN4_0),
991f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP6_23_20,	CTS4_N_C,		SEL_SCIF4_2),
992f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP6_23_20,	DU_DR2),
993f9aece73STakeshi Kihara 
994f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP6_27_24,	D11),
995f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP6_27_24,	LCDOUT3),
996f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP6_27_24,	MSIOF2_TXD_D,		SEL_MSIOF2_3),
997f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP6_27_24,	HTX3_B,			SEL_HSCIF3_1),
998f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP6_27_24,	VI4_DATA3_A,		SEL_VIN4_0),
9990f4713d7STakeshi Kihara 	PINMUX_IPSR_MSEL(IP6_27_24,	RTS4_N_C,		SEL_SCIF4_2),
1000f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP6_27_24,	DU_DR3),
1001f9aece73STakeshi Kihara 
1002f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP6_31_28,	D12),
1003f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP6_31_28,	LCDOUT4),
1004f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP6_31_28,	MSIOF2_SS1_D,		SEL_MSIOF2_3),
1005f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP6_31_28,	RX4_C,			SEL_SCIF4_2),
1006f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP6_31_28,	VI4_DATA4_A,		SEL_VIN4_0),
1007f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP6_31_28,	DU_DR4),
1008f9aece73STakeshi Kihara 
1009f9aece73STakeshi Kihara 	/* IPSR7 */
1010f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP7_3_0,	D13),
1011f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP7_3_0,	LCDOUT5),
1012f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP7_3_0,	MSIOF2_SS2_D,		SEL_MSIOF2_3),
1013f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP7_3_0,	TX4_C,			SEL_SCIF4_2),
1014f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP7_3_0,	VI4_DATA5_A,		SEL_VIN4_0),
1015f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP7_3_0,	DU_DR5),
1016f9aece73STakeshi Kihara 
1017f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP7_7_4,	D14),
1018f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP7_7_4,	LCDOUT6),
1019f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP7_7_4,	MSIOF3_SS1_A,		SEL_MSIOF3_0),
1020f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP7_7_4,	HRX3_C,			SEL_HSCIF3_2),
1021f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP7_7_4,	VI4_DATA6_A,		SEL_VIN4_0),
1022f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP7_7_4,	DU_DR6),
1023f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP7_7_4,	SCL6_C,			SEL_I2C6_2),
1024f9aece73STakeshi Kihara 
1025f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP7_11_8,	D15),
1026f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP7_11_8,	LCDOUT7),
1027f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP7_11_8,	MSIOF3_SS2_A,		SEL_MSIOF3_0),
1028f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP7_11_8,	HTX3_C,			SEL_HSCIF3_2),
1029f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP7_11_8,	VI4_DATA7_A,		SEL_VIN4_0),
1030f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP7_11_8,	DU_DR7),
1031f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP7_11_8,	SDA6_C,			SEL_I2C6_2),
1032f9aece73STakeshi Kihara 
1033f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP7_19_16,	SD0_CLK),
1034f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP7_19_16,	MSIOF1_SCK_E,		SEL_MSIOF1_4),
1035f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP7_19_16,	STP_OPWM_0_B,		SEL_SSP1_0_1),
1036f9aece73STakeshi Kihara 
1037f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP7_23_20,	SD0_CMD),
1038f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP7_23_20,	MSIOF1_SYNC_E,		SEL_MSIOF1_4),
1039f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP7_23_20,	STP_IVCXO27_0_B,	SEL_SSP1_0_1),
1040f9aece73STakeshi Kihara 
1041f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP7_27_24,	SD0_DAT0),
1042f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP7_27_24,	MSIOF1_RXD_E,		SEL_MSIOF1_4),
1043f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP7_27_24,	TS_SCK0_B,		SEL_TSIF0_1),
1044f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP7_27_24,	STP_ISCLK_0_B,		SEL_SSP1_0_1),
1045f9aece73STakeshi Kihara 
1046f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP7_31_28,	SD0_DAT1),
1047f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP7_31_28,	MSIOF1_TXD_E,		SEL_MSIOF1_4),
1048f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP7_31_28,	TS_SPSYNC0_B,		SEL_TSIF0_1),
1049f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP7_31_28,	STP_ISSYNC_0_B,		SEL_SSP1_0_1),
1050f9aece73STakeshi Kihara 
1051f9aece73STakeshi Kihara 	/* IPSR8 */
1052f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP8_3_0,	SD0_DAT2),
1053f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_3_0,	MSIOF1_SS1_E,		SEL_MSIOF1_4),
1054f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_3_0,	TS_SDAT0_B,		SEL_TSIF0_1),
1055f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_3_0,	STP_ISD_0_B,		SEL_SSP1_0_1),
1056f9aece73STakeshi Kihara 
1057f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP8_7_4,	SD0_DAT3),
1058f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_7_4,	MSIOF1_SS2_E,		SEL_MSIOF1_4),
1059f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_7_4,	TS_SDEN0_B,		SEL_TSIF0_1),
1060f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_7_4,	STP_ISEN_0_B,		SEL_SSP1_0_1),
1061f9aece73STakeshi Kihara 
1062f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP8_11_8,	SD1_CLK),
1063f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_11_8,	MSIOF1_SCK_G,		SEL_MSIOF1_6),
1064f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_11_8,	SIM0_CLK_A,		SEL_SIMCARD_0),
1065f9aece73STakeshi Kihara 
1066f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP8_15_12,	SD1_CMD),
1067f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_15_12,	MSIOF1_SYNC_G,		SEL_MSIOF1_6),
1068e551122cSTakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_15_12,	NFCE_N_B,		SEL_NDF_1),
1069f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_15_12,	SIM0_D_A,		SEL_SIMCARD_0),
1070f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_15_12,	STP_IVCXO27_1_B,	SEL_SSP1_1_1),
1071f9aece73STakeshi Kihara 
1072f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP8_19_16,	SD1_DAT0),
1073f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP8_19_16,	SD2_DAT4),
1074f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_19_16,	MSIOF1_RXD_G,		SEL_MSIOF1_6),
1075e551122cSTakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_19_16,	NFWP_N_B,		SEL_NDF_1),
1076f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_19_16,	TS_SCK1_B,		SEL_TSIF1_1),
1077f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_19_16,	STP_ISCLK_1_B,		SEL_SSP1_1_1),
1078f9aece73STakeshi Kihara 
1079f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP8_23_20,	SD1_DAT1),
1080f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP8_23_20,	SD2_DAT5),
1081f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_23_20,	MSIOF1_TXD_G,		SEL_MSIOF1_6),
1082e551122cSTakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_23_20,	NFDATA14_B,		SEL_NDF_1),
1083f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_23_20,	TS_SPSYNC1_B,		SEL_TSIF1_1),
1084f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_23_20,	STP_ISSYNC_1_B,		SEL_SSP1_1_1),
1085f9aece73STakeshi Kihara 
1086f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP8_27_24,	SD1_DAT2),
1087f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP8_27_24,	SD2_DAT6),
1088f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_27_24,	MSIOF1_SS1_G,		SEL_MSIOF1_6),
1089e551122cSTakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_27_24,	NFDATA15_B,		SEL_NDF_1),
1090f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_27_24,	TS_SDAT1_B,		SEL_TSIF1_1),
1091f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_27_24,	STP_ISD_1_B,		SEL_SSP1_1_1),
1092f9aece73STakeshi Kihara 
1093f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP8_31_28,	SD1_DAT3),
1094f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP8_31_28,	SD2_DAT7),
1095f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_31_28,	MSIOF1_SS2_G,		SEL_MSIOF1_6),
1096e551122cSTakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_31_28,	NFRB_N_B,		SEL_NDF_1),
1097f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_31_28,	TS_SDEN1_B,		SEL_TSIF1_1),
1098f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP8_31_28,	STP_ISEN_1_B,		SEL_SSP1_1_1),
1099f9aece73STakeshi Kihara 
1100f9aece73STakeshi Kihara 	/* IPSR9 */
1101f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP9_3_0,	SD2_CLK),
1102f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP9_3_0,	NFDATA8),
1103f9aece73STakeshi Kihara 
1104f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP9_7_4,	SD2_CMD),
1105f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP9_7_4,	NFDATA9),
1106f9aece73STakeshi Kihara 
1107f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP9_11_8,	SD2_DAT0),
1108f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP9_11_8,	NFDATA10),
1109f9aece73STakeshi Kihara 
1110f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP9_15_12,	SD2_DAT1),
1111f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP9_15_12,	NFDATA11),
1112f9aece73STakeshi Kihara 
1113f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP9_19_16,	SD2_DAT2),
1114f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP9_19_16,	NFDATA12),
1115f9aece73STakeshi Kihara 
1116f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP9_23_20,	SD2_DAT3),
1117f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP9_23_20,	NFDATA13),
1118f9aece73STakeshi Kihara 
1119f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP9_27_24,	SD2_DS),
1120f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP9_27_24,	NFALE),
1121f9aece73STakeshi Kihara 
1122f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP9_31_28,	SD3_CLK),
1123f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP9_31_28,	NFWE_N),
1124f9aece73STakeshi Kihara 
1125f9aece73STakeshi Kihara 	/* IPSR10 */
1126f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP10_3_0,	SD3_CMD),
1127f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP10_3_0,	NFRE_N),
1128f9aece73STakeshi Kihara 
1129f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP10_7_4,	SD3_DAT0),
1130f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP10_7_4,	NFDATA0),
1131f9aece73STakeshi Kihara 
1132f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP10_11_8,	SD3_DAT1),
1133f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP10_11_8,	NFDATA1),
1134f9aece73STakeshi Kihara 
1135f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP10_15_12,	SD3_DAT2),
1136f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP10_15_12,	NFDATA2),
1137f9aece73STakeshi Kihara 
1138f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP10_19_16,	SD3_DAT3),
1139f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP10_19_16,	NFDATA3),
1140f9aece73STakeshi Kihara 
1141f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP10_23_20,	SD3_DAT4),
1142f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP10_23_20,	SD2_CD_A,		SEL_SDHI2_0),
1143f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP10_23_20,	NFDATA4),
1144f9aece73STakeshi Kihara 
1145f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP10_27_24,	SD3_DAT5),
1146f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP10_27_24,	SD2_WP_A,		SEL_SDHI2_0),
1147f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP10_27_24,	NFDATA5),
1148f9aece73STakeshi Kihara 
1149f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP10_31_28,	SD3_DAT6),
1150f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP10_31_28,	SD3_CD),
1151f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP10_31_28,	NFDATA6),
1152f9aece73STakeshi Kihara 
1153f9aece73STakeshi Kihara 	/* IPSR11 */
1154f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP11_3_0,	SD3_DAT7),
1155f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP11_3_0,	SD3_WP),
1156f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP11_3_0,	NFDATA7),
1157f9aece73STakeshi Kihara 
1158f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP11_7_4,	SD3_DS),
1159f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP11_7_4,	NFCLE),
1160f9aece73STakeshi Kihara 
1161f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP11_11_8,	SD0_CD),
1162e551122cSTakeshi Kihara 	PINMUX_IPSR_MSEL(IP11_11_8,	NFDATA14_A,		SEL_NDF_0),
1163f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP11_11_8,	SCL2_B,			SEL_I2C2_1),
1164f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP11_11_8,	SIM0_RST_A,		SEL_SIMCARD_0),
1165f9aece73STakeshi Kihara 
1166f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP11_15_12,	SD0_WP),
1167e551122cSTakeshi Kihara 	PINMUX_IPSR_MSEL(IP11_15_12,	NFDATA15_A,		SEL_NDF_0),
1168f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP11_15_12,	SDA2_B,			SEL_I2C2_1),
1169f9aece73STakeshi Kihara 
11708d7bcad6STakeshi Kihara 	PINMUX_IPSR_MSEL(IP11_19_16,	SD1_CD,			I2C_SEL_0_0),
1171e551122cSTakeshi Kihara 	PINMUX_IPSR_PHYS_MSEL(IP11_19_16, NFRB_N_A,		I2C_SEL_0_0,	SEL_NDF_0),
11728d7bcad6STakeshi Kihara 	PINMUX_IPSR_PHYS_MSEL(IP11_19_16, SIM0_CLK_B,		I2C_SEL_0_0,	SEL_SIMCARD_1),
11738d7bcad6STakeshi Kihara 	PINMUX_IPSR_PHYS(IP11_19_16,	SCL0,			I2C_SEL_0_1),
1174f9aece73STakeshi Kihara 
11758d7bcad6STakeshi Kihara 	PINMUX_IPSR_MSEL(IP11_23_20,	SD1_WP,			I2C_SEL_0_0),
1176e551122cSTakeshi Kihara 	PINMUX_IPSR_PHYS_MSEL(IP11_23_20, NFCE_N_A,		I2C_SEL_0_0,	SEL_NDF_0),
11778d7bcad6STakeshi Kihara 	PINMUX_IPSR_PHYS_MSEL(IP11_23_20, SIM0_D_B,		I2C_SEL_0_0,	SEL_SIMCARD_1),
11788d7bcad6STakeshi Kihara 	PINMUX_IPSR_PHYS(IP11_23_20,	SDA0,			I2C_SEL_0_1),
1179f9aece73STakeshi Kihara 
1180f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP11_27_24,	SCK0),
1181f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP11_27_24,	HSCK1_B,		SEL_HSCIF1_1),
1182f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP11_27_24,	MSIOF1_SS2_B,		SEL_MSIOF1_1),
1183a040f3deSTakeshi Kihara 	PINMUX_IPSR_MSEL(IP11_27_24,	AUDIO_CLKC_B,		SEL_ADGC_1),
1184f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP11_27_24,	SDA2_A,			SEL_I2C2_0),
1185f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP11_27_24,	SIM0_RST_B,		SEL_SIMCARD_1),
1186f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP11_27_24,	STP_OPWM_0_C,		SEL_SSP1_0_2),
1187f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP11_27_24,	RIF0_CLK_B,		SEL_DRIF0_1),
1188f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP11_27_24,	ADICHS2),
1189f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP11_27_24,	SCK5_B,			SEL_SCIF5_1),
1190f9aece73STakeshi Kihara 
1191f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP11_31_28,	RX0),
1192f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP11_31_28,	HRX1_B,			SEL_HSCIF1_1),
1193f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP11_31_28,	TS_SCK0_C,		SEL_TSIF0_2),
1194f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP11_31_28,	STP_ISCLK_0_C,		SEL_SSP1_0_2),
1195f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP11_31_28,	RIF0_D0_B,		SEL_DRIF0_1),
1196f9aece73STakeshi Kihara 
1197f9aece73STakeshi Kihara 	/* IPSR12 */
1198f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP12_3_0,	TX0),
1199f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_3_0,	HTX1_B,			SEL_HSCIF1_1),
1200f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_3_0,	TS_SPSYNC0_C,		SEL_TSIF0_2),
1201f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_3_0,	STP_ISSYNC_0_C,		SEL_SSP1_0_2),
1202f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_3_0,	RIF0_D1_B,		SEL_DRIF0_1),
1203f9aece73STakeshi Kihara 
1204f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP12_7_4,	CTS0_N),
1205f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_7_4,	HCTS1_N_B,		SEL_HSCIF1_1),
1206f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_7_4,	MSIOF1_SYNC_B,		SEL_MSIOF1_1),
1207f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_7_4,	TS_SPSYNC1_C,		SEL_TSIF1_2),
1208f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_7_4,	STP_ISSYNC_1_C,		SEL_SSP1_1_2),
1209f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_7_4,	RIF1_SYNC_B,		SEL_DRIF1_1),
1210f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP12_7_4,	AUDIO_CLKOUT_C),
1211f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP12_7_4,	ADICS_SAMP),
1212f9aece73STakeshi Kihara 
12130f4713d7STakeshi Kihara 	PINMUX_IPSR_GPSR(IP12_11_8,	RTS0_N),
1214f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_11_8,	HRTS1_N_B,		SEL_HSCIF1_1),
1215f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_11_8,	MSIOF1_SS1_B,		SEL_MSIOF1_1),
1216a040f3deSTakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_11_8,	AUDIO_CLKA_B,		SEL_ADGA_1),
1217f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_11_8,	SCL2_A,			SEL_I2C2_0),
1218f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_11_8,	STP_IVCXO27_1_C,	SEL_SSP1_1_2),
1219f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_11_8,	RIF0_SYNC_B,		SEL_DRIF0_1),
1220f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP12_11_8,	ADICHS1),
1221f9aece73STakeshi Kihara 
1222f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_15_12,	RX1_A,			SEL_SCIF1_0),
1223f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_15_12,	HRX1_A,			SEL_HSCIF1_0),
1224f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_15_12,	TS_SDAT0_C,		SEL_TSIF0_2),
1225f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_15_12,	STP_ISD_0_C,		SEL_SSP1_0_2),
1226f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_15_12,	RIF1_CLK_C,		SEL_DRIF1_2),
1227f9aece73STakeshi Kihara 
1228f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_19_16,	TX1_A,			SEL_SCIF1_0),
1229f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_19_16,	HTX1_A,			SEL_HSCIF1_0),
1230f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_19_16,	TS_SDEN0_C,		SEL_TSIF0_2),
1231f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_19_16,	STP_ISEN_0_C,		SEL_SSP1_0_2),
1232f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_19_16,	RIF1_D0_C,		SEL_DRIF1_2),
1233f9aece73STakeshi Kihara 
1234f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP12_23_20,	CTS1_N),
1235f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_23_20,	HCTS1_N_A,		SEL_HSCIF1_0),
1236f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_23_20,	MSIOF1_RXD_B,		SEL_MSIOF1_1),
1237f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_23_20,	TS_SDEN1_C,		SEL_TSIF1_2),
1238f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_23_20,	STP_ISEN_1_C,		SEL_SSP1_1_2),
1239f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_23_20,	RIF1_D0_B,		SEL_DRIF1_1),
1240f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP12_23_20,	ADIDATA),
1241f9aece73STakeshi Kihara 
12420f4713d7STakeshi Kihara 	PINMUX_IPSR_GPSR(IP12_27_24,	RTS1_N),
1243f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_27_24,	HRTS1_N_A,		SEL_HSCIF1_0),
1244f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_27_24,	MSIOF1_TXD_B,		SEL_MSIOF1_1),
1245f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_27_24,	TS_SDAT1_C,		SEL_TSIF1_2),
1246f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_27_24,	STP_ISD_1_C,		SEL_SSP1_1_2),
1247f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_27_24,	RIF1_D1_B,		SEL_DRIF1_1),
1248f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP12_27_24,	ADICHS0),
1249f9aece73STakeshi Kihara 
1250f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP12_31_28,	SCK2),
1251dda7e6ceSTakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_31_28,	SCIF_CLK_B,		SEL_SCIF_1),
1252f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_31_28,	MSIOF1_SCK_B,		SEL_MSIOF1_1),
1253f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_31_28,	TS_SCK1_C,		SEL_TSIF1_2),
1254f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_31_28,	STP_ISCLK_1_C,		SEL_SSP1_1_2),
1255f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP12_31_28,	RIF1_CLK_B,		SEL_DRIF1_1),
1256f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP12_31_28,	ADICLK),
1257f9aece73STakeshi Kihara 
1258f9aece73STakeshi Kihara 	/* IPSR13 */
1259f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_3_0,	TX2_A,			SEL_SCIF2_0),
1260f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_3_0,	SD2_CD_B,		SEL_SDHI2_1),
1261f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_3_0,	SCL1_A,			SEL_I2C1_0),
1262f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_3_0,	FMCLK_A,		SEL_FM_0),
1263f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_3_0,	RIF1_D1_C,		SEL_DRIF1_2),
126478864ed5STakeshi Kihara 	PINMUX_IPSR_GPSR(IP13_3_0,	FSO_CFE_0_N),
1265f9aece73STakeshi Kihara 
1266f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_7_4,	RX2_A,			SEL_SCIF2_0),
1267f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_7_4,	SD2_WP_B,		SEL_SDHI2_1),
1268f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_7_4,	SDA1_A,			SEL_I2C1_0),
1269f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_7_4,	FMIN_A,			SEL_FM_0),
1270f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_7_4,	RIF1_SYNC_C,		SEL_DRIF1_2),
127178864ed5STakeshi Kihara 	PINMUX_IPSR_GPSR(IP13_7_4,	FSO_CFE_1_N),
1272f9aece73STakeshi Kihara 
1273f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP13_11_8,	HSCK0),
1274f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_11_8,	MSIOF1_SCK_D,		SEL_MSIOF1_3),
1275a040f3deSTakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_11_8,	AUDIO_CLKB_A,		SEL_ADGB_0),
1276b418c460STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_11_8,	SSI_SDATA1_B,		SEL_SSI1_1),
1277f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_11_8,	TS_SCK0_D,		SEL_TSIF0_3),
1278f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_11_8,	STP_ISCLK_0_D,		SEL_SSP1_0_3),
1279f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_11_8,	RIF0_CLK_C,		SEL_DRIF0_2),
1280f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_11_8,	RX5_B,			SEL_SCIF5_1),
1281f9aece73STakeshi Kihara 
1282f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP13_15_12,	HRX0),
1283f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_15_12,	MSIOF1_RXD_D,		SEL_MSIOF1_3),
1284b418c460STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_15_12,	SSI_SDATA2_B,		SEL_SSI2_1),
1285f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_15_12,	TS_SDEN0_D,		SEL_TSIF0_3),
1286f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_15_12,	STP_ISEN_0_D,		SEL_SSP1_0_3),
1287f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_15_12,	RIF0_D0_C,		SEL_DRIF0_2),
1288f9aece73STakeshi Kihara 
1289f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP13_19_16,	HTX0),
1290f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_19_16,	MSIOF1_TXD_D,		SEL_MSIOF1_3),
1291b418c460STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_19_16,	SSI_SDATA9_B,		SEL_SSI9_1),
1292f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_19_16,	TS_SDAT0_D,		SEL_TSIF0_3),
1293f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_19_16,	STP_ISD_0_D,		SEL_SSP1_0_3),
1294f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_19_16,	RIF0_D1_C,		SEL_DRIF0_2),
1295f9aece73STakeshi Kihara 
1296f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP13_23_20,	HCTS0_N),
1297f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_23_20,	RX2_B,			SEL_SCIF2_1),
1298f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_23_20,	MSIOF1_SYNC_D,		SEL_MSIOF1_3),
1299b418c460STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_23_20,	SSI_SCK9_A,		SEL_SSI9_0),
1300f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_23_20,	TS_SPSYNC0_D,		SEL_TSIF0_3),
1301f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_23_20,	STP_ISSYNC_0_D,		SEL_SSP1_0_3),
1302f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_23_20,	RIF0_SYNC_C,		SEL_DRIF0_2),
1303f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP13_23_20,	AUDIO_CLKOUT1_A),
1304f9aece73STakeshi Kihara 
1305f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP13_27_24,	HRTS0_N),
1306f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_27_24,	TX2_B,			SEL_SCIF2_1),
1307f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_27_24,	MSIOF1_SS1_D,		SEL_MSIOF1_3),
1308b418c460STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_27_24,	SSI_WS9_A,		SEL_SSI9_0),
1309f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_27_24,	STP_IVCXO27_0_D,	SEL_SSP1_0_3),
1310f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_27_24,	BPFCLK_A,		SEL_FM_0),
1311f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP13_27_24,	AUDIO_CLKOUT2_A),
1312f9aece73STakeshi Kihara 
1313f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP13_31_28,	MSIOF0_SYNC),
1314f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP13_31_28,	AUDIO_CLKOUT_A),
1315f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_31_28,	TX5_B,			SEL_SCIF5_1),
1316f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP13_31_28,	BPFCLK_D,		SEL_FM_3),
1317f9aece73STakeshi Kihara 
1318f9aece73STakeshi Kihara 	/* IPSR14 */
1319f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP14_3_0,	MSIOF0_SS1),
1320f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP14_3_0,	RX5_A,			SEL_SCIF5_0),
1321e551122cSTakeshi Kihara 	PINMUX_IPSR_MSEL(IP14_3_0,	NFWP_N_A,		SEL_NDF_0),
1322a040f3deSTakeshi Kihara 	PINMUX_IPSR_MSEL(IP14_3_0,	AUDIO_CLKA_C,		SEL_ADGA_2),
1323b418c460STakeshi Kihara 	PINMUX_IPSR_MSEL(IP14_3_0,	SSI_SCK2_A,		SEL_SSI2_0),
1324f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP14_3_0,	STP_IVCXO27_0_C,	SEL_SSP1_0_2),
1325f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP14_3_0,	AUDIO_CLKOUT3_A),
1326f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP14_3_0,	TCLK1_B,		SEL_TIMER_TMU_1),
1327f9aece73STakeshi Kihara 
1328f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP14_7_4,	MSIOF0_SS2),
1329f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP14_7_4,	TX5_A,			SEL_SCIF5_0),
1330f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP14_7_4,	MSIOF1_SS2_D,		SEL_MSIOF1_3),
1331a040f3deSTakeshi Kihara 	PINMUX_IPSR_MSEL(IP14_7_4,	AUDIO_CLKC_A,		SEL_ADGC_0),
1332b418c460STakeshi Kihara 	PINMUX_IPSR_MSEL(IP14_7_4,	SSI_WS2_A,		SEL_SSI2_0),
1333f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP14_7_4,	STP_OPWM_0_D,		SEL_SSP1_0_3),
1334f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP14_7_4,	AUDIO_CLKOUT_D),
1335f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP14_7_4,	SPEEDIN_B,		SEL_SPEED_PULSE_1),
1336f9aece73STakeshi Kihara 
1337f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP14_11_8,	MLB_CLK),
1338f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP14_11_8,	MSIOF1_SCK_F,		SEL_MSIOF1_5),
1339f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP14_11_8,	SCL1_B,			SEL_I2C1_1),
1340f9aece73STakeshi Kihara 
1341f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP14_15_12,	MLB_SIG),
1342f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP14_15_12,	RX1_B,			SEL_SCIF1_1),
1343f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP14_15_12,	MSIOF1_SYNC_F,		SEL_MSIOF1_5),
1344f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP14_15_12,	SDA1_B,			SEL_I2C1_1),
1345f9aece73STakeshi Kihara 
1346f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP14_19_16,	MLB_DAT),
1347f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP14_19_16,	TX1_B,			SEL_SCIF1_1),
1348f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP14_19_16,	MSIOF1_RXD_F,		SEL_MSIOF1_5),
1349f9aece73STakeshi Kihara 
135054040326SKuninori Morimoto 	PINMUX_IPSR_GPSR(IP14_23_20,	SSI_SCK01239),
1351f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP14_23_20,	MSIOF1_TXD_F,		SEL_MSIOF1_5),
1352f9aece73STakeshi Kihara 
135354040326SKuninori Morimoto 	PINMUX_IPSR_GPSR(IP14_27_24,	SSI_WS01239),
1354f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP14_27_24,	MSIOF1_SS1_F,		SEL_MSIOF1_5),
1355f9aece73STakeshi Kihara 
1356f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP14_31_28,	SSI_SDATA0),
1357f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP14_31_28,	MSIOF1_SS2_F,		SEL_MSIOF1_5),
1358f9aece73STakeshi Kihara 
1359f9aece73STakeshi Kihara 	/* IPSR15 */
1360b418c460STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_3_0,	SSI_SDATA1_A,		SEL_SSI1_0),
1361f9aece73STakeshi Kihara 
1362b418c460STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_7_4,	SSI_SDATA2_A,		SEL_SSI2_0),
1363b418c460STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_7_4,	SSI_SCK1_B,		SEL_SSI1_1),
1364f9aece73STakeshi Kihara 
136507073b88SKuninori Morimoto 	PINMUX_IPSR_GPSR(IP15_11_8,	SSI_SCK349),
1366f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_11_8,	MSIOF1_SS1_A,		SEL_MSIOF1_0),
1367f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_11_8,	STP_OPWM_0_A,		SEL_SSP1_0_0),
1368f9aece73STakeshi Kihara 
136907073b88SKuninori Morimoto 	PINMUX_IPSR_GPSR(IP15_15_12,	SSI_WS349),
1370f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_15_12,	HCTS2_N_A,		SEL_HSCIF2_0),
1371f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_15_12,	MSIOF1_SS2_A,		SEL_MSIOF1_0),
1372f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_15_12,	STP_IVCXO27_0_A,	SEL_SSP1_0_0),
1373f9aece73STakeshi Kihara 
1374f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP15_19_16,	SSI_SDATA3),
1375f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_19_16,	HRTS2_N_A,		SEL_HSCIF2_0),
1376f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_19_16,	MSIOF1_TXD_A,		SEL_MSIOF1_0),
1377f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_19_16,	TS_SCK0_A,		SEL_TSIF0_0),
1378f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_19_16,	STP_ISCLK_0_A,		SEL_SSP1_0_0),
1379f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_19_16,	RIF0_D1_A,		SEL_DRIF0_0),
1380f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_19_16,	RIF2_D0_A,		SEL_DRIF2_0),
1381f9aece73STakeshi Kihara 
1382f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP15_23_20,	SSI_SCK4),
1383f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_23_20,	HRX2_A,			SEL_HSCIF2_0),
1384f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_23_20,	MSIOF1_SCK_A,		SEL_MSIOF1_0),
1385f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_23_20,	TS_SDAT0_A,		SEL_TSIF0_0),
1386f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_23_20,	STP_ISD_0_A,		SEL_SSP1_0_0),
1387f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_23_20,	RIF0_CLK_A,		SEL_DRIF0_0),
1388f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_23_20,	RIF2_CLK_A,		SEL_DRIF2_0),
1389f9aece73STakeshi Kihara 
1390f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP15_27_24,	SSI_WS4),
1391f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_27_24,	HTX2_A,			SEL_HSCIF2_0),
1392f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_27_24,	MSIOF1_SYNC_A,		SEL_MSIOF1_0),
1393f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_27_24,	TS_SDEN0_A,		SEL_TSIF0_0),
1394f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_27_24,	STP_ISEN_0_A,		SEL_SSP1_0_0),
1395f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_27_24,	RIF0_SYNC_A,		SEL_DRIF0_0),
1396f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_27_24,	RIF2_SYNC_A,		SEL_DRIF2_0),
1397f9aece73STakeshi Kihara 
1398f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP15_31_28,	SSI_SDATA4),
1399f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_31_28,	HSCK2_A,		SEL_HSCIF2_0),
1400f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_31_28,	MSIOF1_RXD_A,		SEL_MSIOF1_0),
1401f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_31_28,	TS_SPSYNC0_A,		SEL_TSIF0_0),
1402f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_31_28,	STP_ISSYNC_0_A,		SEL_SSP1_0_0),
1403f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_31_28,	RIF0_D0_A,		SEL_DRIF0_0),
1404f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP15_31_28,	RIF2_D1_A,		SEL_DRIF2_0),
1405f9aece73STakeshi Kihara 
1406f9aece73STakeshi Kihara 	/* IPSR16 */
1407f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP16_3_0,	SSI_SCK6),
1408f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_3_0,	SIM0_RST_D,		SEL_SIMCARD_3),
1409f9aece73STakeshi Kihara 
1410f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP16_7_4,	SSI_WS6),
1411f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_7_4,	SIM0_D_D,		SEL_SIMCARD_3),
1412f9aece73STakeshi Kihara 
1413f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP16_11_8,	SSI_SDATA6),
1414f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_11_8,	SIM0_CLK_D,		SEL_SIMCARD_3),
1415f9aece73STakeshi Kihara 
1416f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP16_15_12,	SSI_SCK78),
1417f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_15_12,	HRX2_B,			SEL_HSCIF2_1),
1418f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_15_12,	MSIOF1_SCK_C,		SEL_MSIOF1_2),
1419f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_15_12,	TS_SCK1_A,		SEL_TSIF1_0),
1420f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_15_12,	STP_ISCLK_1_A,		SEL_SSP1_1_0),
1421f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_15_12,	RIF1_CLK_A,		SEL_DRIF1_0),
1422f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_15_12,	RIF3_CLK_A,		SEL_DRIF3_0),
1423f9aece73STakeshi Kihara 
1424f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP16_19_16,	SSI_WS78),
1425f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_19_16,	HTX2_B,			SEL_HSCIF2_1),
1426f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_19_16,	MSIOF1_SYNC_C,		SEL_MSIOF1_2),
1427f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_19_16,	TS_SDAT1_A,		SEL_TSIF1_0),
1428f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_19_16,	STP_ISD_1_A,		SEL_SSP1_1_0),
1429f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_19_16,	RIF1_SYNC_A,		SEL_DRIF1_0),
1430f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_19_16,	RIF3_SYNC_A,		SEL_DRIF3_0),
1431f9aece73STakeshi Kihara 
1432f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP16_23_20,	SSI_SDATA7),
1433f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_23_20,	HCTS2_N_B,		SEL_HSCIF2_1),
1434f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_23_20,	MSIOF1_RXD_C,		SEL_MSIOF1_2),
1435f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_23_20,	TS_SDEN1_A,		SEL_TSIF1_0),
1436f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_23_20,	STP_ISEN_1_A,		SEL_SSP1_1_0),
1437f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_23_20,	RIF1_D0_A,		SEL_DRIF1_0),
1438f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_23_20,	RIF3_D0_A,		SEL_DRIF3_0),
1439f21b4fcaSTakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_23_20,	TCLK2_A,		SEL_TIMER_TMU2_0),
1440f9aece73STakeshi Kihara 
1441f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP16_27_24,	SSI_SDATA8),
1442f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_27_24,	HRTS2_N_B,		SEL_HSCIF2_1),
1443f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_27_24,	MSIOF1_TXD_C,		SEL_MSIOF1_2),
1444f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_27_24,	TS_SPSYNC1_A,		SEL_TSIF1_0),
1445f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_27_24,	STP_ISSYNC_1_A,		SEL_SSP1_1_0),
1446f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_27_24,	RIF1_D1_A,		SEL_DRIF1_0),
1447f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_27_24,	RIF3_D1_A,		SEL_DRIF3_0),
1448f9aece73STakeshi Kihara 
1449b418c460STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_31_28,	SSI_SDATA9_A,		SEL_SSI9_0),
1450f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_31_28,	HSCK2_B,		SEL_HSCIF2_1),
1451f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_31_28,	MSIOF1_SS1_C,		SEL_MSIOF1_2),
1452f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_31_28,	HSCK1_A,		SEL_HSCIF1_0),
1453b418c460STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_31_28,	SSI_WS1_B,		SEL_SSI1_1),
1454f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP16_31_28,	SCK1),
1455f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_31_28,	STP_IVCXO27_1_A,	SEL_SSP1_1_0),
145604ee2ab3STakeshi Kihara 	PINMUX_IPSR_MSEL(IP16_31_28,	SCK5_A,			SEL_SCIF5_0),
1457f9aece73STakeshi Kihara 
1458f9aece73STakeshi Kihara 	/* IPSR17 */
1459a040f3deSTakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_3_0,	AUDIO_CLKA_A,		SEL_ADGA_0),
1460f9aece73STakeshi Kihara 
1461a040f3deSTakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_7_4,	AUDIO_CLKB_B,		SEL_ADGB_1),
1462dda7e6ceSTakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_7_4,	SCIF_CLK_A,		SEL_SCIF_0),
1463f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_7_4,	STP_IVCXO27_1_D,	SEL_SSP1_1_3),
1464f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_7_4,	REMOCON_A,		SEL_REMOCON_0),
1465f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_7_4,	TCLK1_A,		SEL_TIMER_TMU_0),
1466f9aece73STakeshi Kihara 
1467f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP17_11_8,	USB0_PWEN),
1468f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_11_8,	SIM0_RST_C,		SEL_SIMCARD_2),
1469f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_11_8,	TS_SCK1_D,		SEL_TSIF1_3),
1470f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_11_8,	STP_ISCLK_1_D,		SEL_SSP1_1_3),
1471f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_11_8,	BPFCLK_B,		SEL_FM_1),
1472f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_11_8,	RIF3_CLK_B,		SEL_DRIF3_1),
1473f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_11_8,	HSCK2_C,		SEL_HSCIF2_2),
1474f9aece73STakeshi Kihara 
1475f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP17_15_12,	USB0_OVC),
1476f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_15_12,	SIM0_D_C,		SEL_SIMCARD_2),
1477f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_15_12,	TS_SDAT1_D,		SEL_TSIF1_3),
1478f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_15_12,	STP_ISD_1_D,		SEL_SSP1_1_3),
1479f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_15_12,	RIF3_SYNC_B,		SEL_DRIF3_1),
1480f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_15_12,	HRX2_C,			SEL_HSCIF2_2),
1481f9aece73STakeshi Kihara 
1482f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP17_19_16,	USB1_PWEN),
1483f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_19_16,	SIM0_CLK_C,		SEL_SIMCARD_2),
1484b418c460STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_19_16,	SSI_SCK1_A,		SEL_SSI1_0),
1485f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_19_16,	TS_SCK0_E,		SEL_TSIF0_4),
1486f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_19_16,	STP_ISCLK_0_E,		SEL_SSP1_0_4),
1487f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_19_16,	FMCLK_B,		SEL_FM_1),
1488f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_19_16,	RIF2_CLK_B,		SEL_DRIF2_1),
1489f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_19_16,	SPEEDIN_A,		SEL_SPEED_PULSE_0),
1490f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_19_16,	HTX2_C,			SEL_HSCIF2_2),
1491f9aece73STakeshi Kihara 
1492f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP17_23_20,	USB1_OVC),
1493f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_23_20,	MSIOF1_SS2_C,		SEL_MSIOF1_2),
1494b418c460STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_23_20,	SSI_WS1_A,		SEL_SSI1_0),
1495f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_23_20,	TS_SDAT0_E,		SEL_TSIF0_4),
1496f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_23_20,	STP_ISD_0_E,		SEL_SSP1_0_4),
1497f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_23_20,	FMIN_B,			SEL_FM_1),
1498f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_23_20,	RIF2_SYNC_B,		SEL_DRIF2_1),
1499f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_23_20,	REMOCON_B,		SEL_REMOCON_1),
1500f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_23_20,	HCTS2_N_C,		SEL_HSCIF2_2),
1501f9aece73STakeshi Kihara 
1502f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP17_27_24,	USB30_PWEN),
1503f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP17_27_24,	AUDIO_CLKOUT_B),
1504b418c460STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_27_24,	SSI_SCK2_B,		SEL_SSI2_1),
1505f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_27_24,	TS_SDEN1_D,		SEL_TSIF1_3),
15067aa36a33STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_27_24,	STP_ISEN_1_D,		SEL_SSP1_1_3),
1507f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_27_24,	STP_OPWM_0_E,		SEL_SSP1_0_4),
1508f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_27_24,	RIF3_D0_B,		SEL_DRIF3_1),
1509f21b4fcaSTakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_27_24,	TCLK2_B,		SEL_TIMER_TMU2_1),
1510f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP17_27_24,	TPU0TO0),
1511f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_27_24,	BPFCLK_C,		SEL_FM_2),
1512f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_27_24,	HRTS2_N_C,		SEL_HSCIF2_2),
1513f9aece73STakeshi Kihara 
1514f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP17_31_28,	USB30_OVC),
1515f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP17_31_28,	AUDIO_CLKOUT1_B),
1516b418c460STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_31_28,	SSI_WS2_B,		SEL_SSI2_1),
1517f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_31_28,	TS_SPSYNC1_D,		SEL_TSIF1_3),
1518f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_31_28,	STP_ISSYNC_1_D,		SEL_SSP1_1_3),
1519f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_31_28,	STP_IVCXO27_0_E,	SEL_SSP1_0_4),
1520f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP17_31_28,	RIF3_D1_B,		SEL_DRIF3_1),
152178864ed5STakeshi Kihara 	PINMUX_IPSR_GPSR(IP17_31_28,	FSO_TOE_N),
1522f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP17_31_28,	TPU0TO1),
1523f9aece73STakeshi Kihara 
1524f9aece73STakeshi Kihara 	/* IPSR18 */
1525f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP18_3_0,	GP6_30),
1526f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP18_3_0,	AUDIO_CLKOUT2_B),
1527b418c460STakeshi Kihara 	PINMUX_IPSR_MSEL(IP18_3_0,	SSI_SCK9_B,		SEL_SSI9_1),
1528f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP18_3_0,	TS_SDEN0_E,		SEL_TSIF0_4),
1529f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP18_3_0,	STP_ISEN_0_E,		SEL_SSP1_0_4),
1530f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP18_3_0,	RIF2_D0_B,		SEL_DRIF2_1),
1531f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP18_3_0,	TPU0TO2),
1532f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP18_3_0,	FMCLK_C,		SEL_FM_2),
1533f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP18_3_0,	FMCLK_D,		SEL_FM_3),
1534f9aece73STakeshi Kihara 
1535f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP18_7_4,	GP6_31),
1536f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP18_7_4,	AUDIO_CLKOUT3_B),
1537b418c460STakeshi Kihara 	PINMUX_IPSR_MSEL(IP18_7_4,	SSI_WS9_B,		SEL_SSI9_1),
1538f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP18_7_4,	TS_SPSYNC0_E,		SEL_TSIF0_4),
1539f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP18_7_4,	STP_ISSYNC_0_E,		SEL_SSP1_0_4),
1540f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP18_7_4,	RIF2_D1_B,		SEL_DRIF2_1),
1541f9aece73STakeshi Kihara 	PINMUX_IPSR_GPSR(IP18_7_4,	TPU0TO3),
1542f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP18_7_4,	FMIN_C,			SEL_FM_2),
1543f9aece73STakeshi Kihara 	PINMUX_IPSR_MSEL(IP18_7_4,	FMIN_D,			SEL_FM_3),
1544f9aece73STakeshi Kihara 
15459e35d6faSNiklas Söderlund /*
15469e35d6faSNiklas Söderlund  * Static pins can not be muxed between different functions but
1547db701f4bSGeert Uytterhoeven  * still need mark entries in the pinmux list. Add each static
15489e35d6faSNiklas Söderlund  * pin to the list without an associated function. The sh-pfc
1549db701f4bSGeert Uytterhoeven  * core will do the right thing and skip trying to mux the pin
1550db701f4bSGeert Uytterhoeven  * while still applying configuration to it.
15519e35d6faSNiklas Söderlund  */
15529e35d6faSNiklas Söderlund #define FM(x)	PINMUX_DATA(x##_MARK, 0),
15539e35d6faSNiklas Söderlund 	PINMUX_STATIC
15549e35d6faSNiklas Söderlund #undef FM
1555f9aece73STakeshi Kihara };
1556f9aece73STakeshi Kihara 
15579e35d6faSNiklas Söderlund /*
1558168e18fdSGeert Uytterhoeven  * Pins not associated with a GPIO port.
15599e35d6faSNiklas Söderlund  */
1560168e18fdSGeert Uytterhoeven enum {
1561168e18fdSGeert Uytterhoeven 	GP_ASSIGN_LAST(),
1562168e18fdSGeert Uytterhoeven 	NOGP_ALL(),
1563168e18fdSGeert Uytterhoeven };
15649e35d6faSNiklas Söderlund 
1565f9aece73STakeshi Kihara static const struct sh_pfc_pin pinmux_pins[] = {
1566f9aece73STakeshi Kihara 	PINMUX_GPIO_GP_ALL(),
1567168e18fdSGeert Uytterhoeven 	PINMUX_NOGP_ALL(),
1568f9aece73STakeshi Kihara };
1569f9aece73STakeshi Kihara 
157060ffe393SKuninori Morimoto /* - AUDIO CLOCK ------------------------------------------------------------ */
157160ffe393SKuninori Morimoto static const unsigned int audio_clk_a_a_pins[] = {
157260ffe393SKuninori Morimoto 	/* CLK A */
157360ffe393SKuninori Morimoto 	RCAR_GP_PIN(6, 22),
157460ffe393SKuninori Morimoto };
157560ffe393SKuninori Morimoto static const unsigned int audio_clk_a_a_mux[] = {
157660ffe393SKuninori Morimoto 	AUDIO_CLKA_A_MARK,
157760ffe393SKuninori Morimoto };
157860ffe393SKuninori Morimoto static const unsigned int audio_clk_a_b_pins[] = {
157960ffe393SKuninori Morimoto 	/* CLK A */
158060ffe393SKuninori Morimoto 	RCAR_GP_PIN(5, 4),
158160ffe393SKuninori Morimoto };
158260ffe393SKuninori Morimoto static const unsigned int audio_clk_a_b_mux[] = {
158360ffe393SKuninori Morimoto 	AUDIO_CLKA_B_MARK,
158460ffe393SKuninori Morimoto };
158560ffe393SKuninori Morimoto static const unsigned int audio_clk_a_c_pins[] = {
158660ffe393SKuninori Morimoto 	/* CLK A */
158760ffe393SKuninori Morimoto 	RCAR_GP_PIN(5, 19),
158860ffe393SKuninori Morimoto };
158960ffe393SKuninori Morimoto static const unsigned int audio_clk_a_c_mux[] = {
159060ffe393SKuninori Morimoto 	AUDIO_CLKA_C_MARK,
159160ffe393SKuninori Morimoto };
159260ffe393SKuninori Morimoto static const unsigned int audio_clk_b_a_pins[] = {
159360ffe393SKuninori Morimoto 	/* CLK B */
159460ffe393SKuninori Morimoto 	RCAR_GP_PIN(5, 12),
159560ffe393SKuninori Morimoto };
159660ffe393SKuninori Morimoto static const unsigned int audio_clk_b_a_mux[] = {
159760ffe393SKuninori Morimoto 	AUDIO_CLKB_A_MARK,
159860ffe393SKuninori Morimoto };
159960ffe393SKuninori Morimoto static const unsigned int audio_clk_b_b_pins[] = {
160060ffe393SKuninori Morimoto 	/* CLK B */
160160ffe393SKuninori Morimoto 	RCAR_GP_PIN(6, 23),
160260ffe393SKuninori Morimoto };
160360ffe393SKuninori Morimoto static const unsigned int audio_clk_b_b_mux[] = {
160460ffe393SKuninori Morimoto 	AUDIO_CLKB_B_MARK,
160560ffe393SKuninori Morimoto };
160660ffe393SKuninori Morimoto static const unsigned int audio_clk_c_a_pins[] = {
160760ffe393SKuninori Morimoto 	/* CLK C */
160860ffe393SKuninori Morimoto 	RCAR_GP_PIN(5, 21),
160960ffe393SKuninori Morimoto };
161060ffe393SKuninori Morimoto static const unsigned int audio_clk_c_a_mux[] = {
161160ffe393SKuninori Morimoto 	AUDIO_CLKC_A_MARK,
161260ffe393SKuninori Morimoto };
161360ffe393SKuninori Morimoto static const unsigned int audio_clk_c_b_pins[] = {
161460ffe393SKuninori Morimoto 	/* CLK C */
161560ffe393SKuninori Morimoto 	RCAR_GP_PIN(5, 0),
161660ffe393SKuninori Morimoto };
161760ffe393SKuninori Morimoto static const unsigned int audio_clk_c_b_mux[] = {
161860ffe393SKuninori Morimoto 	AUDIO_CLKC_B_MARK,
161960ffe393SKuninori Morimoto };
162060ffe393SKuninori Morimoto static const unsigned int audio_clkout_a_pins[] = {
162160ffe393SKuninori Morimoto 	/* CLKOUT */
162260ffe393SKuninori Morimoto 	RCAR_GP_PIN(5, 18),
162360ffe393SKuninori Morimoto };
162460ffe393SKuninori Morimoto static const unsigned int audio_clkout_a_mux[] = {
162560ffe393SKuninori Morimoto 	AUDIO_CLKOUT_A_MARK,
162660ffe393SKuninori Morimoto };
162760ffe393SKuninori Morimoto static const unsigned int audio_clkout_b_pins[] = {
162860ffe393SKuninori Morimoto 	/* CLKOUT */
162960ffe393SKuninori Morimoto 	RCAR_GP_PIN(6, 28),
163060ffe393SKuninori Morimoto };
163160ffe393SKuninori Morimoto static const unsigned int audio_clkout_b_mux[] = {
163260ffe393SKuninori Morimoto 	AUDIO_CLKOUT_B_MARK,
163360ffe393SKuninori Morimoto };
163460ffe393SKuninori Morimoto static const unsigned int audio_clkout_c_pins[] = {
163560ffe393SKuninori Morimoto 	/* CLKOUT */
163660ffe393SKuninori Morimoto 	RCAR_GP_PIN(5, 3),
163760ffe393SKuninori Morimoto };
163860ffe393SKuninori Morimoto static const unsigned int audio_clkout_c_mux[] = {
163960ffe393SKuninori Morimoto 	AUDIO_CLKOUT_C_MARK,
164060ffe393SKuninori Morimoto };
164160ffe393SKuninori Morimoto static const unsigned int audio_clkout_d_pins[] = {
164260ffe393SKuninori Morimoto 	/* CLKOUT */
164360ffe393SKuninori Morimoto 	RCAR_GP_PIN(5, 21),
164460ffe393SKuninori Morimoto };
164560ffe393SKuninori Morimoto static const unsigned int audio_clkout_d_mux[] = {
164660ffe393SKuninori Morimoto 	AUDIO_CLKOUT_D_MARK,
164760ffe393SKuninori Morimoto };
164860ffe393SKuninori Morimoto static const unsigned int audio_clkout1_a_pins[] = {
164960ffe393SKuninori Morimoto 	/* CLKOUT1 */
165060ffe393SKuninori Morimoto 	RCAR_GP_PIN(5, 15),
165160ffe393SKuninori Morimoto };
165260ffe393SKuninori Morimoto static const unsigned int audio_clkout1_a_mux[] = {
165360ffe393SKuninori Morimoto 	AUDIO_CLKOUT1_A_MARK,
165460ffe393SKuninori Morimoto };
165560ffe393SKuninori Morimoto static const unsigned int audio_clkout1_b_pins[] = {
165660ffe393SKuninori Morimoto 	/* CLKOUT1 */
165760ffe393SKuninori Morimoto 	RCAR_GP_PIN(6, 29),
165860ffe393SKuninori Morimoto };
165960ffe393SKuninori Morimoto static const unsigned int audio_clkout1_b_mux[] = {
166060ffe393SKuninori Morimoto 	AUDIO_CLKOUT1_B_MARK,
166160ffe393SKuninori Morimoto };
166260ffe393SKuninori Morimoto static const unsigned int audio_clkout2_a_pins[] = {
166360ffe393SKuninori Morimoto 	/* CLKOUT2 */
166460ffe393SKuninori Morimoto 	RCAR_GP_PIN(5, 16),
166560ffe393SKuninori Morimoto };
166660ffe393SKuninori Morimoto static const unsigned int audio_clkout2_a_mux[] = {
166760ffe393SKuninori Morimoto 	AUDIO_CLKOUT2_A_MARK,
166860ffe393SKuninori Morimoto };
166960ffe393SKuninori Morimoto static const unsigned int audio_clkout2_b_pins[] = {
167060ffe393SKuninori Morimoto 	/* CLKOUT2 */
167160ffe393SKuninori Morimoto 	RCAR_GP_PIN(6, 30),
167260ffe393SKuninori Morimoto };
167360ffe393SKuninori Morimoto static const unsigned int audio_clkout2_b_mux[] = {
167460ffe393SKuninori Morimoto 	AUDIO_CLKOUT2_B_MARK,
167560ffe393SKuninori Morimoto };
167660ffe393SKuninori Morimoto 
167760ffe393SKuninori Morimoto static const unsigned int audio_clkout3_a_pins[] = {
167860ffe393SKuninori Morimoto 	/* CLKOUT3 */
167960ffe393SKuninori Morimoto 	RCAR_GP_PIN(5, 19),
168060ffe393SKuninori Morimoto };
168160ffe393SKuninori Morimoto static const unsigned int audio_clkout3_a_mux[] = {
168260ffe393SKuninori Morimoto 	AUDIO_CLKOUT3_A_MARK,
168360ffe393SKuninori Morimoto };
168460ffe393SKuninori Morimoto static const unsigned int audio_clkout3_b_pins[] = {
168560ffe393SKuninori Morimoto 	/* CLKOUT3 */
168660ffe393SKuninori Morimoto 	RCAR_GP_PIN(6, 31),
168760ffe393SKuninori Morimoto };
168860ffe393SKuninori Morimoto static const unsigned int audio_clkout3_b_mux[] = {
168960ffe393SKuninori Morimoto 	AUDIO_CLKOUT3_B_MARK,
169060ffe393SKuninori Morimoto };
169160ffe393SKuninori Morimoto 
16929c99a63eSTakeshi Kihara /* - EtherAVB --------------------------------------------------------------- */
16939c99a63eSTakeshi Kihara static const unsigned int avb_link_pins[] = {
16949c99a63eSTakeshi Kihara 	/* AVB_LINK */
16959c99a63eSTakeshi Kihara 	RCAR_GP_PIN(2, 12),
16969c99a63eSTakeshi Kihara };
16979c99a63eSTakeshi Kihara static const unsigned int avb_link_mux[] = {
16989c99a63eSTakeshi Kihara 	AVB_LINK_MARK,
16999c99a63eSTakeshi Kihara };
17009c99a63eSTakeshi Kihara static const unsigned int avb_magic_pins[] = {
17019c99a63eSTakeshi Kihara 	/* AVB_MAGIC_ */
17029c99a63eSTakeshi Kihara 	RCAR_GP_PIN(2, 10),
17039c99a63eSTakeshi Kihara };
17049c99a63eSTakeshi Kihara static const unsigned int avb_magic_mux[] = {
17059c99a63eSTakeshi Kihara 	AVB_MAGIC_MARK,
17069c99a63eSTakeshi Kihara };
17079c99a63eSTakeshi Kihara static const unsigned int avb_phy_int_pins[] = {
17089c99a63eSTakeshi Kihara 	/* AVB_PHY_INT */
17099c99a63eSTakeshi Kihara 	RCAR_GP_PIN(2, 11),
17109c99a63eSTakeshi Kihara };
17119c99a63eSTakeshi Kihara static const unsigned int avb_phy_int_mux[] = {
17129c99a63eSTakeshi Kihara 	AVB_PHY_INT_MARK,
17139c99a63eSTakeshi Kihara };
1714350aba9aSGeert Uytterhoeven static const unsigned int avb_mdio_pins[] = {
171541397032SGeert Uytterhoeven 	/* AVB_MDC, AVB_MDIO */
1716168e18fdSGeert Uytterhoeven 	RCAR_GP_PIN(2, 9), PIN_AVB_MDIO,
17179c99a63eSTakeshi Kihara };
1718350aba9aSGeert Uytterhoeven static const unsigned int avb_mdio_mux[] = {
171941397032SGeert Uytterhoeven 	AVB_MDC_MARK, AVB_MDIO_MARK,
172041397032SGeert Uytterhoeven };
172141397032SGeert Uytterhoeven static const unsigned int avb_mii_pins[] = {
172241397032SGeert Uytterhoeven 	/*
172341397032SGeert Uytterhoeven 	 * AVB_TX_CTL, AVB_TXC, AVB_TD0,
172441397032SGeert Uytterhoeven 	 * AVB_TD1, AVB_TD2, AVB_TD3,
172541397032SGeert Uytterhoeven 	 * AVB_RX_CTL, AVB_RXC, AVB_RD0,
172641397032SGeert Uytterhoeven 	 * AVB_RD1, AVB_RD2, AVB_RD3,
172741397032SGeert Uytterhoeven 	 * AVB_TXCREFCLK
172841397032SGeert Uytterhoeven 	 */
1729168e18fdSGeert Uytterhoeven 	PIN_AVB_TX_CTL, PIN_AVB_TXC, PIN_AVB_TD0,
1730168e18fdSGeert Uytterhoeven 	PIN_AVB_TD1, PIN_AVB_TD2, PIN_AVB_TD3,
1731168e18fdSGeert Uytterhoeven 	PIN_AVB_RX_CTL, PIN_AVB_RXC, PIN_AVB_RD0,
1732168e18fdSGeert Uytterhoeven 	PIN_AVB_RD1, PIN_AVB_RD2, PIN_AVB_RD3,
1733168e18fdSGeert Uytterhoeven 	PIN_AVB_TXCREFCLK,
173441397032SGeert Uytterhoeven };
173541397032SGeert Uytterhoeven static const unsigned int avb_mii_mux[] = {
173641397032SGeert Uytterhoeven 	AVB_TX_CTL_MARK, AVB_TXC_MARK, AVB_TD0_MARK,
173741397032SGeert Uytterhoeven 	AVB_TD1_MARK, AVB_TD2_MARK, AVB_TD3_MARK,
173841397032SGeert Uytterhoeven 	AVB_RX_CTL_MARK, AVB_RXC_MARK, AVB_RD0_MARK,
173941397032SGeert Uytterhoeven 	AVB_RD1_MARK, AVB_RD2_MARK, AVB_RD3_MARK,
174041397032SGeert Uytterhoeven 	AVB_TXCREFCLK_MARK,
17419c99a63eSTakeshi Kihara };
17429c99a63eSTakeshi Kihara static const unsigned int avb_avtp_pps_pins[] = {
17439c99a63eSTakeshi Kihara 	/* AVB_AVTP_PPS */
17449c99a63eSTakeshi Kihara 	RCAR_GP_PIN(2, 6),
17459c99a63eSTakeshi Kihara };
17469c99a63eSTakeshi Kihara static const unsigned int avb_avtp_pps_mux[] = {
17479c99a63eSTakeshi Kihara 	AVB_AVTP_PPS_MARK,
17489c99a63eSTakeshi Kihara };
17499c99a63eSTakeshi Kihara static const unsigned int avb_avtp_match_a_pins[] = {
17509c99a63eSTakeshi Kihara 	/* AVB_AVTP_MATCH_A */
17519c99a63eSTakeshi Kihara 	RCAR_GP_PIN(2, 13),
17529c99a63eSTakeshi Kihara };
17539c99a63eSTakeshi Kihara static const unsigned int avb_avtp_match_a_mux[] = {
17549c99a63eSTakeshi Kihara 	AVB_AVTP_MATCH_A_MARK,
17559c99a63eSTakeshi Kihara };
17569c99a63eSTakeshi Kihara static const unsigned int avb_avtp_capture_a_pins[] = {
17579c99a63eSTakeshi Kihara 	/* AVB_AVTP_CAPTURE_A */
17589c99a63eSTakeshi Kihara 	RCAR_GP_PIN(2, 14),
17599c99a63eSTakeshi Kihara };
17609c99a63eSTakeshi Kihara static const unsigned int avb_avtp_capture_a_mux[] = {
17619c99a63eSTakeshi Kihara 	AVB_AVTP_CAPTURE_A_MARK,
17629c99a63eSTakeshi Kihara };
17639c99a63eSTakeshi Kihara static const unsigned int avb_avtp_match_b_pins[] = {
17649c99a63eSTakeshi Kihara 	/*  AVB_AVTP_MATCH_B */
17659c99a63eSTakeshi Kihara 	RCAR_GP_PIN(1, 8),
17669c99a63eSTakeshi Kihara };
17679c99a63eSTakeshi Kihara static const unsigned int avb_avtp_match_b_mux[] = {
17689c99a63eSTakeshi Kihara 	AVB_AVTP_MATCH_B_MARK,
17699c99a63eSTakeshi Kihara };
17709c99a63eSTakeshi Kihara static const unsigned int avb_avtp_capture_b_pins[] = {
17719c99a63eSTakeshi Kihara 	/* AVB_AVTP_CAPTURE_B */
17729c99a63eSTakeshi Kihara 	RCAR_GP_PIN(1, 11),
17739c99a63eSTakeshi Kihara };
17749c99a63eSTakeshi Kihara static const unsigned int avb_avtp_capture_b_mux[] = {
17759c99a63eSTakeshi Kihara 	AVB_AVTP_CAPTURE_B_MARK,
17769c99a63eSTakeshi Kihara };
17779c99a63eSTakeshi Kihara 
1778cf75341aSChris Paterson /* - CAN ------------------------------------------------------------------ */
1779cf75341aSChris Paterson static const unsigned int can0_data_a_pins[] = {
1780cf75341aSChris Paterson 	/* TX, RX */
1781cf75341aSChris Paterson 	RCAR_GP_PIN(1, 23),	RCAR_GP_PIN(1, 24),
1782cf75341aSChris Paterson };
1783cf75341aSChris Paterson static const unsigned int can0_data_a_mux[] = {
1784cf75341aSChris Paterson 	CAN0_TX_A_MARK,		CAN0_RX_A_MARK,
1785cf75341aSChris Paterson };
1786cf75341aSChris Paterson static const unsigned int can0_data_b_pins[] = {
1787cf75341aSChris Paterson 	/* TX, RX */
1788cf75341aSChris Paterson 	RCAR_GP_PIN(2, 0),	RCAR_GP_PIN(2, 1),
1789cf75341aSChris Paterson };
1790cf75341aSChris Paterson static const unsigned int can0_data_b_mux[] = {
1791cf75341aSChris Paterson 	CAN0_TX_B_MARK,		CAN0_RX_B_MARK,
1792cf75341aSChris Paterson };
1793cf75341aSChris Paterson static const unsigned int can1_data_pins[] = {
1794cf75341aSChris Paterson 	/* TX, RX */
1795cf75341aSChris Paterson 	RCAR_GP_PIN(1, 22),	RCAR_GP_PIN(1, 26),
1796cf75341aSChris Paterson };
1797cf75341aSChris Paterson static const unsigned int can1_data_mux[] = {
1798cf75341aSChris Paterson 	CAN1_TX_MARK,		CAN1_RX_MARK,
1799cf75341aSChris Paterson };
1800cf75341aSChris Paterson 
1801cf75341aSChris Paterson /* - CAN Clock -------------------------------------------------------------- */
1802cf75341aSChris Paterson static const unsigned int can_clk_pins[] = {
1803cf75341aSChris Paterson 	/* CLK */
1804cf75341aSChris Paterson 	RCAR_GP_PIN(1, 25),
1805cf75341aSChris Paterson };
1806cf75341aSChris Paterson static const unsigned int can_clk_mux[] = {
1807cf75341aSChris Paterson 	CAN_CLK_MARK,
1808cf75341aSChris Paterson };
1809cf75341aSChris Paterson 
18103dc93dceSChris Paterson /* - CAN FD --------------------------------------------------------------- */
18113dc93dceSChris Paterson static const unsigned int canfd0_data_a_pins[] = {
18123dc93dceSChris Paterson 	/* TX, RX */
18133dc93dceSChris Paterson 	RCAR_GP_PIN(1, 23),     RCAR_GP_PIN(1, 24),
18143dc93dceSChris Paterson };
18153dc93dceSChris Paterson static const unsigned int canfd0_data_a_mux[] = {
18163dc93dceSChris Paterson 	CANFD0_TX_A_MARK,       CANFD0_RX_A_MARK,
18173dc93dceSChris Paterson };
18183dc93dceSChris Paterson static const unsigned int canfd0_data_b_pins[] = {
18193dc93dceSChris Paterson 	/* TX, RX */
18203dc93dceSChris Paterson 	RCAR_GP_PIN(2, 0),      RCAR_GP_PIN(2, 1),
18213dc93dceSChris Paterson };
18223dc93dceSChris Paterson static const unsigned int canfd0_data_b_mux[] = {
18233dc93dceSChris Paterson 	CANFD0_TX_B_MARK,       CANFD0_RX_B_MARK,
18243dc93dceSChris Paterson };
18253dc93dceSChris Paterson static const unsigned int canfd1_data_pins[] = {
18263dc93dceSChris Paterson 	/* TX, RX */
18273dc93dceSChris Paterson 	RCAR_GP_PIN(1, 22),     RCAR_GP_PIN(1, 26),
18283dc93dceSChris Paterson };
18293dc93dceSChris Paterson static const unsigned int canfd1_data_mux[] = {
18303dc93dceSChris Paterson 	CANFD1_TX_MARK,         CANFD1_RX_MARK,
18313dc93dceSChris Paterson };
18323dc93dceSChris Paterson 
183374ce7a80SBiju Das #if defined(CONFIG_PINCTRL_PFC_R8A77960) || defined(CONFIG_PINCTRL_PFC_R8A77961)
1834fb082831SRamesh Shanmugasundaram /* - DRIF0 --------------------------------------------------------------- */
1835fb082831SRamesh Shanmugasundaram static const unsigned int drif0_ctrl_a_pins[] = {
1836fb082831SRamesh Shanmugasundaram 	/* CLK, SYNC */
1837fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
1838fb082831SRamesh Shanmugasundaram };
1839fb082831SRamesh Shanmugasundaram static const unsigned int drif0_ctrl_a_mux[] = {
1840fb082831SRamesh Shanmugasundaram 	RIF0_CLK_A_MARK, RIF0_SYNC_A_MARK,
1841fb082831SRamesh Shanmugasundaram };
1842fb082831SRamesh Shanmugasundaram static const unsigned int drif0_data0_a_pins[] = {
1843fb082831SRamesh Shanmugasundaram 	/* D0 */
1844fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(6, 10),
1845fb082831SRamesh Shanmugasundaram };
1846fb082831SRamesh Shanmugasundaram static const unsigned int drif0_data0_a_mux[] = {
1847fb082831SRamesh Shanmugasundaram 	RIF0_D0_A_MARK,
1848fb082831SRamesh Shanmugasundaram };
1849fb082831SRamesh Shanmugasundaram static const unsigned int drif0_data1_a_pins[] = {
1850fb082831SRamesh Shanmugasundaram 	/* D1 */
1851fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(6, 7),
1852fb082831SRamesh Shanmugasundaram };
1853fb082831SRamesh Shanmugasundaram static const unsigned int drif0_data1_a_mux[] = {
1854fb082831SRamesh Shanmugasundaram 	RIF0_D1_A_MARK,
1855fb082831SRamesh Shanmugasundaram };
1856fb082831SRamesh Shanmugasundaram static const unsigned int drif0_ctrl_b_pins[] = {
1857fb082831SRamesh Shanmugasundaram 	/* CLK, SYNC */
1858fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 4),
1859fb082831SRamesh Shanmugasundaram };
1860fb082831SRamesh Shanmugasundaram static const unsigned int drif0_ctrl_b_mux[] = {
1861fb082831SRamesh Shanmugasundaram 	RIF0_CLK_B_MARK, RIF0_SYNC_B_MARK,
1862fb082831SRamesh Shanmugasundaram };
1863fb082831SRamesh Shanmugasundaram static const unsigned int drif0_data0_b_pins[] = {
1864fb082831SRamesh Shanmugasundaram 	/* D0 */
1865fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(5, 1),
1866fb082831SRamesh Shanmugasundaram };
1867fb082831SRamesh Shanmugasundaram static const unsigned int drif0_data0_b_mux[] = {
1868fb082831SRamesh Shanmugasundaram 	RIF0_D0_B_MARK,
1869fb082831SRamesh Shanmugasundaram };
1870fb082831SRamesh Shanmugasundaram static const unsigned int drif0_data1_b_pins[] = {
1871fb082831SRamesh Shanmugasundaram 	/* D1 */
1872fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(5, 2),
1873fb082831SRamesh Shanmugasundaram };
1874fb082831SRamesh Shanmugasundaram static const unsigned int drif0_data1_b_mux[] = {
1875fb082831SRamesh Shanmugasundaram 	RIF0_D1_B_MARK,
1876fb082831SRamesh Shanmugasundaram };
1877fb082831SRamesh Shanmugasundaram static const unsigned int drif0_ctrl_c_pins[] = {
1878fb082831SRamesh Shanmugasundaram 	/* CLK, SYNC */
1879fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 15),
1880fb082831SRamesh Shanmugasundaram };
1881fb082831SRamesh Shanmugasundaram static const unsigned int drif0_ctrl_c_mux[] = {
1882fb082831SRamesh Shanmugasundaram 	RIF0_CLK_C_MARK, RIF0_SYNC_C_MARK,
1883fb082831SRamesh Shanmugasundaram };
1884fb082831SRamesh Shanmugasundaram static const unsigned int drif0_data0_c_pins[] = {
1885fb082831SRamesh Shanmugasundaram 	/* D0 */
1886fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(5, 13),
1887fb082831SRamesh Shanmugasundaram };
1888fb082831SRamesh Shanmugasundaram static const unsigned int drif0_data0_c_mux[] = {
1889fb082831SRamesh Shanmugasundaram 	RIF0_D0_C_MARK,
1890fb082831SRamesh Shanmugasundaram };
1891fb082831SRamesh Shanmugasundaram static const unsigned int drif0_data1_c_pins[] = {
1892fb082831SRamesh Shanmugasundaram 	/* D1 */
1893fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(5, 14),
1894fb082831SRamesh Shanmugasundaram };
1895fb082831SRamesh Shanmugasundaram static const unsigned int drif0_data1_c_mux[] = {
1896fb082831SRamesh Shanmugasundaram 	RIF0_D1_C_MARK,
1897fb082831SRamesh Shanmugasundaram };
1898fb082831SRamesh Shanmugasundaram /* - DRIF1 --------------------------------------------------------------- */
1899fb082831SRamesh Shanmugasundaram static const unsigned int drif1_ctrl_a_pins[] = {
1900fb082831SRamesh Shanmugasundaram 	/* CLK, SYNC */
1901fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
1902fb082831SRamesh Shanmugasundaram };
1903fb082831SRamesh Shanmugasundaram static const unsigned int drif1_ctrl_a_mux[] = {
1904fb082831SRamesh Shanmugasundaram 	RIF1_CLK_A_MARK, RIF1_SYNC_A_MARK,
1905fb082831SRamesh Shanmugasundaram };
1906fb082831SRamesh Shanmugasundaram static const unsigned int drif1_data0_a_pins[] = {
1907fb082831SRamesh Shanmugasundaram 	/* D0 */
1908fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(6, 19),
1909fb082831SRamesh Shanmugasundaram };
1910fb082831SRamesh Shanmugasundaram static const unsigned int drif1_data0_a_mux[] = {
1911fb082831SRamesh Shanmugasundaram 	RIF1_D0_A_MARK,
1912fb082831SRamesh Shanmugasundaram };
1913fb082831SRamesh Shanmugasundaram static const unsigned int drif1_data1_a_pins[] = {
1914fb082831SRamesh Shanmugasundaram 	/* D1 */
1915fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(6, 20),
1916fb082831SRamesh Shanmugasundaram };
1917fb082831SRamesh Shanmugasundaram static const unsigned int drif1_data1_a_mux[] = {
1918fb082831SRamesh Shanmugasundaram 	RIF1_D1_A_MARK,
1919fb082831SRamesh Shanmugasundaram };
1920fb082831SRamesh Shanmugasundaram static const unsigned int drif1_ctrl_b_pins[] = {
1921fb082831SRamesh Shanmugasundaram 	/* CLK, SYNC */
1922fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 3),
1923fb082831SRamesh Shanmugasundaram };
1924fb082831SRamesh Shanmugasundaram static const unsigned int drif1_ctrl_b_mux[] = {
1925fb082831SRamesh Shanmugasundaram 	RIF1_CLK_B_MARK, RIF1_SYNC_B_MARK,
1926fb082831SRamesh Shanmugasundaram };
1927fb082831SRamesh Shanmugasundaram static const unsigned int drif1_data0_b_pins[] = {
1928fb082831SRamesh Shanmugasundaram 	/* D0 */
1929fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(5, 7),
1930fb082831SRamesh Shanmugasundaram };
1931fb082831SRamesh Shanmugasundaram static const unsigned int drif1_data0_b_mux[] = {
1932fb082831SRamesh Shanmugasundaram 	RIF1_D0_B_MARK,
1933fb082831SRamesh Shanmugasundaram };
1934fb082831SRamesh Shanmugasundaram static const unsigned int drif1_data1_b_pins[] = {
1935fb082831SRamesh Shanmugasundaram 	/* D1 */
1936fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(5, 8),
1937fb082831SRamesh Shanmugasundaram };
1938fb082831SRamesh Shanmugasundaram static const unsigned int drif1_data1_b_mux[] = {
1939fb082831SRamesh Shanmugasundaram 	RIF1_D1_B_MARK,
1940fb082831SRamesh Shanmugasundaram };
1941fb082831SRamesh Shanmugasundaram static const unsigned int drif1_ctrl_c_pins[] = {
1942fb082831SRamesh Shanmugasundaram 	/* CLK, SYNC */
1943fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 11),
1944fb082831SRamesh Shanmugasundaram };
1945fb082831SRamesh Shanmugasundaram static const unsigned int drif1_ctrl_c_mux[] = {
1946fb082831SRamesh Shanmugasundaram 	RIF1_CLK_C_MARK, RIF1_SYNC_C_MARK,
1947fb082831SRamesh Shanmugasundaram };
1948fb082831SRamesh Shanmugasundaram static const unsigned int drif1_data0_c_pins[] = {
1949fb082831SRamesh Shanmugasundaram 	/* D0 */
1950fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(5, 6),
1951fb082831SRamesh Shanmugasundaram };
1952fb082831SRamesh Shanmugasundaram static const unsigned int drif1_data0_c_mux[] = {
1953fb082831SRamesh Shanmugasundaram 	RIF1_D0_C_MARK,
1954fb082831SRamesh Shanmugasundaram };
1955fb082831SRamesh Shanmugasundaram static const unsigned int drif1_data1_c_pins[] = {
1956fb082831SRamesh Shanmugasundaram 	/* D1 */
1957fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(5, 10),
1958fb082831SRamesh Shanmugasundaram };
1959fb082831SRamesh Shanmugasundaram static const unsigned int drif1_data1_c_mux[] = {
1960fb082831SRamesh Shanmugasundaram 	RIF1_D1_C_MARK,
1961fb082831SRamesh Shanmugasundaram };
1962fb082831SRamesh Shanmugasundaram /* - DRIF2 --------------------------------------------------------------- */
1963fb082831SRamesh Shanmugasundaram static const unsigned int drif2_ctrl_a_pins[] = {
1964fb082831SRamesh Shanmugasundaram 	/* CLK, SYNC */
1965fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
1966fb082831SRamesh Shanmugasundaram };
1967fb082831SRamesh Shanmugasundaram static const unsigned int drif2_ctrl_a_mux[] = {
1968fb082831SRamesh Shanmugasundaram 	RIF2_CLK_A_MARK, RIF2_SYNC_A_MARK,
1969fb082831SRamesh Shanmugasundaram };
1970fb082831SRamesh Shanmugasundaram static const unsigned int drif2_data0_a_pins[] = {
1971fb082831SRamesh Shanmugasundaram 	/* D0 */
1972fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(6, 7),
1973fb082831SRamesh Shanmugasundaram };
1974fb082831SRamesh Shanmugasundaram static const unsigned int drif2_data0_a_mux[] = {
1975fb082831SRamesh Shanmugasundaram 	RIF2_D0_A_MARK,
1976fb082831SRamesh Shanmugasundaram };
1977fb082831SRamesh Shanmugasundaram static const unsigned int drif2_data1_a_pins[] = {
1978fb082831SRamesh Shanmugasundaram 	/* D1 */
1979fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(6, 10),
1980fb082831SRamesh Shanmugasundaram };
1981fb082831SRamesh Shanmugasundaram static const unsigned int drif2_data1_a_mux[] = {
1982fb082831SRamesh Shanmugasundaram 	RIF2_D1_A_MARK,
1983fb082831SRamesh Shanmugasundaram };
1984fb082831SRamesh Shanmugasundaram static const unsigned int drif2_ctrl_b_pins[] = {
1985fb082831SRamesh Shanmugasundaram 	/* CLK, SYNC */
1986fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
1987fb082831SRamesh Shanmugasundaram };
1988fb082831SRamesh Shanmugasundaram static const unsigned int drif2_ctrl_b_mux[] = {
1989fb082831SRamesh Shanmugasundaram 	RIF2_CLK_B_MARK, RIF2_SYNC_B_MARK,
1990fb082831SRamesh Shanmugasundaram };
1991fb082831SRamesh Shanmugasundaram static const unsigned int drif2_data0_b_pins[] = {
1992fb082831SRamesh Shanmugasundaram 	/* D0 */
1993fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(6, 30),
1994fb082831SRamesh Shanmugasundaram };
1995fb082831SRamesh Shanmugasundaram static const unsigned int drif2_data0_b_mux[] = {
1996fb082831SRamesh Shanmugasundaram 	RIF2_D0_B_MARK,
1997fb082831SRamesh Shanmugasundaram };
1998fb082831SRamesh Shanmugasundaram static const unsigned int drif2_data1_b_pins[] = {
1999fb082831SRamesh Shanmugasundaram 	/* D1 */
2000fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(6, 31),
2001fb082831SRamesh Shanmugasundaram };
2002fb082831SRamesh Shanmugasundaram static const unsigned int drif2_data1_b_mux[] = {
2003fb082831SRamesh Shanmugasundaram 	RIF2_D1_B_MARK,
2004fb082831SRamesh Shanmugasundaram };
2005fb082831SRamesh Shanmugasundaram /* - DRIF3 --------------------------------------------------------------- */
2006fb082831SRamesh Shanmugasundaram static const unsigned int drif3_ctrl_a_pins[] = {
2007fb082831SRamesh Shanmugasundaram 	/* CLK, SYNC */
2008fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
2009fb082831SRamesh Shanmugasundaram };
2010fb082831SRamesh Shanmugasundaram static const unsigned int drif3_ctrl_a_mux[] = {
2011fb082831SRamesh Shanmugasundaram 	RIF3_CLK_A_MARK, RIF3_SYNC_A_MARK,
2012fb082831SRamesh Shanmugasundaram };
2013fb082831SRamesh Shanmugasundaram static const unsigned int drif3_data0_a_pins[] = {
2014fb082831SRamesh Shanmugasundaram 	/* D0 */
2015fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(6, 19),
2016fb082831SRamesh Shanmugasundaram };
2017fb082831SRamesh Shanmugasundaram static const unsigned int drif3_data0_a_mux[] = {
2018fb082831SRamesh Shanmugasundaram 	RIF3_D0_A_MARK,
2019fb082831SRamesh Shanmugasundaram };
2020fb082831SRamesh Shanmugasundaram static const unsigned int drif3_data1_a_pins[] = {
2021fb082831SRamesh Shanmugasundaram 	/* D1 */
2022fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(6, 20),
2023fb082831SRamesh Shanmugasundaram };
2024fb082831SRamesh Shanmugasundaram static const unsigned int drif3_data1_a_mux[] = {
2025fb082831SRamesh Shanmugasundaram 	RIF3_D1_A_MARK,
2026fb082831SRamesh Shanmugasundaram };
2027fb082831SRamesh Shanmugasundaram static const unsigned int drif3_ctrl_b_pins[] = {
2028fb082831SRamesh Shanmugasundaram 	/* CLK, SYNC */
2029fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
2030fb082831SRamesh Shanmugasundaram };
2031fb082831SRamesh Shanmugasundaram static const unsigned int drif3_ctrl_b_mux[] = {
2032fb082831SRamesh Shanmugasundaram 	RIF3_CLK_B_MARK, RIF3_SYNC_B_MARK,
2033fb082831SRamesh Shanmugasundaram };
2034fb082831SRamesh Shanmugasundaram static const unsigned int drif3_data0_b_pins[] = {
2035fb082831SRamesh Shanmugasundaram 	/* D0 */
2036fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(6, 28),
2037fb082831SRamesh Shanmugasundaram };
2038fb082831SRamesh Shanmugasundaram static const unsigned int drif3_data0_b_mux[] = {
2039fb082831SRamesh Shanmugasundaram 	RIF3_D0_B_MARK,
2040fb082831SRamesh Shanmugasundaram };
2041fb082831SRamesh Shanmugasundaram static const unsigned int drif3_data1_b_pins[] = {
2042fb082831SRamesh Shanmugasundaram 	/* D1 */
2043fb082831SRamesh Shanmugasundaram 	RCAR_GP_PIN(6, 29),
2044fb082831SRamesh Shanmugasundaram };
2045fb082831SRamesh Shanmugasundaram static const unsigned int drif3_data1_b_mux[] = {
2046fb082831SRamesh Shanmugasundaram 	RIF3_D1_B_MARK,
2047fb082831SRamesh Shanmugasundaram };
204874ce7a80SBiju Das #endif /* CONFIG_PINCTRL_PFC_R8A77960 || CONFIG_PINCTRL_PFC_R8A77961 */
2049fb082831SRamesh Shanmugasundaram 
2050cccc618aSNiklas Söderlund /* - DU --------------------------------------------------------------------- */
2051cccc618aSNiklas Söderlund static const unsigned int du_rgb666_pins[] = {
2052cccc618aSNiklas Söderlund 	/* R[7:2], G[7:2], B[7:2] */
2053cccc618aSNiklas Söderlund 	RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13),
2054cccc618aSNiklas Söderlund 	RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
2055cccc618aSNiklas Söderlund 	RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
2056cccc618aSNiklas Söderlund 	RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
2057cccc618aSNiklas Söderlund 	RCAR_GP_PIN(1, 7),  RCAR_GP_PIN(1, 6),  RCAR_GP_PIN(1, 5),
2058cccc618aSNiklas Söderlund 	RCAR_GP_PIN(1, 4),  RCAR_GP_PIN(1, 3),  RCAR_GP_PIN(1, 2),
2059cccc618aSNiklas Söderlund };
2060cccc618aSNiklas Söderlund static const unsigned int du_rgb666_mux[] = {
2061cccc618aSNiklas Söderlund 	DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
2062cccc618aSNiklas Söderlund 	DU_DR3_MARK, DU_DR2_MARK,
2063cccc618aSNiklas Söderlund 	DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
2064cccc618aSNiklas Söderlund 	DU_DG3_MARK, DU_DG2_MARK,
2065cccc618aSNiklas Söderlund 	DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
2066cccc618aSNiklas Söderlund 	DU_DB3_MARK, DU_DB2_MARK,
2067cccc618aSNiklas Söderlund };
2068cccc618aSNiklas Söderlund static const unsigned int du_rgb888_pins[] = {
2069cccc618aSNiklas Söderlund 	/* R[7:0], G[7:0], B[7:0] */
2070cccc618aSNiklas Söderlund 	RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13),
2071cccc618aSNiklas Söderlund 	RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
2072cccc618aSNiklas Söderlund 	RCAR_GP_PIN(0, 9),  RCAR_GP_PIN(0, 8),
2073cccc618aSNiklas Söderlund 	RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
2074cccc618aSNiklas Söderlund 	RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
2075cccc618aSNiklas Söderlund 	RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16),
2076cccc618aSNiklas Söderlund 	RCAR_GP_PIN(1, 7),  RCAR_GP_PIN(1, 6),  RCAR_GP_PIN(1, 5),
2077cccc618aSNiklas Söderlund 	RCAR_GP_PIN(1, 4),  RCAR_GP_PIN(1, 3),  RCAR_GP_PIN(1, 2),
2078cccc618aSNiklas Söderlund 	RCAR_GP_PIN(1, 1),  RCAR_GP_PIN(1, 0),
2079cccc618aSNiklas Söderlund };
2080cccc618aSNiklas Söderlund static const unsigned int du_rgb888_mux[] = {
2081cccc618aSNiklas Söderlund 	DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
2082cccc618aSNiklas Söderlund 	DU_DR3_MARK, DU_DR2_MARK, DU_DR1_MARK, DU_DR0_MARK,
2083cccc618aSNiklas Söderlund 	DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
2084cccc618aSNiklas Söderlund 	DU_DG3_MARK, DU_DG2_MARK, DU_DG1_MARK, DU_DG0_MARK,
2085cccc618aSNiklas Söderlund 	DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
2086cccc618aSNiklas Söderlund 	DU_DB3_MARK, DU_DB2_MARK, DU_DB1_MARK, DU_DB0_MARK,
2087cccc618aSNiklas Söderlund };
2088cccc618aSNiklas Söderlund static const unsigned int du_clk_out_0_pins[] = {
2089cccc618aSNiklas Söderlund 	/* CLKOUT */
2090cccc618aSNiklas Söderlund 	RCAR_GP_PIN(1, 27),
2091cccc618aSNiklas Söderlund };
2092cccc618aSNiklas Söderlund static const unsigned int du_clk_out_0_mux[] = {
2093cccc618aSNiklas Söderlund 	DU_DOTCLKOUT0_MARK
2094cccc618aSNiklas Söderlund };
2095cccc618aSNiklas Söderlund static const unsigned int du_clk_out_1_pins[] = {
2096cccc618aSNiklas Söderlund 	/* CLKOUT */
2097cccc618aSNiklas Söderlund 	RCAR_GP_PIN(2, 3),
2098cccc618aSNiklas Söderlund };
2099cccc618aSNiklas Söderlund static const unsigned int du_clk_out_1_mux[] = {
2100cccc618aSNiklas Söderlund 	DU_DOTCLKOUT1_MARK
2101cccc618aSNiklas Söderlund };
2102cccc618aSNiklas Söderlund static const unsigned int du_sync_pins[] = {
2103cccc618aSNiklas Söderlund 	/* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
2104cccc618aSNiklas Söderlund 	RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 4),
2105cccc618aSNiklas Söderlund };
2106cccc618aSNiklas Söderlund static const unsigned int du_sync_mux[] = {
2107cccc618aSNiklas Söderlund 	DU_EXVSYNC_DU_VSYNC_MARK, DU_EXHSYNC_DU_HSYNC_MARK
2108cccc618aSNiklas Söderlund };
2109cccc618aSNiklas Söderlund static const unsigned int du_oddf_pins[] = {
2110cccc618aSNiklas Söderlund 	/* EXDISP/EXODDF/EXCDE */
2111cccc618aSNiklas Söderlund 	RCAR_GP_PIN(2, 2),
2112cccc618aSNiklas Söderlund };
2113cccc618aSNiklas Söderlund static const unsigned int du_oddf_mux[] = {
2114cccc618aSNiklas Söderlund 	DU_EXODDF_DU_ODDF_DISP_CDE_MARK,
2115cccc618aSNiklas Söderlund };
2116cccc618aSNiklas Söderlund static const unsigned int du_cde_pins[] = {
2117cccc618aSNiklas Söderlund 	/* CDE */
2118cccc618aSNiklas Söderlund 	RCAR_GP_PIN(2, 0),
2119cccc618aSNiklas Söderlund };
2120cccc618aSNiklas Söderlund static const unsigned int du_cde_mux[] = {
2121cccc618aSNiklas Söderlund 	DU_CDE_MARK,
2122cccc618aSNiklas Söderlund };
2123cccc618aSNiklas Söderlund static const unsigned int du_disp_pins[] = {
2124cccc618aSNiklas Söderlund 	/* DISP */
2125cccc618aSNiklas Söderlund 	RCAR_GP_PIN(2, 1),
2126cccc618aSNiklas Söderlund };
2127cccc618aSNiklas Söderlund static const unsigned int du_disp_mux[] = {
2128cccc618aSNiklas Söderlund 	DU_DISP_MARK,
2129cccc618aSNiklas Söderlund };
2130cccc618aSNiklas Söderlund 
21310e4e4999SUlrich Hecht /* - HSCIF0 ----------------------------------------------------------------- */
21320e4e4999SUlrich Hecht static const unsigned int hscif0_data_pins[] = {
21330e4e4999SUlrich Hecht 	/* RX, TX */
21340e4e4999SUlrich Hecht 	RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
21350e4e4999SUlrich Hecht };
21360e4e4999SUlrich Hecht static const unsigned int hscif0_data_mux[] = {
21370e4e4999SUlrich Hecht 	HRX0_MARK, HTX0_MARK,
21380e4e4999SUlrich Hecht };
21390e4e4999SUlrich Hecht static const unsigned int hscif0_clk_pins[] = {
21400e4e4999SUlrich Hecht 	/* SCK */
21410e4e4999SUlrich Hecht 	RCAR_GP_PIN(5, 12),
21420e4e4999SUlrich Hecht };
21430e4e4999SUlrich Hecht static const unsigned int hscif0_clk_mux[] = {
21440e4e4999SUlrich Hecht 	HSCK0_MARK,
21450e4e4999SUlrich Hecht };
21460e4e4999SUlrich Hecht static const unsigned int hscif0_ctrl_pins[] = {
21470e4e4999SUlrich Hecht 	/* RTS, CTS */
21480e4e4999SUlrich Hecht 	RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 15),
21490e4e4999SUlrich Hecht };
21500e4e4999SUlrich Hecht static const unsigned int hscif0_ctrl_mux[] = {
21510e4e4999SUlrich Hecht 	HRTS0_N_MARK, HCTS0_N_MARK,
21520e4e4999SUlrich Hecht };
21530e4e4999SUlrich Hecht /* - HSCIF1 ----------------------------------------------------------------- */
21540e4e4999SUlrich Hecht static const unsigned int hscif1_data_a_pins[] = {
21550e4e4999SUlrich Hecht 	/* RX, TX */
21560e4e4999SUlrich Hecht 	RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
21570e4e4999SUlrich Hecht };
21580e4e4999SUlrich Hecht static const unsigned int hscif1_data_a_mux[] = {
21590e4e4999SUlrich Hecht 	HRX1_A_MARK, HTX1_A_MARK,
21600e4e4999SUlrich Hecht };
21610e4e4999SUlrich Hecht static const unsigned int hscif1_clk_a_pins[] = {
21620e4e4999SUlrich Hecht 	/* SCK */
21630e4e4999SUlrich Hecht 	RCAR_GP_PIN(6, 21),
21640e4e4999SUlrich Hecht };
21650e4e4999SUlrich Hecht static const unsigned int hscif1_clk_a_mux[] = {
21660e4e4999SUlrich Hecht 	HSCK1_A_MARK,
21670e4e4999SUlrich Hecht };
21680e4e4999SUlrich Hecht static const unsigned int hscif1_ctrl_a_pins[] = {
21690e4e4999SUlrich Hecht 	/* RTS, CTS */
21700e4e4999SUlrich Hecht 	RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 7),
21710e4e4999SUlrich Hecht };
21720e4e4999SUlrich Hecht static const unsigned int hscif1_ctrl_a_mux[] = {
21730e4e4999SUlrich Hecht 	HRTS1_N_A_MARK, HCTS1_N_A_MARK,
21740e4e4999SUlrich Hecht };
21750e4e4999SUlrich Hecht 
21760e4e4999SUlrich Hecht static const unsigned int hscif1_data_b_pins[] = {
21770e4e4999SUlrich Hecht 	/* RX, TX */
21780e4e4999SUlrich Hecht 	RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
21790e4e4999SUlrich Hecht };
21800e4e4999SUlrich Hecht static const unsigned int hscif1_data_b_mux[] = {
21810e4e4999SUlrich Hecht 	HRX1_B_MARK, HTX1_B_MARK,
21820e4e4999SUlrich Hecht };
21830e4e4999SUlrich Hecht static const unsigned int hscif1_clk_b_pins[] = {
21840e4e4999SUlrich Hecht 	/* SCK */
21850e4e4999SUlrich Hecht 	RCAR_GP_PIN(5, 0),
21860e4e4999SUlrich Hecht };
21870e4e4999SUlrich Hecht static const unsigned int hscif1_clk_b_mux[] = {
21880e4e4999SUlrich Hecht 	HSCK1_B_MARK,
21890e4e4999SUlrich Hecht };
21900e4e4999SUlrich Hecht static const unsigned int hscif1_ctrl_b_pins[] = {
21910e4e4999SUlrich Hecht 	/* RTS, CTS */
21920e4e4999SUlrich Hecht 	RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
21930e4e4999SUlrich Hecht };
21940e4e4999SUlrich Hecht static const unsigned int hscif1_ctrl_b_mux[] = {
21950e4e4999SUlrich Hecht 	HRTS1_N_B_MARK, HCTS1_N_B_MARK,
21960e4e4999SUlrich Hecht };
21970e4e4999SUlrich Hecht /* - HSCIF2 ----------------------------------------------------------------- */
21980e4e4999SUlrich Hecht static const unsigned int hscif2_data_a_pins[] = {
21990e4e4999SUlrich Hecht 	/* RX, TX */
22000e4e4999SUlrich Hecht 	RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
22010e4e4999SUlrich Hecht };
22020e4e4999SUlrich Hecht static const unsigned int hscif2_data_a_mux[] = {
22030e4e4999SUlrich Hecht 	HRX2_A_MARK, HTX2_A_MARK,
22040e4e4999SUlrich Hecht };
22050e4e4999SUlrich Hecht static const unsigned int hscif2_clk_a_pins[] = {
22060e4e4999SUlrich Hecht 	/* SCK */
22070e4e4999SUlrich Hecht 	RCAR_GP_PIN(6, 10),
22080e4e4999SUlrich Hecht };
22090e4e4999SUlrich Hecht static const unsigned int hscif2_clk_a_mux[] = {
22100e4e4999SUlrich Hecht 	HSCK2_A_MARK,
22110e4e4999SUlrich Hecht };
22120e4e4999SUlrich Hecht static const unsigned int hscif2_ctrl_a_pins[] = {
22130e4e4999SUlrich Hecht 	/* RTS, CTS */
22140e4e4999SUlrich Hecht 	RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
22150e4e4999SUlrich Hecht };
22160e4e4999SUlrich Hecht static const unsigned int hscif2_ctrl_a_mux[] = {
22170e4e4999SUlrich Hecht 	HRTS2_N_A_MARK, HCTS2_N_A_MARK,
22180e4e4999SUlrich Hecht };
22190e4e4999SUlrich Hecht 
22200e4e4999SUlrich Hecht static const unsigned int hscif2_data_b_pins[] = {
22210e4e4999SUlrich Hecht 	/* RX, TX */
22220e4e4999SUlrich Hecht 	RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
22230e4e4999SUlrich Hecht };
22240e4e4999SUlrich Hecht static const unsigned int hscif2_data_b_mux[] = {
22250e4e4999SUlrich Hecht 	HRX2_B_MARK, HTX2_B_MARK,
22260e4e4999SUlrich Hecht };
22270e4e4999SUlrich Hecht static const unsigned int hscif2_clk_b_pins[] = {
22280e4e4999SUlrich Hecht 	/* SCK */
22290e4e4999SUlrich Hecht 	RCAR_GP_PIN(6, 21),
22300e4e4999SUlrich Hecht };
22310e4e4999SUlrich Hecht static const unsigned int hscif2_clk_b_mux[] = {
22320e4e4999SUlrich Hecht 	HSCK2_B_MARK,
22330e4e4999SUlrich Hecht };
22340e4e4999SUlrich Hecht static const unsigned int hscif2_ctrl_b_pins[] = {
22350e4e4999SUlrich Hecht 	/* RTS, CTS */
22360e4e4999SUlrich Hecht 	RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 19),
22370e4e4999SUlrich Hecht };
22380e4e4999SUlrich Hecht static const unsigned int hscif2_ctrl_b_mux[] = {
22390e4e4999SUlrich Hecht 	HRTS2_N_B_MARK, HCTS2_N_B_MARK,
22400e4e4999SUlrich Hecht };
22410e4e4999SUlrich Hecht 
22420e4e4999SUlrich Hecht static const unsigned int hscif2_data_c_pins[] = {
22430e4e4999SUlrich Hecht 	/* RX, TX */
22440e4e4999SUlrich Hecht 	RCAR_GP_PIN(6, 25), RCAR_GP_PIN(6, 26),
22450e4e4999SUlrich Hecht };
22460e4e4999SUlrich Hecht static const unsigned int hscif2_data_c_mux[] = {
22470e4e4999SUlrich Hecht 	HRX2_C_MARK, HTX2_C_MARK,
22480e4e4999SUlrich Hecht };
22490e4e4999SUlrich Hecht static const unsigned int hscif2_clk_c_pins[] = {
22500e4e4999SUlrich Hecht 	/* SCK */
22510e4e4999SUlrich Hecht 	RCAR_GP_PIN(6, 24),
22520e4e4999SUlrich Hecht };
22530e4e4999SUlrich Hecht static const unsigned int hscif2_clk_c_mux[] = {
22540e4e4999SUlrich Hecht 	HSCK2_C_MARK,
22550e4e4999SUlrich Hecht };
22560e4e4999SUlrich Hecht static const unsigned int hscif2_ctrl_c_pins[] = {
22570e4e4999SUlrich Hecht 	/* RTS, CTS */
22580e4e4999SUlrich Hecht 	RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 27),
22590e4e4999SUlrich Hecht };
22600e4e4999SUlrich Hecht static const unsigned int hscif2_ctrl_c_mux[] = {
22610e4e4999SUlrich Hecht 	HRTS2_N_C_MARK, HCTS2_N_C_MARK,
22620e4e4999SUlrich Hecht };
22630e4e4999SUlrich Hecht /* - HSCIF3 ----------------------------------------------------------------- */
22640e4e4999SUlrich Hecht static const unsigned int hscif3_data_a_pins[] = {
22650e4e4999SUlrich Hecht 	/* RX, TX */
22660e4e4999SUlrich Hecht 	RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
22670e4e4999SUlrich Hecht };
22680e4e4999SUlrich Hecht static const unsigned int hscif3_data_a_mux[] = {
22690e4e4999SUlrich Hecht 	HRX3_A_MARK, HTX3_A_MARK,
22700e4e4999SUlrich Hecht };
22710e4e4999SUlrich Hecht static const unsigned int hscif3_clk_pins[] = {
22720e4e4999SUlrich Hecht 	/* SCK */
22730e4e4999SUlrich Hecht 	RCAR_GP_PIN(1, 22),
22740e4e4999SUlrich Hecht };
22750e4e4999SUlrich Hecht static const unsigned int hscif3_clk_mux[] = {
22760e4e4999SUlrich Hecht 	HSCK3_MARK,
22770e4e4999SUlrich Hecht };
22780e4e4999SUlrich Hecht static const unsigned int hscif3_ctrl_pins[] = {
22790e4e4999SUlrich Hecht 	/* RTS, CTS */
22800e4e4999SUlrich Hecht 	RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
22810e4e4999SUlrich Hecht };
22820e4e4999SUlrich Hecht static const unsigned int hscif3_ctrl_mux[] = {
22830e4e4999SUlrich Hecht 	HRTS3_N_MARK, HCTS3_N_MARK,
22840e4e4999SUlrich Hecht };
22850e4e4999SUlrich Hecht 
22860e4e4999SUlrich Hecht static const unsigned int hscif3_data_b_pins[] = {
22870e4e4999SUlrich Hecht 	/* RX, TX */
22880e4e4999SUlrich Hecht 	RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
22890e4e4999SUlrich Hecht };
22900e4e4999SUlrich Hecht static const unsigned int hscif3_data_b_mux[] = {
22910e4e4999SUlrich Hecht 	HRX3_B_MARK, HTX3_B_MARK,
22920e4e4999SUlrich Hecht };
22930e4e4999SUlrich Hecht static const unsigned int hscif3_data_c_pins[] = {
22940e4e4999SUlrich Hecht 	/* RX, TX */
22950e4e4999SUlrich Hecht 	RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
22960e4e4999SUlrich Hecht };
22970e4e4999SUlrich Hecht static const unsigned int hscif3_data_c_mux[] = {
22980e4e4999SUlrich Hecht 	HRX3_C_MARK, HTX3_C_MARK,
22990e4e4999SUlrich Hecht };
23000e4e4999SUlrich Hecht static const unsigned int hscif3_data_d_pins[] = {
23010e4e4999SUlrich Hecht 	/* RX, TX */
23020e4e4999SUlrich Hecht 	RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
23030e4e4999SUlrich Hecht };
23040e4e4999SUlrich Hecht static const unsigned int hscif3_data_d_mux[] = {
23050e4e4999SUlrich Hecht 	HRX3_D_MARK, HTX3_D_MARK,
23060e4e4999SUlrich Hecht };
23070e4e4999SUlrich Hecht /* - HSCIF4 ----------------------------------------------------------------- */
23080e4e4999SUlrich Hecht static const unsigned int hscif4_data_a_pins[] = {
23090e4e4999SUlrich Hecht 	/* RX, TX */
23100e4e4999SUlrich Hecht 	RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 13),
23110e4e4999SUlrich Hecht };
23120e4e4999SUlrich Hecht static const unsigned int hscif4_data_a_mux[] = {
23130e4e4999SUlrich Hecht 	HRX4_A_MARK, HTX4_A_MARK,
23140e4e4999SUlrich Hecht };
23150e4e4999SUlrich Hecht static const unsigned int hscif4_clk_pins[] = {
23160e4e4999SUlrich Hecht 	/* SCK */
23170e4e4999SUlrich Hecht 	RCAR_GP_PIN(1, 11),
23180e4e4999SUlrich Hecht };
23190e4e4999SUlrich Hecht static const unsigned int hscif4_clk_mux[] = {
23200e4e4999SUlrich Hecht 	HSCK4_MARK,
23210e4e4999SUlrich Hecht };
23220e4e4999SUlrich Hecht static const unsigned int hscif4_ctrl_pins[] = {
23230e4e4999SUlrich Hecht 	/* RTS, CTS */
23240e4e4999SUlrich Hecht 	RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14),
23250e4e4999SUlrich Hecht };
23260e4e4999SUlrich Hecht static const unsigned int hscif4_ctrl_mux[] = {
23270e4e4999SUlrich Hecht 	HRTS4_N_MARK, HCTS4_N_MARK,
23280e4e4999SUlrich Hecht };
23290e4e4999SUlrich Hecht 
23300e4e4999SUlrich Hecht static const unsigned int hscif4_data_b_pins[] = {
23310e4e4999SUlrich Hecht 	/* RX, TX */
23320e4e4999SUlrich Hecht 	RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
23330e4e4999SUlrich Hecht };
23340e4e4999SUlrich Hecht static const unsigned int hscif4_data_b_mux[] = {
23350e4e4999SUlrich Hecht 	HRX4_B_MARK, HTX4_B_MARK,
23360e4e4999SUlrich Hecht };
23370e4e4999SUlrich Hecht 
233802609a23SUlrich Hecht /* - I2C -------------------------------------------------------------------- */
23398d7bcad6STakeshi Kihara static const unsigned int i2c0_pins[] = {
23408d7bcad6STakeshi Kihara 	/* SCL, SDA */
23418d7bcad6STakeshi Kihara 	RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
23428d7bcad6STakeshi Kihara };
23438d7bcad6STakeshi Kihara 
23448d7bcad6STakeshi Kihara static const unsigned int i2c0_mux[] = {
23458d7bcad6STakeshi Kihara 	SCL0_MARK, SDA0_MARK,
23468d7bcad6STakeshi Kihara };
23478d7bcad6STakeshi Kihara 
234802609a23SUlrich Hecht static const unsigned int i2c1_a_pins[] = {
234902609a23SUlrich Hecht 	/* SDA, SCL */
235002609a23SUlrich Hecht 	RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
235102609a23SUlrich Hecht };
235202609a23SUlrich Hecht static const unsigned int i2c1_a_mux[] = {
235302609a23SUlrich Hecht 	SDA1_A_MARK, SCL1_A_MARK,
235402609a23SUlrich Hecht };
235502609a23SUlrich Hecht static const unsigned int i2c1_b_pins[] = {
235602609a23SUlrich Hecht 	/* SDA, SCL */
235702609a23SUlrich Hecht 	RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 23),
235802609a23SUlrich Hecht };
235902609a23SUlrich Hecht static const unsigned int i2c1_b_mux[] = {
236002609a23SUlrich Hecht 	SDA1_B_MARK, SCL1_B_MARK,
236102609a23SUlrich Hecht };
236202609a23SUlrich Hecht static const unsigned int i2c2_a_pins[] = {
236302609a23SUlrich Hecht 	/* SDA, SCL */
236402609a23SUlrich Hecht 	RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 4),
236502609a23SUlrich Hecht };
236602609a23SUlrich Hecht static const unsigned int i2c2_a_mux[] = {
236702609a23SUlrich Hecht 	SDA2_A_MARK, SCL2_A_MARK,
236802609a23SUlrich Hecht };
236902609a23SUlrich Hecht static const unsigned int i2c2_b_pins[] = {
237002609a23SUlrich Hecht 	/* SDA, SCL */
237102609a23SUlrich Hecht 	RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 12),
237202609a23SUlrich Hecht };
237302609a23SUlrich Hecht static const unsigned int i2c2_b_mux[] = {
237402609a23SUlrich Hecht 	SDA2_B_MARK, SCL2_B_MARK,
237502609a23SUlrich Hecht };
23768d7bcad6STakeshi Kihara 
23778d7bcad6STakeshi Kihara static const unsigned int i2c3_pins[] = {
23788d7bcad6STakeshi Kihara 	/* SCL, SDA */
23798d7bcad6STakeshi Kihara 	RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
23808d7bcad6STakeshi Kihara };
23818d7bcad6STakeshi Kihara 
23828d7bcad6STakeshi Kihara static const unsigned int i2c3_mux[] = {
23838d7bcad6STakeshi Kihara 	SCL3_MARK, SDA3_MARK,
23848d7bcad6STakeshi Kihara };
23858d7bcad6STakeshi Kihara 
23868d7bcad6STakeshi Kihara static const unsigned int i2c5_pins[] = {
23878d7bcad6STakeshi Kihara 	/* SCL, SDA */
23888d7bcad6STakeshi Kihara 	RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 14),
23898d7bcad6STakeshi Kihara };
23908d7bcad6STakeshi Kihara 
23918d7bcad6STakeshi Kihara static const unsigned int i2c5_mux[] = {
23928d7bcad6STakeshi Kihara 	SCL5_MARK, SDA5_MARK,
23938d7bcad6STakeshi Kihara };
23948d7bcad6STakeshi Kihara 
239502609a23SUlrich Hecht static const unsigned int i2c6_a_pins[] = {
239602609a23SUlrich Hecht 	/* SDA, SCL */
239702609a23SUlrich Hecht 	RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
239802609a23SUlrich Hecht };
239902609a23SUlrich Hecht static const unsigned int i2c6_a_mux[] = {
240002609a23SUlrich Hecht 	SDA6_A_MARK, SCL6_A_MARK,
240102609a23SUlrich Hecht };
240202609a23SUlrich Hecht static const unsigned int i2c6_b_pins[] = {
240302609a23SUlrich Hecht 	/* SDA, SCL */
240402609a23SUlrich Hecht 	RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
240502609a23SUlrich Hecht };
240602609a23SUlrich Hecht static const unsigned int i2c6_b_mux[] = {
240702609a23SUlrich Hecht 	SDA6_B_MARK, SCL6_B_MARK,
240802609a23SUlrich Hecht };
240902609a23SUlrich Hecht static const unsigned int i2c6_c_pins[] = {
241002609a23SUlrich Hecht 	/* SDA, SCL */
241102609a23SUlrich Hecht 	RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14),
241202609a23SUlrich Hecht };
241302609a23SUlrich Hecht static const unsigned int i2c6_c_mux[] = {
241402609a23SUlrich Hecht 	SDA6_C_MARK, SCL6_C_MARK,
241502609a23SUlrich Hecht };
241602609a23SUlrich Hecht 
2417b014912fSTakeshi Kihara /* - INTC-EX ---------------------------------------------------------------- */
2418b014912fSTakeshi Kihara static const unsigned int intc_ex_irq0_pins[] = {
2419b014912fSTakeshi Kihara 	/* IRQ0 */
2420b014912fSTakeshi Kihara 	RCAR_GP_PIN(2, 0),
2421b014912fSTakeshi Kihara };
2422b014912fSTakeshi Kihara static const unsigned int intc_ex_irq0_mux[] = {
2423b014912fSTakeshi Kihara 	IRQ0_MARK,
2424b014912fSTakeshi Kihara };
2425b014912fSTakeshi Kihara static const unsigned int intc_ex_irq1_pins[] = {
2426b014912fSTakeshi Kihara 	/* IRQ1 */
2427b014912fSTakeshi Kihara 	RCAR_GP_PIN(2, 1),
2428b014912fSTakeshi Kihara };
2429b014912fSTakeshi Kihara static const unsigned int intc_ex_irq1_mux[] = {
2430b014912fSTakeshi Kihara 	IRQ1_MARK,
2431b014912fSTakeshi Kihara };
2432b014912fSTakeshi Kihara static const unsigned int intc_ex_irq2_pins[] = {
2433b014912fSTakeshi Kihara 	/* IRQ2 */
2434b014912fSTakeshi Kihara 	RCAR_GP_PIN(2, 2),
2435b014912fSTakeshi Kihara };
2436b014912fSTakeshi Kihara static const unsigned int intc_ex_irq2_mux[] = {
2437b014912fSTakeshi Kihara 	IRQ2_MARK,
2438b014912fSTakeshi Kihara };
2439b014912fSTakeshi Kihara static const unsigned int intc_ex_irq3_pins[] = {
2440b014912fSTakeshi Kihara 	/* IRQ3 */
2441b014912fSTakeshi Kihara 	RCAR_GP_PIN(2, 3),
2442b014912fSTakeshi Kihara };
2443b014912fSTakeshi Kihara static const unsigned int intc_ex_irq3_mux[] = {
2444b014912fSTakeshi Kihara 	IRQ3_MARK,
2445b014912fSTakeshi Kihara };
2446b014912fSTakeshi Kihara static const unsigned int intc_ex_irq4_pins[] = {
2447b014912fSTakeshi Kihara 	/* IRQ4 */
2448b014912fSTakeshi Kihara 	RCAR_GP_PIN(2, 4),
2449b014912fSTakeshi Kihara };
2450b014912fSTakeshi Kihara static const unsigned int intc_ex_irq4_mux[] = {
2451b014912fSTakeshi Kihara 	IRQ4_MARK,
2452b014912fSTakeshi Kihara };
2453b014912fSTakeshi Kihara static const unsigned int intc_ex_irq5_pins[] = {
2454b014912fSTakeshi Kihara 	/* IRQ5 */
2455b014912fSTakeshi Kihara 	RCAR_GP_PIN(2, 5),
2456b014912fSTakeshi Kihara };
2457b014912fSTakeshi Kihara static const unsigned int intc_ex_irq5_mux[] = {
2458b014912fSTakeshi Kihara 	IRQ5_MARK,
2459b014912fSTakeshi Kihara };
2460b014912fSTakeshi Kihara 
2461ce34fb3cSAndrey Gusakov #if defined(CONFIG_PINCTRL_PFC_R8A77960) || defined(CONFIG_PINCTRL_PFC_R8A77961)
2462ce34fb3cSAndrey Gusakov /* - MLB+ ------------------------------------------------------------------- */
2463ce34fb3cSAndrey Gusakov static const unsigned int mlb_3pin_pins[] = {
2464ce34fb3cSAndrey Gusakov 	RCAR_GP_PIN(5, 23), RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 25),
2465ce34fb3cSAndrey Gusakov };
2466ce34fb3cSAndrey Gusakov static const unsigned int mlb_3pin_mux[] = {
2467ce34fb3cSAndrey Gusakov 	MLB_CLK_MARK, MLB_SIG_MARK, MLB_DAT_MARK,
2468ce34fb3cSAndrey Gusakov };
2469ce34fb3cSAndrey Gusakov #endif /* CONFIG_PINCTRL_PFC_R8A77960 || CONFIG_PINCTRL_PFC_R8A77961 */
2470ce34fb3cSAndrey Gusakov 
24714753231cSTakeshi Kihara /* - MSIOF0 ----------------------------------------------------------------- */
24724753231cSTakeshi Kihara static const unsigned int msiof0_clk_pins[] = {
24734753231cSTakeshi Kihara 	/* SCK */
24744753231cSTakeshi Kihara 	RCAR_GP_PIN(5, 17),
24754753231cSTakeshi Kihara };
24764753231cSTakeshi Kihara static const unsigned int msiof0_clk_mux[] = {
24774753231cSTakeshi Kihara 	MSIOF0_SCK_MARK,
24784753231cSTakeshi Kihara };
24794753231cSTakeshi Kihara static const unsigned int msiof0_sync_pins[] = {
24804753231cSTakeshi Kihara 	/* SYNC */
24814753231cSTakeshi Kihara 	RCAR_GP_PIN(5, 18),
24824753231cSTakeshi Kihara };
24834753231cSTakeshi Kihara static const unsigned int msiof0_sync_mux[] = {
24844753231cSTakeshi Kihara 	MSIOF0_SYNC_MARK,
24854753231cSTakeshi Kihara };
24864753231cSTakeshi Kihara static const unsigned int msiof0_ss1_pins[] = {
24874753231cSTakeshi Kihara 	/* SS1 */
24884753231cSTakeshi Kihara 	RCAR_GP_PIN(5, 19),
24894753231cSTakeshi Kihara };
24904753231cSTakeshi Kihara static const unsigned int msiof0_ss1_mux[] = {
24914753231cSTakeshi Kihara 	MSIOF0_SS1_MARK,
24924753231cSTakeshi Kihara };
24934753231cSTakeshi Kihara static const unsigned int msiof0_ss2_pins[] = {
24944753231cSTakeshi Kihara 	/* SS2 */
24954753231cSTakeshi Kihara 	RCAR_GP_PIN(5, 21),
24964753231cSTakeshi Kihara };
24974753231cSTakeshi Kihara static const unsigned int msiof0_ss2_mux[] = {
24984753231cSTakeshi Kihara 	MSIOF0_SS2_MARK,
24994753231cSTakeshi Kihara };
25004753231cSTakeshi Kihara static const unsigned int msiof0_txd_pins[] = {
25014753231cSTakeshi Kihara 	/* TXD */
25024753231cSTakeshi Kihara 	RCAR_GP_PIN(5, 20),
25034753231cSTakeshi Kihara };
25044753231cSTakeshi Kihara static const unsigned int msiof0_txd_mux[] = {
25054753231cSTakeshi Kihara 	MSIOF0_TXD_MARK,
25064753231cSTakeshi Kihara };
25074753231cSTakeshi Kihara static const unsigned int msiof0_rxd_pins[] = {
25084753231cSTakeshi Kihara 	/* RXD */
25094753231cSTakeshi Kihara 	RCAR_GP_PIN(5, 22),
25104753231cSTakeshi Kihara };
25114753231cSTakeshi Kihara static const unsigned int msiof0_rxd_mux[] = {
25124753231cSTakeshi Kihara 	MSIOF0_RXD_MARK,
25134753231cSTakeshi Kihara };
25144753231cSTakeshi Kihara /* - MSIOF1 ----------------------------------------------------------------- */
25154753231cSTakeshi Kihara static const unsigned int msiof1_clk_a_pins[] = {
25164753231cSTakeshi Kihara 	/* SCK */
25174753231cSTakeshi Kihara 	RCAR_GP_PIN(6, 8),
25184753231cSTakeshi Kihara };
25194753231cSTakeshi Kihara static const unsigned int msiof1_clk_a_mux[] = {
25204753231cSTakeshi Kihara 	MSIOF1_SCK_A_MARK,
25214753231cSTakeshi Kihara };
25224753231cSTakeshi Kihara static const unsigned int msiof1_sync_a_pins[] = {
25234753231cSTakeshi Kihara 	/* SYNC */
25244753231cSTakeshi Kihara 	RCAR_GP_PIN(6, 9),
25254753231cSTakeshi Kihara };
25264753231cSTakeshi Kihara static const unsigned int msiof1_sync_a_mux[] = {
25274753231cSTakeshi Kihara 	MSIOF1_SYNC_A_MARK,
25284753231cSTakeshi Kihara };
25294753231cSTakeshi Kihara static const unsigned int msiof1_ss1_a_pins[] = {
25304753231cSTakeshi Kihara 	/* SS1 */
25314753231cSTakeshi Kihara 	RCAR_GP_PIN(6, 5),
25324753231cSTakeshi Kihara };
25334753231cSTakeshi Kihara static const unsigned int msiof1_ss1_a_mux[] = {
25344753231cSTakeshi Kihara 	MSIOF1_SS1_A_MARK,
25354753231cSTakeshi Kihara };
25364753231cSTakeshi Kihara static const unsigned int msiof1_ss2_a_pins[] = {
25374753231cSTakeshi Kihara 	/* SS2 */
25384753231cSTakeshi Kihara 	RCAR_GP_PIN(6, 6),
25394753231cSTakeshi Kihara };
25404753231cSTakeshi Kihara static const unsigned int msiof1_ss2_a_mux[] = {
25414753231cSTakeshi Kihara 	MSIOF1_SS2_A_MARK,
25424753231cSTakeshi Kihara };
25434753231cSTakeshi Kihara static const unsigned int msiof1_txd_a_pins[] = {
25444753231cSTakeshi Kihara 	/* TXD */
25454753231cSTakeshi Kihara 	RCAR_GP_PIN(6, 7),
25464753231cSTakeshi Kihara };
25474753231cSTakeshi Kihara static const unsigned int msiof1_txd_a_mux[] = {
25484753231cSTakeshi Kihara 	MSIOF1_TXD_A_MARK,
25494753231cSTakeshi Kihara };
25504753231cSTakeshi Kihara static const unsigned int msiof1_rxd_a_pins[] = {
25514753231cSTakeshi Kihara 	/* RXD */
25524753231cSTakeshi Kihara 	RCAR_GP_PIN(6, 10),
25534753231cSTakeshi Kihara };
25544753231cSTakeshi Kihara static const unsigned int msiof1_rxd_a_mux[] = {
25554753231cSTakeshi Kihara 	MSIOF1_RXD_A_MARK,
25564753231cSTakeshi Kihara };
25574753231cSTakeshi Kihara static const unsigned int msiof1_clk_b_pins[] = {
25584753231cSTakeshi Kihara 	/* SCK */
25594753231cSTakeshi Kihara 	RCAR_GP_PIN(5, 9),
25604753231cSTakeshi Kihara };
25614753231cSTakeshi Kihara static const unsigned int msiof1_clk_b_mux[] = {
25624753231cSTakeshi Kihara 	MSIOF1_SCK_B_MARK,
25634753231cSTakeshi Kihara };
25644753231cSTakeshi Kihara static const unsigned int msiof1_sync_b_pins[] = {
25654753231cSTakeshi Kihara 	/* SYNC */
25664753231cSTakeshi Kihara 	RCAR_GP_PIN(5, 3),
25674753231cSTakeshi Kihara };
25684753231cSTakeshi Kihara static const unsigned int msiof1_sync_b_mux[] = {
25694753231cSTakeshi Kihara 	MSIOF1_SYNC_B_MARK,
25704753231cSTakeshi Kihara };
25714753231cSTakeshi Kihara static const unsigned int msiof1_ss1_b_pins[] = {
25724753231cSTakeshi Kihara 	/* SS1 */
25734753231cSTakeshi Kihara 	RCAR_GP_PIN(5, 4),
25744753231cSTakeshi Kihara };
25754753231cSTakeshi Kihara static const unsigned int msiof1_ss1_b_mux[] = {
25764753231cSTakeshi Kihara 	MSIOF1_SS1_B_MARK,
25774753231cSTakeshi Kihara };
25784753231cSTakeshi Kihara static const unsigned int msiof1_ss2_b_pins[] = {
25794753231cSTakeshi Kihara 	/* SS2 */
25804753231cSTakeshi Kihara 	RCAR_GP_PIN(5, 0),
25814753231cSTakeshi Kihara };
25824753231cSTakeshi Kihara static const unsigned int msiof1_ss2_b_mux[] = {
25834753231cSTakeshi Kihara 	MSIOF1_SS2_B_MARK,
25844753231cSTakeshi Kihara };
25854753231cSTakeshi Kihara static const unsigned int msiof1_txd_b_pins[] = {
25864753231cSTakeshi Kihara 	/* TXD */
25874753231cSTakeshi Kihara 	RCAR_GP_PIN(5, 8),
25884753231cSTakeshi Kihara };
25894753231cSTakeshi Kihara static const unsigned int msiof1_txd_b_mux[] = {
25904753231cSTakeshi Kihara 	MSIOF1_TXD_B_MARK,
25914753231cSTakeshi Kihara };
25924753231cSTakeshi Kihara static const unsigned int msiof1_rxd_b_pins[] = {
25934753231cSTakeshi Kihara 	/* RXD */
25944753231cSTakeshi Kihara 	RCAR_GP_PIN(5, 7),
25954753231cSTakeshi Kihara };
25964753231cSTakeshi Kihara static const unsigned int msiof1_rxd_b_mux[] = {
25974753231cSTakeshi Kihara 	MSIOF1_RXD_B_MARK,
25984753231cSTakeshi Kihara };
25994753231cSTakeshi Kihara static const unsigned int msiof1_clk_c_pins[] = {
26004753231cSTakeshi Kihara 	/* SCK */
26014753231cSTakeshi Kihara 	RCAR_GP_PIN(6, 17),
26024753231cSTakeshi Kihara };
26034753231cSTakeshi Kihara static const unsigned int msiof1_clk_c_mux[] = {
26044753231cSTakeshi Kihara 	MSIOF1_SCK_C_MARK,
26054753231cSTakeshi Kihara };
26064753231cSTakeshi Kihara static const unsigned int msiof1_sync_c_pins[] = {
26074753231cSTakeshi Kihara 	/* SYNC */
26084753231cSTakeshi Kihara 	RCAR_GP_PIN(6, 18),
26094753231cSTakeshi Kihara };
26104753231cSTakeshi Kihara static const unsigned int msiof1_sync_c_mux[] = {
26114753231cSTakeshi Kihara 	MSIOF1_SYNC_C_MARK,
26124753231cSTakeshi Kihara };
26134753231cSTakeshi Kihara static const unsigned int msiof1_ss1_c_pins[] = {
26144753231cSTakeshi Kihara 	/* SS1 */
26154753231cSTakeshi Kihara 	RCAR_GP_PIN(6, 21),
26164753231cSTakeshi Kihara };
26174753231cSTakeshi Kihara static const unsigned int msiof1_ss1_c_mux[] = {
26184753231cSTakeshi Kihara 	MSIOF1_SS1_C_MARK,
26194753231cSTakeshi Kihara };
26204753231cSTakeshi Kihara static const unsigned int msiof1_ss2_c_pins[] = {
26214753231cSTakeshi Kihara 	/* SS2 */
26224753231cSTakeshi Kihara 	RCAR_GP_PIN(6, 27),
26234753231cSTakeshi Kihara };
26244753231cSTakeshi Kihara static const unsigned int msiof1_ss2_c_mux[] = {
26254753231cSTakeshi Kihara 	MSIOF1_SS2_C_MARK,
26264753231cSTakeshi Kihara };
26274753231cSTakeshi Kihara static const unsigned int msiof1_txd_c_pins[] = {
26284753231cSTakeshi Kihara 	/* TXD */
26294753231cSTakeshi Kihara 	RCAR_GP_PIN(6, 20),
26304753231cSTakeshi Kihara };
26314753231cSTakeshi Kihara static const unsigned int msiof1_txd_c_mux[] = {
26324753231cSTakeshi Kihara 	MSIOF1_TXD_C_MARK,
26334753231cSTakeshi Kihara };
26344753231cSTakeshi Kihara static const unsigned int msiof1_rxd_c_pins[] = {
26354753231cSTakeshi Kihara 	/* RXD */
26364753231cSTakeshi Kihara 	RCAR_GP_PIN(6, 19),
26374753231cSTakeshi Kihara };
26384753231cSTakeshi Kihara static const unsigned int msiof1_rxd_c_mux[] = {
26394753231cSTakeshi Kihara 	MSIOF1_RXD_C_MARK,
26404753231cSTakeshi Kihara };
26414753231cSTakeshi Kihara static const unsigned int msiof1_clk_d_pins[] = {
26424753231cSTakeshi Kihara 	/* SCK */
26434753231cSTakeshi Kihara 	RCAR_GP_PIN(5, 12),
26444753231cSTakeshi Kihara };
26454753231cSTakeshi Kihara static const unsigned int msiof1_clk_d_mux[] = {
26464753231cSTakeshi Kihara 	MSIOF1_SCK_D_MARK,
26474753231cSTakeshi Kihara };
26484753231cSTakeshi Kihara static const unsigned int msiof1_sync_d_pins[] = {
26494753231cSTakeshi Kihara 	/* SYNC */
26504753231cSTakeshi Kihara 	RCAR_GP_PIN(5, 15),
26514753231cSTakeshi Kihara };
26524753231cSTakeshi Kihara static const unsigned int msiof1_sync_d_mux[] = {
26534753231cSTakeshi Kihara 	MSIOF1_SYNC_D_MARK,
26544753231cSTakeshi Kihara };
26554753231cSTakeshi Kihara static const unsigned int msiof1_ss1_d_pins[] = {
26564753231cSTakeshi Kihara 	/* SS1 */
26574753231cSTakeshi Kihara 	RCAR_GP_PIN(5, 16),
26584753231cSTakeshi Kihara };
26594753231cSTakeshi Kihara static const unsigned int msiof1_ss1_d_mux[] = {
26604753231cSTakeshi Kihara 	MSIOF1_SS1_D_MARK,
26614753231cSTakeshi Kihara };
26624753231cSTakeshi Kihara static const unsigned int msiof1_ss2_d_pins[] = {
26634753231cSTakeshi Kihara 	/* SS2 */
26644753231cSTakeshi Kihara 	RCAR_GP_PIN(5, 21),
26654753231cSTakeshi Kihara };
26664753231cSTakeshi Kihara static const unsigned int msiof1_ss2_d_mux[] = {
26674753231cSTakeshi Kihara 	MSIOF1_SS2_D_MARK,
26684753231cSTakeshi Kihara };
26694753231cSTakeshi Kihara static const unsigned int msiof1_txd_d_pins[] = {
26704753231cSTakeshi Kihara 	/* TXD */
26714753231cSTakeshi Kihara 	RCAR_GP_PIN(5, 14),
26724753231cSTakeshi Kihara };
26734753231cSTakeshi Kihara static const unsigned int msiof1_txd_d_mux[] = {
26744753231cSTakeshi Kihara 	MSIOF1_TXD_D_MARK,
26754753231cSTakeshi Kihara };
26764753231cSTakeshi Kihara static const unsigned int msiof1_rxd_d_pins[] = {
26774753231cSTakeshi Kihara 	/* RXD */
26784753231cSTakeshi Kihara 	RCAR_GP_PIN(5, 13),
26794753231cSTakeshi Kihara };
26804753231cSTakeshi Kihara static const unsigned int msiof1_rxd_d_mux[] = {
26814753231cSTakeshi Kihara 	MSIOF1_RXD_D_MARK,
26824753231cSTakeshi Kihara };
26834753231cSTakeshi Kihara static const unsigned int msiof1_clk_e_pins[] = {
26844753231cSTakeshi Kihara 	/* SCK */
26854753231cSTakeshi Kihara 	RCAR_GP_PIN(3, 0),
26864753231cSTakeshi Kihara };
26874753231cSTakeshi Kihara static const unsigned int msiof1_clk_e_mux[] = {
26884753231cSTakeshi Kihara 	MSIOF1_SCK_E_MARK,
26894753231cSTakeshi Kihara };
26904753231cSTakeshi Kihara static const unsigned int msiof1_sync_e_pins[] = {
26914753231cSTakeshi Kihara 	/* SYNC */
26924753231cSTakeshi Kihara 	RCAR_GP_PIN(3, 1),
26934753231cSTakeshi Kihara };
26944753231cSTakeshi Kihara static const unsigned int msiof1_sync_e_mux[] = {
26954753231cSTakeshi Kihara 	MSIOF1_SYNC_E_MARK,
26964753231cSTakeshi Kihara };
26974753231cSTakeshi Kihara static const unsigned int msiof1_ss1_e_pins[] = {
26984753231cSTakeshi Kihara 	/* SS1 */
26994753231cSTakeshi Kihara 	RCAR_GP_PIN(3, 4),
27004753231cSTakeshi Kihara };
27014753231cSTakeshi Kihara static const unsigned int msiof1_ss1_e_mux[] = {
27024753231cSTakeshi Kihara 	MSIOF1_SS1_E_MARK,
27034753231cSTakeshi Kihara };
27044753231cSTakeshi Kihara static const unsigned int msiof1_ss2_e_pins[] = {
27054753231cSTakeshi Kihara 	/* SS2 */
27064753231cSTakeshi Kihara 	RCAR_GP_PIN(3, 5),
27074753231cSTakeshi Kihara };
27084753231cSTakeshi Kihara static const unsigned int msiof1_ss2_e_mux[] = {
27094753231cSTakeshi Kihara 	MSIOF1_SS2_E_MARK,
27104753231cSTakeshi Kihara };
27114753231cSTakeshi Kihara static const unsigned int msiof1_txd_e_pins[] = {
27124753231cSTakeshi Kihara 	/* TXD */
27134753231cSTakeshi Kihara 	RCAR_GP_PIN(3, 3),
27144753231cSTakeshi Kihara };
27154753231cSTakeshi Kihara static const unsigned int msiof1_txd_e_mux[] = {
27164753231cSTakeshi Kihara 	MSIOF1_TXD_E_MARK,
27174753231cSTakeshi Kihara };
27184753231cSTakeshi Kihara static const unsigned int msiof1_rxd_e_pins[] = {
27194753231cSTakeshi Kihara 	/* RXD */
27204753231cSTakeshi Kihara 	RCAR_GP_PIN(3, 2),
27214753231cSTakeshi Kihara };
27224753231cSTakeshi Kihara static const unsigned int msiof1_rxd_e_mux[] = {
27234753231cSTakeshi Kihara 	MSIOF1_RXD_E_MARK,
27244753231cSTakeshi Kihara };
27254753231cSTakeshi Kihara static const unsigned int msiof1_clk_f_pins[] = {
27264753231cSTakeshi Kihara 	/* SCK */
27274753231cSTakeshi Kihara 	RCAR_GP_PIN(5, 23),
27284753231cSTakeshi Kihara };
27294753231cSTakeshi Kihara static const unsigned int msiof1_clk_f_mux[] = {
27304753231cSTakeshi Kihara 	MSIOF1_SCK_F_MARK,
27314753231cSTakeshi Kihara };
27324753231cSTakeshi Kihara static const unsigned int msiof1_sync_f_pins[] = {
27334753231cSTakeshi Kihara 	/* SYNC */
27344753231cSTakeshi Kihara 	RCAR_GP_PIN(5, 24),
27354753231cSTakeshi Kihara };
27364753231cSTakeshi Kihara static const unsigned int msiof1_sync_f_mux[] = {
27374753231cSTakeshi Kihara 	MSIOF1_SYNC_F_MARK,
27384753231cSTakeshi Kihara };
27394753231cSTakeshi Kihara static const unsigned int msiof1_ss1_f_pins[] = {
27404753231cSTakeshi Kihara 	/* SS1 */
27414753231cSTakeshi Kihara 	RCAR_GP_PIN(6, 1),
27424753231cSTakeshi Kihara };
27434753231cSTakeshi Kihara static const unsigned int msiof1_ss1_f_mux[] = {
27444753231cSTakeshi Kihara 	MSIOF1_SS1_F_MARK,
27454753231cSTakeshi Kihara };
27464753231cSTakeshi Kihara static const unsigned int msiof1_ss2_f_pins[] = {
27474753231cSTakeshi Kihara 	/* SS2 */
27484753231cSTakeshi Kihara 	RCAR_GP_PIN(6, 2),
27494753231cSTakeshi Kihara };
27504753231cSTakeshi Kihara static const unsigned int msiof1_ss2_f_mux[] = {
27514753231cSTakeshi Kihara 	MSIOF1_SS2_F_MARK,
27524753231cSTakeshi Kihara };
27534753231cSTakeshi Kihara static const unsigned int msiof1_txd_f_pins[] = {
27544753231cSTakeshi Kihara 	/* TXD */
27554753231cSTakeshi Kihara 	RCAR_GP_PIN(6, 0),
27564753231cSTakeshi Kihara };
27574753231cSTakeshi Kihara static const unsigned int msiof1_txd_f_mux[] = {
27584753231cSTakeshi Kihara 	MSIOF1_TXD_F_MARK,
27594753231cSTakeshi Kihara };
27604753231cSTakeshi Kihara static const unsigned int msiof1_rxd_f_pins[] = {
27614753231cSTakeshi Kihara 	/* RXD */
27624753231cSTakeshi Kihara 	RCAR_GP_PIN(5, 25),
27634753231cSTakeshi Kihara };
27644753231cSTakeshi Kihara static const unsigned int msiof1_rxd_f_mux[] = {
27654753231cSTakeshi Kihara 	MSIOF1_RXD_F_MARK,
27664753231cSTakeshi Kihara };
27674753231cSTakeshi Kihara static const unsigned int msiof1_clk_g_pins[] = {
27684753231cSTakeshi Kihara 	/* SCK */
27694753231cSTakeshi Kihara 	RCAR_GP_PIN(3, 6),
27704753231cSTakeshi Kihara };
27714753231cSTakeshi Kihara static const unsigned int msiof1_clk_g_mux[] = {
27724753231cSTakeshi Kihara 	MSIOF1_SCK_G_MARK,
27734753231cSTakeshi Kihara };
27744753231cSTakeshi Kihara static const unsigned int msiof1_sync_g_pins[] = {
27754753231cSTakeshi Kihara 	/* SYNC */
27764753231cSTakeshi Kihara 	RCAR_GP_PIN(3, 7),
27774753231cSTakeshi Kihara };
27784753231cSTakeshi Kihara static const unsigned int msiof1_sync_g_mux[] = {
27794753231cSTakeshi Kihara 	MSIOF1_SYNC_G_MARK,
27804753231cSTakeshi Kihara };
27814753231cSTakeshi Kihara static const unsigned int msiof1_ss1_g_pins[] = {
27824753231cSTakeshi Kihara 	/* SS1 */
27834753231cSTakeshi Kihara 	RCAR_GP_PIN(3, 10),
27844753231cSTakeshi Kihara };
27854753231cSTakeshi Kihara static const unsigned int msiof1_ss1_g_mux[] = {
27864753231cSTakeshi Kihara 	MSIOF1_SS1_G_MARK,
27874753231cSTakeshi Kihara };
27884753231cSTakeshi Kihara static const unsigned int msiof1_ss2_g_pins[] = {
27894753231cSTakeshi Kihara 	/* SS2 */
27904753231cSTakeshi Kihara 	RCAR_GP_PIN(3, 11),
27914753231cSTakeshi Kihara };
27924753231cSTakeshi Kihara static const unsigned int msiof1_ss2_g_mux[] = {
27934753231cSTakeshi Kihara 	MSIOF1_SS2_G_MARK,
27944753231cSTakeshi Kihara };
27954753231cSTakeshi Kihara static const unsigned int msiof1_txd_g_pins[] = {
27964753231cSTakeshi Kihara 	/* TXD */
27974753231cSTakeshi Kihara 	RCAR_GP_PIN(3, 9),
27984753231cSTakeshi Kihara };
27994753231cSTakeshi Kihara static const unsigned int msiof1_txd_g_mux[] = {
28004753231cSTakeshi Kihara 	MSIOF1_TXD_G_MARK,
28014753231cSTakeshi Kihara };
28024753231cSTakeshi Kihara static const unsigned int msiof1_rxd_g_pins[] = {
28034753231cSTakeshi Kihara 	/* RXD */
28044753231cSTakeshi Kihara 	RCAR_GP_PIN(3, 8),
28054753231cSTakeshi Kihara };
28064753231cSTakeshi Kihara static const unsigned int msiof1_rxd_g_mux[] = {
28074753231cSTakeshi Kihara 	MSIOF1_RXD_G_MARK,
28084753231cSTakeshi Kihara };
28094753231cSTakeshi Kihara /* - MSIOF2 ----------------------------------------------------------------- */
28104753231cSTakeshi Kihara static const unsigned int msiof2_clk_a_pins[] = {
28114753231cSTakeshi Kihara 	/* SCK */
28124753231cSTakeshi Kihara 	RCAR_GP_PIN(1, 9),
28134753231cSTakeshi Kihara };
28144753231cSTakeshi Kihara static const unsigned int msiof2_clk_a_mux[] = {
28154753231cSTakeshi Kihara 	MSIOF2_SCK_A_MARK,
28164753231cSTakeshi Kihara };
28174753231cSTakeshi Kihara static const unsigned int msiof2_sync_a_pins[] = {
28184753231cSTakeshi Kihara 	/* SYNC */
28194753231cSTakeshi Kihara 	RCAR_GP_PIN(1, 8),
28204753231cSTakeshi Kihara };
28214753231cSTakeshi Kihara static const unsigned int msiof2_sync_a_mux[] = {
28224753231cSTakeshi Kihara 	MSIOF2_SYNC_A_MARK,
28234753231cSTakeshi Kihara };
28244753231cSTakeshi Kihara static const unsigned int msiof2_ss1_a_pins[] = {
28254753231cSTakeshi Kihara 	/* SS1 */
28264753231cSTakeshi Kihara 	RCAR_GP_PIN(1, 6),
28274753231cSTakeshi Kihara };
28284753231cSTakeshi Kihara static const unsigned int msiof2_ss1_a_mux[] = {
28294753231cSTakeshi Kihara 	MSIOF2_SS1_A_MARK,
28304753231cSTakeshi Kihara };
28314753231cSTakeshi Kihara static const unsigned int msiof2_ss2_a_pins[] = {
28324753231cSTakeshi Kihara 	/* SS2 */
28334753231cSTakeshi Kihara 	RCAR_GP_PIN(1, 7),
28344753231cSTakeshi Kihara };
28354753231cSTakeshi Kihara static const unsigned int msiof2_ss2_a_mux[] = {
28364753231cSTakeshi Kihara 	MSIOF2_SS2_A_MARK,
28374753231cSTakeshi Kihara };
28384753231cSTakeshi Kihara static const unsigned int msiof2_txd_a_pins[] = {
28394753231cSTakeshi Kihara 	/* TXD */
28404753231cSTakeshi Kihara 	RCAR_GP_PIN(1, 11),
28414753231cSTakeshi Kihara };
28424753231cSTakeshi Kihara static const unsigned int msiof2_txd_a_mux[] = {
28434753231cSTakeshi Kihara 	MSIOF2_TXD_A_MARK,
28444753231cSTakeshi Kihara };
28454753231cSTakeshi Kihara static const unsigned int msiof2_rxd_a_pins[] = {
28464753231cSTakeshi Kihara 	/* RXD */
28474753231cSTakeshi Kihara 	RCAR_GP_PIN(1, 10),
28484753231cSTakeshi Kihara };
28494753231cSTakeshi Kihara static const unsigned int msiof2_rxd_a_mux[] = {
28504753231cSTakeshi Kihara 	MSIOF2_RXD_A_MARK,
28514753231cSTakeshi Kihara };
28524753231cSTakeshi Kihara static const unsigned int msiof2_clk_b_pins[] = {
28534753231cSTakeshi Kihara 	/* SCK */
28544753231cSTakeshi Kihara 	RCAR_GP_PIN(0, 4),
28554753231cSTakeshi Kihara };
28564753231cSTakeshi Kihara static const unsigned int msiof2_clk_b_mux[] = {
28574753231cSTakeshi Kihara 	MSIOF2_SCK_B_MARK,
28584753231cSTakeshi Kihara };
28594753231cSTakeshi Kihara static const unsigned int msiof2_sync_b_pins[] = {
28604753231cSTakeshi Kihara 	/* SYNC */
28614753231cSTakeshi Kihara 	RCAR_GP_PIN(0, 5),
28624753231cSTakeshi Kihara };
28634753231cSTakeshi Kihara static const unsigned int msiof2_sync_b_mux[] = {
28644753231cSTakeshi Kihara 	MSIOF2_SYNC_B_MARK,
28654753231cSTakeshi Kihara };
28664753231cSTakeshi Kihara static const unsigned int msiof2_ss1_b_pins[] = {
28674753231cSTakeshi Kihara 	/* SS1 */
28684753231cSTakeshi Kihara 	RCAR_GP_PIN(0, 0),
28694753231cSTakeshi Kihara };
28704753231cSTakeshi Kihara static const unsigned int msiof2_ss1_b_mux[] = {
28714753231cSTakeshi Kihara 	MSIOF2_SS1_B_MARK,
28724753231cSTakeshi Kihara };
28734753231cSTakeshi Kihara static const unsigned int msiof2_ss2_b_pins[] = {
28744753231cSTakeshi Kihara 	/* SS2 */
28754753231cSTakeshi Kihara 	RCAR_GP_PIN(0, 1),
28764753231cSTakeshi Kihara };
28774753231cSTakeshi Kihara static const unsigned int msiof2_ss2_b_mux[] = {
28784753231cSTakeshi Kihara 	MSIOF2_SS2_B_MARK,
28794753231cSTakeshi Kihara };
28804753231cSTakeshi Kihara static const unsigned int msiof2_txd_b_pins[] = {
28814753231cSTakeshi Kihara 	/* TXD */
28824753231cSTakeshi Kihara 	RCAR_GP_PIN(0, 7),
28834753231cSTakeshi Kihara };
28844753231cSTakeshi Kihara static const unsigned int msiof2_txd_b_mux[] = {
28854753231cSTakeshi Kihara 	MSIOF2_TXD_B_MARK,
28864753231cSTakeshi Kihara };
28874753231cSTakeshi Kihara static const unsigned int msiof2_rxd_b_pins[] = {
28884753231cSTakeshi Kihara 	/* RXD */
28894753231cSTakeshi Kihara 	RCAR_GP_PIN(0, 6),
28904753231cSTakeshi Kihara };
28914753231cSTakeshi Kihara static const unsigned int msiof2_rxd_b_mux[] = {
28924753231cSTakeshi Kihara 	MSIOF2_RXD_B_MARK,
28934753231cSTakeshi Kihara };
28944753231cSTakeshi Kihara static const unsigned int msiof2_clk_c_pins[] = {
28954753231cSTakeshi Kihara 	/* SCK */
28964753231cSTakeshi Kihara 	RCAR_GP_PIN(2, 12),
28974753231cSTakeshi Kihara };
28984753231cSTakeshi Kihara static const unsigned int msiof2_clk_c_mux[] = {
28994753231cSTakeshi Kihara 	MSIOF2_SCK_C_MARK,
29004753231cSTakeshi Kihara };
29014753231cSTakeshi Kihara static const unsigned int msiof2_sync_c_pins[] = {
29024753231cSTakeshi Kihara 	/* SYNC */
29034753231cSTakeshi Kihara 	RCAR_GP_PIN(2, 11),
29044753231cSTakeshi Kihara };
29054753231cSTakeshi Kihara static const unsigned int msiof2_sync_c_mux[] = {
29064753231cSTakeshi Kihara 	MSIOF2_SYNC_C_MARK,
29074753231cSTakeshi Kihara };
29084753231cSTakeshi Kihara static const unsigned int msiof2_ss1_c_pins[] = {
29094753231cSTakeshi Kihara 	/* SS1 */
29104753231cSTakeshi Kihara 	RCAR_GP_PIN(2, 10),
29114753231cSTakeshi Kihara };
29124753231cSTakeshi Kihara static const unsigned int msiof2_ss1_c_mux[] = {
29134753231cSTakeshi Kihara 	MSIOF2_SS1_C_MARK,
29144753231cSTakeshi Kihara };
29154753231cSTakeshi Kihara static const unsigned int msiof2_ss2_c_pins[] = {
29164753231cSTakeshi Kihara 	/* SS2 */
29174753231cSTakeshi Kihara 	RCAR_GP_PIN(2, 9),
29184753231cSTakeshi Kihara };
29194753231cSTakeshi Kihara static const unsigned int msiof2_ss2_c_mux[] = {
29204753231cSTakeshi Kihara 	MSIOF2_SS2_C_MARK,
29214753231cSTakeshi Kihara };
29224753231cSTakeshi Kihara static const unsigned int msiof2_txd_c_pins[] = {
29234753231cSTakeshi Kihara 	/* TXD */
29244753231cSTakeshi Kihara 	RCAR_GP_PIN(2, 14),
29254753231cSTakeshi Kihara };
29264753231cSTakeshi Kihara static const unsigned int msiof2_txd_c_mux[] = {
29274753231cSTakeshi Kihara 	MSIOF2_TXD_C_MARK,
29284753231cSTakeshi Kihara };
29294753231cSTakeshi Kihara static const unsigned int msiof2_rxd_c_pins[] = {
29304753231cSTakeshi Kihara 	/* RXD */
29314753231cSTakeshi Kihara 	RCAR_GP_PIN(2, 13),
29324753231cSTakeshi Kihara };
29334753231cSTakeshi Kihara static const unsigned int msiof2_rxd_c_mux[] = {
29344753231cSTakeshi Kihara 	MSIOF2_RXD_C_MARK,
29354753231cSTakeshi Kihara };
29364753231cSTakeshi Kihara static const unsigned int msiof2_clk_d_pins[] = {
29374753231cSTakeshi Kihara 	/* SCK */
29384753231cSTakeshi Kihara 	RCAR_GP_PIN(0, 8),
29394753231cSTakeshi Kihara };
29404753231cSTakeshi Kihara static const unsigned int msiof2_clk_d_mux[] = {
29414753231cSTakeshi Kihara 	MSIOF2_SCK_D_MARK,
29424753231cSTakeshi Kihara };
29434753231cSTakeshi Kihara static const unsigned int msiof2_sync_d_pins[] = {
29444753231cSTakeshi Kihara 	/* SYNC */
29454753231cSTakeshi Kihara 	RCAR_GP_PIN(0, 9),
29464753231cSTakeshi Kihara };
29474753231cSTakeshi Kihara static const unsigned int msiof2_sync_d_mux[] = {
29484753231cSTakeshi Kihara 	MSIOF2_SYNC_D_MARK,
29494753231cSTakeshi Kihara };
29504753231cSTakeshi Kihara static const unsigned int msiof2_ss1_d_pins[] = {
29514753231cSTakeshi Kihara 	/* SS1 */
29524753231cSTakeshi Kihara 	RCAR_GP_PIN(0, 12),
29534753231cSTakeshi Kihara };
29544753231cSTakeshi Kihara static const unsigned int msiof2_ss1_d_mux[] = {
29554753231cSTakeshi Kihara 	MSIOF2_SS1_D_MARK,
29564753231cSTakeshi Kihara };
29574753231cSTakeshi Kihara static const unsigned int msiof2_ss2_d_pins[] = {
29584753231cSTakeshi Kihara 	/* SS2 */
29594753231cSTakeshi Kihara 	RCAR_GP_PIN(0, 13),
29604753231cSTakeshi Kihara };
29614753231cSTakeshi Kihara static const unsigned int msiof2_ss2_d_mux[] = {
29624753231cSTakeshi Kihara 	MSIOF2_SS2_D_MARK,
29634753231cSTakeshi Kihara };
29644753231cSTakeshi Kihara static const unsigned int msiof2_txd_d_pins[] = {
29654753231cSTakeshi Kihara 	/* TXD */
29664753231cSTakeshi Kihara 	RCAR_GP_PIN(0, 11),
29674753231cSTakeshi Kihara };
29684753231cSTakeshi Kihara static const unsigned int msiof2_txd_d_mux[] = {
29694753231cSTakeshi Kihara 	MSIOF2_TXD_D_MARK,
29704753231cSTakeshi Kihara };
29714753231cSTakeshi Kihara static const unsigned int msiof2_rxd_d_pins[] = {
29724753231cSTakeshi Kihara 	/* RXD */
29734753231cSTakeshi Kihara 	RCAR_GP_PIN(0, 10),
29744753231cSTakeshi Kihara };
29754753231cSTakeshi Kihara static const unsigned int msiof2_rxd_d_mux[] = {
29764753231cSTakeshi Kihara 	MSIOF2_RXD_D_MARK,
29774753231cSTakeshi Kihara };
29784753231cSTakeshi Kihara /* - MSIOF3 ----------------------------------------------------------------- */
29794753231cSTakeshi Kihara static const unsigned int msiof3_clk_a_pins[] = {
29804753231cSTakeshi Kihara 	/* SCK */
29814753231cSTakeshi Kihara 	RCAR_GP_PIN(0, 0),
29824753231cSTakeshi Kihara };
29834753231cSTakeshi Kihara static const unsigned int msiof3_clk_a_mux[] = {
29844753231cSTakeshi Kihara 	MSIOF3_SCK_A_MARK,
29854753231cSTakeshi Kihara };
29864753231cSTakeshi Kihara static const unsigned int msiof3_sync_a_pins[] = {
29874753231cSTakeshi Kihara 	/* SYNC */
29884753231cSTakeshi Kihara 	RCAR_GP_PIN(0, 1),
29894753231cSTakeshi Kihara };
29904753231cSTakeshi Kihara static const unsigned int msiof3_sync_a_mux[] = {
29914753231cSTakeshi Kihara 	MSIOF3_SYNC_A_MARK,
29924753231cSTakeshi Kihara };
29934753231cSTakeshi Kihara static const unsigned int msiof3_ss1_a_pins[] = {
29944753231cSTakeshi Kihara 	/* SS1 */
29954753231cSTakeshi Kihara 	RCAR_GP_PIN(0, 14),
29964753231cSTakeshi Kihara };
29974753231cSTakeshi Kihara static const unsigned int msiof3_ss1_a_mux[] = {
29984753231cSTakeshi Kihara 	MSIOF3_SS1_A_MARK,
29994753231cSTakeshi Kihara };
30004753231cSTakeshi Kihara static const unsigned int msiof3_ss2_a_pins[] = {
30014753231cSTakeshi Kihara 	/* SS2 */
30024753231cSTakeshi Kihara 	RCAR_GP_PIN(0, 15),
30034753231cSTakeshi Kihara };
30044753231cSTakeshi Kihara static const unsigned int msiof3_ss2_a_mux[] = {
30054753231cSTakeshi Kihara 	MSIOF3_SS2_A_MARK,
30064753231cSTakeshi Kihara };
30074753231cSTakeshi Kihara static const unsigned int msiof3_txd_a_pins[] = {
30084753231cSTakeshi Kihara 	/* TXD */
30094753231cSTakeshi Kihara 	RCAR_GP_PIN(0, 3),
30104753231cSTakeshi Kihara };
30114753231cSTakeshi Kihara static const unsigned int msiof3_txd_a_mux[] = {
30124753231cSTakeshi Kihara 	MSIOF3_TXD_A_MARK,
30134753231cSTakeshi Kihara };
30144753231cSTakeshi Kihara static const unsigned int msiof3_rxd_a_pins[] = {
30154753231cSTakeshi Kihara 	/* RXD */
30164753231cSTakeshi Kihara 	RCAR_GP_PIN(0, 2),
30174753231cSTakeshi Kihara };
30184753231cSTakeshi Kihara static const unsigned int msiof3_rxd_a_mux[] = {
30194753231cSTakeshi Kihara 	MSIOF3_RXD_A_MARK,
30204753231cSTakeshi Kihara };
30214753231cSTakeshi Kihara static const unsigned int msiof3_clk_b_pins[] = {
30224753231cSTakeshi Kihara 	/* SCK */
30234753231cSTakeshi Kihara 	RCAR_GP_PIN(1, 2),
30244753231cSTakeshi Kihara };
30254753231cSTakeshi Kihara static const unsigned int msiof3_clk_b_mux[] = {
30264753231cSTakeshi Kihara 	MSIOF3_SCK_B_MARK,
30274753231cSTakeshi Kihara };
30284753231cSTakeshi Kihara static const unsigned int msiof3_sync_b_pins[] = {
30294753231cSTakeshi Kihara 	/* SYNC */
30304753231cSTakeshi Kihara 	RCAR_GP_PIN(1, 0),
30314753231cSTakeshi Kihara };
30324753231cSTakeshi Kihara static const unsigned int msiof3_sync_b_mux[] = {
30334753231cSTakeshi Kihara 	MSIOF3_SYNC_B_MARK,
30344753231cSTakeshi Kihara };
30354753231cSTakeshi Kihara static const unsigned int msiof3_ss1_b_pins[] = {
30364753231cSTakeshi Kihara 	/* SS1 */
30374753231cSTakeshi Kihara 	RCAR_GP_PIN(1, 4),
30384753231cSTakeshi Kihara };
30394753231cSTakeshi Kihara static const unsigned int msiof3_ss1_b_mux[] = {
30404753231cSTakeshi Kihara 	MSIOF3_SS1_B_MARK,
30414753231cSTakeshi Kihara };
30424753231cSTakeshi Kihara static const unsigned int msiof3_ss2_b_pins[] = {
30434753231cSTakeshi Kihara 	/* SS2 */
30444753231cSTakeshi Kihara 	RCAR_GP_PIN(1, 5),
30454753231cSTakeshi Kihara };
30464753231cSTakeshi Kihara static const unsigned int msiof3_ss2_b_mux[] = {
30474753231cSTakeshi Kihara 	MSIOF3_SS2_B_MARK,
30484753231cSTakeshi Kihara };
30494753231cSTakeshi Kihara static const unsigned int msiof3_txd_b_pins[] = {
30504753231cSTakeshi Kihara 	/* TXD */
30514753231cSTakeshi Kihara 	RCAR_GP_PIN(1, 1),
30524753231cSTakeshi Kihara };
30534753231cSTakeshi Kihara static const unsigned int msiof3_txd_b_mux[] = {
30544753231cSTakeshi Kihara 	MSIOF3_TXD_B_MARK,
30554753231cSTakeshi Kihara };
30564753231cSTakeshi Kihara static const unsigned int msiof3_rxd_b_pins[] = {
30574753231cSTakeshi Kihara 	/* RXD */
30584753231cSTakeshi Kihara 	RCAR_GP_PIN(1, 3),
30594753231cSTakeshi Kihara };
30604753231cSTakeshi Kihara static const unsigned int msiof3_rxd_b_mux[] = {
30614753231cSTakeshi Kihara 	MSIOF3_RXD_B_MARK,
30624753231cSTakeshi Kihara };
30634753231cSTakeshi Kihara static const unsigned int msiof3_clk_c_pins[] = {
30644753231cSTakeshi Kihara 	/* SCK */
30654753231cSTakeshi Kihara 	RCAR_GP_PIN(1, 12),
30664753231cSTakeshi Kihara };
30674753231cSTakeshi Kihara static const unsigned int msiof3_clk_c_mux[] = {
30684753231cSTakeshi Kihara 	MSIOF3_SCK_C_MARK,
30694753231cSTakeshi Kihara };
30704753231cSTakeshi Kihara static const unsigned int msiof3_sync_c_pins[] = {
30714753231cSTakeshi Kihara 	/* SYNC */
30724753231cSTakeshi Kihara 	RCAR_GP_PIN(1, 13),
30734753231cSTakeshi Kihara };
30744753231cSTakeshi Kihara static const unsigned int msiof3_sync_c_mux[] = {
30754753231cSTakeshi Kihara 	MSIOF3_SYNC_C_MARK,
30764753231cSTakeshi Kihara };
30774753231cSTakeshi Kihara static const unsigned int msiof3_txd_c_pins[] = {
30784753231cSTakeshi Kihara 	/* TXD */
30794753231cSTakeshi Kihara 	RCAR_GP_PIN(1, 15),
30804753231cSTakeshi Kihara };
30814753231cSTakeshi Kihara static const unsigned int msiof3_txd_c_mux[] = {
30824753231cSTakeshi Kihara 	MSIOF3_TXD_C_MARK,
30834753231cSTakeshi Kihara };
30844753231cSTakeshi Kihara static const unsigned int msiof3_rxd_c_pins[] = {
30854753231cSTakeshi Kihara 	/* RXD */
30864753231cSTakeshi Kihara 	RCAR_GP_PIN(1, 14),
30874753231cSTakeshi Kihara };
30884753231cSTakeshi Kihara static const unsigned int msiof3_rxd_c_mux[] = {
30894753231cSTakeshi Kihara 	MSIOF3_RXD_C_MARK,
30904753231cSTakeshi Kihara };
30914753231cSTakeshi Kihara static const unsigned int msiof3_clk_d_pins[] = {
30924753231cSTakeshi Kihara 	/* SCK */
30934753231cSTakeshi Kihara 	RCAR_GP_PIN(1, 22),
30944753231cSTakeshi Kihara };
30954753231cSTakeshi Kihara static const unsigned int msiof3_clk_d_mux[] = {
30964753231cSTakeshi Kihara 	MSIOF3_SCK_D_MARK,
30974753231cSTakeshi Kihara };
30984753231cSTakeshi Kihara static const unsigned int msiof3_sync_d_pins[] = {
30994753231cSTakeshi Kihara 	/* SYNC */
31004753231cSTakeshi Kihara 	RCAR_GP_PIN(1, 23),
31014753231cSTakeshi Kihara };
31024753231cSTakeshi Kihara static const unsigned int msiof3_sync_d_mux[] = {
31034753231cSTakeshi Kihara 	MSIOF3_SYNC_D_MARK,
31044753231cSTakeshi Kihara };
31054753231cSTakeshi Kihara static const unsigned int msiof3_ss1_d_pins[] = {
31064753231cSTakeshi Kihara 	/* SS1 */
31074753231cSTakeshi Kihara 	RCAR_GP_PIN(1, 26),
31084753231cSTakeshi Kihara };
31094753231cSTakeshi Kihara static const unsigned int msiof3_ss1_d_mux[] = {
31104753231cSTakeshi Kihara 	MSIOF3_SS1_D_MARK,
31114753231cSTakeshi Kihara };
31124753231cSTakeshi Kihara static const unsigned int msiof3_txd_d_pins[] = {
31134753231cSTakeshi Kihara 	/* TXD */
31144753231cSTakeshi Kihara 	RCAR_GP_PIN(1, 25),
31154753231cSTakeshi Kihara };
31164753231cSTakeshi Kihara static const unsigned int msiof3_txd_d_mux[] = {
31174753231cSTakeshi Kihara 	MSIOF3_TXD_D_MARK,
31184753231cSTakeshi Kihara };
31194753231cSTakeshi Kihara static const unsigned int msiof3_rxd_d_pins[] = {
31204753231cSTakeshi Kihara 	/* RXD */
31214753231cSTakeshi Kihara 	RCAR_GP_PIN(1, 24),
31224753231cSTakeshi Kihara };
31234753231cSTakeshi Kihara static const unsigned int msiof3_rxd_d_mux[] = {
31244753231cSTakeshi Kihara 	MSIOF3_RXD_D_MARK,
31254753231cSTakeshi Kihara };
31264753231cSTakeshi Kihara 
31274753231cSTakeshi Kihara static const unsigned int msiof3_clk_e_pins[] = {
31284753231cSTakeshi Kihara 	/* SCK */
31294753231cSTakeshi Kihara 	RCAR_GP_PIN(2, 3),
31304753231cSTakeshi Kihara };
31314753231cSTakeshi Kihara static const unsigned int msiof3_clk_e_mux[] = {
31324753231cSTakeshi Kihara 	MSIOF3_SCK_E_MARK,
31334753231cSTakeshi Kihara };
31344753231cSTakeshi Kihara static const unsigned int msiof3_sync_e_pins[] = {
31354753231cSTakeshi Kihara 	/* SYNC */
31364753231cSTakeshi Kihara 	RCAR_GP_PIN(2, 2),
31374753231cSTakeshi Kihara };
31384753231cSTakeshi Kihara static const unsigned int msiof3_sync_e_mux[] = {
31394753231cSTakeshi Kihara 	MSIOF3_SYNC_E_MARK,
31404753231cSTakeshi Kihara };
31414753231cSTakeshi Kihara static const unsigned int msiof3_ss1_e_pins[] = {
31424753231cSTakeshi Kihara 	/* SS1 */
31434753231cSTakeshi Kihara 	RCAR_GP_PIN(2, 1),
31444753231cSTakeshi Kihara };
31454753231cSTakeshi Kihara static const unsigned int msiof3_ss1_e_mux[] = {
31464753231cSTakeshi Kihara 	MSIOF3_SS1_E_MARK,
31474753231cSTakeshi Kihara };
31484753231cSTakeshi Kihara static const unsigned int msiof3_ss2_e_pins[] = {
3149fff8e331SGeert Uytterhoeven 	/* SS2 */
31504753231cSTakeshi Kihara 	RCAR_GP_PIN(2, 0),
31514753231cSTakeshi Kihara };
31524753231cSTakeshi Kihara static const unsigned int msiof3_ss2_e_mux[] = {
3153b6db6bfeSGeert Uytterhoeven 	MSIOF3_SS2_E_MARK,
31544753231cSTakeshi Kihara };
31554753231cSTakeshi Kihara static const unsigned int msiof3_txd_e_pins[] = {
31564753231cSTakeshi Kihara 	/* TXD */
31574753231cSTakeshi Kihara 	RCAR_GP_PIN(2, 5),
31584753231cSTakeshi Kihara };
31594753231cSTakeshi Kihara static const unsigned int msiof3_txd_e_mux[] = {
31604753231cSTakeshi Kihara 	MSIOF3_TXD_E_MARK,
31614753231cSTakeshi Kihara };
31624753231cSTakeshi Kihara static const unsigned int msiof3_rxd_e_pins[] = {
31634753231cSTakeshi Kihara 	/* RXD */
31644753231cSTakeshi Kihara 	RCAR_GP_PIN(2, 4),
31654753231cSTakeshi Kihara };
31664753231cSTakeshi Kihara static const unsigned int msiof3_rxd_e_mux[] = {
31674753231cSTakeshi Kihara 	MSIOF3_RXD_E_MARK,
31684753231cSTakeshi Kihara };
31694753231cSTakeshi Kihara 
3170332cb226STakeshi Kihara /* - PWM0 --------------------------------------------------------------------*/
3171332cb226STakeshi Kihara static const unsigned int pwm0_pins[] = {
3172332cb226STakeshi Kihara 	/* PWM */
3173332cb226STakeshi Kihara 	RCAR_GP_PIN(2, 6),
3174332cb226STakeshi Kihara };
3175332cb226STakeshi Kihara static const unsigned int pwm0_mux[] = {
3176332cb226STakeshi Kihara 	PWM0_MARK,
3177332cb226STakeshi Kihara };
3178332cb226STakeshi Kihara /* - PWM1 --------------------------------------------------------------------*/
3179332cb226STakeshi Kihara static const unsigned int pwm1_a_pins[] = {
3180332cb226STakeshi Kihara 	/* PWM */
3181332cb226STakeshi Kihara 	RCAR_GP_PIN(2, 7),
3182332cb226STakeshi Kihara };
3183332cb226STakeshi Kihara static const unsigned int pwm1_a_mux[] = {
3184332cb226STakeshi Kihara 	PWM1_A_MARK,
3185332cb226STakeshi Kihara };
3186332cb226STakeshi Kihara static const unsigned int pwm1_b_pins[] = {
3187332cb226STakeshi Kihara 	/* PWM */
3188332cb226STakeshi Kihara 	RCAR_GP_PIN(1, 8),
3189332cb226STakeshi Kihara };
3190332cb226STakeshi Kihara static const unsigned int pwm1_b_mux[] = {
3191332cb226STakeshi Kihara 	PWM1_B_MARK,
3192332cb226STakeshi Kihara };
3193332cb226STakeshi Kihara /* - PWM2 --------------------------------------------------------------------*/
3194332cb226STakeshi Kihara static const unsigned int pwm2_a_pins[] = {
3195332cb226STakeshi Kihara 	/* PWM */
3196332cb226STakeshi Kihara 	RCAR_GP_PIN(2, 8),
3197332cb226STakeshi Kihara };
3198332cb226STakeshi Kihara static const unsigned int pwm2_a_mux[] = {
3199332cb226STakeshi Kihara 	PWM2_A_MARK,
3200332cb226STakeshi Kihara };
3201332cb226STakeshi Kihara static const unsigned int pwm2_b_pins[] = {
3202332cb226STakeshi Kihara 	/* PWM */
3203332cb226STakeshi Kihara 	RCAR_GP_PIN(1, 11),
3204332cb226STakeshi Kihara };
3205332cb226STakeshi Kihara static const unsigned int pwm2_b_mux[] = {
3206332cb226STakeshi Kihara 	PWM2_B_MARK,
3207332cb226STakeshi Kihara };
3208332cb226STakeshi Kihara /* - PWM3 --------------------------------------------------------------------*/
3209332cb226STakeshi Kihara static const unsigned int pwm3_a_pins[] = {
3210332cb226STakeshi Kihara 	/* PWM */
3211332cb226STakeshi Kihara 	RCAR_GP_PIN(1, 0),
3212332cb226STakeshi Kihara };
3213332cb226STakeshi Kihara static const unsigned int pwm3_a_mux[] = {
3214332cb226STakeshi Kihara 	PWM3_A_MARK,
3215332cb226STakeshi Kihara };
3216332cb226STakeshi Kihara static const unsigned int pwm3_b_pins[] = {
3217332cb226STakeshi Kihara 	/* PWM */
3218332cb226STakeshi Kihara 	RCAR_GP_PIN(2, 2),
3219332cb226STakeshi Kihara };
3220332cb226STakeshi Kihara static const unsigned int pwm3_b_mux[] = {
3221332cb226STakeshi Kihara 	PWM3_B_MARK,
3222332cb226STakeshi Kihara };
3223332cb226STakeshi Kihara /* - PWM4 --------------------------------------------------------------------*/
3224332cb226STakeshi Kihara static const unsigned int pwm4_a_pins[] = {
3225332cb226STakeshi Kihara 	/* PWM */
3226332cb226STakeshi Kihara 	RCAR_GP_PIN(1, 1),
3227332cb226STakeshi Kihara };
3228332cb226STakeshi Kihara static const unsigned int pwm4_a_mux[] = {
3229332cb226STakeshi Kihara 	PWM4_A_MARK,
3230332cb226STakeshi Kihara };
3231332cb226STakeshi Kihara static const unsigned int pwm4_b_pins[] = {
3232332cb226STakeshi Kihara 	/* PWM */
3233332cb226STakeshi Kihara 	RCAR_GP_PIN(2, 3),
3234332cb226STakeshi Kihara };
3235332cb226STakeshi Kihara static const unsigned int pwm4_b_mux[] = {
3236332cb226STakeshi Kihara 	PWM4_B_MARK,
3237332cb226STakeshi Kihara };
3238332cb226STakeshi Kihara /* - PWM5 --------------------------------------------------------------------*/
3239332cb226STakeshi Kihara static const unsigned int pwm5_a_pins[] = {
3240332cb226STakeshi Kihara 	/* PWM */
3241332cb226STakeshi Kihara 	RCAR_GP_PIN(1, 2),
3242332cb226STakeshi Kihara };
3243332cb226STakeshi Kihara static const unsigned int pwm5_a_mux[] = {
3244332cb226STakeshi Kihara 	PWM5_A_MARK,
3245332cb226STakeshi Kihara };
3246332cb226STakeshi Kihara static const unsigned int pwm5_b_pins[] = {
3247332cb226STakeshi Kihara 	/* PWM */
3248332cb226STakeshi Kihara 	RCAR_GP_PIN(2, 4),
3249332cb226STakeshi Kihara };
3250332cb226STakeshi Kihara static const unsigned int pwm5_b_mux[] = {
3251332cb226STakeshi Kihara 	PWM5_B_MARK,
3252332cb226STakeshi Kihara };
3253332cb226STakeshi Kihara /* - PWM6 --------------------------------------------------------------------*/
3254332cb226STakeshi Kihara static const unsigned int pwm6_a_pins[] = {
3255332cb226STakeshi Kihara 	/* PWM */
3256332cb226STakeshi Kihara 	RCAR_GP_PIN(1, 3),
3257332cb226STakeshi Kihara };
3258332cb226STakeshi Kihara static const unsigned int pwm6_a_mux[] = {
3259332cb226STakeshi Kihara 	PWM6_A_MARK,
3260332cb226STakeshi Kihara };
3261332cb226STakeshi Kihara static const unsigned int pwm6_b_pins[] = {
3262332cb226STakeshi Kihara 	/* PWM */
3263332cb226STakeshi Kihara 	RCAR_GP_PIN(2, 5),
3264332cb226STakeshi Kihara };
3265332cb226STakeshi Kihara static const unsigned int pwm6_b_mux[] = {
3266332cb226STakeshi Kihara 	PWM6_B_MARK,
3267332cb226STakeshi Kihara };
3268332cb226STakeshi Kihara 
32694356497eSLad Prabhakar /* - QSPI0 ------------------------------------------------------------------ */
32704356497eSLad Prabhakar static const unsigned int qspi0_ctrl_pins[] = {
32714356497eSLad Prabhakar 	/* QSPI0_SPCLK, QSPI0_SSL */
32724356497eSLad Prabhakar 	PIN_QSPI0_SPCLK, PIN_QSPI0_SSL,
32734356497eSLad Prabhakar };
32744356497eSLad Prabhakar static const unsigned int qspi0_ctrl_mux[] = {
32754356497eSLad Prabhakar 	QSPI0_SPCLK_MARK, QSPI0_SSL_MARK,
32764356497eSLad Prabhakar };
32778669e0b4SGeert Uytterhoeven static const unsigned int qspi0_data_pins[] = {
32784356497eSLad Prabhakar 	/* QSPI0_MOSI_IO0, QSPI0_MISO_IO1 */
32794356497eSLad Prabhakar 	PIN_QSPI0_MOSI_IO0, PIN_QSPI0_MISO_IO1,
32804356497eSLad Prabhakar 	/* QSPI0_IO2, QSPI0_IO3 */
32814356497eSLad Prabhakar 	PIN_QSPI0_IO2, PIN_QSPI0_IO3,
32824356497eSLad Prabhakar };
32838669e0b4SGeert Uytterhoeven static const unsigned int qspi0_data_mux[] = {
32844356497eSLad Prabhakar 	QSPI0_MOSI_IO0_MARK, QSPI0_MISO_IO1_MARK,
32854356497eSLad Prabhakar 	QSPI0_IO2_MARK, QSPI0_IO3_MARK,
32864356497eSLad Prabhakar };
32874356497eSLad Prabhakar /* - QSPI1 ------------------------------------------------------------------ */
32884356497eSLad Prabhakar static const unsigned int qspi1_ctrl_pins[] = {
32894356497eSLad Prabhakar 	/* QSPI1_SPCLK, QSPI1_SSL */
32904356497eSLad Prabhakar 	PIN_QSPI1_SPCLK, PIN_QSPI1_SSL,
32914356497eSLad Prabhakar };
32924356497eSLad Prabhakar static const unsigned int qspi1_ctrl_mux[] = {
32934356497eSLad Prabhakar 	QSPI1_SPCLK_MARK, QSPI1_SSL_MARK,
32944356497eSLad Prabhakar };
32958669e0b4SGeert Uytterhoeven static const unsigned int qspi1_data_pins[] = {
32964356497eSLad Prabhakar 	/* QSPI1_MOSI_IO0, QSPI1_MISO_IO1 */
32974356497eSLad Prabhakar 	PIN_QSPI1_MOSI_IO0, PIN_QSPI1_MISO_IO1,
32984356497eSLad Prabhakar 	/* QSPI1_IO2, QSPI1_IO3 */
32994356497eSLad Prabhakar 	PIN_QSPI1_IO2, PIN_QSPI1_IO3,
33004356497eSLad Prabhakar };
33018669e0b4SGeert Uytterhoeven static const unsigned int qspi1_data_mux[] = {
33024356497eSLad Prabhakar 	QSPI1_MOSI_IO0_MARK, QSPI1_MISO_IO1_MARK,
33034356497eSLad Prabhakar 	QSPI1_IO2_MARK, QSPI1_IO3_MARK,
33044356497eSLad Prabhakar };
33054356497eSLad Prabhakar 
3306fc43d8b2STakeshi Kihara /* - SCIF0 ------------------------------------------------------------------ */
3307fc43d8b2STakeshi Kihara static const unsigned int scif0_data_pins[] = {
3308fc43d8b2STakeshi Kihara 	/* RX, TX */
3309fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
3310fc43d8b2STakeshi Kihara };
3311fc43d8b2STakeshi Kihara static const unsigned int scif0_data_mux[] = {
3312fc43d8b2STakeshi Kihara 	RX0_MARK, TX0_MARK,
3313fc43d8b2STakeshi Kihara };
3314fc43d8b2STakeshi Kihara static const unsigned int scif0_clk_pins[] = {
3315fc43d8b2STakeshi Kihara 	/* SCK */
3316fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(5, 0),
3317fc43d8b2STakeshi Kihara };
3318fc43d8b2STakeshi Kihara static const unsigned int scif0_clk_mux[] = {
3319fc43d8b2STakeshi Kihara 	SCK0_MARK,
3320fc43d8b2STakeshi Kihara };
3321fc43d8b2STakeshi Kihara static const unsigned int scif0_ctrl_pins[] = {
3322fc43d8b2STakeshi Kihara 	/* RTS, CTS */
3323fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
3324fc43d8b2STakeshi Kihara };
3325fc43d8b2STakeshi Kihara static const unsigned int scif0_ctrl_mux[] = {
33260f4713d7STakeshi Kihara 	RTS0_N_MARK, CTS0_N_MARK,
3327fc43d8b2STakeshi Kihara };
3328fc43d8b2STakeshi Kihara /* - SCIF1 ------------------------------------------------------------------ */
3329fc43d8b2STakeshi Kihara static const unsigned int scif1_data_a_pins[] = {
3330fc43d8b2STakeshi Kihara 	/* RX, TX */
3331fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
3332fc43d8b2STakeshi Kihara };
3333fc43d8b2STakeshi Kihara static const unsigned int scif1_data_a_mux[] = {
3334fc43d8b2STakeshi Kihara 	RX1_A_MARK, TX1_A_MARK,
3335fc43d8b2STakeshi Kihara };
3336fc43d8b2STakeshi Kihara static const unsigned int scif1_clk_pins[] = {
3337fc43d8b2STakeshi Kihara 	/* SCK */
3338fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(6, 21),
3339fc43d8b2STakeshi Kihara };
3340fc43d8b2STakeshi Kihara static const unsigned int scif1_clk_mux[] = {
3341fc43d8b2STakeshi Kihara 	SCK1_MARK,
3342fc43d8b2STakeshi Kihara };
3343fc43d8b2STakeshi Kihara static const unsigned int scif1_ctrl_pins[] = {
3344fc43d8b2STakeshi Kihara 	/* RTS, CTS */
3345fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 7),
3346fc43d8b2STakeshi Kihara };
3347fc43d8b2STakeshi Kihara static const unsigned int scif1_ctrl_mux[] = {
33480f4713d7STakeshi Kihara 	RTS1_N_MARK, CTS1_N_MARK,
3349fc43d8b2STakeshi Kihara };
3350fc43d8b2STakeshi Kihara 
3351fc43d8b2STakeshi Kihara static const unsigned int scif1_data_b_pins[] = {
3352fc43d8b2STakeshi Kihara 	/* RX, TX */
3353fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 25),
3354fc43d8b2STakeshi Kihara };
3355fc43d8b2STakeshi Kihara static const unsigned int scif1_data_b_mux[] = {
3356fc43d8b2STakeshi Kihara 	RX1_B_MARK, TX1_B_MARK,
3357fc43d8b2STakeshi Kihara };
3358fc43d8b2STakeshi Kihara /* - SCIF2 ------------------------------------------------------------------ */
3359fc43d8b2STakeshi Kihara static const unsigned int scif2_data_a_pins[] = {
3360fc43d8b2STakeshi Kihara 	/* RX, TX */
3361fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
3362fc43d8b2STakeshi Kihara };
3363fc43d8b2STakeshi Kihara static const unsigned int scif2_data_a_mux[] = {
3364fc43d8b2STakeshi Kihara 	RX2_A_MARK, TX2_A_MARK,
3365fc43d8b2STakeshi Kihara };
3366fc43d8b2STakeshi Kihara static const unsigned int scif2_clk_pins[] = {
3367fc43d8b2STakeshi Kihara 	/* SCK */
3368fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(5, 9),
3369fc43d8b2STakeshi Kihara };
3370fc43d8b2STakeshi Kihara static const unsigned int scif2_clk_mux[] = {
3371fc43d8b2STakeshi Kihara 	SCK2_MARK,
3372fc43d8b2STakeshi Kihara };
3373fc43d8b2STakeshi Kihara static const unsigned int scif2_data_b_pins[] = {
3374fc43d8b2STakeshi Kihara 	/* RX, TX */
3375fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
3376fc43d8b2STakeshi Kihara };
3377fc43d8b2STakeshi Kihara static const unsigned int scif2_data_b_mux[] = {
3378fc43d8b2STakeshi Kihara 	RX2_B_MARK, TX2_B_MARK,
3379fc43d8b2STakeshi Kihara };
3380fc43d8b2STakeshi Kihara /* - SCIF3 ------------------------------------------------------------------ */
3381fc43d8b2STakeshi Kihara static const unsigned int scif3_data_a_pins[] = {
3382fc43d8b2STakeshi Kihara 	/* RX, TX */
3383fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
3384fc43d8b2STakeshi Kihara };
3385fc43d8b2STakeshi Kihara static const unsigned int scif3_data_a_mux[] = {
3386fc43d8b2STakeshi Kihara 	RX3_A_MARK, TX3_A_MARK,
3387fc43d8b2STakeshi Kihara };
3388fc43d8b2STakeshi Kihara static const unsigned int scif3_clk_pins[] = {
3389fc43d8b2STakeshi Kihara 	/* SCK */
3390fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(1, 22),
3391fc43d8b2STakeshi Kihara };
3392fc43d8b2STakeshi Kihara static const unsigned int scif3_clk_mux[] = {
3393fc43d8b2STakeshi Kihara 	SCK3_MARK,
3394fc43d8b2STakeshi Kihara };
3395fc43d8b2STakeshi Kihara static const unsigned int scif3_ctrl_pins[] = {
3396fc43d8b2STakeshi Kihara 	/* RTS, CTS */
3397fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
3398fc43d8b2STakeshi Kihara };
3399fc43d8b2STakeshi Kihara static const unsigned int scif3_ctrl_mux[] = {
34000f4713d7STakeshi Kihara 	RTS3_N_MARK, CTS3_N_MARK,
3401fc43d8b2STakeshi Kihara };
3402fc43d8b2STakeshi Kihara static const unsigned int scif3_data_b_pins[] = {
3403fc43d8b2STakeshi Kihara 	/* RX, TX */
3404fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
3405fc43d8b2STakeshi Kihara };
3406fc43d8b2STakeshi Kihara static const unsigned int scif3_data_b_mux[] = {
3407fc43d8b2STakeshi Kihara 	RX3_B_MARK, TX3_B_MARK,
3408fc43d8b2STakeshi Kihara };
3409fc43d8b2STakeshi Kihara /* - SCIF4 ------------------------------------------------------------------ */
3410fc43d8b2STakeshi Kihara static const unsigned int scif4_data_a_pins[] = {
3411fc43d8b2STakeshi Kihara 	/* RX, TX */
3412fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
3413fc43d8b2STakeshi Kihara };
3414fc43d8b2STakeshi Kihara static const unsigned int scif4_data_a_mux[] = {
3415fc43d8b2STakeshi Kihara 	RX4_A_MARK, TX4_A_MARK,
3416fc43d8b2STakeshi Kihara };
3417fc43d8b2STakeshi Kihara static const unsigned int scif4_clk_a_pins[] = {
3418fc43d8b2STakeshi Kihara 	/* SCK */
3419fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(2, 10),
3420fc43d8b2STakeshi Kihara };
3421fc43d8b2STakeshi Kihara static const unsigned int scif4_clk_a_mux[] = {
3422fc43d8b2STakeshi Kihara 	SCK4_A_MARK,
3423fc43d8b2STakeshi Kihara };
3424fc43d8b2STakeshi Kihara static const unsigned int scif4_ctrl_a_pins[] = {
3425fc43d8b2STakeshi Kihara 	/* RTS, CTS */
3426fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
3427fc43d8b2STakeshi Kihara };
3428fc43d8b2STakeshi Kihara static const unsigned int scif4_ctrl_a_mux[] = {
34290f4713d7STakeshi Kihara 	RTS4_N_A_MARK, CTS4_N_A_MARK,
3430fc43d8b2STakeshi Kihara };
3431fc43d8b2STakeshi Kihara static const unsigned int scif4_data_b_pins[] = {
3432fc43d8b2STakeshi Kihara 	/* RX, TX */
3433fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
3434fc43d8b2STakeshi Kihara };
3435fc43d8b2STakeshi Kihara static const unsigned int scif4_data_b_mux[] = {
3436fc43d8b2STakeshi Kihara 	RX4_B_MARK, TX4_B_MARK,
3437fc43d8b2STakeshi Kihara };
3438fc43d8b2STakeshi Kihara static const unsigned int scif4_clk_b_pins[] = {
3439fc43d8b2STakeshi Kihara 	/* SCK */
3440fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(1, 5),
3441fc43d8b2STakeshi Kihara };
3442fc43d8b2STakeshi Kihara static const unsigned int scif4_clk_b_mux[] = {
3443fc43d8b2STakeshi Kihara 	SCK4_B_MARK,
3444fc43d8b2STakeshi Kihara };
3445fc43d8b2STakeshi Kihara static const unsigned int scif4_ctrl_b_pins[] = {
3446fc43d8b2STakeshi Kihara 	/* RTS, CTS */
3447fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 9),
3448fc43d8b2STakeshi Kihara };
3449fc43d8b2STakeshi Kihara static const unsigned int scif4_ctrl_b_mux[] = {
34500f4713d7STakeshi Kihara 	RTS4_N_B_MARK, CTS4_N_B_MARK,
3451fc43d8b2STakeshi Kihara };
3452fc43d8b2STakeshi Kihara static const unsigned int scif4_data_c_pins[] = {
3453fc43d8b2STakeshi Kihara 	/* RX, TX */
3454fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
3455fc43d8b2STakeshi Kihara };
3456fc43d8b2STakeshi Kihara static const unsigned int scif4_data_c_mux[] = {
3457fc43d8b2STakeshi Kihara 	RX4_C_MARK, TX4_C_MARK,
3458fc43d8b2STakeshi Kihara };
3459fc43d8b2STakeshi Kihara static const unsigned int scif4_clk_c_pins[] = {
3460fc43d8b2STakeshi Kihara 	/* SCK */
3461fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(0, 8),
3462fc43d8b2STakeshi Kihara };
3463fc43d8b2STakeshi Kihara static const unsigned int scif4_clk_c_mux[] = {
3464fc43d8b2STakeshi Kihara 	SCK4_C_MARK,
3465fc43d8b2STakeshi Kihara };
3466fc43d8b2STakeshi Kihara static const unsigned int scif4_ctrl_c_pins[] = {
3467fc43d8b2STakeshi Kihara 	/* RTS, CTS */
3468fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
3469fc43d8b2STakeshi Kihara };
3470fc43d8b2STakeshi Kihara static const unsigned int scif4_ctrl_c_mux[] = {
34710f4713d7STakeshi Kihara 	RTS4_N_C_MARK, CTS4_N_C_MARK,
3472fc43d8b2STakeshi Kihara };
3473fc43d8b2STakeshi Kihara /* - SCIF5 ------------------------------------------------------------------ */
3474fc43d8b2STakeshi Kihara static const unsigned int scif5_data_a_pins[] = {
3475fc43d8b2STakeshi Kihara 	/* RX, TX */
3476fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 21),
3477fc43d8b2STakeshi Kihara };
3478fc43d8b2STakeshi Kihara static const unsigned int scif5_data_a_mux[] = {
3479fc43d8b2STakeshi Kihara 	RX5_A_MARK, TX5_A_MARK,
3480fc43d8b2STakeshi Kihara };
3481fc43d8b2STakeshi Kihara static const unsigned int scif5_clk_a_pins[] = {
3482fc43d8b2STakeshi Kihara 	/* SCK */
3483fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(6, 21),
3484fc43d8b2STakeshi Kihara };
3485fc43d8b2STakeshi Kihara static const unsigned int scif5_clk_a_mux[] = {
3486fc43d8b2STakeshi Kihara 	SCK5_A_MARK,
3487fc43d8b2STakeshi Kihara };
3488fc43d8b2STakeshi Kihara 
3489fc43d8b2STakeshi Kihara static const unsigned int scif5_data_b_pins[] = {
3490fc43d8b2STakeshi Kihara 	/* RX, TX */
3491fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 18),
3492fc43d8b2STakeshi Kihara };
3493fc43d8b2STakeshi Kihara static const unsigned int scif5_data_b_mux[] = {
3494fc43d8b2STakeshi Kihara 	RX5_B_MARK, TX5_B_MARK,
3495fc43d8b2STakeshi Kihara };
3496fc43d8b2STakeshi Kihara static const unsigned int scif5_clk_b_pins[] = {
3497fc43d8b2STakeshi Kihara 	/* SCK */
3498fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(5, 0),
3499fc43d8b2STakeshi Kihara };
3500fc43d8b2STakeshi Kihara static const unsigned int scif5_clk_b_mux[] = {
3501fc43d8b2STakeshi Kihara 	SCK5_B_MARK,
3502fc43d8b2STakeshi Kihara };
3503fc43d8b2STakeshi Kihara 
3504fc43d8b2STakeshi Kihara /* - SCIF Clock ------------------------------------------------------------- */
3505fc43d8b2STakeshi Kihara static const unsigned int scif_clk_a_pins[] = {
3506fc43d8b2STakeshi Kihara 	/* SCIF_CLK */
3507fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(6, 23),
3508fc43d8b2STakeshi Kihara };
3509fc43d8b2STakeshi Kihara static const unsigned int scif_clk_a_mux[] = {
3510fc43d8b2STakeshi Kihara 	SCIF_CLK_A_MARK,
3511fc43d8b2STakeshi Kihara };
3512fc43d8b2STakeshi Kihara static const unsigned int scif_clk_b_pins[] = {
3513fc43d8b2STakeshi Kihara 	/* SCIF_CLK */
3514fc43d8b2STakeshi Kihara 	RCAR_GP_PIN(5, 9),
3515fc43d8b2STakeshi Kihara };
3516fc43d8b2STakeshi Kihara static const unsigned int scif_clk_b_mux[] = {
3517fc43d8b2STakeshi Kihara 	SCIF_CLK_B_MARK,
3518fc43d8b2STakeshi Kihara };
3519fc43d8b2STakeshi Kihara 
3520374cf699STakeshi Kihara /* - SDHI0 ------------------------------------------------------------------ */
352133296238SGeert Uytterhoeven static const unsigned int sdhi0_data_pins[] = {
3522374cf699STakeshi Kihara 	/* D[0:3] */
3523374cf699STakeshi Kihara 	RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
3524374cf699STakeshi Kihara 	RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
3525374cf699STakeshi Kihara };
352633296238SGeert Uytterhoeven static const unsigned int sdhi0_data_mux[] = {
3527374cf699STakeshi Kihara 	SD0_DAT0_MARK, SD0_DAT1_MARK,
3528374cf699STakeshi Kihara 	SD0_DAT2_MARK, SD0_DAT3_MARK,
3529374cf699STakeshi Kihara };
3530374cf699STakeshi Kihara static const unsigned int sdhi0_ctrl_pins[] = {
3531374cf699STakeshi Kihara 	/* CLK, CMD */
3532374cf699STakeshi Kihara 	RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
3533374cf699STakeshi Kihara };
3534374cf699STakeshi Kihara static const unsigned int sdhi0_ctrl_mux[] = {
3535374cf699STakeshi Kihara 	SD0_CLK_MARK, SD0_CMD_MARK,
3536374cf699STakeshi Kihara };
3537374cf699STakeshi Kihara static const unsigned int sdhi0_cd_pins[] = {
3538374cf699STakeshi Kihara 	/* CD */
3539374cf699STakeshi Kihara 	RCAR_GP_PIN(3, 12),
3540374cf699STakeshi Kihara };
3541374cf699STakeshi Kihara static const unsigned int sdhi0_cd_mux[] = {
3542374cf699STakeshi Kihara 	SD0_CD_MARK,
3543374cf699STakeshi Kihara };
3544374cf699STakeshi Kihara static const unsigned int sdhi0_wp_pins[] = {
3545374cf699STakeshi Kihara 	/* WP */
3546374cf699STakeshi Kihara 	RCAR_GP_PIN(3, 13),
3547374cf699STakeshi Kihara };
3548374cf699STakeshi Kihara static const unsigned int sdhi0_wp_mux[] = {
3549374cf699STakeshi Kihara 	SD0_WP_MARK,
3550374cf699STakeshi Kihara };
3551374cf699STakeshi Kihara /* - SDHI1 ------------------------------------------------------------------ */
355233296238SGeert Uytterhoeven static const unsigned int sdhi1_data_pins[] = {
3553374cf699STakeshi Kihara 	/* D[0:3] */
3554374cf699STakeshi Kihara 	RCAR_GP_PIN(3, 8),  RCAR_GP_PIN(3, 9),
3555374cf699STakeshi Kihara 	RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
3556374cf699STakeshi Kihara };
355733296238SGeert Uytterhoeven static const unsigned int sdhi1_data_mux[] = {
3558374cf699STakeshi Kihara 	SD1_DAT0_MARK, SD1_DAT1_MARK,
3559374cf699STakeshi Kihara 	SD1_DAT2_MARK, SD1_DAT3_MARK,
3560374cf699STakeshi Kihara };
3561374cf699STakeshi Kihara static const unsigned int sdhi1_ctrl_pins[] = {
3562374cf699STakeshi Kihara 	/* CLK, CMD */
3563374cf699STakeshi Kihara 	RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
3564374cf699STakeshi Kihara };
3565374cf699STakeshi Kihara static const unsigned int sdhi1_ctrl_mux[] = {
3566374cf699STakeshi Kihara 	SD1_CLK_MARK, SD1_CMD_MARK,
3567374cf699STakeshi Kihara };
3568374cf699STakeshi Kihara static const unsigned int sdhi1_cd_pins[] = {
3569374cf699STakeshi Kihara 	/* CD */
3570374cf699STakeshi Kihara 	RCAR_GP_PIN(3, 14),
3571374cf699STakeshi Kihara };
3572374cf699STakeshi Kihara static const unsigned int sdhi1_cd_mux[] = {
3573374cf699STakeshi Kihara 	SD1_CD_MARK,
3574374cf699STakeshi Kihara };
3575374cf699STakeshi Kihara static const unsigned int sdhi1_wp_pins[] = {
3576374cf699STakeshi Kihara 	/* WP */
3577374cf699STakeshi Kihara 	RCAR_GP_PIN(3, 15),
3578374cf699STakeshi Kihara };
3579374cf699STakeshi Kihara static const unsigned int sdhi1_wp_mux[] = {
3580374cf699STakeshi Kihara 	SD1_WP_MARK,
3581374cf699STakeshi Kihara };
3582374cf699STakeshi Kihara /* - SDHI2 ------------------------------------------------------------------ */
358333296238SGeert Uytterhoeven static const unsigned int sdhi2_data_pins[] = {
3584374cf699STakeshi Kihara 	/* D[0:7] */
3585374cf699STakeshi Kihara 	RCAR_GP_PIN(4, 2),  RCAR_GP_PIN(4, 3),
3586374cf699STakeshi Kihara 	RCAR_GP_PIN(4, 4),  RCAR_GP_PIN(4, 5),
3587374cf699STakeshi Kihara 	RCAR_GP_PIN(3, 8),  RCAR_GP_PIN(3, 9),
3588374cf699STakeshi Kihara 	RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
3589374cf699STakeshi Kihara };
359033296238SGeert Uytterhoeven static const unsigned int sdhi2_data_mux[] = {
3591374cf699STakeshi Kihara 	SD2_DAT0_MARK, SD2_DAT1_MARK,
3592374cf699STakeshi Kihara 	SD2_DAT2_MARK, SD2_DAT3_MARK,
3593374cf699STakeshi Kihara 	SD2_DAT4_MARK, SD2_DAT5_MARK,
3594374cf699STakeshi Kihara 	SD2_DAT6_MARK, SD2_DAT7_MARK,
3595374cf699STakeshi Kihara };
3596374cf699STakeshi Kihara static const unsigned int sdhi2_ctrl_pins[] = {
3597374cf699STakeshi Kihara 	/* CLK, CMD */
3598374cf699STakeshi Kihara 	RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
3599374cf699STakeshi Kihara };
3600374cf699STakeshi Kihara static const unsigned int sdhi2_ctrl_mux[] = {
3601374cf699STakeshi Kihara 	SD2_CLK_MARK, SD2_CMD_MARK,
3602374cf699STakeshi Kihara };
3603374cf699STakeshi Kihara static const unsigned int sdhi2_cd_a_pins[] = {
3604374cf699STakeshi Kihara 	/* CD */
3605374cf699STakeshi Kihara 	RCAR_GP_PIN(4, 13),
3606374cf699STakeshi Kihara };
3607374cf699STakeshi Kihara static const unsigned int sdhi2_cd_a_mux[] = {
3608374cf699STakeshi Kihara 	SD2_CD_A_MARK,
3609374cf699STakeshi Kihara };
3610374cf699STakeshi Kihara static const unsigned int sdhi2_cd_b_pins[] = {
3611374cf699STakeshi Kihara 	/* CD */
3612374cf699STakeshi Kihara 	RCAR_GP_PIN(5, 10),
3613374cf699STakeshi Kihara };
3614374cf699STakeshi Kihara static const unsigned int sdhi2_cd_b_mux[] = {
3615374cf699STakeshi Kihara 	SD2_CD_B_MARK,
3616374cf699STakeshi Kihara };
3617374cf699STakeshi Kihara static const unsigned int sdhi2_wp_a_pins[] = {
3618374cf699STakeshi Kihara 	/* WP */
3619374cf699STakeshi Kihara 	RCAR_GP_PIN(4, 14),
3620374cf699STakeshi Kihara };
3621374cf699STakeshi Kihara static const unsigned int sdhi2_wp_a_mux[] = {
3622374cf699STakeshi Kihara 	SD2_WP_A_MARK,
3623374cf699STakeshi Kihara };
3624374cf699STakeshi Kihara static const unsigned int sdhi2_wp_b_pins[] = {
3625374cf699STakeshi Kihara 	/* WP */
3626374cf699STakeshi Kihara 	RCAR_GP_PIN(5, 11),
3627374cf699STakeshi Kihara };
3628374cf699STakeshi Kihara static const unsigned int sdhi2_wp_b_mux[] = {
3629374cf699STakeshi Kihara 	SD2_WP_B_MARK,
3630374cf699STakeshi Kihara };
3631374cf699STakeshi Kihara static const unsigned int sdhi2_ds_pins[] = {
3632374cf699STakeshi Kihara 	/* DS */
3633374cf699STakeshi Kihara 	RCAR_GP_PIN(4, 6),
3634374cf699STakeshi Kihara };
3635374cf699STakeshi Kihara static const unsigned int sdhi2_ds_mux[] = {
3636374cf699STakeshi Kihara 	SD2_DS_MARK,
3637374cf699STakeshi Kihara };
3638374cf699STakeshi Kihara /* - SDHI3 ------------------------------------------------------------------ */
363933296238SGeert Uytterhoeven static const unsigned int sdhi3_data_pins[] = {
3640374cf699STakeshi Kihara 	/* D[0:7] */
3641374cf699STakeshi Kihara 	RCAR_GP_PIN(4, 9),  RCAR_GP_PIN(4, 10),
3642374cf699STakeshi Kihara 	RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
3643374cf699STakeshi Kihara 	RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
3644374cf699STakeshi Kihara 	RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
3645374cf699STakeshi Kihara };
364633296238SGeert Uytterhoeven static const unsigned int sdhi3_data_mux[] = {
3647374cf699STakeshi Kihara 	SD3_DAT0_MARK, SD3_DAT1_MARK,
3648374cf699STakeshi Kihara 	SD3_DAT2_MARK, SD3_DAT3_MARK,
3649374cf699STakeshi Kihara 	SD3_DAT4_MARK, SD3_DAT5_MARK,
3650374cf699STakeshi Kihara 	SD3_DAT6_MARK, SD3_DAT7_MARK,
3651374cf699STakeshi Kihara };
3652374cf699STakeshi Kihara static const unsigned int sdhi3_ctrl_pins[] = {
3653374cf699STakeshi Kihara 	/* CLK, CMD */
3654374cf699STakeshi Kihara 	RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
3655374cf699STakeshi Kihara };
3656374cf699STakeshi Kihara static const unsigned int sdhi3_ctrl_mux[] = {
3657374cf699STakeshi Kihara 	SD3_CLK_MARK, SD3_CMD_MARK,
3658374cf699STakeshi Kihara };
3659374cf699STakeshi Kihara static const unsigned int sdhi3_cd_pins[] = {
3660374cf699STakeshi Kihara 	/* CD */
3661374cf699STakeshi Kihara 	RCAR_GP_PIN(4, 15),
3662374cf699STakeshi Kihara };
3663374cf699STakeshi Kihara static const unsigned int sdhi3_cd_mux[] = {
3664374cf699STakeshi Kihara 	SD3_CD_MARK,
3665374cf699STakeshi Kihara };
3666374cf699STakeshi Kihara static const unsigned int sdhi3_wp_pins[] = {
3667374cf699STakeshi Kihara 	/* WP */
3668374cf699STakeshi Kihara 	RCAR_GP_PIN(4, 16),
3669374cf699STakeshi Kihara };
3670374cf699STakeshi Kihara static const unsigned int sdhi3_wp_mux[] = {
3671374cf699STakeshi Kihara 	SD3_WP_MARK,
3672374cf699STakeshi Kihara };
3673374cf699STakeshi Kihara static const unsigned int sdhi3_ds_pins[] = {
3674374cf699STakeshi Kihara 	/* DS */
3675374cf699STakeshi Kihara 	RCAR_GP_PIN(4, 17),
3676374cf699STakeshi Kihara };
3677374cf699STakeshi Kihara static const unsigned int sdhi3_ds_mux[] = {
3678374cf699STakeshi Kihara 	SD3_DS_MARK,
3679374cf699STakeshi Kihara };
3680374cf699STakeshi Kihara 
36814fe12388SKuninori Morimoto /* - SSI -------------------------------------------------------------------- */
36824fe12388SKuninori Morimoto static const unsigned int ssi0_data_pins[] = {
36834fe12388SKuninori Morimoto 	/* SDATA */
36844fe12388SKuninori Morimoto 	RCAR_GP_PIN(6, 2),
36854fe12388SKuninori Morimoto };
36864fe12388SKuninori Morimoto static const unsigned int ssi0_data_mux[] = {
36874fe12388SKuninori Morimoto 	SSI_SDATA0_MARK,
36884fe12388SKuninori Morimoto };
36894fe12388SKuninori Morimoto static const unsigned int ssi01239_ctrl_pins[] = {
36904fe12388SKuninori Morimoto 	/* SCK, WS */
36914fe12388SKuninori Morimoto 	RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
36924fe12388SKuninori Morimoto };
36934fe12388SKuninori Morimoto static const unsigned int ssi01239_ctrl_mux[] = {
36944fe12388SKuninori Morimoto 	SSI_SCK01239_MARK, SSI_WS01239_MARK,
36954fe12388SKuninori Morimoto };
36964fe12388SKuninori Morimoto static const unsigned int ssi1_data_a_pins[] = {
36974fe12388SKuninori Morimoto 	/* SDATA */
36984fe12388SKuninori Morimoto 	RCAR_GP_PIN(6, 3),
36994fe12388SKuninori Morimoto };
37004fe12388SKuninori Morimoto static const unsigned int ssi1_data_a_mux[] = {
37014fe12388SKuninori Morimoto 	SSI_SDATA1_A_MARK,
37024fe12388SKuninori Morimoto };
37034fe12388SKuninori Morimoto static const unsigned int ssi1_data_b_pins[] = {
37044fe12388SKuninori Morimoto 	/* SDATA */
37054fe12388SKuninori Morimoto 	RCAR_GP_PIN(5, 12),
37064fe12388SKuninori Morimoto };
37074fe12388SKuninori Morimoto static const unsigned int ssi1_data_b_mux[] = {
37084fe12388SKuninori Morimoto 	SSI_SDATA1_B_MARK,
37094fe12388SKuninori Morimoto };
37104fe12388SKuninori Morimoto static const unsigned int ssi1_ctrl_a_pins[] = {
37114fe12388SKuninori Morimoto 	/* SCK, WS */
37124fe12388SKuninori Morimoto 	RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
37134fe12388SKuninori Morimoto };
37144fe12388SKuninori Morimoto static const unsigned int ssi1_ctrl_a_mux[] = {
37154fe12388SKuninori Morimoto 	SSI_SCK1_A_MARK, SSI_WS1_A_MARK,
37164fe12388SKuninori Morimoto };
37174fe12388SKuninori Morimoto static const unsigned int ssi1_ctrl_b_pins[] = {
37184fe12388SKuninori Morimoto 	/* SCK, WS */
37194fe12388SKuninori Morimoto 	RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 21),
37204fe12388SKuninori Morimoto };
37214fe12388SKuninori Morimoto static const unsigned int ssi1_ctrl_b_mux[] = {
37224fe12388SKuninori Morimoto 	SSI_SCK1_B_MARK, SSI_WS1_B_MARK,
37234fe12388SKuninori Morimoto };
37244fe12388SKuninori Morimoto static const unsigned int ssi2_data_a_pins[] = {
37254fe12388SKuninori Morimoto 	/* SDATA */
37264fe12388SKuninori Morimoto 	RCAR_GP_PIN(6, 4),
37274fe12388SKuninori Morimoto };
37284fe12388SKuninori Morimoto static const unsigned int ssi2_data_a_mux[] = {
37294fe12388SKuninori Morimoto 	SSI_SDATA2_A_MARK,
37304fe12388SKuninori Morimoto };
37314fe12388SKuninori Morimoto static const unsigned int ssi2_data_b_pins[] = {
37324fe12388SKuninori Morimoto 	/* SDATA */
37334fe12388SKuninori Morimoto 	RCAR_GP_PIN(5, 13),
37344fe12388SKuninori Morimoto };
37354fe12388SKuninori Morimoto static const unsigned int ssi2_data_b_mux[] = {
37364fe12388SKuninori Morimoto 	SSI_SDATA2_B_MARK,
37374fe12388SKuninori Morimoto };
37384fe12388SKuninori Morimoto static const unsigned int ssi2_ctrl_a_pins[] = {
37394fe12388SKuninori Morimoto 	/* SCK, WS */
37404fe12388SKuninori Morimoto 	RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 21),
37414fe12388SKuninori Morimoto };
37424fe12388SKuninori Morimoto static const unsigned int ssi2_ctrl_a_mux[] = {
37434fe12388SKuninori Morimoto 	SSI_SCK2_A_MARK, SSI_WS2_A_MARK,
37444fe12388SKuninori Morimoto };
37454fe12388SKuninori Morimoto static const unsigned int ssi2_ctrl_b_pins[] = {
37464fe12388SKuninori Morimoto 	/* SCK, WS */
37474fe12388SKuninori Morimoto 	RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
37484fe12388SKuninori Morimoto };
37494fe12388SKuninori Morimoto static const unsigned int ssi2_ctrl_b_mux[] = {
37504fe12388SKuninori Morimoto 	SSI_SCK2_B_MARK, SSI_WS2_B_MARK,
37514fe12388SKuninori Morimoto };
37524fe12388SKuninori Morimoto static const unsigned int ssi3_data_pins[] = {
37534fe12388SKuninori Morimoto 	/* SDATA */
37544fe12388SKuninori Morimoto 	RCAR_GP_PIN(6, 7),
37554fe12388SKuninori Morimoto };
37564fe12388SKuninori Morimoto static const unsigned int ssi3_data_mux[] = {
37574fe12388SKuninori Morimoto 	SSI_SDATA3_MARK,
37584fe12388SKuninori Morimoto };
37594fe12388SKuninori Morimoto static const unsigned int ssi349_ctrl_pins[] = {
37604fe12388SKuninori Morimoto 	/* SCK, WS */
37614fe12388SKuninori Morimoto 	RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 6),
37624fe12388SKuninori Morimoto };
37634fe12388SKuninori Morimoto static const unsigned int ssi349_ctrl_mux[] = {
37644fe12388SKuninori Morimoto 	SSI_SCK349_MARK, SSI_WS349_MARK,
37654fe12388SKuninori Morimoto };
37664fe12388SKuninori Morimoto static const unsigned int ssi4_data_pins[] = {
37674fe12388SKuninori Morimoto 	/* SDATA */
37684fe12388SKuninori Morimoto 	RCAR_GP_PIN(6, 10),
37694fe12388SKuninori Morimoto };
37704fe12388SKuninori Morimoto static const unsigned int ssi4_data_mux[] = {
37714fe12388SKuninori Morimoto 	SSI_SDATA4_MARK,
37724fe12388SKuninori Morimoto };
37734fe12388SKuninori Morimoto static const unsigned int ssi4_ctrl_pins[] = {
37744fe12388SKuninori Morimoto 	/* SCK, WS */
37754fe12388SKuninori Morimoto 	RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
37764fe12388SKuninori Morimoto };
37774fe12388SKuninori Morimoto static const unsigned int ssi4_ctrl_mux[] = {
37784fe12388SKuninori Morimoto 	SSI_SCK4_MARK, SSI_WS4_MARK,
37794fe12388SKuninori Morimoto };
37804fe12388SKuninori Morimoto static const unsigned int ssi5_data_pins[] = {
37814fe12388SKuninori Morimoto 	/* SDATA */
37824fe12388SKuninori Morimoto 	RCAR_GP_PIN(6, 13),
37834fe12388SKuninori Morimoto };
37844fe12388SKuninori Morimoto static const unsigned int ssi5_data_mux[] = {
37854fe12388SKuninori Morimoto 	SSI_SDATA5_MARK,
37864fe12388SKuninori Morimoto };
37874fe12388SKuninori Morimoto static const unsigned int ssi5_ctrl_pins[] = {
37884fe12388SKuninori Morimoto 	/* SCK, WS */
37894fe12388SKuninori Morimoto 	RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
37904fe12388SKuninori Morimoto };
37914fe12388SKuninori Morimoto static const unsigned int ssi5_ctrl_mux[] = {
37924fe12388SKuninori Morimoto 	SSI_SCK5_MARK, SSI_WS5_MARK,
37934fe12388SKuninori Morimoto };
37944fe12388SKuninori Morimoto static const unsigned int ssi6_data_pins[] = {
37954fe12388SKuninori Morimoto 	/* SDATA */
37964fe12388SKuninori Morimoto 	RCAR_GP_PIN(6, 16),
37974fe12388SKuninori Morimoto };
37984fe12388SKuninori Morimoto static const unsigned int ssi6_data_mux[] = {
37994fe12388SKuninori Morimoto 	SSI_SDATA6_MARK,
38004fe12388SKuninori Morimoto };
38014fe12388SKuninori Morimoto static const unsigned int ssi6_ctrl_pins[] = {
38024fe12388SKuninori Morimoto 	/* SCK, WS */
38034fe12388SKuninori Morimoto 	RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
38044fe12388SKuninori Morimoto };
38054fe12388SKuninori Morimoto static const unsigned int ssi6_ctrl_mux[] = {
38064fe12388SKuninori Morimoto 	SSI_SCK6_MARK, SSI_WS6_MARK,
38074fe12388SKuninori Morimoto };
38084fe12388SKuninori Morimoto static const unsigned int ssi7_data_pins[] = {
38094fe12388SKuninori Morimoto 	/* SDATA */
38104fe12388SKuninori Morimoto 	RCAR_GP_PIN(6, 19),
38114fe12388SKuninori Morimoto };
38124fe12388SKuninori Morimoto static const unsigned int ssi7_data_mux[] = {
38134fe12388SKuninori Morimoto 	SSI_SDATA7_MARK,
38144fe12388SKuninori Morimoto };
38154fe12388SKuninori Morimoto static const unsigned int ssi78_ctrl_pins[] = {
38164fe12388SKuninori Morimoto 	/* SCK, WS */
38174fe12388SKuninori Morimoto 	RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
38184fe12388SKuninori Morimoto };
38194fe12388SKuninori Morimoto static const unsigned int ssi78_ctrl_mux[] = {
38204fe12388SKuninori Morimoto 	SSI_SCK78_MARK, SSI_WS78_MARK,
38214fe12388SKuninori Morimoto };
38224fe12388SKuninori Morimoto static const unsigned int ssi8_data_pins[] = {
38234fe12388SKuninori Morimoto 	/* SDATA */
38244fe12388SKuninori Morimoto 	RCAR_GP_PIN(6, 20),
38254fe12388SKuninori Morimoto };
38264fe12388SKuninori Morimoto static const unsigned int ssi8_data_mux[] = {
38274fe12388SKuninori Morimoto 	SSI_SDATA8_MARK,
38284fe12388SKuninori Morimoto };
38294fe12388SKuninori Morimoto static const unsigned int ssi9_data_a_pins[] = {
38304fe12388SKuninori Morimoto 	/* SDATA */
38314fe12388SKuninori Morimoto 	RCAR_GP_PIN(6, 21),
38324fe12388SKuninori Morimoto };
38334fe12388SKuninori Morimoto static const unsigned int ssi9_data_a_mux[] = {
38344fe12388SKuninori Morimoto 	SSI_SDATA9_A_MARK,
38354fe12388SKuninori Morimoto };
38364fe12388SKuninori Morimoto static const unsigned int ssi9_data_b_pins[] = {
38374fe12388SKuninori Morimoto 	/* SDATA */
38384fe12388SKuninori Morimoto 	RCAR_GP_PIN(5, 14),
38394fe12388SKuninori Morimoto };
38404fe12388SKuninori Morimoto static const unsigned int ssi9_data_b_mux[] = {
38414fe12388SKuninori Morimoto 	SSI_SDATA9_B_MARK,
38424fe12388SKuninori Morimoto };
38434fe12388SKuninori Morimoto static const unsigned int ssi9_ctrl_a_pins[] = {
38444fe12388SKuninori Morimoto 	/* SCK, WS */
38454fe12388SKuninori Morimoto 	RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
38464fe12388SKuninori Morimoto };
38474fe12388SKuninori Morimoto static const unsigned int ssi9_ctrl_a_mux[] = {
38484fe12388SKuninori Morimoto 	SSI_SCK9_A_MARK, SSI_WS9_A_MARK,
38494fe12388SKuninori Morimoto };
38504fe12388SKuninori Morimoto static const unsigned int ssi9_ctrl_b_pins[] = {
38514fe12388SKuninori Morimoto 	/* SCK, WS */
38524fe12388SKuninori Morimoto 	RCAR_GP_PIN(6, 30), RCAR_GP_PIN(6, 31),
38534fe12388SKuninori Morimoto };
38544fe12388SKuninori Morimoto static const unsigned int ssi9_ctrl_b_mux[] = {
38554fe12388SKuninori Morimoto 	SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
38564fe12388SKuninori Morimoto };
38574fe12388SKuninori Morimoto 
385874965de1STakeshi Kihara /* - TMU -------------------------------------------------------------------- */
385974965de1STakeshi Kihara static const unsigned int tmu_tclk1_a_pins[] = {
386074965de1STakeshi Kihara 	/* TCLK */
386174965de1STakeshi Kihara 	RCAR_GP_PIN(6, 23),
386274965de1STakeshi Kihara };
386374965de1STakeshi Kihara static const unsigned int tmu_tclk1_a_mux[] = {
386474965de1STakeshi Kihara 	TCLK1_A_MARK,
386574965de1STakeshi Kihara };
386674965de1STakeshi Kihara static const unsigned int tmu_tclk1_b_pins[] = {
386774965de1STakeshi Kihara 	/* TCLK */
386874965de1STakeshi Kihara 	RCAR_GP_PIN(5, 19),
386974965de1STakeshi Kihara };
387074965de1STakeshi Kihara static const unsigned int tmu_tclk1_b_mux[] = {
387174965de1STakeshi Kihara 	TCLK1_B_MARK,
387274965de1STakeshi Kihara };
387374965de1STakeshi Kihara static const unsigned int tmu_tclk2_a_pins[] = {
387474965de1STakeshi Kihara 	/* TCLK */
387574965de1STakeshi Kihara 	RCAR_GP_PIN(6, 19),
387674965de1STakeshi Kihara };
387774965de1STakeshi Kihara static const unsigned int tmu_tclk2_a_mux[] = {
387874965de1STakeshi Kihara 	TCLK2_A_MARK,
387974965de1STakeshi Kihara };
388074965de1STakeshi Kihara static const unsigned int tmu_tclk2_b_pins[] = {
388174965de1STakeshi Kihara 	/* TCLK */
388274965de1STakeshi Kihara 	RCAR_GP_PIN(6, 28),
388374965de1STakeshi Kihara };
388474965de1STakeshi Kihara static const unsigned int tmu_tclk2_b_mux[] = {
388574965de1STakeshi Kihara 	TCLK2_B_MARK,
388674965de1STakeshi Kihara };
388774965de1STakeshi Kihara 
388832ba9f22SGeert Uytterhoeven /* - TPU ------------------------------------------------------------------- */
388932ba9f22SGeert Uytterhoeven static const unsigned int tpu_to0_pins[] = {
389032ba9f22SGeert Uytterhoeven 	/* TPU0TO0 */
389132ba9f22SGeert Uytterhoeven 	RCAR_GP_PIN(6, 28),
389232ba9f22SGeert Uytterhoeven };
389332ba9f22SGeert Uytterhoeven static const unsigned int tpu_to0_mux[] = {
389432ba9f22SGeert Uytterhoeven 	TPU0TO0_MARK,
389532ba9f22SGeert Uytterhoeven };
389632ba9f22SGeert Uytterhoeven static const unsigned int tpu_to1_pins[] = {
389732ba9f22SGeert Uytterhoeven 	/* TPU0TO1 */
389832ba9f22SGeert Uytterhoeven 	RCAR_GP_PIN(6, 29),
389932ba9f22SGeert Uytterhoeven };
390032ba9f22SGeert Uytterhoeven static const unsigned int tpu_to1_mux[] = {
390132ba9f22SGeert Uytterhoeven 	TPU0TO1_MARK,
390232ba9f22SGeert Uytterhoeven };
390332ba9f22SGeert Uytterhoeven static const unsigned int tpu_to2_pins[] = {
390432ba9f22SGeert Uytterhoeven 	/* TPU0TO2 */
390532ba9f22SGeert Uytterhoeven 	RCAR_GP_PIN(6, 30),
390632ba9f22SGeert Uytterhoeven };
390732ba9f22SGeert Uytterhoeven static const unsigned int tpu_to2_mux[] = {
390832ba9f22SGeert Uytterhoeven 	TPU0TO2_MARK,
390932ba9f22SGeert Uytterhoeven };
391032ba9f22SGeert Uytterhoeven static const unsigned int tpu_to3_pins[] = {
391132ba9f22SGeert Uytterhoeven 	/* TPU0TO3 */
391232ba9f22SGeert Uytterhoeven 	RCAR_GP_PIN(6, 31),
391332ba9f22SGeert Uytterhoeven };
391432ba9f22SGeert Uytterhoeven static const unsigned int tpu_to3_mux[] = {
391532ba9f22SGeert Uytterhoeven 	TPU0TO3_MARK,
391632ba9f22SGeert Uytterhoeven };
391732ba9f22SGeert Uytterhoeven 
3918a8d276e2STakeshi Kihara /* - USB0 ------------------------------------------------------------------- */
3919a8d276e2STakeshi Kihara static const unsigned int usb0_pins[] = {
3920a8d276e2STakeshi Kihara 	/* PWEN, OVC */
3921a8d276e2STakeshi Kihara 	RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
3922a8d276e2STakeshi Kihara };
3923a8d276e2STakeshi Kihara static const unsigned int usb0_mux[] = {
3924a8d276e2STakeshi Kihara 	USB0_PWEN_MARK, USB0_OVC_MARK,
3925a8d276e2STakeshi Kihara };
3926a8d276e2STakeshi Kihara /* - USB1 ------------------------------------------------------------------- */
3927a8d276e2STakeshi Kihara static const unsigned int usb1_pins[] = {
3928a8d276e2STakeshi Kihara 	/* PWEN, OVC */
3929a8d276e2STakeshi Kihara 	RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
3930a8d276e2STakeshi Kihara };
3931a8d276e2STakeshi Kihara static const unsigned int usb1_mux[] = {
3932a8d276e2STakeshi Kihara 	USB1_PWEN_MARK, USB1_OVC_MARK,
3933a8d276e2STakeshi Kihara };
3934a8d276e2STakeshi Kihara 
3935656285a8STakeshi Kihara /* - USB30 ------------------------------------------------------------------ */
3936656285a8STakeshi Kihara static const unsigned int usb30_pins[] = {
3937656285a8STakeshi Kihara 	/* PWEN, OVC */
3938656285a8STakeshi Kihara 	RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
3939656285a8STakeshi Kihara };
3940656285a8STakeshi Kihara static const unsigned int usb30_mux[] = {
3941656285a8STakeshi Kihara 	USB30_PWEN_MARK, USB30_OVC_MARK,
3942656285a8STakeshi Kihara };
3943656285a8STakeshi Kihara 
39448db6cbabSUlrich Hecht /* - VIN4 ------------------------------------------------------------------- */
39458db6cbabSUlrich Hecht static const unsigned int vin4_data18_a_pins[] = {
39468db6cbabSUlrich Hecht 	RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
39478db6cbabSUlrich Hecht 	RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
39488db6cbabSUlrich Hecht 	RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
39498db6cbabSUlrich Hecht 	RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
39508db6cbabSUlrich Hecht 	RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
39518db6cbabSUlrich Hecht 	RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
3952a66b68baSUlrich Hecht 	RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
3953a66b68baSUlrich Hecht 	RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
3954a66b68baSUlrich Hecht 	RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
39558db6cbabSUlrich Hecht };
39568db6cbabSUlrich Hecht static const unsigned int vin4_data18_a_mux[] = {
39578db6cbabSUlrich Hecht 	VI4_DATA2_A_MARK, VI4_DATA3_A_MARK,
39588db6cbabSUlrich Hecht 	VI4_DATA4_A_MARK, VI4_DATA5_A_MARK,
39598db6cbabSUlrich Hecht 	VI4_DATA6_A_MARK, VI4_DATA7_A_MARK,
39608db6cbabSUlrich Hecht 	VI4_DATA10_MARK, VI4_DATA11_MARK,
39618db6cbabSUlrich Hecht 	VI4_DATA12_MARK, VI4_DATA13_MARK,
39628db6cbabSUlrich Hecht 	VI4_DATA14_MARK, VI4_DATA15_MARK,
3963a66b68baSUlrich Hecht 	VI4_DATA18_MARK, VI4_DATA19_MARK,
3964a66b68baSUlrich Hecht 	VI4_DATA20_MARK, VI4_DATA21_MARK,
3965a66b68baSUlrich Hecht 	VI4_DATA22_MARK, VI4_DATA23_MARK,
39668db6cbabSUlrich Hecht };
39678db6cbabSUlrich Hecht static const unsigned int vin4_data18_b_pins[] = {
39688db6cbabSUlrich Hecht 	RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
39698db6cbabSUlrich Hecht 	RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
39708db6cbabSUlrich Hecht 	RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
39718db6cbabSUlrich Hecht 	RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
39728db6cbabSUlrich Hecht 	RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
39738db6cbabSUlrich Hecht 	RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
3974a66b68baSUlrich Hecht 	RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
3975a66b68baSUlrich Hecht 	RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
3976a66b68baSUlrich Hecht 	RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
39778db6cbabSUlrich Hecht };
39788db6cbabSUlrich Hecht static const unsigned int vin4_data18_b_mux[] = {
39798db6cbabSUlrich Hecht 	VI4_DATA2_B_MARK, VI4_DATA3_B_MARK,
39808db6cbabSUlrich Hecht 	VI4_DATA4_B_MARK, VI4_DATA5_B_MARK,
39818db6cbabSUlrich Hecht 	VI4_DATA6_B_MARK, VI4_DATA7_B_MARK,
39828db6cbabSUlrich Hecht 	VI4_DATA10_MARK, VI4_DATA11_MARK,
39838db6cbabSUlrich Hecht 	VI4_DATA12_MARK, VI4_DATA13_MARK,
39848db6cbabSUlrich Hecht 	VI4_DATA14_MARK, VI4_DATA15_MARK,
3985a66b68baSUlrich Hecht 	VI4_DATA18_MARK, VI4_DATA19_MARK,
3986a66b68baSUlrich Hecht 	VI4_DATA20_MARK, VI4_DATA21_MARK,
3987a66b68baSUlrich Hecht 	VI4_DATA22_MARK, VI4_DATA23_MARK,
39888db6cbabSUlrich Hecht };
3989496da100SGeert Uytterhoeven static const unsigned int vin4_data_a_pins[] = {
39908db6cbabSUlrich Hecht 	RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9),
39918db6cbabSUlrich Hecht 	RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
39928db6cbabSUlrich Hecht 	RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
39938db6cbabSUlrich Hecht 	RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
39948db6cbabSUlrich Hecht 	RCAR_GP_PIN(1, 0), RCAR_GP_PIN(1, 1),
39958db6cbabSUlrich Hecht 	RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
39968db6cbabSUlrich Hecht 	RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
39978db6cbabSUlrich Hecht 	RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
39988db6cbabSUlrich Hecht 	RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
39998db6cbabSUlrich Hecht 	RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
40008db6cbabSUlrich Hecht 	RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
40018db6cbabSUlrich Hecht 	RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
40028db6cbabSUlrich Hecht };
4003496da100SGeert Uytterhoeven static const unsigned int vin4_data_a_mux[] = {
40048db6cbabSUlrich Hecht 	VI4_DATA0_A_MARK, VI4_DATA1_A_MARK,
40058db6cbabSUlrich Hecht 	VI4_DATA2_A_MARK, VI4_DATA3_A_MARK,
40068db6cbabSUlrich Hecht 	VI4_DATA4_A_MARK, VI4_DATA5_A_MARK,
40078db6cbabSUlrich Hecht 	VI4_DATA6_A_MARK, VI4_DATA7_A_MARK,
40088db6cbabSUlrich Hecht 	VI4_DATA8_MARK,  VI4_DATA9_MARK,
40098db6cbabSUlrich Hecht 	VI4_DATA10_MARK, VI4_DATA11_MARK,
40108db6cbabSUlrich Hecht 	VI4_DATA12_MARK, VI4_DATA13_MARK,
40118db6cbabSUlrich Hecht 	VI4_DATA14_MARK, VI4_DATA15_MARK,
40128db6cbabSUlrich Hecht 	VI4_DATA16_MARK, VI4_DATA17_MARK,
40138db6cbabSUlrich Hecht 	VI4_DATA18_MARK, VI4_DATA19_MARK,
40148db6cbabSUlrich Hecht 	VI4_DATA20_MARK, VI4_DATA21_MARK,
40158db6cbabSUlrich Hecht 	VI4_DATA22_MARK, VI4_DATA23_MARK,
40168db6cbabSUlrich Hecht };
4017496da100SGeert Uytterhoeven static const unsigned int vin4_data_b_pins[] = {
40188db6cbabSUlrich Hecht 	RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
40198db6cbabSUlrich Hecht 	RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
40208db6cbabSUlrich Hecht 	RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
40218db6cbabSUlrich Hecht 	RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
40228db6cbabSUlrich Hecht 	RCAR_GP_PIN(1, 0), RCAR_GP_PIN(1, 1),
40238db6cbabSUlrich Hecht 	RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
40248db6cbabSUlrich Hecht 	RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
40258db6cbabSUlrich Hecht 	RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
40268db6cbabSUlrich Hecht 	RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
40278db6cbabSUlrich Hecht 	RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
40288db6cbabSUlrich Hecht 	RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
40298db6cbabSUlrich Hecht 	RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
40308db6cbabSUlrich Hecht };
4031496da100SGeert Uytterhoeven static const unsigned int vin4_data_b_mux[] = {
40328db6cbabSUlrich Hecht 	VI4_DATA0_B_MARK, VI4_DATA1_B_MARK,
40338db6cbabSUlrich Hecht 	VI4_DATA2_B_MARK, VI4_DATA3_B_MARK,
40348db6cbabSUlrich Hecht 	VI4_DATA4_B_MARK, VI4_DATA5_B_MARK,
40358db6cbabSUlrich Hecht 	VI4_DATA6_B_MARK, VI4_DATA7_B_MARK,
40368db6cbabSUlrich Hecht 	VI4_DATA8_MARK,  VI4_DATA9_MARK,
40378db6cbabSUlrich Hecht 	VI4_DATA10_MARK, VI4_DATA11_MARK,
40388db6cbabSUlrich Hecht 	VI4_DATA12_MARK, VI4_DATA13_MARK,
40398db6cbabSUlrich Hecht 	VI4_DATA14_MARK, VI4_DATA15_MARK,
40408db6cbabSUlrich Hecht 	VI4_DATA16_MARK, VI4_DATA17_MARK,
40418db6cbabSUlrich Hecht 	VI4_DATA18_MARK, VI4_DATA19_MARK,
40428db6cbabSUlrich Hecht 	VI4_DATA20_MARK, VI4_DATA21_MARK,
40438db6cbabSUlrich Hecht 	VI4_DATA22_MARK, VI4_DATA23_MARK,
40448db6cbabSUlrich Hecht };
40458db6cbabSUlrich Hecht static const unsigned int vin4_sync_pins[] = {
40468db6cbabSUlrich Hecht 	/* HSYNC#, VSYNC# */
40478db6cbabSUlrich Hecht 	RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 17),
40488db6cbabSUlrich Hecht };
40498db6cbabSUlrich Hecht static const unsigned int vin4_sync_mux[] = {
40508db6cbabSUlrich Hecht 	VI4_HSYNC_N_MARK, VI4_VSYNC_N_MARK,
40518db6cbabSUlrich Hecht };
40528db6cbabSUlrich Hecht static const unsigned int vin4_field_pins[] = {
40538db6cbabSUlrich Hecht 	/* FIELD */
40548db6cbabSUlrich Hecht 	RCAR_GP_PIN(1, 16),
40558db6cbabSUlrich Hecht };
40568db6cbabSUlrich Hecht static const unsigned int vin4_field_mux[] = {
40578db6cbabSUlrich Hecht 	VI4_FIELD_MARK,
40588db6cbabSUlrich Hecht };
40598db6cbabSUlrich Hecht static const unsigned int vin4_clkenb_pins[] = {
40608db6cbabSUlrich Hecht 	/* CLKENB */
40618db6cbabSUlrich Hecht 	RCAR_GP_PIN(1, 19),
40628db6cbabSUlrich Hecht };
40638db6cbabSUlrich Hecht static const unsigned int vin4_clkenb_mux[] = {
40648db6cbabSUlrich Hecht 	VI4_CLKENB_MARK,
40658db6cbabSUlrich Hecht };
40668db6cbabSUlrich Hecht static const unsigned int vin4_clk_pins[] = {
40678db6cbabSUlrich Hecht 	/* CLK */
40688db6cbabSUlrich Hecht 	RCAR_GP_PIN(1, 27),
40698db6cbabSUlrich Hecht };
40708db6cbabSUlrich Hecht static const unsigned int vin4_clk_mux[] = {
40718db6cbabSUlrich Hecht 	VI4_CLK_MARK,
40728db6cbabSUlrich Hecht };
40738db6cbabSUlrich Hecht 
40748db6cbabSUlrich Hecht /* - VIN5 ------------------------------------------------------------------- */
4075496da100SGeert Uytterhoeven static const unsigned int vin5_data_pins[] = {
40768db6cbabSUlrich Hecht 	RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
40778db6cbabSUlrich Hecht 	RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
40788db6cbabSUlrich Hecht 	RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
40798db6cbabSUlrich Hecht 	RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
40808db6cbabSUlrich Hecht 	RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 13),
40818db6cbabSUlrich Hecht 	RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 15),
40828db6cbabSUlrich Hecht 	RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
40838db6cbabSUlrich Hecht 	RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
40848db6cbabSUlrich Hecht };
4085496da100SGeert Uytterhoeven static const unsigned int vin5_data_mux[] = {
40868db6cbabSUlrich Hecht 	VI5_DATA0_MARK, VI5_DATA1_MARK,
40878db6cbabSUlrich Hecht 	VI5_DATA2_MARK, VI5_DATA3_MARK,
40888db6cbabSUlrich Hecht 	VI5_DATA4_MARK, VI5_DATA5_MARK,
40898db6cbabSUlrich Hecht 	VI5_DATA6_MARK, VI5_DATA7_MARK,
40908db6cbabSUlrich Hecht 	VI5_DATA8_MARK,  VI5_DATA9_MARK,
40918db6cbabSUlrich Hecht 	VI5_DATA10_MARK, VI5_DATA11_MARK,
40928db6cbabSUlrich Hecht 	VI5_DATA12_MARK, VI5_DATA13_MARK,
40938db6cbabSUlrich Hecht 	VI5_DATA14_MARK, VI5_DATA15_MARK,
40948db6cbabSUlrich Hecht };
40958db6cbabSUlrich Hecht static const unsigned int vin5_sync_pins[] = {
40968db6cbabSUlrich Hecht 	/* HSYNC#, VSYNC# */
40978db6cbabSUlrich Hecht 	RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 9),
40988db6cbabSUlrich Hecht };
40998db6cbabSUlrich Hecht static const unsigned int vin5_sync_mux[] = {
41008db6cbabSUlrich Hecht 	VI5_HSYNC_N_MARK, VI5_VSYNC_N_MARK,
41018db6cbabSUlrich Hecht };
41028db6cbabSUlrich Hecht static const unsigned int vin5_field_pins[] = {
41038db6cbabSUlrich Hecht 	RCAR_GP_PIN(1, 11),
41048db6cbabSUlrich Hecht };
41058db6cbabSUlrich Hecht static const unsigned int vin5_field_mux[] = {
41068db6cbabSUlrich Hecht 	/* FIELD */
41078db6cbabSUlrich Hecht 	VI5_FIELD_MARK,
41088db6cbabSUlrich Hecht };
41098db6cbabSUlrich Hecht static const unsigned int vin5_clkenb_pins[] = {
41108db6cbabSUlrich Hecht 	RCAR_GP_PIN(1, 20),
41118db6cbabSUlrich Hecht };
41128db6cbabSUlrich Hecht static const unsigned int vin5_clkenb_mux[] = {
41138db6cbabSUlrich Hecht 	/* CLKENB */
41148db6cbabSUlrich Hecht 	VI5_CLKENB_MARK,
41158db6cbabSUlrich Hecht };
41168db6cbabSUlrich Hecht static const unsigned int vin5_clk_pins[] = {
41178db6cbabSUlrich Hecht 	RCAR_GP_PIN(1, 21),
41188db6cbabSUlrich Hecht };
41198db6cbabSUlrich Hecht static const unsigned int vin5_clk_mux[] = {
41208db6cbabSUlrich Hecht 	/* CLK */
41218db6cbabSUlrich Hecht 	VI5_CLK_MARK,
41228db6cbabSUlrich Hecht };
41238db6cbabSUlrich Hecht 
412491d627a7SBiju Das static const struct {
41253d250efbSNiklas Söderlund 	struct sh_pfc_pin_group common[324];
412674ce7a80SBiju Das #if defined(CONFIG_PINCTRL_PFC_R8A77960) || defined(CONFIG_PINCTRL_PFC_R8A77961)
4127ce34fb3cSAndrey Gusakov 	struct sh_pfc_pin_group automotive[31];
412874ce7a80SBiju Das #endif
412991d627a7SBiju Das } pinmux_groups = {
413091d627a7SBiju Das 	.common = {
413160ffe393SKuninori Morimoto 		SH_PFC_PIN_GROUP(audio_clk_a_a),
413260ffe393SKuninori Morimoto 		SH_PFC_PIN_GROUP(audio_clk_a_b),
413360ffe393SKuninori Morimoto 		SH_PFC_PIN_GROUP(audio_clk_a_c),
413460ffe393SKuninori Morimoto 		SH_PFC_PIN_GROUP(audio_clk_b_a),
413560ffe393SKuninori Morimoto 		SH_PFC_PIN_GROUP(audio_clk_b_b),
413660ffe393SKuninori Morimoto 		SH_PFC_PIN_GROUP(audio_clk_c_a),
413760ffe393SKuninori Morimoto 		SH_PFC_PIN_GROUP(audio_clk_c_b),
413860ffe393SKuninori Morimoto 		SH_PFC_PIN_GROUP(audio_clkout_a),
413960ffe393SKuninori Morimoto 		SH_PFC_PIN_GROUP(audio_clkout_b),
414060ffe393SKuninori Morimoto 		SH_PFC_PIN_GROUP(audio_clkout_c),
414160ffe393SKuninori Morimoto 		SH_PFC_PIN_GROUP(audio_clkout_d),
414260ffe393SKuninori Morimoto 		SH_PFC_PIN_GROUP(audio_clkout1_a),
414360ffe393SKuninori Morimoto 		SH_PFC_PIN_GROUP(audio_clkout1_b),
414460ffe393SKuninori Morimoto 		SH_PFC_PIN_GROUP(audio_clkout2_a),
414560ffe393SKuninori Morimoto 		SH_PFC_PIN_GROUP(audio_clkout2_b),
414660ffe393SKuninori Morimoto 		SH_PFC_PIN_GROUP(audio_clkout3_a),
414760ffe393SKuninori Morimoto 		SH_PFC_PIN_GROUP(audio_clkout3_b),
41489c99a63eSTakeshi Kihara 		SH_PFC_PIN_GROUP(avb_link),
41499c99a63eSTakeshi Kihara 		SH_PFC_PIN_GROUP(avb_magic),
41509c99a63eSTakeshi Kihara 		SH_PFC_PIN_GROUP(avb_phy_int),
4151350aba9aSGeert Uytterhoeven 		SH_PFC_PIN_GROUP_ALIAS(avb_mdc, avb_mdio),	/* Deprecated */
4152350aba9aSGeert Uytterhoeven 		SH_PFC_PIN_GROUP(avb_mdio),
415341397032SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(avb_mii),
41549c99a63eSTakeshi Kihara 		SH_PFC_PIN_GROUP(avb_avtp_pps),
41559c99a63eSTakeshi Kihara 		SH_PFC_PIN_GROUP(avb_avtp_match_a),
41569c99a63eSTakeshi Kihara 		SH_PFC_PIN_GROUP(avb_avtp_capture_a),
41579c99a63eSTakeshi Kihara 		SH_PFC_PIN_GROUP(avb_avtp_match_b),
41589c99a63eSTakeshi Kihara 		SH_PFC_PIN_GROUP(avb_avtp_capture_b),
4159cf75341aSChris Paterson 		SH_PFC_PIN_GROUP(can0_data_a),
4160cf75341aSChris Paterson 		SH_PFC_PIN_GROUP(can0_data_b),
4161cf75341aSChris Paterson 		SH_PFC_PIN_GROUP(can1_data),
4162cf75341aSChris Paterson 		SH_PFC_PIN_GROUP(can_clk),
4163dcd24e09SFabrizio Castro 		SH_PFC_PIN_GROUP(canfd0_data_a),
4164dcd24e09SFabrizio Castro 		SH_PFC_PIN_GROUP(canfd0_data_b),
4165dcd24e09SFabrizio Castro 		SH_PFC_PIN_GROUP(canfd1_data),
4166cccc618aSNiklas Söderlund 		SH_PFC_PIN_GROUP(du_rgb666),
4167cccc618aSNiklas Söderlund 		SH_PFC_PIN_GROUP(du_rgb888),
4168cccc618aSNiklas Söderlund 		SH_PFC_PIN_GROUP(du_clk_out_0),
4169cccc618aSNiklas Söderlund 		SH_PFC_PIN_GROUP(du_clk_out_1),
4170cccc618aSNiklas Söderlund 		SH_PFC_PIN_GROUP(du_sync),
4171cccc618aSNiklas Söderlund 		SH_PFC_PIN_GROUP(du_oddf),
4172cccc618aSNiklas Söderlund 		SH_PFC_PIN_GROUP(du_cde),
4173cccc618aSNiklas Söderlund 		SH_PFC_PIN_GROUP(du_disp),
41740e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif0_data),
41750e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif0_clk),
41760e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif0_ctrl),
41770e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif1_data_a),
41780e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif1_clk_a),
41790e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif1_ctrl_a),
41800e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif1_data_b),
41810e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif1_clk_b),
41820e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif1_ctrl_b),
41830e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif2_data_a),
41840e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif2_clk_a),
41850e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif2_ctrl_a),
41860e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif2_data_b),
41870e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif2_clk_b),
41880e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif2_ctrl_b),
41890e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif2_data_c),
41900e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif2_clk_c),
41910e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif2_ctrl_c),
41920e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif3_data_a),
41930e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif3_clk),
41940e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif3_ctrl),
41950e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif3_data_b),
41960e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif3_data_c),
41970e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif3_data_d),
41980e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif4_data_a),
41990e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif4_clk),
42000e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif4_ctrl),
42010e4e4999SUlrich Hecht 		SH_PFC_PIN_GROUP(hscif4_data_b),
42028d7bcad6STakeshi Kihara 		SH_PFC_PIN_GROUP(i2c0),
420302609a23SUlrich Hecht 		SH_PFC_PIN_GROUP(i2c1_a),
420402609a23SUlrich Hecht 		SH_PFC_PIN_GROUP(i2c1_b),
420502609a23SUlrich Hecht 		SH_PFC_PIN_GROUP(i2c2_a),
420602609a23SUlrich Hecht 		SH_PFC_PIN_GROUP(i2c2_b),
42078d7bcad6STakeshi Kihara 		SH_PFC_PIN_GROUP(i2c3),
42088d7bcad6STakeshi Kihara 		SH_PFC_PIN_GROUP(i2c5),
420902609a23SUlrich Hecht 		SH_PFC_PIN_GROUP(i2c6_a),
421002609a23SUlrich Hecht 		SH_PFC_PIN_GROUP(i2c6_b),
421102609a23SUlrich Hecht 		SH_PFC_PIN_GROUP(i2c6_c),
4212b014912fSTakeshi Kihara 		SH_PFC_PIN_GROUP(intc_ex_irq0),
4213b014912fSTakeshi Kihara 		SH_PFC_PIN_GROUP(intc_ex_irq1),
4214b014912fSTakeshi Kihara 		SH_PFC_PIN_GROUP(intc_ex_irq2),
4215b014912fSTakeshi Kihara 		SH_PFC_PIN_GROUP(intc_ex_irq3),
4216b014912fSTakeshi Kihara 		SH_PFC_PIN_GROUP(intc_ex_irq4),
4217b014912fSTakeshi Kihara 		SH_PFC_PIN_GROUP(intc_ex_irq5),
42184753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof0_clk),
42194753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof0_sync),
42204753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof0_ss1),
42214753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof0_ss2),
42224753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof0_txd),
42234753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof0_rxd),
42244753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_clk_a),
42254753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_sync_a),
42264753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_ss1_a),
42274753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_ss2_a),
42284753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_txd_a),
42294753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_rxd_a),
42304753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_clk_b),
42314753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_sync_b),
42324753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_ss1_b),
42334753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_ss2_b),
42344753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_txd_b),
42354753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_rxd_b),
42364753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_clk_c),
42374753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_sync_c),
42384753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_ss1_c),
42394753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_ss2_c),
42404753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_txd_c),
42414753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_rxd_c),
42424753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_clk_d),
42434753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_sync_d),
42444753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_ss1_d),
42454753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_ss2_d),
42464753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_txd_d),
42474753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_rxd_d),
42484753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_clk_e),
42494753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_sync_e),
42504753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_ss1_e),
42514753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_ss2_e),
42524753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_txd_e),
42534753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_rxd_e),
42544753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_clk_f),
42554753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_sync_f),
42564753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_ss1_f),
42574753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_ss2_f),
42584753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_txd_f),
42594753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_rxd_f),
42604753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_clk_g),
42614753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_sync_g),
42624753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_ss1_g),
42634753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_ss2_g),
42644753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_txd_g),
42654753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof1_rxd_g),
42664753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof2_clk_a),
42674753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof2_sync_a),
42684753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof2_ss1_a),
42694753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof2_ss2_a),
42704753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof2_txd_a),
42714753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof2_rxd_a),
42724753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof2_clk_b),
42734753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof2_sync_b),
42744753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof2_ss1_b),
42754753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof2_ss2_b),
42764753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof2_txd_b),
42774753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof2_rxd_b),
42784753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof2_clk_c),
42794753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof2_sync_c),
42804753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof2_ss1_c),
42814753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof2_ss2_c),
42824753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof2_txd_c),
42834753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof2_rxd_c),
42844753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof2_clk_d),
42854753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof2_sync_d),
42864753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof2_ss1_d),
42874753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof2_ss2_d),
42884753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof2_txd_d),
42894753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof2_rxd_d),
42904753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof3_clk_a),
42914753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof3_sync_a),
42924753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof3_ss1_a),
42934753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof3_ss2_a),
42944753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof3_txd_a),
42954753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof3_rxd_a),
42964753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof3_clk_b),
42974753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof3_sync_b),
42984753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof3_ss1_b),
42994753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof3_ss2_b),
43004753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof3_txd_b),
43014753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof3_rxd_b),
43024753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof3_clk_c),
43034753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof3_sync_c),
43044753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof3_txd_c),
43054753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof3_rxd_c),
43064753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof3_clk_d),
43074753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof3_sync_d),
43084753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof3_ss1_d),
43094753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof3_txd_d),
43104753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof3_rxd_d),
43114753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof3_clk_e),
43124753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof3_sync_e),
43134753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof3_ss1_e),
43144753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof3_ss2_e),
43154753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof3_txd_e),
43164753231cSTakeshi Kihara 		SH_PFC_PIN_GROUP(msiof3_rxd_e),
4317332cb226STakeshi Kihara 		SH_PFC_PIN_GROUP(pwm0),
4318332cb226STakeshi Kihara 		SH_PFC_PIN_GROUP(pwm1_a),
4319332cb226STakeshi Kihara 		SH_PFC_PIN_GROUP(pwm1_b),
4320332cb226STakeshi Kihara 		SH_PFC_PIN_GROUP(pwm2_a),
4321332cb226STakeshi Kihara 		SH_PFC_PIN_GROUP(pwm2_b),
4322332cb226STakeshi Kihara 		SH_PFC_PIN_GROUP(pwm3_a),
4323332cb226STakeshi Kihara 		SH_PFC_PIN_GROUP(pwm3_b),
4324332cb226STakeshi Kihara 		SH_PFC_PIN_GROUP(pwm4_a),
4325332cb226STakeshi Kihara 		SH_PFC_PIN_GROUP(pwm4_b),
4326332cb226STakeshi Kihara 		SH_PFC_PIN_GROUP(pwm5_a),
4327332cb226STakeshi Kihara 		SH_PFC_PIN_GROUP(pwm5_b),
4328332cb226STakeshi Kihara 		SH_PFC_PIN_GROUP(pwm6_a),
4329332cb226STakeshi Kihara 		SH_PFC_PIN_GROUP(pwm6_b),
43304356497eSLad Prabhakar 		SH_PFC_PIN_GROUP(qspi0_ctrl),
43318669e0b4SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(qspi0_data, 2),
43328669e0b4SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(qspi0_data, 4),
43334356497eSLad Prabhakar 		SH_PFC_PIN_GROUP(qspi1_ctrl),
43348669e0b4SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(qspi1_data, 2),
43358669e0b4SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(qspi1_data, 4),
4336fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif0_data),
4337fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif0_clk),
4338fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif0_ctrl),
4339fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif1_data_a),
4340fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif1_clk),
4341fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif1_ctrl),
4342fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif1_data_b),
4343fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif2_data_a),
4344fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif2_clk),
4345fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif2_data_b),
4346fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif3_data_a),
4347fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif3_clk),
4348fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif3_ctrl),
4349fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif3_data_b),
4350fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif4_data_a),
4351fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif4_clk_a),
4352fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif4_ctrl_a),
4353fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif4_data_b),
4354fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif4_clk_b),
4355fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif4_ctrl_b),
4356fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif4_data_c),
4357fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif4_clk_c),
4358fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif4_ctrl_c),
4359fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif5_data_a),
4360fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif5_clk_a),
4361fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif5_data_b),
4362fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif5_clk_b),
4363fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif_clk_a),
4364fc43d8b2STakeshi Kihara 		SH_PFC_PIN_GROUP(scif_clk_b),
436533296238SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(sdhi0_data, 1),
436633296238SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(sdhi0_data, 4),
4367374cf699STakeshi Kihara 		SH_PFC_PIN_GROUP(sdhi0_ctrl),
4368374cf699STakeshi Kihara 		SH_PFC_PIN_GROUP(sdhi0_cd),
4369374cf699STakeshi Kihara 		SH_PFC_PIN_GROUP(sdhi0_wp),
437033296238SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(sdhi1_data, 1),
437133296238SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(sdhi1_data, 4),
4372374cf699STakeshi Kihara 		SH_PFC_PIN_GROUP(sdhi1_ctrl),
4373374cf699STakeshi Kihara 		SH_PFC_PIN_GROUP(sdhi1_cd),
4374374cf699STakeshi Kihara 		SH_PFC_PIN_GROUP(sdhi1_wp),
437533296238SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(sdhi2_data, 1),
437633296238SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(sdhi2_data, 4),
437733296238SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(sdhi2_data, 8),
4378374cf699STakeshi Kihara 		SH_PFC_PIN_GROUP(sdhi2_ctrl),
4379374cf699STakeshi Kihara 		SH_PFC_PIN_GROUP(sdhi2_cd_a),
4380374cf699STakeshi Kihara 		SH_PFC_PIN_GROUP(sdhi2_wp_a),
4381374cf699STakeshi Kihara 		SH_PFC_PIN_GROUP(sdhi2_cd_b),
4382374cf699STakeshi Kihara 		SH_PFC_PIN_GROUP(sdhi2_wp_b),
4383374cf699STakeshi Kihara 		SH_PFC_PIN_GROUP(sdhi2_ds),
438433296238SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(sdhi3_data, 1),
438533296238SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(sdhi3_data, 4),
438633296238SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(sdhi3_data, 8),
4387374cf699STakeshi Kihara 		SH_PFC_PIN_GROUP(sdhi3_ctrl),
4388374cf699STakeshi Kihara 		SH_PFC_PIN_GROUP(sdhi3_cd),
4389374cf699STakeshi Kihara 		SH_PFC_PIN_GROUP(sdhi3_wp),
4390374cf699STakeshi Kihara 		SH_PFC_PIN_GROUP(sdhi3_ds),
43914fe12388SKuninori Morimoto 		SH_PFC_PIN_GROUP(ssi0_data),
43924fe12388SKuninori Morimoto 		SH_PFC_PIN_GROUP(ssi01239_ctrl),
43934fe12388SKuninori Morimoto 		SH_PFC_PIN_GROUP(ssi1_data_a),
43944fe12388SKuninori Morimoto 		SH_PFC_PIN_GROUP(ssi1_data_b),
43954fe12388SKuninori Morimoto 		SH_PFC_PIN_GROUP(ssi1_ctrl_a),
43964fe12388SKuninori Morimoto 		SH_PFC_PIN_GROUP(ssi1_ctrl_b),
43974fe12388SKuninori Morimoto 		SH_PFC_PIN_GROUP(ssi2_data_a),
43984fe12388SKuninori Morimoto 		SH_PFC_PIN_GROUP(ssi2_data_b),
43994fe12388SKuninori Morimoto 		SH_PFC_PIN_GROUP(ssi2_ctrl_a),
44004fe12388SKuninori Morimoto 		SH_PFC_PIN_GROUP(ssi2_ctrl_b),
44014fe12388SKuninori Morimoto 		SH_PFC_PIN_GROUP(ssi3_data),
44024fe12388SKuninori Morimoto 		SH_PFC_PIN_GROUP(ssi349_ctrl),
44034fe12388SKuninori Morimoto 		SH_PFC_PIN_GROUP(ssi4_data),
44044fe12388SKuninori Morimoto 		SH_PFC_PIN_GROUP(ssi4_ctrl),
44054fe12388SKuninori Morimoto 		SH_PFC_PIN_GROUP(ssi5_data),
44064fe12388SKuninori Morimoto 		SH_PFC_PIN_GROUP(ssi5_ctrl),
44074fe12388SKuninori Morimoto 		SH_PFC_PIN_GROUP(ssi6_data),
44084fe12388SKuninori Morimoto 		SH_PFC_PIN_GROUP(ssi6_ctrl),
44094fe12388SKuninori Morimoto 		SH_PFC_PIN_GROUP(ssi7_data),
44104fe12388SKuninori Morimoto 		SH_PFC_PIN_GROUP(ssi78_ctrl),
44114fe12388SKuninori Morimoto 		SH_PFC_PIN_GROUP(ssi8_data),
44124fe12388SKuninori Morimoto 		SH_PFC_PIN_GROUP(ssi9_data_a),
44134fe12388SKuninori Morimoto 		SH_PFC_PIN_GROUP(ssi9_data_b),
44144fe12388SKuninori Morimoto 		SH_PFC_PIN_GROUP(ssi9_ctrl_a),
44154fe12388SKuninori Morimoto 		SH_PFC_PIN_GROUP(ssi9_ctrl_b),
441674965de1STakeshi Kihara 		SH_PFC_PIN_GROUP(tmu_tclk1_a),
441774965de1STakeshi Kihara 		SH_PFC_PIN_GROUP(tmu_tclk1_b),
441874965de1STakeshi Kihara 		SH_PFC_PIN_GROUP(tmu_tclk2_a),
441974965de1STakeshi Kihara 		SH_PFC_PIN_GROUP(tmu_tclk2_b),
442032ba9f22SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(tpu_to0),
442132ba9f22SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(tpu_to1),
442232ba9f22SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(tpu_to2),
442332ba9f22SGeert Uytterhoeven 		SH_PFC_PIN_GROUP(tpu_to3),
4424a8d276e2STakeshi Kihara 		SH_PFC_PIN_GROUP(usb0),
4425a8d276e2STakeshi Kihara 		SH_PFC_PIN_GROUP(usb1),
4426656285a8STakeshi Kihara 		SH_PFC_PIN_GROUP(usb30),
4427496da100SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(vin4_data, 8, _a),
4428496da100SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(vin4_data, 10, _a),
4429496da100SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(vin4_data, 12, _a),
4430496da100SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(vin4_data, 16, _a),
44318db6cbabSUlrich Hecht 		SH_PFC_PIN_GROUP(vin4_data18_a),
4432496da100SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(vin4_data, 20, _a),
4433496da100SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(vin4_data, 24, _a),
4434496da100SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(vin4_data, 8, _b),
4435496da100SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(vin4_data, 10, _b),
4436496da100SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(vin4_data, 12, _b),
4437496da100SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(vin4_data, 16, _b),
44388db6cbabSUlrich Hecht 		SH_PFC_PIN_GROUP(vin4_data18_b),
4439496da100SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(vin4_data, 20, _b),
4440496da100SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(vin4_data, 24, _b),
444100a0537eSGeert Uytterhoeven 		SH_PFC_PIN_GROUP_SUBSET(vin4_g8, vin4_data_a, 8, 8),
44428db6cbabSUlrich Hecht 		SH_PFC_PIN_GROUP(vin4_sync),
44438db6cbabSUlrich Hecht 		SH_PFC_PIN_GROUP(vin4_field),
44448db6cbabSUlrich Hecht 		SH_PFC_PIN_GROUP(vin4_clkenb),
44458db6cbabSUlrich Hecht 		SH_PFC_PIN_GROUP(vin4_clk),
4446496da100SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(vin5_data, 8),
4447496da100SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(vin5_data, 10),
4448496da100SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(vin5_data, 12),
4449496da100SGeert Uytterhoeven 		BUS_DATA_PIN_GROUP(vin5_data, 16),
445000a0537eSGeert Uytterhoeven 		SH_PFC_PIN_GROUP_SUBSET(vin5_high8, vin5_data, 8, 8),
44518db6cbabSUlrich Hecht 		SH_PFC_PIN_GROUP(vin5_sync),
44528db6cbabSUlrich Hecht 		SH_PFC_PIN_GROUP(vin5_field),
44538db6cbabSUlrich Hecht 		SH_PFC_PIN_GROUP(vin5_clkenb),
44548db6cbabSUlrich Hecht 		SH_PFC_PIN_GROUP(vin5_clk),
445591d627a7SBiju Das 	},
445674ce7a80SBiju Das #if defined(CONFIG_PINCTRL_PFC_R8A77960) || defined(CONFIG_PINCTRL_PFC_R8A77961)
4457a97f340cSGeert Uytterhoeven 	.automotive = {
445891d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif0_ctrl_a),
445991d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif0_data0_a),
446091d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif0_data1_a),
446191d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif0_ctrl_b),
446291d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif0_data0_b),
446391d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif0_data1_b),
446491d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif0_ctrl_c),
446591d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif0_data0_c),
446691d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif0_data1_c),
446791d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif1_ctrl_a),
446891d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif1_data0_a),
446991d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif1_data1_a),
447091d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif1_ctrl_b),
447191d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif1_data0_b),
447291d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif1_data1_b),
447391d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif1_ctrl_c),
447491d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif1_data0_c),
447591d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif1_data1_c),
447691d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif2_ctrl_a),
447791d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif2_data0_a),
447891d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif2_data1_a),
447991d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif2_ctrl_b),
448091d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif2_data0_b),
448191d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif2_data1_b),
448291d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif3_ctrl_a),
448391d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif3_data0_a),
448491d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif3_data1_a),
448591d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif3_ctrl_b),
448691d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif3_data0_b),
448791d627a7SBiju Das 		SH_PFC_PIN_GROUP(drif3_data1_b),
4488ce34fb3cSAndrey Gusakov 		SH_PFC_PIN_GROUP(mlb_3pin),
448991d627a7SBiju Das 	}
449074ce7a80SBiju Das #endif /* CONFIG_PINCTRL_PFC_R8A77960 || CONFIG_PINCTRL_PFC_R8A77961 */
4491fc43d8b2STakeshi Kihara };
4492fc43d8b2STakeshi Kihara 
449360ffe393SKuninori Morimoto static const char * const audio_clk_groups[] = {
449460ffe393SKuninori Morimoto 	"audio_clk_a_a",
449560ffe393SKuninori Morimoto 	"audio_clk_a_b",
449660ffe393SKuninori Morimoto 	"audio_clk_a_c",
449760ffe393SKuninori Morimoto 	"audio_clk_b_a",
449860ffe393SKuninori Morimoto 	"audio_clk_b_b",
449960ffe393SKuninori Morimoto 	"audio_clk_c_a",
450060ffe393SKuninori Morimoto 	"audio_clk_c_b",
450160ffe393SKuninori Morimoto 	"audio_clkout_a",
450260ffe393SKuninori Morimoto 	"audio_clkout_b",
450360ffe393SKuninori Morimoto 	"audio_clkout_c",
450460ffe393SKuninori Morimoto 	"audio_clkout_d",
450560ffe393SKuninori Morimoto 	"audio_clkout1_a",
450660ffe393SKuninori Morimoto 	"audio_clkout1_b",
450760ffe393SKuninori Morimoto 	"audio_clkout2_a",
450860ffe393SKuninori Morimoto 	"audio_clkout2_b",
450960ffe393SKuninori Morimoto 	"audio_clkout3_a",
451060ffe393SKuninori Morimoto 	"audio_clkout3_b",
451160ffe393SKuninori Morimoto };
451260ffe393SKuninori Morimoto 
45139c99a63eSTakeshi Kihara static const char * const avb_groups[] = {
45149c99a63eSTakeshi Kihara 	"avb_link",
45159c99a63eSTakeshi Kihara 	"avb_magic",
45169c99a63eSTakeshi Kihara 	"avb_phy_int",
4517350aba9aSGeert Uytterhoeven 	"avb_mdc",	/* Deprecated, please use "avb_mdio" instead */
4518350aba9aSGeert Uytterhoeven 	"avb_mdio",
451941397032SGeert Uytterhoeven 	"avb_mii",
45209c99a63eSTakeshi Kihara 	"avb_avtp_pps",
45219c99a63eSTakeshi Kihara 	"avb_avtp_match_a",
45229c99a63eSTakeshi Kihara 	"avb_avtp_capture_a",
45239c99a63eSTakeshi Kihara 	"avb_avtp_match_b",
45249c99a63eSTakeshi Kihara 	"avb_avtp_capture_b",
45259c99a63eSTakeshi Kihara };
45269c99a63eSTakeshi Kihara 
4527cf75341aSChris Paterson static const char * const can0_groups[] = {
4528cf75341aSChris Paterson 	"can0_data_a",
4529cf75341aSChris Paterson 	"can0_data_b",
4530cf75341aSChris Paterson };
4531cf75341aSChris Paterson 
4532cf75341aSChris Paterson static const char * const can1_groups[] = {
4533cf75341aSChris Paterson 	"can1_data",
4534cf75341aSChris Paterson };
4535cf75341aSChris Paterson 
4536cf75341aSChris Paterson static const char * const can_clk_groups[] = {
4537cf75341aSChris Paterson 	"can_clk",
4538cf75341aSChris Paterson };
4539cf75341aSChris Paterson 
45403dc93dceSChris Paterson static const char * const canfd0_groups[] = {
45413dc93dceSChris Paterson 	"canfd0_data_a",
45423dc93dceSChris Paterson 	"canfd0_data_b",
45433dc93dceSChris Paterson };
45443dc93dceSChris Paterson 
45453dc93dceSChris Paterson static const char * const canfd1_groups[] = {
45463dc93dceSChris Paterson 	"canfd1_data",
45473dc93dceSChris Paterson };
45483dc93dceSChris Paterson 
454974ce7a80SBiju Das #if defined(CONFIG_PINCTRL_PFC_R8A77960) || defined(CONFIG_PINCTRL_PFC_R8A77961)
4550fb082831SRamesh Shanmugasundaram static const char * const drif0_groups[] = {
4551fb082831SRamesh Shanmugasundaram 	"drif0_ctrl_a",
4552fb082831SRamesh Shanmugasundaram 	"drif0_data0_a",
4553fb082831SRamesh Shanmugasundaram 	"drif0_data1_a",
4554fb082831SRamesh Shanmugasundaram 	"drif0_ctrl_b",
4555fb082831SRamesh Shanmugasundaram 	"drif0_data0_b",
4556fb082831SRamesh Shanmugasundaram 	"drif0_data1_b",
4557fb082831SRamesh Shanmugasundaram 	"drif0_ctrl_c",
4558fb082831SRamesh Shanmugasundaram 	"drif0_data0_c",
4559fb082831SRamesh Shanmugasundaram 	"drif0_data1_c",
4560fb082831SRamesh Shanmugasundaram };
4561fb082831SRamesh Shanmugasundaram 
4562fb082831SRamesh Shanmugasundaram static const char * const drif1_groups[] = {
4563fb082831SRamesh Shanmugasundaram 	"drif1_ctrl_a",
4564fb082831SRamesh Shanmugasundaram 	"drif1_data0_a",
4565fb082831SRamesh Shanmugasundaram 	"drif1_data1_a",
4566fb082831SRamesh Shanmugasundaram 	"drif1_ctrl_b",
4567fb082831SRamesh Shanmugasundaram 	"drif1_data0_b",
4568fb082831SRamesh Shanmugasundaram 	"drif1_data1_b",
4569fb082831SRamesh Shanmugasundaram 	"drif1_ctrl_c",
4570fb082831SRamesh Shanmugasundaram 	"drif1_data0_c",
4571fb082831SRamesh Shanmugasundaram 	"drif1_data1_c",
4572fb082831SRamesh Shanmugasundaram };
4573fb082831SRamesh Shanmugasundaram 
4574fb082831SRamesh Shanmugasundaram static const char * const drif2_groups[] = {
4575fb082831SRamesh Shanmugasundaram 	"drif2_ctrl_a",
4576fb082831SRamesh Shanmugasundaram 	"drif2_data0_a",
4577fb082831SRamesh Shanmugasundaram 	"drif2_data1_a",
4578fb082831SRamesh Shanmugasundaram 	"drif2_ctrl_b",
4579fb082831SRamesh Shanmugasundaram 	"drif2_data0_b",
4580fb082831SRamesh Shanmugasundaram 	"drif2_data1_b",
4581fb082831SRamesh Shanmugasundaram };
4582fb082831SRamesh Shanmugasundaram 
4583fb082831SRamesh Shanmugasundaram static const char * const drif3_groups[] = {
4584fb082831SRamesh Shanmugasundaram 	"drif3_ctrl_a",
4585fb082831SRamesh Shanmugasundaram 	"drif3_data0_a",
4586fb082831SRamesh Shanmugasundaram 	"drif3_data1_a",
4587fb082831SRamesh Shanmugasundaram 	"drif3_ctrl_b",
4588fb082831SRamesh Shanmugasundaram 	"drif3_data0_b",
4589fb082831SRamesh Shanmugasundaram 	"drif3_data1_b",
4590fb082831SRamesh Shanmugasundaram };
459174ce7a80SBiju Das #endif /* CONFIG_PINCTRL_PFC_R8A77960 || CONFIG_PINCTRL_PFC_R8A77961 */
4592fb082831SRamesh Shanmugasundaram 
4593cccc618aSNiklas Söderlund static const char * const du_groups[] = {
4594cccc618aSNiklas Söderlund 	"du_rgb666",
4595cccc618aSNiklas Söderlund 	"du_rgb888",
4596cccc618aSNiklas Söderlund 	"du_clk_out_0",
4597cccc618aSNiklas Söderlund 	"du_clk_out_1",
4598cccc618aSNiklas Söderlund 	"du_sync",
4599cccc618aSNiklas Söderlund 	"du_oddf",
4600cccc618aSNiklas Söderlund 	"du_cde",
4601cccc618aSNiklas Söderlund 	"du_disp",
4602cccc618aSNiklas Söderlund };
4603cccc618aSNiklas Söderlund 
46040e4e4999SUlrich Hecht static const char * const hscif0_groups[] = {
46050e4e4999SUlrich Hecht 	"hscif0_data",
46060e4e4999SUlrich Hecht 	"hscif0_clk",
46070e4e4999SUlrich Hecht 	"hscif0_ctrl",
46080e4e4999SUlrich Hecht };
46090e4e4999SUlrich Hecht 
46100e4e4999SUlrich Hecht static const char * const hscif1_groups[] = {
46110e4e4999SUlrich Hecht 	"hscif1_data_a",
46120e4e4999SUlrich Hecht 	"hscif1_clk_a",
46130e4e4999SUlrich Hecht 	"hscif1_ctrl_a",
46140e4e4999SUlrich Hecht 	"hscif1_data_b",
46150e4e4999SUlrich Hecht 	"hscif1_clk_b",
46160e4e4999SUlrich Hecht 	"hscif1_ctrl_b",
46170e4e4999SUlrich Hecht };
46180e4e4999SUlrich Hecht 
46190e4e4999SUlrich Hecht static const char * const hscif2_groups[] = {
46200e4e4999SUlrich Hecht 	"hscif2_data_a",
46210e4e4999SUlrich Hecht 	"hscif2_clk_a",
46220e4e4999SUlrich Hecht 	"hscif2_ctrl_a",
46230e4e4999SUlrich Hecht 	"hscif2_data_b",
46240e4e4999SUlrich Hecht 	"hscif2_clk_b",
46250e4e4999SUlrich Hecht 	"hscif2_ctrl_b",
46260e4e4999SUlrich Hecht 	"hscif2_data_c",
46270e4e4999SUlrich Hecht 	"hscif2_clk_c",
46280e4e4999SUlrich Hecht 	"hscif2_ctrl_c",
46290e4e4999SUlrich Hecht };
46300e4e4999SUlrich Hecht 
46310e4e4999SUlrich Hecht static const char * const hscif3_groups[] = {
46320e4e4999SUlrich Hecht 	"hscif3_data_a",
46330e4e4999SUlrich Hecht 	"hscif3_clk",
46340e4e4999SUlrich Hecht 	"hscif3_ctrl",
46350e4e4999SUlrich Hecht 	"hscif3_data_b",
46360e4e4999SUlrich Hecht 	"hscif3_data_c",
46370e4e4999SUlrich Hecht 	"hscif3_data_d",
46380e4e4999SUlrich Hecht };
46390e4e4999SUlrich Hecht 
46400e4e4999SUlrich Hecht static const char * const hscif4_groups[] = {
46410e4e4999SUlrich Hecht 	"hscif4_data_a",
46420e4e4999SUlrich Hecht 	"hscif4_clk",
46430e4e4999SUlrich Hecht 	"hscif4_ctrl",
46440e4e4999SUlrich Hecht 	"hscif4_data_b",
46450e4e4999SUlrich Hecht };
46460e4e4999SUlrich Hecht 
46478d7bcad6STakeshi Kihara static const char * const i2c0_groups[] = {
46488d7bcad6STakeshi Kihara 	"i2c0",
46498d7bcad6STakeshi Kihara };
46508d7bcad6STakeshi Kihara 
465102609a23SUlrich Hecht static const char * const i2c1_groups[] = {
465202609a23SUlrich Hecht 	"i2c1_a",
465302609a23SUlrich Hecht 	"i2c1_b",
465402609a23SUlrich Hecht };
465502609a23SUlrich Hecht 
465602609a23SUlrich Hecht static const char * const i2c2_groups[] = {
465702609a23SUlrich Hecht 	"i2c2_a",
465802609a23SUlrich Hecht 	"i2c2_b",
465902609a23SUlrich Hecht };
466002609a23SUlrich Hecht 
46618d7bcad6STakeshi Kihara static const char * const i2c3_groups[] = {
46628d7bcad6STakeshi Kihara 	"i2c3",
46638d7bcad6STakeshi Kihara };
46648d7bcad6STakeshi Kihara 
46658d7bcad6STakeshi Kihara static const char * const i2c5_groups[] = {
46668d7bcad6STakeshi Kihara 	"i2c5",
46678d7bcad6STakeshi Kihara };
46688d7bcad6STakeshi Kihara 
466902609a23SUlrich Hecht static const char * const i2c6_groups[] = {
467002609a23SUlrich Hecht 	"i2c6_a",
467102609a23SUlrich Hecht 	"i2c6_b",
467202609a23SUlrich Hecht 	"i2c6_c",
467302609a23SUlrich Hecht };
467402609a23SUlrich Hecht 
4675b014912fSTakeshi Kihara static const char * const intc_ex_groups[] = {
4676b014912fSTakeshi Kihara 	"intc_ex_irq0",
4677b014912fSTakeshi Kihara 	"intc_ex_irq1",
4678b014912fSTakeshi Kihara 	"intc_ex_irq2",
4679b014912fSTakeshi Kihara 	"intc_ex_irq3",
4680b014912fSTakeshi Kihara 	"intc_ex_irq4",
4681b014912fSTakeshi Kihara 	"intc_ex_irq5",
4682b014912fSTakeshi Kihara };
4683b014912fSTakeshi Kihara 
4684ce34fb3cSAndrey Gusakov #if defined(CONFIG_PINCTRL_PFC_R8A77960) || defined(CONFIG_PINCTRL_PFC_R8A77961)
4685ce34fb3cSAndrey Gusakov static const char * const mlb_3pin_groups[] = {
4686ce34fb3cSAndrey Gusakov 	"mlb_3pin",
4687ce34fb3cSAndrey Gusakov };
4688ce34fb3cSAndrey Gusakov #endif /* CONFIG_PINCTRL_PFC_R8A77960 || CONFIG_PINCTRL_PFC_R8A77961 */
4689ce34fb3cSAndrey Gusakov 
46904753231cSTakeshi Kihara static const char * const msiof0_groups[] = {
46914753231cSTakeshi Kihara 	"msiof0_clk",
46924753231cSTakeshi Kihara 	"msiof0_sync",
46934753231cSTakeshi Kihara 	"msiof0_ss1",
46944753231cSTakeshi Kihara 	"msiof0_ss2",
46954753231cSTakeshi Kihara 	"msiof0_txd",
46964753231cSTakeshi Kihara 	"msiof0_rxd",
46974753231cSTakeshi Kihara };
46984753231cSTakeshi Kihara 
46994753231cSTakeshi Kihara static const char * const msiof1_groups[] = {
47004753231cSTakeshi Kihara 	"msiof1_clk_a",
47014753231cSTakeshi Kihara 	"msiof1_sync_a",
47024753231cSTakeshi Kihara 	"msiof1_ss1_a",
47034753231cSTakeshi Kihara 	"msiof1_ss2_a",
47044753231cSTakeshi Kihara 	"msiof1_txd_a",
47054753231cSTakeshi Kihara 	"msiof1_rxd_a",
47064753231cSTakeshi Kihara 	"msiof1_clk_b",
47074753231cSTakeshi Kihara 	"msiof1_sync_b",
47084753231cSTakeshi Kihara 	"msiof1_ss1_b",
47094753231cSTakeshi Kihara 	"msiof1_ss2_b",
47104753231cSTakeshi Kihara 	"msiof1_txd_b",
47114753231cSTakeshi Kihara 	"msiof1_rxd_b",
47124753231cSTakeshi Kihara 	"msiof1_clk_c",
47134753231cSTakeshi Kihara 	"msiof1_sync_c",
47144753231cSTakeshi Kihara 	"msiof1_ss1_c",
47154753231cSTakeshi Kihara 	"msiof1_ss2_c",
47164753231cSTakeshi Kihara 	"msiof1_txd_c",
47174753231cSTakeshi Kihara 	"msiof1_rxd_c",
47184753231cSTakeshi Kihara 	"msiof1_clk_d",
47194753231cSTakeshi Kihara 	"msiof1_sync_d",
47204753231cSTakeshi Kihara 	"msiof1_ss1_d",
47214753231cSTakeshi Kihara 	"msiof1_ss2_d",
47224753231cSTakeshi Kihara 	"msiof1_txd_d",
47234753231cSTakeshi Kihara 	"msiof1_rxd_d",
47244753231cSTakeshi Kihara 	"msiof1_clk_e",
47254753231cSTakeshi Kihara 	"msiof1_sync_e",
47264753231cSTakeshi Kihara 	"msiof1_ss1_e",
47274753231cSTakeshi Kihara 	"msiof1_ss2_e",
47284753231cSTakeshi Kihara 	"msiof1_txd_e",
47294753231cSTakeshi Kihara 	"msiof1_rxd_e",
47304753231cSTakeshi Kihara 	"msiof1_clk_f",
47314753231cSTakeshi Kihara 	"msiof1_sync_f",
47324753231cSTakeshi Kihara 	"msiof1_ss1_f",
47334753231cSTakeshi Kihara 	"msiof1_ss2_f",
47344753231cSTakeshi Kihara 	"msiof1_txd_f",
47354753231cSTakeshi Kihara 	"msiof1_rxd_f",
47364753231cSTakeshi Kihara 	"msiof1_clk_g",
47374753231cSTakeshi Kihara 	"msiof1_sync_g",
47384753231cSTakeshi Kihara 	"msiof1_ss1_g",
47394753231cSTakeshi Kihara 	"msiof1_ss2_g",
47404753231cSTakeshi Kihara 	"msiof1_txd_g",
47414753231cSTakeshi Kihara 	"msiof1_rxd_g",
47424753231cSTakeshi Kihara };
47434753231cSTakeshi Kihara 
47444753231cSTakeshi Kihara static const char * const msiof2_groups[] = {
47454753231cSTakeshi Kihara 	"msiof2_clk_a",
47464753231cSTakeshi Kihara 	"msiof2_sync_a",
47474753231cSTakeshi Kihara 	"msiof2_ss1_a",
47484753231cSTakeshi Kihara 	"msiof2_ss2_a",
47494753231cSTakeshi Kihara 	"msiof2_txd_a",
47504753231cSTakeshi Kihara 	"msiof2_rxd_a",
47514753231cSTakeshi Kihara 	"msiof2_clk_b",
47524753231cSTakeshi Kihara 	"msiof2_sync_b",
47534753231cSTakeshi Kihara 	"msiof2_ss1_b",
47544753231cSTakeshi Kihara 	"msiof2_ss2_b",
47554753231cSTakeshi Kihara 	"msiof2_txd_b",
47564753231cSTakeshi Kihara 	"msiof2_rxd_b",
47574753231cSTakeshi Kihara 	"msiof2_clk_c",
47584753231cSTakeshi Kihara 	"msiof2_sync_c",
47594753231cSTakeshi Kihara 	"msiof2_ss1_c",
47604753231cSTakeshi Kihara 	"msiof2_ss2_c",
47614753231cSTakeshi Kihara 	"msiof2_txd_c",
47624753231cSTakeshi Kihara 	"msiof2_rxd_c",
47634753231cSTakeshi Kihara 	"msiof2_clk_d",
47644753231cSTakeshi Kihara 	"msiof2_sync_d",
47654753231cSTakeshi Kihara 	"msiof2_ss1_d",
47664753231cSTakeshi Kihara 	"msiof2_ss2_d",
47674753231cSTakeshi Kihara 	"msiof2_txd_d",
47684753231cSTakeshi Kihara 	"msiof2_rxd_d",
47694753231cSTakeshi Kihara };
47704753231cSTakeshi Kihara 
47714753231cSTakeshi Kihara static const char * const msiof3_groups[] = {
47724753231cSTakeshi Kihara 	"msiof3_clk_a",
47734753231cSTakeshi Kihara 	"msiof3_sync_a",
47744753231cSTakeshi Kihara 	"msiof3_ss1_a",
47754753231cSTakeshi Kihara 	"msiof3_ss2_a",
47764753231cSTakeshi Kihara 	"msiof3_txd_a",
47774753231cSTakeshi Kihara 	"msiof3_rxd_a",
47784753231cSTakeshi Kihara 	"msiof3_clk_b",
47794753231cSTakeshi Kihara 	"msiof3_sync_b",
47804753231cSTakeshi Kihara 	"msiof3_ss1_b",
47814753231cSTakeshi Kihara 	"msiof3_ss2_b",
47824753231cSTakeshi Kihara 	"msiof3_txd_b",
47834753231cSTakeshi Kihara 	"msiof3_rxd_b",
47844753231cSTakeshi Kihara 	"msiof3_clk_c",
47854753231cSTakeshi Kihara 	"msiof3_sync_c",
47864753231cSTakeshi Kihara 	"msiof3_txd_c",
47874753231cSTakeshi Kihara 	"msiof3_rxd_c",
47884753231cSTakeshi Kihara 	"msiof3_clk_d",
47894753231cSTakeshi Kihara 	"msiof3_sync_d",
47904753231cSTakeshi Kihara 	"msiof3_ss1_d",
47914753231cSTakeshi Kihara 	"msiof3_txd_d",
47924753231cSTakeshi Kihara 	"msiof3_rxd_d",
47934753231cSTakeshi Kihara 	"msiof3_clk_e",
47944753231cSTakeshi Kihara 	"msiof3_sync_e",
47954753231cSTakeshi Kihara 	"msiof3_ss1_e",
47964753231cSTakeshi Kihara 	"msiof3_ss2_e",
47974753231cSTakeshi Kihara 	"msiof3_txd_e",
47984753231cSTakeshi Kihara 	"msiof3_rxd_e",
47994753231cSTakeshi Kihara };
48004753231cSTakeshi Kihara 
4801332cb226STakeshi Kihara static const char * const pwm0_groups[] = {
4802332cb226STakeshi Kihara 	"pwm0",
4803332cb226STakeshi Kihara };
4804332cb226STakeshi Kihara 
4805332cb226STakeshi Kihara static const char * const pwm1_groups[] = {
4806332cb226STakeshi Kihara 	"pwm1_a",
4807332cb226STakeshi Kihara 	"pwm1_b",
4808332cb226STakeshi Kihara };
4809332cb226STakeshi Kihara 
4810332cb226STakeshi Kihara static const char * const pwm2_groups[] = {
4811332cb226STakeshi Kihara 	"pwm2_a",
4812332cb226STakeshi Kihara 	"pwm2_b",
4813332cb226STakeshi Kihara };
4814332cb226STakeshi Kihara 
4815332cb226STakeshi Kihara static const char * const pwm3_groups[] = {
4816332cb226STakeshi Kihara 	"pwm3_a",
4817332cb226STakeshi Kihara 	"pwm3_b",
4818332cb226STakeshi Kihara };
4819332cb226STakeshi Kihara 
4820332cb226STakeshi Kihara static const char * const pwm4_groups[] = {
4821332cb226STakeshi Kihara 	"pwm4_a",
4822332cb226STakeshi Kihara 	"pwm4_b",
4823332cb226STakeshi Kihara };
4824332cb226STakeshi Kihara 
4825332cb226STakeshi Kihara static const char * const pwm5_groups[] = {
4826332cb226STakeshi Kihara 	"pwm5_a",
4827332cb226STakeshi Kihara 	"pwm5_b",
4828332cb226STakeshi Kihara };
4829332cb226STakeshi Kihara 
4830332cb226STakeshi Kihara static const char * const pwm6_groups[] = {
4831332cb226STakeshi Kihara 	"pwm6_a",
4832332cb226STakeshi Kihara 	"pwm6_b",
4833332cb226STakeshi Kihara };
4834332cb226STakeshi Kihara 
48354356497eSLad Prabhakar static const char * const qspi0_groups[] = {
48364356497eSLad Prabhakar 	"qspi0_ctrl",
48374356497eSLad Prabhakar 	"qspi0_data2",
48384356497eSLad Prabhakar 	"qspi0_data4",
48394356497eSLad Prabhakar };
48404356497eSLad Prabhakar 
48414356497eSLad Prabhakar static const char * const qspi1_groups[] = {
48424356497eSLad Prabhakar 	"qspi1_ctrl",
48434356497eSLad Prabhakar 	"qspi1_data2",
48444356497eSLad Prabhakar 	"qspi1_data4",
48454356497eSLad Prabhakar };
48464356497eSLad Prabhakar 
4847fc43d8b2STakeshi Kihara static const char * const scif0_groups[] = {
4848fc43d8b2STakeshi Kihara 	"scif0_data",
4849fc43d8b2STakeshi Kihara 	"scif0_clk",
4850fc43d8b2STakeshi Kihara 	"scif0_ctrl",
4851fc43d8b2STakeshi Kihara };
4852fc43d8b2STakeshi Kihara 
4853fc43d8b2STakeshi Kihara static const char * const scif1_groups[] = {
4854fc43d8b2STakeshi Kihara 	"scif1_data_a",
4855fc43d8b2STakeshi Kihara 	"scif1_clk",
4856fc43d8b2STakeshi Kihara 	"scif1_ctrl",
4857fc43d8b2STakeshi Kihara 	"scif1_data_b",
4858fc43d8b2STakeshi Kihara };
4859fc43d8b2STakeshi Kihara 
4860fc43d8b2STakeshi Kihara static const char * const scif2_groups[] = {
4861fc43d8b2STakeshi Kihara 	"scif2_data_a",
4862fc43d8b2STakeshi Kihara 	"scif2_clk",
4863fc43d8b2STakeshi Kihara 	"scif2_data_b",
4864fc43d8b2STakeshi Kihara };
4865fc43d8b2STakeshi Kihara 
4866fc43d8b2STakeshi Kihara static const char * const scif3_groups[] = {
4867fc43d8b2STakeshi Kihara 	"scif3_data_a",
4868fc43d8b2STakeshi Kihara 	"scif3_clk",
4869fc43d8b2STakeshi Kihara 	"scif3_ctrl",
4870fc43d8b2STakeshi Kihara 	"scif3_data_b",
4871fc43d8b2STakeshi Kihara };
4872fc43d8b2STakeshi Kihara 
4873fc43d8b2STakeshi Kihara static const char * const scif4_groups[] = {
4874fc43d8b2STakeshi Kihara 	"scif4_data_a",
4875fc43d8b2STakeshi Kihara 	"scif4_clk_a",
4876fc43d8b2STakeshi Kihara 	"scif4_ctrl_a",
4877fc43d8b2STakeshi Kihara 	"scif4_data_b",
4878fc43d8b2STakeshi Kihara 	"scif4_clk_b",
4879fc43d8b2STakeshi Kihara 	"scif4_ctrl_b",
4880fc43d8b2STakeshi Kihara 	"scif4_data_c",
4881fc43d8b2STakeshi Kihara 	"scif4_clk_c",
4882fc43d8b2STakeshi Kihara 	"scif4_ctrl_c",
4883fc43d8b2STakeshi Kihara };
4884fc43d8b2STakeshi Kihara 
4885fc43d8b2STakeshi Kihara static const char * const scif5_groups[] = {
4886fc43d8b2STakeshi Kihara 	"scif5_data_a",
4887fc43d8b2STakeshi Kihara 	"scif5_clk_a",
4888fc43d8b2STakeshi Kihara 	"scif5_data_b",
4889fc43d8b2STakeshi Kihara 	"scif5_clk_b",
4890fc43d8b2STakeshi Kihara };
4891fc43d8b2STakeshi Kihara 
4892fc43d8b2STakeshi Kihara static const char * const scif_clk_groups[] = {
4893fc43d8b2STakeshi Kihara 	"scif_clk_a",
4894fc43d8b2STakeshi Kihara 	"scif_clk_b",
4895f9aece73STakeshi Kihara };
4896f9aece73STakeshi Kihara 
4897374cf699STakeshi Kihara static const char * const sdhi0_groups[] = {
4898374cf699STakeshi Kihara 	"sdhi0_data1",
4899374cf699STakeshi Kihara 	"sdhi0_data4",
4900374cf699STakeshi Kihara 	"sdhi0_ctrl",
4901374cf699STakeshi Kihara 	"sdhi0_cd",
4902374cf699STakeshi Kihara 	"sdhi0_wp",
4903374cf699STakeshi Kihara };
4904374cf699STakeshi Kihara 
4905374cf699STakeshi Kihara static const char * const sdhi1_groups[] = {
4906374cf699STakeshi Kihara 	"sdhi1_data1",
4907374cf699STakeshi Kihara 	"sdhi1_data4",
4908374cf699STakeshi Kihara 	"sdhi1_ctrl",
4909374cf699STakeshi Kihara 	"sdhi1_cd",
4910374cf699STakeshi Kihara 	"sdhi1_wp",
4911374cf699STakeshi Kihara };
4912374cf699STakeshi Kihara 
4913374cf699STakeshi Kihara static const char * const sdhi2_groups[] = {
4914374cf699STakeshi Kihara 	"sdhi2_data1",
4915374cf699STakeshi Kihara 	"sdhi2_data4",
4916374cf699STakeshi Kihara 	"sdhi2_data8",
4917374cf699STakeshi Kihara 	"sdhi2_ctrl",
4918374cf699STakeshi Kihara 	"sdhi2_cd_a",
4919374cf699STakeshi Kihara 	"sdhi2_wp_a",
4920374cf699STakeshi Kihara 	"sdhi2_cd_b",
4921374cf699STakeshi Kihara 	"sdhi2_wp_b",
4922374cf699STakeshi Kihara 	"sdhi2_ds",
4923374cf699STakeshi Kihara };
4924374cf699STakeshi Kihara 
4925374cf699STakeshi Kihara static const char * const sdhi3_groups[] = {
4926374cf699STakeshi Kihara 	"sdhi3_data1",
4927374cf699STakeshi Kihara 	"sdhi3_data4",
4928374cf699STakeshi Kihara 	"sdhi3_data8",
4929374cf699STakeshi Kihara 	"sdhi3_ctrl",
4930374cf699STakeshi Kihara 	"sdhi3_cd",
4931374cf699STakeshi Kihara 	"sdhi3_wp",
4932374cf699STakeshi Kihara 	"sdhi3_ds",
4933374cf699STakeshi Kihara };
4934374cf699STakeshi Kihara 
49354fe12388SKuninori Morimoto static const char * const ssi_groups[] = {
49364fe12388SKuninori Morimoto 	"ssi0_data",
49374fe12388SKuninori Morimoto 	"ssi01239_ctrl",
49384fe12388SKuninori Morimoto 	"ssi1_data_a",
49394fe12388SKuninori Morimoto 	"ssi1_data_b",
49404fe12388SKuninori Morimoto 	"ssi1_ctrl_a",
49414fe12388SKuninori Morimoto 	"ssi1_ctrl_b",
49424fe12388SKuninori Morimoto 	"ssi2_data_a",
49434fe12388SKuninori Morimoto 	"ssi2_data_b",
49444fe12388SKuninori Morimoto 	"ssi2_ctrl_a",
49454fe12388SKuninori Morimoto 	"ssi2_ctrl_b",
49464fe12388SKuninori Morimoto 	"ssi3_data",
49474fe12388SKuninori Morimoto 	"ssi349_ctrl",
49484fe12388SKuninori Morimoto 	"ssi4_data",
49494fe12388SKuninori Morimoto 	"ssi4_ctrl",
49504fe12388SKuninori Morimoto 	"ssi5_data",
49514fe12388SKuninori Morimoto 	"ssi5_ctrl",
49524fe12388SKuninori Morimoto 	"ssi6_data",
49534fe12388SKuninori Morimoto 	"ssi6_ctrl",
49544fe12388SKuninori Morimoto 	"ssi7_data",
49554fe12388SKuninori Morimoto 	"ssi78_ctrl",
49564fe12388SKuninori Morimoto 	"ssi8_data",
49574fe12388SKuninori Morimoto 	"ssi9_data_a",
49584fe12388SKuninori Morimoto 	"ssi9_data_b",
49594fe12388SKuninori Morimoto 	"ssi9_ctrl_a",
49604fe12388SKuninori Morimoto 	"ssi9_ctrl_b",
49614fe12388SKuninori Morimoto };
49624fe12388SKuninori Morimoto 
496374965de1STakeshi Kihara static const char * const tmu_groups[] = {
496474965de1STakeshi Kihara 	"tmu_tclk1_a",
496574965de1STakeshi Kihara 	"tmu_tclk1_b",
496674965de1STakeshi Kihara 	"tmu_tclk2_a",
496774965de1STakeshi Kihara 	"tmu_tclk2_b",
496874965de1STakeshi Kihara };
496974965de1STakeshi Kihara 
497032ba9f22SGeert Uytterhoeven static const char * const tpu_groups[] = {
497132ba9f22SGeert Uytterhoeven 	"tpu_to0",
497232ba9f22SGeert Uytterhoeven 	"tpu_to1",
497332ba9f22SGeert Uytterhoeven 	"tpu_to2",
497432ba9f22SGeert Uytterhoeven 	"tpu_to3",
497532ba9f22SGeert Uytterhoeven };
497632ba9f22SGeert Uytterhoeven 
4977a8d276e2STakeshi Kihara static const char * const usb0_groups[] = {
4978a8d276e2STakeshi Kihara 	"usb0",
4979a8d276e2STakeshi Kihara };
4980a8d276e2STakeshi Kihara 
4981a8d276e2STakeshi Kihara static const char * const usb1_groups[] = {
4982a8d276e2STakeshi Kihara 	"usb1",
4983a8d276e2STakeshi Kihara };
4984a8d276e2STakeshi Kihara 
4985656285a8STakeshi Kihara static const char * const usb30_groups[] = {
4986656285a8STakeshi Kihara 	"usb30",
4987656285a8STakeshi Kihara };
4988656285a8STakeshi Kihara 
49898db6cbabSUlrich Hecht static const char * const vin4_groups[] = {
49908db6cbabSUlrich Hecht 	"vin4_data8_a",
49918db6cbabSUlrich Hecht 	"vin4_data10_a",
49928db6cbabSUlrich Hecht 	"vin4_data12_a",
49938db6cbabSUlrich Hecht 	"vin4_data16_a",
49948db6cbabSUlrich Hecht 	"vin4_data18_a",
49958db6cbabSUlrich Hecht 	"vin4_data20_a",
49968db6cbabSUlrich Hecht 	"vin4_data24_a",
49978db6cbabSUlrich Hecht 	"vin4_data8_b",
49988db6cbabSUlrich Hecht 	"vin4_data10_b",
49998db6cbabSUlrich Hecht 	"vin4_data12_b",
50008db6cbabSUlrich Hecht 	"vin4_data16_b",
50018db6cbabSUlrich Hecht 	"vin4_data18_b",
50028db6cbabSUlrich Hecht 	"vin4_data20_b",
50038db6cbabSUlrich Hecht 	"vin4_data24_b",
50043d250efbSNiklas Söderlund 	"vin4_g8",
50058db6cbabSUlrich Hecht 	"vin4_sync",
50068db6cbabSUlrich Hecht 	"vin4_field",
50078db6cbabSUlrich Hecht 	"vin4_clkenb",
50088db6cbabSUlrich Hecht 	"vin4_clk",
50098db6cbabSUlrich Hecht };
50108db6cbabSUlrich Hecht 
50118db6cbabSUlrich Hecht static const char * const vin5_groups[] = {
50128db6cbabSUlrich Hecht 	"vin5_data8",
50138db6cbabSUlrich Hecht 	"vin5_data10",
50148db6cbabSUlrich Hecht 	"vin5_data12",
50158db6cbabSUlrich Hecht 	"vin5_data16",
50163d250efbSNiklas Söderlund 	"vin5_high8",
50178db6cbabSUlrich Hecht 	"vin5_sync",
50188db6cbabSUlrich Hecht 	"vin5_field",
50198db6cbabSUlrich Hecht 	"vin5_clkenb",
50208db6cbabSUlrich Hecht 	"vin5_clk",
50218db6cbabSUlrich Hecht };
50228db6cbabSUlrich Hecht 
502391d627a7SBiju Das static const struct {
50244356497eSLad Prabhakar 	struct sh_pfc_function common[52];
502574ce7a80SBiju Das #if defined(CONFIG_PINCTRL_PFC_R8A77960) || defined(CONFIG_PINCTRL_PFC_R8A77961)
5026ce34fb3cSAndrey Gusakov 	struct sh_pfc_function automotive[5];
502774ce7a80SBiju Das #endif
502891d627a7SBiju Das } pinmux_functions = {
502991d627a7SBiju Das 	.common = {
503060ffe393SKuninori Morimoto 		SH_PFC_FUNCTION(audio_clk),
50319c99a63eSTakeshi Kihara 		SH_PFC_FUNCTION(avb),
5032cf75341aSChris Paterson 		SH_PFC_FUNCTION(can0),
5033cf75341aSChris Paterson 		SH_PFC_FUNCTION(can1),
5034cf75341aSChris Paterson 		SH_PFC_FUNCTION(can_clk),
5035dcd24e09SFabrizio Castro 		SH_PFC_FUNCTION(canfd0),
5036dcd24e09SFabrizio Castro 		SH_PFC_FUNCTION(canfd1),
5037cccc618aSNiklas Söderlund 		SH_PFC_FUNCTION(du),
50380e4e4999SUlrich Hecht 		SH_PFC_FUNCTION(hscif0),
50390e4e4999SUlrich Hecht 		SH_PFC_FUNCTION(hscif1),
50400e4e4999SUlrich Hecht 		SH_PFC_FUNCTION(hscif2),
50410e4e4999SUlrich Hecht 		SH_PFC_FUNCTION(hscif3),
50420e4e4999SUlrich Hecht 		SH_PFC_FUNCTION(hscif4),
50438d7bcad6STakeshi Kihara 		SH_PFC_FUNCTION(i2c0),
504402609a23SUlrich Hecht 		SH_PFC_FUNCTION(i2c1),
504502609a23SUlrich Hecht 		SH_PFC_FUNCTION(i2c2),
50468d7bcad6STakeshi Kihara 		SH_PFC_FUNCTION(i2c3),
50478d7bcad6STakeshi Kihara 		SH_PFC_FUNCTION(i2c5),
504802609a23SUlrich Hecht 		SH_PFC_FUNCTION(i2c6),
5049b014912fSTakeshi Kihara 		SH_PFC_FUNCTION(intc_ex),
50504753231cSTakeshi Kihara 		SH_PFC_FUNCTION(msiof0),
50514753231cSTakeshi Kihara 		SH_PFC_FUNCTION(msiof1),
50524753231cSTakeshi Kihara 		SH_PFC_FUNCTION(msiof2),
50534753231cSTakeshi Kihara 		SH_PFC_FUNCTION(msiof3),
5054332cb226STakeshi Kihara 		SH_PFC_FUNCTION(pwm0),
5055332cb226STakeshi Kihara 		SH_PFC_FUNCTION(pwm1),
5056332cb226STakeshi Kihara 		SH_PFC_FUNCTION(pwm2),
5057332cb226STakeshi Kihara 		SH_PFC_FUNCTION(pwm3),
5058332cb226STakeshi Kihara 		SH_PFC_FUNCTION(pwm4),
5059332cb226STakeshi Kihara 		SH_PFC_FUNCTION(pwm5),
5060332cb226STakeshi Kihara 		SH_PFC_FUNCTION(pwm6),
50614356497eSLad Prabhakar 		SH_PFC_FUNCTION(qspi0),
50624356497eSLad Prabhakar 		SH_PFC_FUNCTION(qspi1),
5063fc43d8b2STakeshi Kihara 		SH_PFC_FUNCTION(scif0),
5064fc43d8b2STakeshi Kihara 		SH_PFC_FUNCTION(scif1),
5065fc43d8b2STakeshi Kihara 		SH_PFC_FUNCTION(scif2),
5066fc43d8b2STakeshi Kihara 		SH_PFC_FUNCTION(scif3),
5067fc43d8b2STakeshi Kihara 		SH_PFC_FUNCTION(scif4),
5068fc43d8b2STakeshi Kihara 		SH_PFC_FUNCTION(scif5),
5069fc43d8b2STakeshi Kihara 		SH_PFC_FUNCTION(scif_clk),
5070374cf699STakeshi Kihara 		SH_PFC_FUNCTION(sdhi0),
5071374cf699STakeshi Kihara 		SH_PFC_FUNCTION(sdhi1),
5072374cf699STakeshi Kihara 		SH_PFC_FUNCTION(sdhi2),
5073374cf699STakeshi Kihara 		SH_PFC_FUNCTION(sdhi3),
50744fe12388SKuninori Morimoto 		SH_PFC_FUNCTION(ssi),
507574965de1STakeshi Kihara 		SH_PFC_FUNCTION(tmu),
507632ba9f22SGeert Uytterhoeven 		SH_PFC_FUNCTION(tpu),
5077a8d276e2STakeshi Kihara 		SH_PFC_FUNCTION(usb0),
5078a8d276e2STakeshi Kihara 		SH_PFC_FUNCTION(usb1),
5079656285a8STakeshi Kihara 		SH_PFC_FUNCTION(usb30),
50808db6cbabSUlrich Hecht 		SH_PFC_FUNCTION(vin4),
50818db6cbabSUlrich Hecht 		SH_PFC_FUNCTION(vin5),
508291d627a7SBiju Das 	},
508374ce7a80SBiju Das #if defined(CONFIG_PINCTRL_PFC_R8A77960) || defined(CONFIG_PINCTRL_PFC_R8A77961)
5084a97f340cSGeert Uytterhoeven 	.automotive = {
508591d627a7SBiju Das 		SH_PFC_FUNCTION(drif0),
508691d627a7SBiju Das 		SH_PFC_FUNCTION(drif1),
508791d627a7SBiju Das 		SH_PFC_FUNCTION(drif2),
508891d627a7SBiju Das 		SH_PFC_FUNCTION(drif3),
5089ce34fb3cSAndrey Gusakov 		SH_PFC_FUNCTION(mlb_3pin),
509091d627a7SBiju Das 	}
509174ce7a80SBiju Das #endif /* CONFIG_PINCTRL_PFC_R8A77960 || CONFIG_PINCTRL_PFC_R8A77961 */
5092f9aece73STakeshi Kihara };
5093f9aece73STakeshi Kihara 
5094f9aece73STakeshi Kihara static const struct pinmux_cfg_reg pinmux_config_regs[] = {
5095f9aece73STakeshi Kihara #define F_(x, y)	FN_##y
5096f9aece73STakeshi Kihara #define FM(x)		FN_##x
509734856c50SGeert Uytterhoeven 	{ PINMUX_CFG_REG_VAR("GPSR0", 0xe6060100, 32,
509834856c50SGeert Uytterhoeven 			     GROUP(-16, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
509934856c50SGeert Uytterhoeven 				   1, 1, 1, 1, 1),
510034856c50SGeert Uytterhoeven 			     GROUP(
510134856c50SGeert Uytterhoeven 		/* GP0_31_16 RESERVED */
5102f9aece73STakeshi Kihara 		GP_0_15_FN,	GPSR0_15,
5103f9aece73STakeshi Kihara 		GP_0_14_FN,	GPSR0_14,
5104f9aece73STakeshi Kihara 		GP_0_13_FN,	GPSR0_13,
5105f9aece73STakeshi Kihara 		GP_0_12_FN,	GPSR0_12,
5106f9aece73STakeshi Kihara 		GP_0_11_FN,	GPSR0_11,
5107f9aece73STakeshi Kihara 		GP_0_10_FN,	GPSR0_10,
5108f9aece73STakeshi Kihara 		GP_0_9_FN,	GPSR0_9,
5109f9aece73STakeshi Kihara 		GP_0_8_FN,	GPSR0_8,
5110f9aece73STakeshi Kihara 		GP_0_7_FN,	GPSR0_7,
5111f9aece73STakeshi Kihara 		GP_0_6_FN,	GPSR0_6,
5112f9aece73STakeshi Kihara 		GP_0_5_FN,	GPSR0_5,
5113f9aece73STakeshi Kihara 		GP_0_4_FN,	GPSR0_4,
5114f9aece73STakeshi Kihara 		GP_0_3_FN,	GPSR0_3,
5115f9aece73STakeshi Kihara 		GP_0_2_FN,	GPSR0_2,
5116f9aece73STakeshi Kihara 		GP_0_1_FN,	GPSR0_1,
5117efca8da0SGeert Uytterhoeven 		GP_0_0_FN,	GPSR0_0, ))
5118f9aece73STakeshi Kihara 	},
5119efca8da0SGeert Uytterhoeven 	{ PINMUX_CFG_REG("GPSR1", 0xe6060104, 32, 1, GROUP(
5120f9aece73STakeshi Kihara 		0, 0,
5121f9aece73STakeshi Kihara 		0, 0,
5122f9aece73STakeshi Kihara 		0, 0,
5123f9aece73STakeshi Kihara 		GP_1_28_FN,	GPSR1_28,
5124f9aece73STakeshi Kihara 		GP_1_27_FN,	GPSR1_27,
5125f9aece73STakeshi Kihara 		GP_1_26_FN,	GPSR1_26,
5126f9aece73STakeshi Kihara 		GP_1_25_FN,	GPSR1_25,
5127f9aece73STakeshi Kihara 		GP_1_24_FN,	GPSR1_24,
5128f9aece73STakeshi Kihara 		GP_1_23_FN,	GPSR1_23,
5129f9aece73STakeshi Kihara 		GP_1_22_FN,	GPSR1_22,
5130f9aece73STakeshi Kihara 		GP_1_21_FN,	GPSR1_21,
5131f9aece73STakeshi Kihara 		GP_1_20_FN,	GPSR1_20,
5132f9aece73STakeshi Kihara 		GP_1_19_FN,	GPSR1_19,
5133f9aece73STakeshi Kihara 		GP_1_18_FN,	GPSR1_18,
5134f9aece73STakeshi Kihara 		GP_1_17_FN,	GPSR1_17,
5135f9aece73STakeshi Kihara 		GP_1_16_FN,	GPSR1_16,
5136f9aece73STakeshi Kihara 		GP_1_15_FN,	GPSR1_15,
5137f9aece73STakeshi Kihara 		GP_1_14_FN,	GPSR1_14,
5138f9aece73STakeshi Kihara 		GP_1_13_FN,	GPSR1_13,
5139f9aece73STakeshi Kihara 		GP_1_12_FN,	GPSR1_12,
5140f9aece73STakeshi Kihara 		GP_1_11_FN,	GPSR1_11,
5141f9aece73STakeshi Kihara 		GP_1_10_FN,	GPSR1_10,
5142f9aece73STakeshi Kihara 		GP_1_9_FN,	GPSR1_9,
5143f9aece73STakeshi Kihara 		GP_1_8_FN,	GPSR1_8,
5144f9aece73STakeshi Kihara 		GP_1_7_FN,	GPSR1_7,
5145f9aece73STakeshi Kihara 		GP_1_6_FN,	GPSR1_6,
5146f9aece73STakeshi Kihara 		GP_1_5_FN,	GPSR1_5,
5147f9aece73STakeshi Kihara 		GP_1_4_FN,	GPSR1_4,
5148f9aece73STakeshi Kihara 		GP_1_3_FN,	GPSR1_3,
5149f9aece73STakeshi Kihara 		GP_1_2_FN,	GPSR1_2,
5150f9aece73STakeshi Kihara 		GP_1_1_FN,	GPSR1_1,
5151efca8da0SGeert Uytterhoeven 		GP_1_0_FN,	GPSR1_0, ))
5152f9aece73STakeshi Kihara 	},
515334856c50SGeert Uytterhoeven 	{ PINMUX_CFG_REG_VAR("GPSR2", 0xe6060108, 32,
515434856c50SGeert Uytterhoeven 			     GROUP(-17, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
515534856c50SGeert Uytterhoeven 				   1, 1, 1, 1),
515634856c50SGeert Uytterhoeven 			     GROUP(
515734856c50SGeert Uytterhoeven 		/* GP2_31_15 RESERVED */
5158f9aece73STakeshi Kihara 		GP_2_14_FN,	GPSR2_14,
5159f9aece73STakeshi Kihara 		GP_2_13_FN,	GPSR2_13,
5160f9aece73STakeshi Kihara 		GP_2_12_FN,	GPSR2_12,
5161f9aece73STakeshi Kihara 		GP_2_11_FN,	GPSR2_11,
5162f9aece73STakeshi Kihara 		GP_2_10_FN,	GPSR2_10,
5163f9aece73STakeshi Kihara 		GP_2_9_FN,	GPSR2_9,
5164f9aece73STakeshi Kihara 		GP_2_8_FN,	GPSR2_8,
5165f9aece73STakeshi Kihara 		GP_2_7_FN,	GPSR2_7,
5166f9aece73STakeshi Kihara 		GP_2_6_FN,	GPSR2_6,
5167f9aece73STakeshi Kihara 		GP_2_5_FN,	GPSR2_5,
5168f9aece73STakeshi Kihara 		GP_2_4_FN,	GPSR2_4,
5169f9aece73STakeshi Kihara 		GP_2_3_FN,	GPSR2_3,
5170f9aece73STakeshi Kihara 		GP_2_2_FN,	GPSR2_2,
5171f9aece73STakeshi Kihara 		GP_2_1_FN,	GPSR2_1,
5172efca8da0SGeert Uytterhoeven 		GP_2_0_FN,	GPSR2_0, ))
5173f9aece73STakeshi Kihara 	},
517434856c50SGeert Uytterhoeven 	{ PINMUX_CFG_REG_VAR("GPSR3", 0xe606010c, 32,
517534856c50SGeert Uytterhoeven 			     GROUP(-16, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
517634856c50SGeert Uytterhoeven 				   1, 1, 1, 1, 1),
517734856c50SGeert Uytterhoeven 			     GROUP(
517834856c50SGeert Uytterhoeven 		/* GP3_31_16 RESERVED */
5179f9aece73STakeshi Kihara 		GP_3_15_FN,	GPSR3_15,
5180f9aece73STakeshi Kihara 		GP_3_14_FN,	GPSR3_14,
5181f9aece73STakeshi Kihara 		GP_3_13_FN,	GPSR3_13,
5182f9aece73STakeshi Kihara 		GP_3_12_FN,	GPSR3_12,
5183f9aece73STakeshi Kihara 		GP_3_11_FN,	GPSR3_11,
5184f9aece73STakeshi Kihara 		GP_3_10_FN,	GPSR3_10,
5185f9aece73STakeshi Kihara 		GP_3_9_FN,	GPSR3_9,
5186f9aece73STakeshi Kihara 		GP_3_8_FN,	GPSR3_8,
5187f9aece73STakeshi Kihara 		GP_3_7_FN,	GPSR3_7,
5188f9aece73STakeshi Kihara 		GP_3_6_FN,	GPSR3_6,
5189f9aece73STakeshi Kihara 		GP_3_5_FN,	GPSR3_5,
5190f9aece73STakeshi Kihara 		GP_3_4_FN,	GPSR3_4,
5191f9aece73STakeshi Kihara 		GP_3_3_FN,	GPSR3_3,
5192f9aece73STakeshi Kihara 		GP_3_2_FN,	GPSR3_2,
5193f9aece73STakeshi Kihara 		GP_3_1_FN,	GPSR3_1,
5194efca8da0SGeert Uytterhoeven 		GP_3_0_FN,	GPSR3_0, ))
5195f9aece73STakeshi Kihara 	},
519634856c50SGeert Uytterhoeven 	{ PINMUX_CFG_REG_VAR("GPSR4", 0xe6060110, 32,
519734856c50SGeert Uytterhoeven 			     GROUP(-14, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
519834856c50SGeert Uytterhoeven 				   1, 1, 1, 1, 1, 1, 1),
519934856c50SGeert Uytterhoeven 			     GROUP(
520034856c50SGeert Uytterhoeven 		/* GP4_31_18 RESERVED */
5201f9aece73STakeshi Kihara 		GP_4_17_FN,	GPSR4_17,
5202f9aece73STakeshi Kihara 		GP_4_16_FN,	GPSR4_16,
5203f9aece73STakeshi Kihara 		GP_4_15_FN,	GPSR4_15,
5204f9aece73STakeshi Kihara 		GP_4_14_FN,	GPSR4_14,
5205f9aece73STakeshi Kihara 		GP_4_13_FN,	GPSR4_13,
5206f9aece73STakeshi Kihara 		GP_4_12_FN,	GPSR4_12,
5207f9aece73STakeshi Kihara 		GP_4_11_FN,	GPSR4_11,
5208f9aece73STakeshi Kihara 		GP_4_10_FN,	GPSR4_10,
5209f9aece73STakeshi Kihara 		GP_4_9_FN,	GPSR4_9,
5210f9aece73STakeshi Kihara 		GP_4_8_FN,	GPSR4_8,
5211f9aece73STakeshi Kihara 		GP_4_7_FN,	GPSR4_7,
5212f9aece73STakeshi Kihara 		GP_4_6_FN,	GPSR4_6,
5213f9aece73STakeshi Kihara 		GP_4_5_FN,	GPSR4_5,
5214f9aece73STakeshi Kihara 		GP_4_4_FN,	GPSR4_4,
5215f9aece73STakeshi Kihara 		GP_4_3_FN,	GPSR4_3,
5216f9aece73STakeshi Kihara 		GP_4_2_FN,	GPSR4_2,
5217f9aece73STakeshi Kihara 		GP_4_1_FN,	GPSR4_1,
5218efca8da0SGeert Uytterhoeven 		GP_4_0_FN,	GPSR4_0, ))
5219f9aece73STakeshi Kihara 	},
5220efca8da0SGeert Uytterhoeven 	{ PINMUX_CFG_REG("GPSR5", 0xe6060114, 32, 1, GROUP(
5221f9aece73STakeshi Kihara 		0, 0,
5222f9aece73STakeshi Kihara 		0, 0,
5223f9aece73STakeshi Kihara 		0, 0,
5224f9aece73STakeshi Kihara 		0, 0,
5225f9aece73STakeshi Kihara 		0, 0,
5226f9aece73STakeshi Kihara 		0, 0,
5227f9aece73STakeshi Kihara 		GP_5_25_FN,	GPSR5_25,
5228f9aece73STakeshi Kihara 		GP_5_24_FN,	GPSR5_24,
5229f9aece73STakeshi Kihara 		GP_5_23_FN,	GPSR5_23,
5230f9aece73STakeshi Kihara 		GP_5_22_FN,	GPSR5_22,
5231f9aece73STakeshi Kihara 		GP_5_21_FN,	GPSR5_21,
5232f9aece73STakeshi Kihara 		GP_5_20_FN,	GPSR5_20,
5233f9aece73STakeshi Kihara 		GP_5_19_FN,	GPSR5_19,
5234f9aece73STakeshi Kihara 		GP_5_18_FN,	GPSR5_18,
5235f9aece73STakeshi Kihara 		GP_5_17_FN,	GPSR5_17,
5236f9aece73STakeshi Kihara 		GP_5_16_FN,	GPSR5_16,
5237f9aece73STakeshi Kihara 		GP_5_15_FN,	GPSR5_15,
5238f9aece73STakeshi Kihara 		GP_5_14_FN,	GPSR5_14,
5239f9aece73STakeshi Kihara 		GP_5_13_FN,	GPSR5_13,
5240f9aece73STakeshi Kihara 		GP_5_12_FN,	GPSR5_12,
5241f9aece73STakeshi Kihara 		GP_5_11_FN,	GPSR5_11,
5242f9aece73STakeshi Kihara 		GP_5_10_FN,	GPSR5_10,
5243f9aece73STakeshi Kihara 		GP_5_9_FN,	GPSR5_9,
5244f9aece73STakeshi Kihara 		GP_5_8_FN,	GPSR5_8,
5245f9aece73STakeshi Kihara 		GP_5_7_FN,	GPSR5_7,
5246f9aece73STakeshi Kihara 		GP_5_6_FN,	GPSR5_6,
5247f9aece73STakeshi Kihara 		GP_5_5_FN,	GPSR5_5,
5248f9aece73STakeshi Kihara 		GP_5_4_FN,	GPSR5_4,
5249f9aece73STakeshi Kihara 		GP_5_3_FN,	GPSR5_3,
5250f9aece73STakeshi Kihara 		GP_5_2_FN,	GPSR5_2,
5251f9aece73STakeshi Kihara 		GP_5_1_FN,	GPSR5_1,
5252efca8da0SGeert Uytterhoeven 		GP_5_0_FN,	GPSR5_0, ))
5253f9aece73STakeshi Kihara 	},
5254efca8da0SGeert Uytterhoeven 	{ PINMUX_CFG_REG("GPSR6", 0xe6060118, 32, 1, GROUP(
5255f9aece73STakeshi Kihara 		GP_6_31_FN,	GPSR6_31,
5256f9aece73STakeshi Kihara 		GP_6_30_FN,	GPSR6_30,
5257f9aece73STakeshi Kihara 		GP_6_29_FN,	GPSR6_29,
5258f9aece73STakeshi Kihara 		GP_6_28_FN,	GPSR6_28,
5259f9aece73STakeshi Kihara 		GP_6_27_FN,	GPSR6_27,
5260f9aece73STakeshi Kihara 		GP_6_26_FN,	GPSR6_26,
5261f9aece73STakeshi Kihara 		GP_6_25_FN,	GPSR6_25,
5262f9aece73STakeshi Kihara 		GP_6_24_FN,	GPSR6_24,
5263f9aece73STakeshi Kihara 		GP_6_23_FN,	GPSR6_23,
5264f9aece73STakeshi Kihara 		GP_6_22_FN,	GPSR6_22,
5265f9aece73STakeshi Kihara 		GP_6_21_FN,	GPSR6_21,
5266f9aece73STakeshi Kihara 		GP_6_20_FN,	GPSR6_20,
5267f9aece73STakeshi Kihara 		GP_6_19_FN,	GPSR6_19,
5268f9aece73STakeshi Kihara 		GP_6_18_FN,	GPSR6_18,
5269f9aece73STakeshi Kihara 		GP_6_17_FN,	GPSR6_17,
5270f9aece73STakeshi Kihara 		GP_6_16_FN,	GPSR6_16,
5271f9aece73STakeshi Kihara 		GP_6_15_FN,	GPSR6_15,
5272f9aece73STakeshi Kihara 		GP_6_14_FN,	GPSR6_14,
5273f9aece73STakeshi Kihara 		GP_6_13_FN,	GPSR6_13,
5274f9aece73STakeshi Kihara 		GP_6_12_FN,	GPSR6_12,
5275f9aece73STakeshi Kihara 		GP_6_11_FN,	GPSR6_11,
5276f9aece73STakeshi Kihara 		GP_6_10_FN,	GPSR6_10,
5277f9aece73STakeshi Kihara 		GP_6_9_FN,	GPSR6_9,
5278f9aece73STakeshi Kihara 		GP_6_8_FN,	GPSR6_8,
5279f9aece73STakeshi Kihara 		GP_6_7_FN,	GPSR6_7,
5280f9aece73STakeshi Kihara 		GP_6_6_FN,	GPSR6_6,
5281f9aece73STakeshi Kihara 		GP_6_5_FN,	GPSR6_5,
5282f9aece73STakeshi Kihara 		GP_6_4_FN,	GPSR6_4,
5283f9aece73STakeshi Kihara 		GP_6_3_FN,	GPSR6_3,
5284f9aece73STakeshi Kihara 		GP_6_2_FN,	GPSR6_2,
5285f9aece73STakeshi Kihara 		GP_6_1_FN,	GPSR6_1,
5286efca8da0SGeert Uytterhoeven 		GP_6_0_FN,	GPSR6_0, ))
5287f9aece73STakeshi Kihara 	},
528834856c50SGeert Uytterhoeven 	{ PINMUX_CFG_REG_VAR("GPSR7", 0xe606011c, 32,
528934856c50SGeert Uytterhoeven 			     GROUP(-28, 1, 1, 1, 1),
529034856c50SGeert Uytterhoeven 			     GROUP(
529134856c50SGeert Uytterhoeven 		/* GP7_31_4 RESERVED */
5292f9aece73STakeshi Kihara 		GP_7_3_FN, GPSR7_3,
5293f9aece73STakeshi Kihara 		GP_7_2_FN, GPSR7_2,
5294f9aece73STakeshi Kihara 		GP_7_1_FN, GPSR7_1,
5295efca8da0SGeert Uytterhoeven 		GP_7_0_FN, GPSR7_0, ))
5296f9aece73STakeshi Kihara 	},
5297f9aece73STakeshi Kihara #undef F_
5298f9aece73STakeshi Kihara #undef FM
5299f9aece73STakeshi Kihara 
5300f9aece73STakeshi Kihara #define F_(x, y)	x,
5301f9aece73STakeshi Kihara #define FM(x)		FN_##x,
5302efca8da0SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR0", 0xe6060200, 32, 4, GROUP(
5303f9aece73STakeshi Kihara 		IP0_31_28
5304f9aece73STakeshi Kihara 		IP0_27_24
5305f9aece73STakeshi Kihara 		IP0_23_20
5306f9aece73STakeshi Kihara 		IP0_19_16
5307f9aece73STakeshi Kihara 		IP0_15_12
5308f9aece73STakeshi Kihara 		IP0_11_8
5309f9aece73STakeshi Kihara 		IP0_7_4
5310efca8da0SGeert Uytterhoeven 		IP0_3_0 ))
5311f9aece73STakeshi Kihara 	},
5312efca8da0SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR1", 0xe6060204, 32, 4, GROUP(
5313f9aece73STakeshi Kihara 		IP1_31_28
5314f9aece73STakeshi Kihara 		IP1_27_24
5315f9aece73STakeshi Kihara 		IP1_23_20
5316f9aece73STakeshi Kihara 		IP1_19_16
5317f9aece73STakeshi Kihara 		IP1_15_12
5318f9aece73STakeshi Kihara 		IP1_11_8
5319f9aece73STakeshi Kihara 		IP1_7_4
5320efca8da0SGeert Uytterhoeven 		IP1_3_0 ))
5321f9aece73STakeshi Kihara 	},
5322efca8da0SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR2", 0xe6060208, 32, 4, GROUP(
5323f9aece73STakeshi Kihara 		IP2_31_28
5324f9aece73STakeshi Kihara 		IP2_27_24
5325f9aece73STakeshi Kihara 		IP2_23_20
5326f9aece73STakeshi Kihara 		IP2_19_16
5327f9aece73STakeshi Kihara 		IP2_15_12
5328f9aece73STakeshi Kihara 		IP2_11_8
5329f9aece73STakeshi Kihara 		IP2_7_4
5330efca8da0SGeert Uytterhoeven 		IP2_3_0 ))
5331f9aece73STakeshi Kihara 	},
5332efca8da0SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR3", 0xe606020c, 32, 4, GROUP(
5333f9aece73STakeshi Kihara 		IP3_31_28
5334f9aece73STakeshi Kihara 		IP3_27_24
5335f9aece73STakeshi Kihara 		IP3_23_20
5336f9aece73STakeshi Kihara 		IP3_19_16
5337f9aece73STakeshi Kihara 		IP3_15_12
5338f9aece73STakeshi Kihara 		IP3_11_8
5339f9aece73STakeshi Kihara 		IP3_7_4
5340efca8da0SGeert Uytterhoeven 		IP3_3_0 ))
5341f9aece73STakeshi Kihara 	},
5342efca8da0SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR4", 0xe6060210, 32, 4, GROUP(
5343f9aece73STakeshi Kihara 		IP4_31_28
5344f9aece73STakeshi Kihara 		IP4_27_24
5345f9aece73STakeshi Kihara 		IP4_23_20
5346f9aece73STakeshi Kihara 		IP4_19_16
5347f9aece73STakeshi Kihara 		IP4_15_12
5348f9aece73STakeshi Kihara 		IP4_11_8
5349f9aece73STakeshi Kihara 		IP4_7_4
5350efca8da0SGeert Uytterhoeven 		IP4_3_0 ))
5351f9aece73STakeshi Kihara 	},
5352efca8da0SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR5", 0xe6060214, 32, 4, GROUP(
5353f9aece73STakeshi Kihara 		IP5_31_28
5354f9aece73STakeshi Kihara 		IP5_27_24
5355f9aece73STakeshi Kihara 		IP5_23_20
5356f9aece73STakeshi Kihara 		IP5_19_16
5357f9aece73STakeshi Kihara 		IP5_15_12
5358f9aece73STakeshi Kihara 		IP5_11_8
5359f9aece73STakeshi Kihara 		IP5_7_4
5360efca8da0SGeert Uytterhoeven 		IP5_3_0 ))
5361f9aece73STakeshi Kihara 	},
5362efca8da0SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR6", 0xe6060218, 32, 4, GROUP(
5363f9aece73STakeshi Kihara 		IP6_31_28
5364f9aece73STakeshi Kihara 		IP6_27_24
5365f9aece73STakeshi Kihara 		IP6_23_20
5366f9aece73STakeshi Kihara 		IP6_19_16
5367f9aece73STakeshi Kihara 		IP6_15_12
5368f9aece73STakeshi Kihara 		IP6_11_8
5369f9aece73STakeshi Kihara 		IP6_7_4
5370efca8da0SGeert Uytterhoeven 		IP6_3_0 ))
5371f9aece73STakeshi Kihara 	},
537234856c50SGeert Uytterhoeven 	{ PINMUX_CFG_REG_VAR("IPSR7", 0xe606021c, 32,
537334856c50SGeert Uytterhoeven 			     GROUP(4, 4, 4, 4, -4, 4, 4, 4),
537434856c50SGeert Uytterhoeven 			     GROUP(
5375f9aece73STakeshi Kihara 		IP7_31_28
5376f9aece73STakeshi Kihara 		IP7_27_24
5377f9aece73STakeshi Kihara 		IP7_23_20
5378f9aece73STakeshi Kihara 		IP7_19_16
537934856c50SGeert Uytterhoeven 		/* IP7_15_12 RESERVED */
5380f9aece73STakeshi Kihara 		IP7_11_8
5381f9aece73STakeshi Kihara 		IP7_7_4
5382efca8da0SGeert Uytterhoeven 		IP7_3_0 ))
5383f9aece73STakeshi Kihara 	},
5384efca8da0SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR8", 0xe6060220, 32, 4, GROUP(
5385f9aece73STakeshi Kihara 		IP8_31_28
5386f9aece73STakeshi Kihara 		IP8_27_24
5387f9aece73STakeshi Kihara 		IP8_23_20
5388f9aece73STakeshi Kihara 		IP8_19_16
5389f9aece73STakeshi Kihara 		IP8_15_12
5390f9aece73STakeshi Kihara 		IP8_11_8
5391f9aece73STakeshi Kihara 		IP8_7_4
5392efca8da0SGeert Uytterhoeven 		IP8_3_0 ))
5393f9aece73STakeshi Kihara 	},
5394efca8da0SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR9", 0xe6060224, 32, 4, GROUP(
5395f9aece73STakeshi Kihara 		IP9_31_28
5396f9aece73STakeshi Kihara 		IP9_27_24
5397f9aece73STakeshi Kihara 		IP9_23_20
5398f9aece73STakeshi Kihara 		IP9_19_16
5399f9aece73STakeshi Kihara 		IP9_15_12
5400f9aece73STakeshi Kihara 		IP9_11_8
5401f9aece73STakeshi Kihara 		IP9_7_4
5402efca8da0SGeert Uytterhoeven 		IP9_3_0 ))
5403f9aece73STakeshi Kihara 	},
5404efca8da0SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR10", 0xe6060228, 32, 4, GROUP(
5405f9aece73STakeshi Kihara 		IP10_31_28
5406f9aece73STakeshi Kihara 		IP10_27_24
5407f9aece73STakeshi Kihara 		IP10_23_20
5408f9aece73STakeshi Kihara 		IP10_19_16
5409f9aece73STakeshi Kihara 		IP10_15_12
5410f9aece73STakeshi Kihara 		IP10_11_8
5411f9aece73STakeshi Kihara 		IP10_7_4
5412efca8da0SGeert Uytterhoeven 		IP10_3_0 ))
5413f9aece73STakeshi Kihara 	},
5414efca8da0SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR11", 0xe606022c, 32, 4, GROUP(
5415f9aece73STakeshi Kihara 		IP11_31_28
5416f9aece73STakeshi Kihara 		IP11_27_24
5417f9aece73STakeshi Kihara 		IP11_23_20
5418f9aece73STakeshi Kihara 		IP11_19_16
5419f9aece73STakeshi Kihara 		IP11_15_12
5420f9aece73STakeshi Kihara 		IP11_11_8
5421f9aece73STakeshi Kihara 		IP11_7_4
5422efca8da0SGeert Uytterhoeven 		IP11_3_0 ))
5423f9aece73STakeshi Kihara 	},
5424efca8da0SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR12", 0xe6060230, 32, 4, GROUP(
5425f9aece73STakeshi Kihara 		IP12_31_28
5426f9aece73STakeshi Kihara 		IP12_27_24
5427f9aece73STakeshi Kihara 		IP12_23_20
5428f9aece73STakeshi Kihara 		IP12_19_16
5429f9aece73STakeshi Kihara 		IP12_15_12
5430f9aece73STakeshi Kihara 		IP12_11_8
5431f9aece73STakeshi Kihara 		IP12_7_4
5432efca8da0SGeert Uytterhoeven 		IP12_3_0 ))
5433f9aece73STakeshi Kihara 	},
5434efca8da0SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR13", 0xe6060234, 32, 4, GROUP(
5435f9aece73STakeshi Kihara 		IP13_31_28
5436f9aece73STakeshi Kihara 		IP13_27_24
5437f9aece73STakeshi Kihara 		IP13_23_20
5438f9aece73STakeshi Kihara 		IP13_19_16
5439f9aece73STakeshi Kihara 		IP13_15_12
5440f9aece73STakeshi Kihara 		IP13_11_8
5441f9aece73STakeshi Kihara 		IP13_7_4
5442efca8da0SGeert Uytterhoeven 		IP13_3_0 ))
5443f9aece73STakeshi Kihara 	},
5444efca8da0SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR14", 0xe6060238, 32, 4, GROUP(
5445f9aece73STakeshi Kihara 		IP14_31_28
5446f9aece73STakeshi Kihara 		IP14_27_24
5447f9aece73STakeshi Kihara 		IP14_23_20
5448f9aece73STakeshi Kihara 		IP14_19_16
5449f9aece73STakeshi Kihara 		IP14_15_12
5450f9aece73STakeshi Kihara 		IP14_11_8
5451f9aece73STakeshi Kihara 		IP14_7_4
5452efca8da0SGeert Uytterhoeven 		IP14_3_0 ))
5453f9aece73STakeshi Kihara 	},
5454efca8da0SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR15", 0xe606023c, 32, 4, GROUP(
5455f9aece73STakeshi Kihara 		IP15_31_28
5456f9aece73STakeshi Kihara 		IP15_27_24
5457f9aece73STakeshi Kihara 		IP15_23_20
5458f9aece73STakeshi Kihara 		IP15_19_16
5459f9aece73STakeshi Kihara 		IP15_15_12
5460f9aece73STakeshi Kihara 		IP15_11_8
5461f9aece73STakeshi Kihara 		IP15_7_4
5462efca8da0SGeert Uytterhoeven 		IP15_3_0 ))
5463f9aece73STakeshi Kihara 	},
5464efca8da0SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR16", 0xe6060240, 32, 4, GROUP(
5465f9aece73STakeshi Kihara 		IP16_31_28
5466f9aece73STakeshi Kihara 		IP16_27_24
5467f9aece73STakeshi Kihara 		IP16_23_20
5468f9aece73STakeshi Kihara 		IP16_19_16
5469f9aece73STakeshi Kihara 		IP16_15_12
5470f9aece73STakeshi Kihara 		IP16_11_8
5471f9aece73STakeshi Kihara 		IP16_7_4
5472efca8da0SGeert Uytterhoeven 		IP16_3_0 ))
5473f9aece73STakeshi Kihara 	},
5474efca8da0SGeert Uytterhoeven 	{ PINMUX_CFG_REG("IPSR17", 0xe6060244, 32, 4, GROUP(
5475f9aece73STakeshi Kihara 		IP17_31_28
5476f9aece73STakeshi Kihara 		IP17_27_24
5477f9aece73STakeshi Kihara 		IP17_23_20
5478f9aece73STakeshi Kihara 		IP17_19_16
5479f9aece73STakeshi Kihara 		IP17_15_12
5480f9aece73STakeshi Kihara 		IP17_11_8
5481f9aece73STakeshi Kihara 		IP17_7_4
5482efca8da0SGeert Uytterhoeven 		IP17_3_0 ))
5483f9aece73STakeshi Kihara 	},
548434856c50SGeert Uytterhoeven 	{ PINMUX_CFG_REG_VAR("IPSR18", 0xe6060248, 32,
548534856c50SGeert Uytterhoeven 			     GROUP(-24, 4, 4),
548634856c50SGeert Uytterhoeven 			     GROUP(
548734856c50SGeert Uytterhoeven 		/* IP18_31_8 RESERVED */
5488f9aece73STakeshi Kihara 		IP18_7_4
5489efca8da0SGeert Uytterhoeven 		IP18_3_0 ))
5490f9aece73STakeshi Kihara 	},
5491f9aece73STakeshi Kihara #undef F_
5492f9aece73STakeshi Kihara #undef FM
5493f9aece73STakeshi Kihara 
5494f9aece73STakeshi Kihara #define F_(x, y)	x,
5495f9aece73STakeshi Kihara #define FM(x)		FN_##x,
5496f9aece73STakeshi Kihara 	{ PINMUX_CFG_REG_VAR("MOD_SEL0", 0xe6060500, 32,
54976c0c5abcSGeert Uytterhoeven 			     GROUP(3, 2, 3, 1, 1, 1, 1, 1, 2, 1, -1, 2,
54986c0c5abcSGeert Uytterhoeven 				   1, 1, 1, 2, 2, 1, 2, -3),
549969f7be1cSGeert Uytterhoeven 			     GROUP(
5500f9aece73STakeshi Kihara 		MOD_SEL0_31_30_29
5501f9aece73STakeshi Kihara 		MOD_SEL0_28_27
5502f9aece73STakeshi Kihara 		MOD_SEL0_26_25_24
5503f9aece73STakeshi Kihara 		MOD_SEL0_23
5504f9aece73STakeshi Kihara 		MOD_SEL0_22
5505f9aece73STakeshi Kihara 		MOD_SEL0_21
5506f9aece73STakeshi Kihara 		MOD_SEL0_20
5507f9aece73STakeshi Kihara 		MOD_SEL0_19
5508f9aece73STakeshi Kihara 		MOD_SEL0_18_17
5509f9aece73STakeshi Kihara 		MOD_SEL0_16
55106c0c5abcSGeert Uytterhoeven 		/* RESERVED 15 */
5511f9aece73STakeshi Kihara 		MOD_SEL0_14_13
5512f9aece73STakeshi Kihara 		MOD_SEL0_12
5513f9aece73STakeshi Kihara 		MOD_SEL0_11
5514f9aece73STakeshi Kihara 		MOD_SEL0_10
5515f9aece73STakeshi Kihara 		MOD_SEL0_9_8
5516f9aece73STakeshi Kihara 		MOD_SEL0_7_6
5517f9aece73STakeshi Kihara 		MOD_SEL0_5
5518f9aece73STakeshi Kihara 		MOD_SEL0_4_3
55196c0c5abcSGeert Uytterhoeven 		/* RESERVED 2, 1, 0 */ ))
5520f9aece73STakeshi Kihara 	},
5521f9aece73STakeshi Kihara 	{ PINMUX_CFG_REG_VAR("MOD_SEL1", 0xe6060504, 32,
552269f7be1cSGeert Uytterhoeven 			     GROUP(2, 3, 1, 2, 3, 1, 1, 2, 1, 2, 1, 1,
55236c0c5abcSGeert Uytterhoeven 				   1, 1, 1, -2, 1, 1, 1, 1, 1, 1, 1),
552469f7be1cSGeert Uytterhoeven 			     GROUP(
5525f9aece73STakeshi Kihara 		MOD_SEL1_31_30
5526f9aece73STakeshi Kihara 		MOD_SEL1_29_28_27
5527f9aece73STakeshi Kihara 		MOD_SEL1_26
5528f9aece73STakeshi Kihara 		MOD_SEL1_25_24
5529f9aece73STakeshi Kihara 		MOD_SEL1_23_22_21
5530f9aece73STakeshi Kihara 		MOD_SEL1_20
5531f9aece73STakeshi Kihara 		MOD_SEL1_19
5532f9aece73STakeshi Kihara 		MOD_SEL1_18_17
5533f9aece73STakeshi Kihara 		MOD_SEL1_16
5534f9aece73STakeshi Kihara 		MOD_SEL1_15_14
5535f9aece73STakeshi Kihara 		MOD_SEL1_13
5536f9aece73STakeshi Kihara 		MOD_SEL1_12
5537f9aece73STakeshi Kihara 		MOD_SEL1_11
5538f9aece73STakeshi Kihara 		MOD_SEL1_10
5539f9aece73STakeshi Kihara 		MOD_SEL1_9
55406c0c5abcSGeert Uytterhoeven 		/* RESERVED 8, 7 */
5541f9aece73STakeshi Kihara 		MOD_SEL1_6
5542f9aece73STakeshi Kihara 		MOD_SEL1_5
5543f9aece73STakeshi Kihara 		MOD_SEL1_4
5544f9aece73STakeshi Kihara 		MOD_SEL1_3
5545f9aece73STakeshi Kihara 		MOD_SEL1_2
5546f9aece73STakeshi Kihara 		MOD_SEL1_1
554769f7be1cSGeert Uytterhoeven 		MOD_SEL1_0 ))
5548f9aece73STakeshi Kihara 	},
5549f9aece73STakeshi Kihara 	{ PINMUX_CFG_REG_VAR("MOD_SEL2", 0xe6060508, 32,
555069f7be1cSGeert Uytterhoeven 			     GROUP(1, 1, 1, 2, 1, 3, 1, 1, 1, 1, 1, 1,
55516c0c5abcSGeert Uytterhoeven 				   -16, 1),
555269f7be1cSGeert Uytterhoeven 			     GROUP(
5553f9aece73STakeshi Kihara 		MOD_SEL2_31
5554f9aece73STakeshi Kihara 		MOD_SEL2_30
5555f9aece73STakeshi Kihara 		MOD_SEL2_29
5556f9aece73STakeshi Kihara 		MOD_SEL2_28_27
5557f9aece73STakeshi Kihara 		MOD_SEL2_26
5558f9aece73STakeshi Kihara 		MOD_SEL2_25_24_23
5559f9aece73STakeshi Kihara 		MOD_SEL2_22
5560f9aece73STakeshi Kihara 		MOD_SEL2_21
5561f9aece73STakeshi Kihara 		MOD_SEL2_20
5562f9aece73STakeshi Kihara 		MOD_SEL2_19
5563f9aece73STakeshi Kihara 		MOD_SEL2_18
5564f9aece73STakeshi Kihara 		MOD_SEL2_17
55656c0c5abcSGeert Uytterhoeven 		/* RESERVED 16-1 */
556669f7be1cSGeert Uytterhoeven 		MOD_SEL2_0 ))
5567f9aece73STakeshi Kihara 	},
55680256b6aeSGeert Uytterhoeven 	{ /* sentinel */ }
5569f9aece73STakeshi Kihara };
5570f9aece73STakeshi Kihara 
55719e35d6faSNiklas Söderlund static const struct pinmux_drive_reg pinmux_drive_regs[] = {
55729e35d6faSNiklas Söderlund 	{ PINMUX_DRIVE_REG("DRVCTRL0", 0xe6060300) {
5573168e18fdSGeert Uytterhoeven 		{ PIN_QSPI0_SPCLK,    28, 2 },	/* QSPI0_SPCLK */
5574168e18fdSGeert Uytterhoeven 		{ PIN_QSPI0_MOSI_IO0, 24, 2 },	/* QSPI0_MOSI_IO0 */
5575168e18fdSGeert Uytterhoeven 		{ PIN_QSPI0_MISO_IO1, 20, 2 },	/* QSPI0_MISO_IO1 */
5576168e18fdSGeert Uytterhoeven 		{ PIN_QSPI0_IO2,      16, 2 },	/* QSPI0_IO2 */
5577168e18fdSGeert Uytterhoeven 		{ PIN_QSPI0_IO3,      12, 2 },	/* QSPI0_IO3 */
5578168e18fdSGeert Uytterhoeven 		{ PIN_QSPI0_SSL,       8, 2 },	/* QSPI0_SSL */
5579168e18fdSGeert Uytterhoeven 		{ PIN_QSPI1_SPCLK,     4, 2 },	/* QSPI1_SPCLK */
5580168e18fdSGeert Uytterhoeven 		{ PIN_QSPI1_MOSI_IO0,  0, 2 },	/* QSPI1_MOSI_IO0 */
55819e35d6faSNiklas Söderlund 	} },
55829e35d6faSNiklas Söderlund 	{ PINMUX_DRIVE_REG("DRVCTRL1", 0xe6060304) {
5583168e18fdSGeert Uytterhoeven 		{ PIN_QSPI1_MISO_IO1, 28, 2 },	/* QSPI1_MISO_IO1 */
5584168e18fdSGeert Uytterhoeven 		{ PIN_QSPI1_IO2,      24, 2 },	/* QSPI1_IO2 */
5585168e18fdSGeert Uytterhoeven 		{ PIN_QSPI1_IO3,      20, 2 },	/* QSPI1_IO3 */
5586168e18fdSGeert Uytterhoeven 		{ PIN_QSPI1_SSL,      16, 2 },	/* QSPI1_SSL */
5587168e18fdSGeert Uytterhoeven 		{ PIN_RPC_INT_N,      12, 2 },	/* RPC_INT# */
5588168e18fdSGeert Uytterhoeven 		{ PIN_RPC_WP_N,        8, 2 },	/* RPC_WP# */
5589168e18fdSGeert Uytterhoeven 		{ PIN_RPC_RESET_N,     4, 2 },	/* RPC_RESET# */
5590168e18fdSGeert Uytterhoeven 		{ PIN_AVB_RX_CTL,      0, 3 },	/* AVB_RX_CTL */
55919e35d6faSNiklas Söderlund 	} },
55929e35d6faSNiklas Söderlund 	{ PINMUX_DRIVE_REG("DRVCTRL2", 0xe6060308) {
5593168e18fdSGeert Uytterhoeven 		{ PIN_AVB_RXC,        28, 3 },	/* AVB_RXC */
5594168e18fdSGeert Uytterhoeven 		{ PIN_AVB_RD0,        24, 3 },	/* AVB_RD0 */
5595168e18fdSGeert Uytterhoeven 		{ PIN_AVB_RD1,        20, 3 },	/* AVB_RD1 */
5596168e18fdSGeert Uytterhoeven 		{ PIN_AVB_RD2,        16, 3 },	/* AVB_RD2 */
5597168e18fdSGeert Uytterhoeven 		{ PIN_AVB_RD3,        12, 3 },	/* AVB_RD3 */
5598168e18fdSGeert Uytterhoeven 		{ PIN_AVB_TX_CTL,      8, 3 },	/* AVB_TX_CTL */
5599168e18fdSGeert Uytterhoeven 		{ PIN_AVB_TXC,         4, 3 },	/* AVB_TXC */
5600168e18fdSGeert Uytterhoeven 		{ PIN_AVB_TD0,         0, 3 },	/* AVB_TD0 */
56019e35d6faSNiklas Söderlund 	} },
56029e35d6faSNiklas Söderlund 	{ PINMUX_DRIVE_REG("DRVCTRL3", 0xe606030c) {
5603168e18fdSGeert Uytterhoeven 		{ PIN_AVB_TD1,        28, 3 },	/* AVB_TD1 */
5604168e18fdSGeert Uytterhoeven 		{ PIN_AVB_TD2,        24, 3 },	/* AVB_TD2 */
5605168e18fdSGeert Uytterhoeven 		{ PIN_AVB_TD3,        20, 3 },	/* AVB_TD3 */
5606168e18fdSGeert Uytterhoeven 		{ PIN_AVB_TXCREFCLK,  16, 3 },	/* AVB_TXCREFCLK */
5607168e18fdSGeert Uytterhoeven 		{ PIN_AVB_MDIO,       12, 3 },	/* AVB_MDIO */
56089e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(2,  9),  8, 3 },	/* AVB_MDC */
56099e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(2, 10),  4, 3 },	/* AVB_MAGIC */
56109e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(2, 11),  0, 3 },	/* AVB_PHY_INT */
56119e35d6faSNiklas Söderlund 	} },
56129e35d6faSNiklas Söderlund 	{ PINMUX_DRIVE_REG("DRVCTRL4", 0xe6060310) {
56139e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(2, 12), 28, 3 },	/* AVB_LINK */
56149e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(2, 13), 24, 3 },	/* AVB_AVTP_MATCH */
56159e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(2, 14), 20, 3 },	/* AVB_AVTP_CAPTURE */
56169e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(2,  0), 16, 3 },	/* IRQ0 */
56179e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(2,  1), 12, 3 },	/* IRQ1 */
56189e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(2,  2),  8, 3 },	/* IRQ2 */
56199e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(2,  3),  4, 3 },	/* IRQ3 */
56209e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(2,  4),  0, 3 },	/* IRQ4 */
56219e35d6faSNiklas Söderlund 	} },
56229e35d6faSNiklas Söderlund 	{ PINMUX_DRIVE_REG("DRVCTRL5", 0xe6060314) {
56239e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(2,  5), 28, 3 },	/* IRQ5 */
56249e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(2,  6), 24, 3 },	/* PWM0 */
56259e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(2,  7), 20, 3 },	/* PWM1 */
56269e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(2,  8), 16, 3 },	/* PWM2 */
56279e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1,  0), 12, 3 },	/* A0 */
56289e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1,  1),  8, 3 },	/* A1 */
56299e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1,  2),  4, 3 },	/* A2 */
56309e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1,  3),  0, 3 },	/* A3 */
56319e35d6faSNiklas Söderlund 	} },
56329e35d6faSNiklas Söderlund 	{ PINMUX_DRIVE_REG("DRVCTRL6", 0xe6060318) {
56339e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1,  4), 28, 3 },	/* A4 */
56349e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1,  5), 24, 3 },	/* A5 */
56359e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1,  6), 20, 3 },	/* A6 */
56369e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1,  7), 16, 3 },	/* A7 */
56379e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1,  8), 12, 3 },	/* A8 */
56389e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1,  9),  8, 3 },	/* A9 */
56399e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1, 10),  4, 3 },	/* A10 */
56409e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1, 11),  0, 3 },	/* A11 */
56419e35d6faSNiklas Söderlund 	} },
56429e35d6faSNiklas Söderlund 	{ PINMUX_DRIVE_REG("DRVCTRL7", 0xe606031c) {
56439e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1, 12), 28, 3 },	/* A12 */
56449e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1, 13), 24, 3 },	/* A13 */
56459e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1, 14), 20, 3 },	/* A14 */
56469e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1, 15), 16, 3 },	/* A15 */
56479e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1, 16), 12, 3 },	/* A16 */
56489e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1, 17),  8, 3 },	/* A17 */
56499e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1, 18),  4, 3 },	/* A18 */
56509e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1, 19),  0, 3 },	/* A19 */
56519e35d6faSNiklas Söderlund 	} },
56529e35d6faSNiklas Söderlund 	{ PINMUX_DRIVE_REG("DRVCTRL8", 0xe6060320) {
56539e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1, 28), 28, 3 },	/* CLKOUT */
56549e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1, 20), 24, 3 },	/* CS0 */
56559e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1, 21), 20, 3 },	/* CS1_A26 */
56569e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1, 22), 16, 3 },	/* BS */
56579e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1, 23), 12, 3 },	/* RD */
56589e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1, 24),  8, 3 },	/* RD_WR */
56599e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1, 25),  4, 3 },	/* WE0 */
56609e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1, 26),  0, 3 },	/* WE1 */
56619e35d6faSNiklas Söderlund 	} },
56629e35d6faSNiklas Söderlund 	{ PINMUX_DRIVE_REG("DRVCTRL9", 0xe6060324) {
56639e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(1, 27), 28, 3 },	/* EX_WAIT0 */
5664168e18fdSGeert Uytterhoeven 		{ PIN_PRESETOUT_N,    24, 3 },	/* PRESETOUT# */
56659e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(0,  0), 20, 3 },	/* D0 */
56669e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(0,  1), 16, 3 },	/* D1 */
56679e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(0,  2), 12, 3 },	/* D2 */
56689e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(0,  3),  8, 3 },	/* D3 */
56699e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(0,  4),  4, 3 },	/* D4 */
56709e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(0,  5),  0, 3 },	/* D5 */
56719e35d6faSNiklas Söderlund 	} },
56729e35d6faSNiklas Söderlund 	{ PINMUX_DRIVE_REG("DRVCTRL10", 0xe6060328) {
56739e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(0,  6), 28, 3 },	/* D6 */
56749e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(0,  7), 24, 3 },	/* D7 */
56759e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(0,  8), 20, 3 },	/* D8 */
56769e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(0,  9), 16, 3 },	/* D9 */
56779e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(0, 10), 12, 3 },	/* D10 */
56789e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(0, 11),  8, 3 },	/* D11 */
56799e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(0, 12),  4, 3 },	/* D12 */
56809e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(0, 13),  0, 3 },	/* D13 */
56819e35d6faSNiklas Söderlund 	} },
56829e35d6faSNiklas Söderlund 	{ PINMUX_DRIVE_REG("DRVCTRL11", 0xe606032c) {
56839e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(0, 14), 28, 3 },	/* D14 */
56849e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(0, 15), 24, 3 },	/* D15 */
56859e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(7,  0), 20, 3 },	/* AVS1 */
56869e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(7,  1), 16, 3 },	/* AVS2 */
56875671f8e0STakeshi Kihara 		{ RCAR_GP_PIN(7,  2), 12, 3 },	/* GP7_02 */
56889e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(7,  3),  8, 3 },	/* GP7_03 */
5689168e18fdSGeert Uytterhoeven 		{ PIN_DU_DOTCLKIN0,    4, 2 },	/* DU_DOTCLKIN0 */
5690168e18fdSGeert Uytterhoeven 		{ PIN_DU_DOTCLKIN1,    0, 2 },	/* DU_DOTCLKIN1 */
56919e35d6faSNiklas Söderlund 	} },
56929e35d6faSNiklas Söderlund 	{ PINMUX_DRIVE_REG("DRVCTRL12", 0xe6060330) {
5693168e18fdSGeert Uytterhoeven 		{ PIN_DU_DOTCLKIN2,   28, 2 },	/* DU_DOTCLKIN2 */
5694168e18fdSGeert Uytterhoeven 		{ PIN_FSCLKST,        20, 2 },	/* FSCLKST */
5695168e18fdSGeert Uytterhoeven 		{ PIN_TMS,             4, 2 },	/* TMS */
56969e35d6faSNiklas Söderlund 	} },
56979e35d6faSNiklas Söderlund 	{ PINMUX_DRIVE_REG("DRVCTRL13", 0xe6060334) {
5698168e18fdSGeert Uytterhoeven 		{ PIN_TDO,            28, 2 },	/* TDO */
5699168e18fdSGeert Uytterhoeven 		{ PIN_ASEBRK,         24, 2 },	/* ASEBRK */
57009e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(3,  0), 20, 3 },	/* SD0_CLK */
57019e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(3,  1), 16, 3 },	/* SD0_CMD */
57029e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(3,  2), 12, 3 },	/* SD0_DAT0 */
57039e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(3,  3),  8, 3 },	/* SD0_DAT1 */
57049e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(3,  4),  4, 3 },	/* SD0_DAT2 */
57059e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(3,  5),  0, 3 },	/* SD0_DAT3 */
57069e35d6faSNiklas Söderlund 	} },
57079e35d6faSNiklas Söderlund 	{ PINMUX_DRIVE_REG("DRVCTRL14", 0xe6060338) {
57089e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(3,  6), 28, 3 },	/* SD1_CLK */
57099e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(3,  7), 24, 3 },	/* SD1_CMD */
57109e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(3,  8), 20, 3 },	/* SD1_DAT0 */
57119e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(3,  9), 16, 3 },	/* SD1_DAT1 */
57129e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(3, 10), 12, 3 },	/* SD1_DAT2 */
57139e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(3, 11),  8, 3 },	/* SD1_DAT3 */
57149e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(4,  0),  4, 3 },	/* SD2_CLK */
57159e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(4,  1),  0, 3 },	/* SD2_CMD */
57169e35d6faSNiklas Söderlund 	} },
57179e35d6faSNiklas Söderlund 	{ PINMUX_DRIVE_REG("DRVCTRL15", 0xe606033c) {
57189e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(4,  2), 28, 3 },	/* SD2_DAT0 */
57199e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(4,  3), 24, 3 },	/* SD2_DAT1 */
57209e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(4,  4), 20, 3 },	/* SD2_DAT2 */
57219e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(4,  5), 16, 3 },	/* SD2_DAT3 */
57229e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(4,  6), 12, 3 },	/* SD2_DS */
57239e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(4,  7),  8, 3 },	/* SD3_CLK */
57249e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(4,  8),  4, 3 },	/* SD3_CMD */
57259e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(4,  9),  0, 3 },	/* SD3_DAT0 */
57269e35d6faSNiklas Söderlund 	} },
57279e35d6faSNiklas Söderlund 	{ PINMUX_DRIVE_REG("DRVCTRL16", 0xe6060340) {
57289e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(4, 10), 28, 3 },	/* SD3_DAT1 */
57299e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(4, 11), 24, 3 },	/* SD3_DAT2 */
57309e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(4, 12), 20, 3 },	/* SD3_DAT3 */
57319e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(4, 13), 16, 3 },	/* SD3_DAT4 */
57329e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(4, 14), 12, 3 },	/* SD3_DAT5 */
57339e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(4, 15),  8, 3 },	/* SD3_DAT6 */
57349e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(4, 16),  4, 3 },	/* SD3_DAT7 */
57359e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(4, 17),  0, 3 },	/* SD3_DS */
57369e35d6faSNiklas Söderlund 	} },
57379e35d6faSNiklas Söderlund 	{ PINMUX_DRIVE_REG("DRVCTRL17", 0xe6060344) {
57389e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(3, 12), 28, 3 },	/* SD0_CD */
57399e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(3, 13), 24, 3 },	/* SD0_WP */
57409e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(3, 14), 20, 3 },	/* SD1_CD */
57419e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(3, 15), 16, 3 },	/* SD1_WP */
57429e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(5,  0), 12, 3 },	/* SCK0 */
57439e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(5,  1),  8, 3 },	/* RX0 */
57449e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(5,  2),  4, 3 },	/* TX0 */
57459e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(5,  3),  0, 3 },	/* CTS0 */
57469e35d6faSNiklas Söderlund 	} },
57479e35d6faSNiklas Söderlund 	{ PINMUX_DRIVE_REG("DRVCTRL18", 0xe6060348) {
57480f4713d7STakeshi Kihara 		{ RCAR_GP_PIN(5,  4), 28, 3 },	/* RTS0 */
57499e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(5,  5), 24, 3 },	/* RX1 */
57509e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(5,  6), 20, 3 },	/* TX1 */
57519e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(5,  7), 16, 3 },	/* CTS1 */
57520f4713d7STakeshi Kihara 		{ RCAR_GP_PIN(5,  8), 12, 3 },	/* RTS1 */
57539e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(5,  9),  8, 3 },	/* SCK2 */
57549e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(5, 10),  4, 3 },	/* TX2 */
57559e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(5, 11),  0, 3 },	/* RX2 */
57569e35d6faSNiklas Söderlund 	} },
57579e35d6faSNiklas Söderlund 	{ PINMUX_DRIVE_REG("DRVCTRL19", 0xe606034c) {
57589e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(5, 12), 28, 3 },	/* HSCK0 */
57599e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(5, 13), 24, 3 },	/* HRX0 */
57609e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(5, 14), 20, 3 },	/* HTX0 */
57619e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(5, 15), 16, 3 },	/* HCTS0 */
57629e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(5, 16), 12, 3 },	/* HRTS0 */
57639e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(5, 17),  8, 3 },	/* MSIOF0_SCK */
57649e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(5, 18),  4, 3 },	/* MSIOF0_SYNC */
57659e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(5, 19),  0, 3 },	/* MSIOF0_SS1 */
57669e35d6faSNiklas Söderlund 	} },
57679e35d6faSNiklas Söderlund 	{ PINMUX_DRIVE_REG("DRVCTRL20", 0xe6060350) {
57689e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(5, 20), 28, 3 },	/* MSIOF0_TXD */
57699e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(5, 21), 24, 3 },	/* MSIOF0_SS2 */
57709e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(5, 22), 20, 3 },	/* MSIOF0_RXD */
57719e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(5, 23), 16, 3 },	/* MLB_CLK */
57729e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(5, 24), 12, 3 },	/* MLB_SIG */
57739e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(5, 25),  8, 3 },	/* MLB_DAT */
5774168e18fdSGeert Uytterhoeven 		{ PIN_MLB_REF,         4, 3 },	/* MLB_REF */
57759e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6,  0),  0, 3 },	/* SSI_SCK01239 */
57769e35d6faSNiklas Söderlund 	} },
57779e35d6faSNiklas Söderlund 	{ PINMUX_DRIVE_REG("DRVCTRL21", 0xe6060354) {
57789e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6,  1), 28, 3 },	/* SSI_WS01239 */
57799e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6,  2), 24, 3 },	/* SSI_SDATA0 */
57809e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6,  3), 20, 3 },	/* SSI_SDATA1 */
57819e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6,  4), 16, 3 },	/* SSI_SDATA2 */
578207073b88SKuninori Morimoto 		{ RCAR_GP_PIN(6,  5), 12, 3 },	/* SSI_SCK349 */
578307073b88SKuninori Morimoto 		{ RCAR_GP_PIN(6,  6),  8, 3 },	/* SSI_WS349 */
57849e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6,  7),  4, 3 },	/* SSI_SDATA3 */
57859e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6,  8),  0, 3 },	/* SSI_SCK4 */
57869e35d6faSNiklas Söderlund 	} },
57879e35d6faSNiklas Söderlund 	{ PINMUX_DRIVE_REG("DRVCTRL22", 0xe6060358) {
57889e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6,  9), 28, 3 },	/* SSI_WS4 */
57899e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6, 10), 24, 3 },	/* SSI_SDATA4 */
57909e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6, 11), 20, 3 },	/* SSI_SCK5 */
57919e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6, 12), 16, 3 },	/* SSI_WS5 */
57929e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6, 13), 12, 3 },	/* SSI_SDATA5 */
57939e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6, 14),  8, 3 },	/* SSI_SCK6 */
57949e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6, 15),  4, 3 },	/* SSI_WS6 */
57959e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6, 16),  0, 3 },	/* SSI_SDATA6 */
57969e35d6faSNiklas Söderlund 	} },
57979e35d6faSNiklas Söderlund 	{ PINMUX_DRIVE_REG("DRVCTRL23", 0xe606035c) {
57989e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6, 17), 28, 3 },	/* SSI_SCK78 */
57999e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6, 18), 24, 3 },	/* SSI_WS78 */
58009e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6, 19), 20, 3 },	/* SSI_SDATA7 */
58019e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6, 20), 16, 3 },	/* SSI_SDATA8 */
58029e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6, 21), 12, 3 },	/* SSI_SDATA9 */
58039e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6, 22),  8, 3 },	/* AUDIO_CLKA */
58049e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6, 23),  4, 3 },	/* AUDIO_CLKB */
58059e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6, 24),  0, 3 },	/* USB0_PWEN */
58069e35d6faSNiklas Söderlund 	} },
58079e35d6faSNiklas Söderlund 	{ PINMUX_DRIVE_REG("DRVCTRL24", 0xe6060360) {
58089e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6, 25), 28, 3 },	/* USB0_OVC */
58099e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6, 26), 24, 3 },	/* USB1_PWEN */
58109e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6, 27), 20, 3 },	/* USB1_OVC */
58119e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6, 28), 16, 3 },	/* USB30_PWEN */
58129e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6, 29), 12, 3 },	/* USB30_OVC */
58139e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6, 30),  8, 3 },	/* GP6_30 */
58149e35d6faSNiklas Söderlund 		{ RCAR_GP_PIN(6, 31),  4, 3 },	/* GP6_31 */
58159e35d6faSNiklas Söderlund 	} },
58160256b6aeSGeert Uytterhoeven 	{ /* sentinel */ }
58179e35d6faSNiklas Söderlund };
58189e35d6faSNiklas Söderlund 
58193870a6f6SGeert Uytterhoeven enum ioctrl_regs {
58203870a6f6SGeert Uytterhoeven 	POCCTRL,
5821d92ee9cfSMarek Vasut 	TDSELCTRL,
58223870a6f6SGeert Uytterhoeven };
58233870a6f6SGeert Uytterhoeven 
58243870a6f6SGeert Uytterhoeven static const struct pinmux_ioctrl_reg pinmux_ioctrl_regs[] = {
58253870a6f6SGeert Uytterhoeven 	[POCCTRL] = { 0xe6060380, },
5826d92ee9cfSMarek Vasut 	[TDSELCTRL] = { 0xe60603c0, },
58270256b6aeSGeert Uytterhoeven 	{ /* sentinel */ }
58283870a6f6SGeert Uytterhoeven };
58293870a6f6SGeert Uytterhoeven 
r8a7796_pin_to_pocctrl(unsigned int pin,u32 * pocctrl)5830b67fc1c6SGeert Uytterhoeven static int r8a7796_pin_to_pocctrl(unsigned int pin, u32 *pocctrl)
5831c5901bdcSSimon Horman {
5832c5901bdcSSimon Horman 	int bit = -EINVAL;
5833c5901bdcSSimon Horman 
58343870a6f6SGeert Uytterhoeven 	*pocctrl = pinmux_ioctrl_regs[POCCTRL].reg;
5835c5901bdcSSimon Horman 
5836c5901bdcSSimon Horman 	if (pin >= RCAR_GP_PIN(3, 0) && pin <= RCAR_GP_PIN(3, 11))
5837c5901bdcSSimon Horman 		bit = pin & 0x1f;
5838c5901bdcSSimon Horman 
5839c5901bdcSSimon Horman 	if (pin >= RCAR_GP_PIN(4, 0) && pin <= RCAR_GP_PIN(4, 17))
5840c5901bdcSSimon Horman 		bit = (pin & 0x1f) + 12;
5841c5901bdcSSimon Horman 
5842c5901bdcSSimon Horman 	return bit;
5843c5901bdcSSimon Horman }
5844c5901bdcSSimon Horman 
584558668a67SGeert Uytterhoeven static const struct pinmux_bias_reg pinmux_bias_regs[] = {
584658668a67SGeert Uytterhoeven 	{ PINMUX_BIAS_REG("PUEN0", 0xe6060400, "PUD0", 0xe6060440) {
5847168e18fdSGeert Uytterhoeven 		[ 0] = PIN_QSPI0_SPCLK,		/* QSPI0_SPCLK */
5848168e18fdSGeert Uytterhoeven 		[ 1] = PIN_QSPI0_MOSI_IO0,	/* QSPI0_MOSI_IO0 */
5849168e18fdSGeert Uytterhoeven 		[ 2] = PIN_QSPI0_MISO_IO1,	/* QSPI0_MISO_IO1 */
5850168e18fdSGeert Uytterhoeven 		[ 3] = PIN_QSPI0_IO2,		/* QSPI0_IO2 */
5851168e18fdSGeert Uytterhoeven 		[ 4] = PIN_QSPI0_IO3,		/* QSPI0_IO3 */
5852168e18fdSGeert Uytterhoeven 		[ 5] = PIN_QSPI0_SSL,		/* QSPI0_SSL */
5853168e18fdSGeert Uytterhoeven 		[ 6] = PIN_QSPI1_SPCLK,		/* QSPI1_SPCLK */
5854168e18fdSGeert Uytterhoeven 		[ 7] = PIN_QSPI1_MOSI_IO0,	/* QSPI1_MOSI_IO0 */
5855168e18fdSGeert Uytterhoeven 		[ 8] = PIN_QSPI1_MISO_IO1,	/* QSPI1_MISO_IO1 */
5856168e18fdSGeert Uytterhoeven 		[ 9] = PIN_QSPI1_IO2,		/* QSPI1_IO2 */
5857168e18fdSGeert Uytterhoeven 		[10] = PIN_QSPI1_IO3,		/* QSPI1_IO3 */
5858168e18fdSGeert Uytterhoeven 		[11] = PIN_QSPI1_SSL,		/* QSPI1_SSL */
5859168e18fdSGeert Uytterhoeven 		[12] = PIN_RPC_INT_N,		/* RPC_INT# */
5860168e18fdSGeert Uytterhoeven 		[13] = PIN_RPC_WP_N,		/* RPC_WP# */
5861168e18fdSGeert Uytterhoeven 		[14] = PIN_RPC_RESET_N,		/* RPC_RESET# */
5862168e18fdSGeert Uytterhoeven 		[15] = PIN_AVB_RX_CTL,		/* AVB_RX_CTL */
5863168e18fdSGeert Uytterhoeven 		[16] = PIN_AVB_RXC,		/* AVB_RXC */
5864168e18fdSGeert Uytterhoeven 		[17] = PIN_AVB_RD0,		/* AVB_RD0 */
5865168e18fdSGeert Uytterhoeven 		[18] = PIN_AVB_RD1,		/* AVB_RD1 */
5866168e18fdSGeert Uytterhoeven 		[19] = PIN_AVB_RD2,		/* AVB_RD2 */
5867168e18fdSGeert Uytterhoeven 		[20] = PIN_AVB_RD3,		/* AVB_RD3 */
5868168e18fdSGeert Uytterhoeven 		[21] = PIN_AVB_TX_CTL,		/* AVB_TX_CTL */
5869168e18fdSGeert Uytterhoeven 		[22] = PIN_AVB_TXC,		/* AVB_TXC */
5870168e18fdSGeert Uytterhoeven 		[23] = PIN_AVB_TD0,		/* AVB_TD0 */
5871168e18fdSGeert Uytterhoeven 		[24] = PIN_AVB_TD1,		/* AVB_TD1 */
5872168e18fdSGeert Uytterhoeven 		[25] = PIN_AVB_TD2,		/* AVB_TD2 */
5873168e18fdSGeert Uytterhoeven 		[26] = PIN_AVB_TD3,		/* AVB_TD3 */
5874168e18fdSGeert Uytterhoeven 		[27] = PIN_AVB_TXCREFCLK,	/* AVB_TXCREFCLK */
5875168e18fdSGeert Uytterhoeven 		[28] = PIN_AVB_MDIO,		/* AVB_MDIO */
587658668a67SGeert Uytterhoeven 		[29] = RCAR_GP_PIN(2,  9),	/* AVB_MDC */
587758668a67SGeert Uytterhoeven 		[30] = RCAR_GP_PIN(2, 10),	/* AVB_MAGIC */
587858668a67SGeert Uytterhoeven 		[31] = RCAR_GP_PIN(2, 11),	/* AVB_PHY_INT */
587958668a67SGeert Uytterhoeven 	} },
588058668a67SGeert Uytterhoeven 	{ PINMUX_BIAS_REG("PUEN1", 0xe6060404, "PUD1", 0xe6060444) {
588158668a67SGeert Uytterhoeven 		[ 0] = RCAR_GP_PIN(2, 12),	/* AVB_LINK */
588258668a67SGeert Uytterhoeven 		[ 1] = RCAR_GP_PIN(2, 13),	/* AVB_AVTP_MATCH_A */
588358668a67SGeert Uytterhoeven 		[ 2] = RCAR_GP_PIN(2, 14),	/* AVB_AVTP_CAPTURE_A */
588458668a67SGeert Uytterhoeven 		[ 3] = RCAR_GP_PIN(2,  0),	/* IRQ0 */
588558668a67SGeert Uytterhoeven 		[ 4] = RCAR_GP_PIN(2,  1),	/* IRQ1 */
588658668a67SGeert Uytterhoeven 		[ 5] = RCAR_GP_PIN(2,  2),	/* IRQ2 */
588758668a67SGeert Uytterhoeven 		[ 6] = RCAR_GP_PIN(2,  3),	/* IRQ3 */
588858668a67SGeert Uytterhoeven 		[ 7] = RCAR_GP_PIN(2,  4),	/* IRQ4 */
588958668a67SGeert Uytterhoeven 		[ 8] = RCAR_GP_PIN(2,  5),	/* IRQ5 */
589058668a67SGeert Uytterhoeven 		[ 9] = RCAR_GP_PIN(2,  6),	/* PWM0 */
589158668a67SGeert Uytterhoeven 		[10] = RCAR_GP_PIN(2,  7),	/* PWM1_A */
589258668a67SGeert Uytterhoeven 		[11] = RCAR_GP_PIN(2,  8),	/* PWM2_A */
589358668a67SGeert Uytterhoeven 		[12] = RCAR_GP_PIN(1,  0),	/* A0 */
589458668a67SGeert Uytterhoeven 		[13] = RCAR_GP_PIN(1,  1),	/* A1 */
589558668a67SGeert Uytterhoeven 		[14] = RCAR_GP_PIN(1,  2),	/* A2 */
589658668a67SGeert Uytterhoeven 		[15] = RCAR_GP_PIN(1,  3),	/* A3 */
589758668a67SGeert Uytterhoeven 		[16] = RCAR_GP_PIN(1,  4),	/* A4 */
589858668a67SGeert Uytterhoeven 		[17] = RCAR_GP_PIN(1,  5),	/* A5 */
589958668a67SGeert Uytterhoeven 		[18] = RCAR_GP_PIN(1,  6),	/* A6 */
590058668a67SGeert Uytterhoeven 		[19] = RCAR_GP_PIN(1,  7),	/* A7 */
590158668a67SGeert Uytterhoeven 		[20] = RCAR_GP_PIN(1,  8),	/* A8 */
590258668a67SGeert Uytterhoeven 		[21] = RCAR_GP_PIN(1,  9),	/* A9 */
590358668a67SGeert Uytterhoeven 		[22] = RCAR_GP_PIN(1, 10),	/* A10 */
590458668a67SGeert Uytterhoeven 		[23] = RCAR_GP_PIN(1, 11),	/* A11 */
590558668a67SGeert Uytterhoeven 		[24] = RCAR_GP_PIN(1, 12),	/* A12 */
590658668a67SGeert Uytterhoeven 		[25] = RCAR_GP_PIN(1, 13),	/* A13 */
590758668a67SGeert Uytterhoeven 		[26] = RCAR_GP_PIN(1, 14),	/* A14 */
590858668a67SGeert Uytterhoeven 		[27] = RCAR_GP_PIN(1, 15),	/* A15 */
590958668a67SGeert Uytterhoeven 		[28] = RCAR_GP_PIN(1, 16),	/* A16 */
591058668a67SGeert Uytterhoeven 		[29] = RCAR_GP_PIN(1, 17),	/* A17 */
591158668a67SGeert Uytterhoeven 		[30] = RCAR_GP_PIN(1, 18),	/* A18 */
591258668a67SGeert Uytterhoeven 		[31] = RCAR_GP_PIN(1, 19),	/* A19 */
591358668a67SGeert Uytterhoeven 	} },
591458668a67SGeert Uytterhoeven 	{ PINMUX_BIAS_REG("PUEN2", 0xe6060408, "PUD2", 0xe6060448) {
591558668a67SGeert Uytterhoeven 		[ 0] = RCAR_GP_PIN(1, 28),	/* CLKOUT */
591658668a67SGeert Uytterhoeven 		[ 1] = RCAR_GP_PIN(1, 20),	/* CS0_N */
591758668a67SGeert Uytterhoeven 		[ 2] = RCAR_GP_PIN(1, 21),	/* CS1_N */
591858668a67SGeert Uytterhoeven 		[ 3] = RCAR_GP_PIN(1, 22),	/* BS_N */
591958668a67SGeert Uytterhoeven 		[ 4] = RCAR_GP_PIN(1, 23),	/* RD_N */
592058668a67SGeert Uytterhoeven 		[ 5] = RCAR_GP_PIN(1, 24),	/* RD_WR_N */
592158668a67SGeert Uytterhoeven 		[ 6] = RCAR_GP_PIN(1, 25),	/* WE0_N */
592258668a67SGeert Uytterhoeven 		[ 7] = RCAR_GP_PIN(1, 26),	/* WE1_N */
592358668a67SGeert Uytterhoeven 		[ 8] = RCAR_GP_PIN(1, 27),	/* EX_WAIT0_A */
5924168e18fdSGeert Uytterhoeven 		[ 9] = PIN_PRESETOUT_N,		/* PRESETOUT# */
592558668a67SGeert Uytterhoeven 		[10] = RCAR_GP_PIN(0,  0),	/* D0 */
592658668a67SGeert Uytterhoeven 		[11] = RCAR_GP_PIN(0,  1),	/* D1 */
592758668a67SGeert Uytterhoeven 		[12] = RCAR_GP_PIN(0,  2),	/* D2 */
592858668a67SGeert Uytterhoeven 		[13] = RCAR_GP_PIN(0,  3),	/* D3 */
592958668a67SGeert Uytterhoeven 		[14] = RCAR_GP_PIN(0,  4),	/* D4 */
593058668a67SGeert Uytterhoeven 		[15] = RCAR_GP_PIN(0,  5),	/* D5 */
593158668a67SGeert Uytterhoeven 		[16] = RCAR_GP_PIN(0,  6),	/* D6 */
593258668a67SGeert Uytterhoeven 		[17] = RCAR_GP_PIN(0,  7),	/* D7 */
593358668a67SGeert Uytterhoeven 		[18] = RCAR_GP_PIN(0,  8),	/* D8 */
593458668a67SGeert Uytterhoeven 		[19] = RCAR_GP_PIN(0,  9),	/* D9 */
593558668a67SGeert Uytterhoeven 		[20] = RCAR_GP_PIN(0, 10),	/* D10 */
593658668a67SGeert Uytterhoeven 		[21] = RCAR_GP_PIN(0, 11),	/* D11 */
593758668a67SGeert Uytterhoeven 		[22] = RCAR_GP_PIN(0, 12),	/* D12 */
593858668a67SGeert Uytterhoeven 		[23] = RCAR_GP_PIN(0, 13),	/* D13 */
593958668a67SGeert Uytterhoeven 		[24] = RCAR_GP_PIN(0, 14),	/* D14 */
594058668a67SGeert Uytterhoeven 		[25] = RCAR_GP_PIN(0, 15),	/* D15 */
594158668a67SGeert Uytterhoeven 		[26] = RCAR_GP_PIN(7,  0),	/* AVS1 */
594258668a67SGeert Uytterhoeven 		[27] = RCAR_GP_PIN(7,  1),	/* AVS2 */
59435671f8e0STakeshi Kihara 		[28] = RCAR_GP_PIN(7,  2),	/* GP7_02 */
594458668a67SGeert Uytterhoeven 		[29] = RCAR_GP_PIN(7,  3),	/* GP7_03 */
5945168e18fdSGeert Uytterhoeven 		[30] = PIN_DU_DOTCLKIN0,	/* DU_DOTCLKIN0 */
5946168e18fdSGeert Uytterhoeven 		[31] = PIN_DU_DOTCLKIN1,	/* DU_DOTCLKIN1 */
594758668a67SGeert Uytterhoeven 	} },
594858668a67SGeert Uytterhoeven 	{ PINMUX_BIAS_REG("PUEN3", 0xe606040c, "PUD3", 0xe606044c) {
5949168e18fdSGeert Uytterhoeven 		[ 0] = PIN_DU_DOTCLKIN2,	/* DU_DOTCLKIN2 */
59504d1816cdSGeert Uytterhoeven 		[ 1] = SH_PFC_PIN_NONE,
5951168e18fdSGeert Uytterhoeven 		[ 2] = PIN_FSCLKST,		/* FSCLKST */
5952168e18fdSGeert Uytterhoeven 		[ 3] = PIN_EXTALR,		/* EXTALR*/
5953168e18fdSGeert Uytterhoeven 		[ 4] = PIN_TRST_N,		/* TRST# */
5954168e18fdSGeert Uytterhoeven 		[ 5] = PIN_TCK,			/* TCK */
5955168e18fdSGeert Uytterhoeven 		[ 6] = PIN_TMS,			/* TMS */
5956168e18fdSGeert Uytterhoeven 		[ 7] = PIN_TDI,			/* TDI */
59574d1816cdSGeert Uytterhoeven 		[ 8] = SH_PFC_PIN_NONE,
5958168e18fdSGeert Uytterhoeven 		[ 9] = PIN_ASEBRK,		/* ASEBRK */
595958668a67SGeert Uytterhoeven 		[10] = RCAR_GP_PIN(3,  0),	/* SD0_CLK */
596058668a67SGeert Uytterhoeven 		[11] = RCAR_GP_PIN(3,  1),	/* SD0_CMD */
596158668a67SGeert Uytterhoeven 		[12] = RCAR_GP_PIN(3,  2),	/* SD0_DAT0 */
596258668a67SGeert Uytterhoeven 		[13] = RCAR_GP_PIN(3,  3),	/* SD0_DAT1 */
596358668a67SGeert Uytterhoeven 		[14] = RCAR_GP_PIN(3,  4),	/* SD0_DAT2 */
596458668a67SGeert Uytterhoeven 		[15] = RCAR_GP_PIN(3,  5),	/* SD0_DAT3 */
596558668a67SGeert Uytterhoeven 		[16] = RCAR_GP_PIN(3,  6),	/* SD1_CLK */
596658668a67SGeert Uytterhoeven 		[17] = RCAR_GP_PIN(3,  7),	/* SD1_CMD */
596758668a67SGeert Uytterhoeven 		[18] = RCAR_GP_PIN(3,  8),	/* SD1_DAT0 */
596858668a67SGeert Uytterhoeven 		[19] = RCAR_GP_PIN(3,  9),	/* SD1_DAT1 */
596958668a67SGeert Uytterhoeven 		[20] = RCAR_GP_PIN(3, 10),	/* SD1_DAT2 */
597058668a67SGeert Uytterhoeven 		[21] = RCAR_GP_PIN(3, 11),	/* SD1_DAT3 */
597158668a67SGeert Uytterhoeven 		[22] = RCAR_GP_PIN(4,  0),	/* SD2_CLK */
597258668a67SGeert Uytterhoeven 		[23] = RCAR_GP_PIN(4,  1),	/* SD2_CMD */
597358668a67SGeert Uytterhoeven 		[24] = RCAR_GP_PIN(4,  2),	/* SD2_DAT0 */
597458668a67SGeert Uytterhoeven 		[25] = RCAR_GP_PIN(4,  3),	/* SD2_DAT1 */
597558668a67SGeert Uytterhoeven 		[26] = RCAR_GP_PIN(4,  4),	/* SD2_DAT2 */
597658668a67SGeert Uytterhoeven 		[27] = RCAR_GP_PIN(4,  5),	/* SD2_DAT3 */
597758668a67SGeert Uytterhoeven 		[28] = RCAR_GP_PIN(4,  6),	/* SD2_DS */
597858668a67SGeert Uytterhoeven 		[29] = RCAR_GP_PIN(4,  7),	/* SD3_CLK */
597958668a67SGeert Uytterhoeven 		[30] = RCAR_GP_PIN(4,  8),	/* SD3_CMD */
598058668a67SGeert Uytterhoeven 		[31] = RCAR_GP_PIN(4,  9),	/* SD3_DAT0 */
598158668a67SGeert Uytterhoeven 	} },
598258668a67SGeert Uytterhoeven 	{ PINMUX_BIAS_REG("PUEN4", 0xe6060410, "PUD4", 0xe6060450) {
598358668a67SGeert Uytterhoeven 		[ 0] = RCAR_GP_PIN(4, 10),	/* SD3_DAT1 */
598458668a67SGeert Uytterhoeven 		[ 1] = RCAR_GP_PIN(4, 11),	/* SD3_DAT2 */
598558668a67SGeert Uytterhoeven 		[ 2] = RCAR_GP_PIN(4, 12),	/* SD3_DAT3 */
598658668a67SGeert Uytterhoeven 		[ 3] = RCAR_GP_PIN(4, 13),	/* SD3_DAT4 */
598758668a67SGeert Uytterhoeven 		[ 4] = RCAR_GP_PIN(4, 14),	/* SD3_DAT5 */
598858668a67SGeert Uytterhoeven 		[ 5] = RCAR_GP_PIN(4, 15),	/* SD3_DAT6 */
598958668a67SGeert Uytterhoeven 		[ 6] = RCAR_GP_PIN(4, 16),	/* SD3_DAT7 */
599058668a67SGeert Uytterhoeven 		[ 7] = RCAR_GP_PIN(4, 17),	/* SD3_DS */
599158668a67SGeert Uytterhoeven 		[ 8] = RCAR_GP_PIN(3, 12),	/* SD0_CD */
599258668a67SGeert Uytterhoeven 		[ 9] = RCAR_GP_PIN(3, 13),	/* SD0_WP */
599358668a67SGeert Uytterhoeven 		[10] = RCAR_GP_PIN(3, 14),	/* SD1_CD */
599458668a67SGeert Uytterhoeven 		[11] = RCAR_GP_PIN(3, 15),	/* SD1_WP */
599558668a67SGeert Uytterhoeven 		[12] = RCAR_GP_PIN(5,  0),	/* SCK0 */
599658668a67SGeert Uytterhoeven 		[13] = RCAR_GP_PIN(5,  1),	/* RX0 */
599758668a67SGeert Uytterhoeven 		[14] = RCAR_GP_PIN(5,  2),	/* TX0 */
599858668a67SGeert Uytterhoeven 		[15] = RCAR_GP_PIN(5,  3),	/* CTS0_N */
59990f4713d7STakeshi Kihara 		[16] = RCAR_GP_PIN(5,  4),	/* RTS0_N */
600058668a67SGeert Uytterhoeven 		[17] = RCAR_GP_PIN(5,  5),	/* RX1_A */
600158668a67SGeert Uytterhoeven 		[18] = RCAR_GP_PIN(5,  6),	/* TX1_A */
600258668a67SGeert Uytterhoeven 		[19] = RCAR_GP_PIN(5,  7),	/* CTS1_N */
60030f4713d7STakeshi Kihara 		[20] = RCAR_GP_PIN(5,  8),	/* RTS1_N */
600458668a67SGeert Uytterhoeven 		[21] = RCAR_GP_PIN(5,  9),	/* SCK2 */
600558668a67SGeert Uytterhoeven 		[22] = RCAR_GP_PIN(5, 10),	/* TX2_A */
600658668a67SGeert Uytterhoeven 		[23] = RCAR_GP_PIN(5, 11),	/* RX2_A */
600758668a67SGeert Uytterhoeven 		[24] = RCAR_GP_PIN(5, 12),	/* HSCK0 */
600858668a67SGeert Uytterhoeven 		[25] = RCAR_GP_PIN(5, 13),	/* HRX0 */
600958668a67SGeert Uytterhoeven 		[26] = RCAR_GP_PIN(5, 14),	/* HTX0 */
601058668a67SGeert Uytterhoeven 		[27] = RCAR_GP_PIN(5, 15),	/* HCTS0_N */
601158668a67SGeert Uytterhoeven 		[28] = RCAR_GP_PIN(5, 16),	/* HRTS0_N */
601258668a67SGeert Uytterhoeven 		[29] = RCAR_GP_PIN(5, 17),	/* MSIOF0_SCK */
601358668a67SGeert Uytterhoeven 		[30] = RCAR_GP_PIN(5, 18),	/* MSIOF0_SYNC */
601458668a67SGeert Uytterhoeven 		[31] = RCAR_GP_PIN(5, 19),	/* MSIOF0_SS1 */
601558668a67SGeert Uytterhoeven 	} },
601658668a67SGeert Uytterhoeven 	{ PINMUX_BIAS_REG("PUEN5", 0xe6060414, "PUD5", 0xe6060454) {
601758668a67SGeert Uytterhoeven 		[ 0] = RCAR_GP_PIN(5, 20),	/* MSIOF0_TXD */
601858668a67SGeert Uytterhoeven 		[ 1] = RCAR_GP_PIN(5, 21),	/* MSIOF0_SS2 */
601958668a67SGeert Uytterhoeven 		[ 2] = RCAR_GP_PIN(5, 22),	/* MSIOF0_RXD */
602058668a67SGeert Uytterhoeven 		[ 3] = RCAR_GP_PIN(5, 23),	/* MLB_CLK */
602158668a67SGeert Uytterhoeven 		[ 4] = RCAR_GP_PIN(5, 24),	/* MLB_SIG */
602258668a67SGeert Uytterhoeven 		[ 5] = RCAR_GP_PIN(5, 25),	/* MLB_DAT */
6023168e18fdSGeert Uytterhoeven 		[ 6] = PIN_MLB_REF,		/* MLB_REF */
602458668a67SGeert Uytterhoeven 		[ 7] = RCAR_GP_PIN(6,  0),	/* SSI_SCK01239 */
602558668a67SGeert Uytterhoeven 		[ 8] = RCAR_GP_PIN(6,  1),	/* SSI_WS01239 */
602658668a67SGeert Uytterhoeven 		[ 9] = RCAR_GP_PIN(6,  2),	/* SSI_SDATA0 */
602758668a67SGeert Uytterhoeven 		[10] = RCAR_GP_PIN(6,  3),	/* SSI_SDATA1_A */
602858668a67SGeert Uytterhoeven 		[11] = RCAR_GP_PIN(6,  4),	/* SSI_SDATA2_A */
602958668a67SGeert Uytterhoeven 		[12] = RCAR_GP_PIN(6,  5),	/* SSI_SCK349 */
603058668a67SGeert Uytterhoeven 		[13] = RCAR_GP_PIN(6,  6),	/* SSI_WS349 */
603158668a67SGeert Uytterhoeven 		[14] = RCAR_GP_PIN(6,  7),	/* SSI_SDATA3 */
603258668a67SGeert Uytterhoeven 		[15] = RCAR_GP_PIN(6,  8),	/* SSI_SCK4 */
603358668a67SGeert Uytterhoeven 		[16] = RCAR_GP_PIN(6,  9),	/* SSI_WS4 */
603458668a67SGeert Uytterhoeven 		[17] = RCAR_GP_PIN(6, 10),	/* SSI_SDATA4 */
603558668a67SGeert Uytterhoeven 		[18] = RCAR_GP_PIN(6, 11),	/* SSI_SCK5 */
603658668a67SGeert Uytterhoeven 		[19] = RCAR_GP_PIN(6, 12),	/* SSI_WS5 */
603758668a67SGeert Uytterhoeven 		[20] = RCAR_GP_PIN(6, 13),	/* SSI_SDATA5 */
603858668a67SGeert Uytterhoeven 		[21] = RCAR_GP_PIN(6, 14),	/* SSI_SCK6 */
603958668a67SGeert Uytterhoeven 		[22] = RCAR_GP_PIN(6, 15),	/* SSI_WS6 */
604058668a67SGeert Uytterhoeven 		[23] = RCAR_GP_PIN(6, 16),	/* SSI_SDATA6 */
604158668a67SGeert Uytterhoeven 		[24] = RCAR_GP_PIN(6, 17),	/* SSI_SCK78 */
604258668a67SGeert Uytterhoeven 		[25] = RCAR_GP_PIN(6, 18),	/* SSI_WS78 */
604358668a67SGeert Uytterhoeven 		[26] = RCAR_GP_PIN(6, 19),	/* SSI_SDATA7 */
604458668a67SGeert Uytterhoeven 		[27] = RCAR_GP_PIN(6, 20),	/* SSI_SDATA8 */
604558668a67SGeert Uytterhoeven 		[28] = RCAR_GP_PIN(6, 21),	/* SSI_SDATA9_A */
604658668a67SGeert Uytterhoeven 		[29] = RCAR_GP_PIN(6, 22),	/* AUDIO_CLKA_A */
604758668a67SGeert Uytterhoeven 		[30] = RCAR_GP_PIN(6, 23),	/* AUDIO_CLKB_B */
604858668a67SGeert Uytterhoeven 		[31] = RCAR_GP_PIN(6, 24),	/* USB0_PWEN */
604958668a67SGeert Uytterhoeven 	} },
605058668a67SGeert Uytterhoeven 	{ PINMUX_BIAS_REG("PUEN6", 0xe6060418, "PUD6", 0xe6060458) {
605158668a67SGeert Uytterhoeven 		[ 0] = RCAR_GP_PIN(6, 25),	/* USB0_OVC */
605258668a67SGeert Uytterhoeven 		[ 1] = RCAR_GP_PIN(6, 26),	/* USB1_PWEN */
605358668a67SGeert Uytterhoeven 		[ 2] = RCAR_GP_PIN(6, 27),	/* USB1_OVC */
605458668a67SGeert Uytterhoeven 		[ 3] = RCAR_GP_PIN(6, 28),	/* USB30_PWEN */
605558668a67SGeert Uytterhoeven 		[ 4] = RCAR_GP_PIN(6, 29),	/* USB30_OVC */
605658668a67SGeert Uytterhoeven 		[ 5] = RCAR_GP_PIN(6, 30),	/* GP6_30 */
605758668a67SGeert Uytterhoeven 		[ 6] = RCAR_GP_PIN(6, 31),	/* GP6_31 */
60582cee31cdSGeert Uytterhoeven 		[ 7] = PIN_PRESET_N,		/* PRESET# */
60594d1816cdSGeert Uytterhoeven 		[ 8] = SH_PFC_PIN_NONE,
60604d1816cdSGeert Uytterhoeven 		[ 9] = SH_PFC_PIN_NONE,
60614d1816cdSGeert Uytterhoeven 		[10] = SH_PFC_PIN_NONE,
60624d1816cdSGeert Uytterhoeven 		[11] = SH_PFC_PIN_NONE,
60634d1816cdSGeert Uytterhoeven 		[12] = SH_PFC_PIN_NONE,
60644d1816cdSGeert Uytterhoeven 		[13] = SH_PFC_PIN_NONE,
60654d1816cdSGeert Uytterhoeven 		[14] = SH_PFC_PIN_NONE,
60664d1816cdSGeert Uytterhoeven 		[15] = SH_PFC_PIN_NONE,
60674d1816cdSGeert Uytterhoeven 		[16] = SH_PFC_PIN_NONE,
60684d1816cdSGeert Uytterhoeven 		[17] = SH_PFC_PIN_NONE,
60694d1816cdSGeert Uytterhoeven 		[18] = SH_PFC_PIN_NONE,
60704d1816cdSGeert Uytterhoeven 		[19] = SH_PFC_PIN_NONE,
60714d1816cdSGeert Uytterhoeven 		[20] = SH_PFC_PIN_NONE,
60724d1816cdSGeert Uytterhoeven 		[21] = SH_PFC_PIN_NONE,
60734d1816cdSGeert Uytterhoeven 		[22] = SH_PFC_PIN_NONE,
60744d1816cdSGeert Uytterhoeven 		[23] = SH_PFC_PIN_NONE,
60754d1816cdSGeert Uytterhoeven 		[24] = SH_PFC_PIN_NONE,
60764d1816cdSGeert Uytterhoeven 		[25] = SH_PFC_PIN_NONE,
60774d1816cdSGeert Uytterhoeven 		[26] = SH_PFC_PIN_NONE,
60784d1816cdSGeert Uytterhoeven 		[27] = SH_PFC_PIN_NONE,
60794d1816cdSGeert Uytterhoeven 		[28] = SH_PFC_PIN_NONE,
60804d1816cdSGeert Uytterhoeven 		[29] = SH_PFC_PIN_NONE,
60814d1816cdSGeert Uytterhoeven 		[30] = SH_PFC_PIN_NONE,
60824d1816cdSGeert Uytterhoeven 		[31] = SH_PFC_PIN_NONE,
608358668a67SGeert Uytterhoeven 	} },
60840256b6aeSGeert Uytterhoeven 	{ /* sentinel */ }
60852d40bd24SNiklas Söderlund };
60862d40bd24SNiklas Söderlund 
6087c614d12cSGeert Uytterhoeven static const struct sh_pfc_soc_operations r8a7796_pfc_ops = {
6088c5901bdcSSimon Horman 	.pin_to_pocctrl = r8a7796_pin_to_pocctrl,
608927e768a4SGeert Uytterhoeven 	.get_bias = rcar_pinmux_get_bias,
609027e768a4SGeert Uytterhoeven 	.set_bias = rcar_pinmux_set_bias,
6091c5901bdcSSimon Horman };
6092c5901bdcSSimon Horman 
609391d627a7SBiju Das #ifdef CONFIG_PINCTRL_PFC_R8A774A1
609491d627a7SBiju Das const struct sh_pfc_soc_info r8a774a1_pinmux_info = {
609591d627a7SBiju Das 	.name = "r8a774a1_pfc",
6096c614d12cSGeert Uytterhoeven 	.ops = &r8a7796_pfc_ops,
6097f9aece73STakeshi Kihara 	.unlock_reg = 0xe6060000, /* PMMR */
6098f9aece73STakeshi Kihara 
6099f9aece73STakeshi Kihara 	.function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6100f9aece73STakeshi Kihara 
6101f9aece73STakeshi Kihara 	.pins = pinmux_pins,
6102f9aece73STakeshi Kihara 	.nr_pins = ARRAY_SIZE(pinmux_pins),
610391d627a7SBiju Das 	.groups = pinmux_groups.common,
610491d627a7SBiju Das 	.nr_groups = ARRAY_SIZE(pinmux_groups.common),
610591d627a7SBiju Das 	.functions = pinmux_functions.common,
610691d627a7SBiju Das 	.nr_functions = ARRAY_SIZE(pinmux_functions.common),
6107f9aece73STakeshi Kihara 
6108f9aece73STakeshi Kihara 	.cfg_regs = pinmux_config_regs,
61099e35d6faSNiklas Söderlund 	.drive_regs = pinmux_drive_regs,
611058668a67SGeert Uytterhoeven 	.bias_regs = pinmux_bias_regs,
61113870a6f6SGeert Uytterhoeven 	.ioctrl_regs = pinmux_ioctrl_regs,
6112f9aece73STakeshi Kihara 
6113f9aece73STakeshi Kihara 	.pinmux_data = pinmux_data,
6114f9aece73STakeshi Kihara 	.pinmux_data_size = ARRAY_SIZE(pinmux_data),
6115f9aece73STakeshi Kihara };
611691d627a7SBiju Das #endif
611791d627a7SBiju Das 
6118d15ca3a3SGeert Uytterhoeven #ifdef CONFIG_PINCTRL_PFC_R8A77960
6119d15ca3a3SGeert Uytterhoeven const struct sh_pfc_soc_info r8a77960_pinmux_info = {
612091d627a7SBiju Das 	.name = "r8a77960_pfc",
6121c614d12cSGeert Uytterhoeven 	.ops = &r8a7796_pfc_ops,
612291d627a7SBiju Das 	.unlock_reg = 0xe6060000, /* PMMR */
612391d627a7SBiju Das 
612491d627a7SBiju Das 	.function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
612591d627a7SBiju Das 
612691d627a7SBiju Das 	.pins = pinmux_pins,
612791d627a7SBiju Das 	.nr_pins = ARRAY_SIZE(pinmux_pins),
612891d627a7SBiju Das 	.groups = pinmux_groups.common,
612991d627a7SBiju Das 	.nr_groups = ARRAY_SIZE(pinmux_groups.common) +
6130a97f340cSGeert Uytterhoeven 		ARRAY_SIZE(pinmux_groups.automotive),
613191d627a7SBiju Das 	.functions = pinmux_functions.common,
613291d627a7SBiju Das 	.nr_functions = ARRAY_SIZE(pinmux_functions.common) +
6133a97f340cSGeert Uytterhoeven 		ARRAY_SIZE(pinmux_functions.automotive),
613491d627a7SBiju Das 
613591d627a7SBiju Das 	.cfg_regs = pinmux_config_regs,
613691d627a7SBiju Das 	.drive_regs = pinmux_drive_regs,
613791d627a7SBiju Das 	.bias_regs = pinmux_bias_regs,
613891d627a7SBiju Das 	.ioctrl_regs = pinmux_ioctrl_regs,
613991d627a7SBiju Das 
614091d627a7SBiju Das 	.pinmux_data = pinmux_data,
614191d627a7SBiju Das 	.pinmux_data_size = ARRAY_SIZE(pinmux_data),
614291d627a7SBiju Das };
614391d627a7SBiju Das #endif
6144708c69e9SGeert Uytterhoeven 
6145708c69e9SGeert Uytterhoeven #ifdef CONFIG_PINCTRL_PFC_R8A77961
6146708c69e9SGeert Uytterhoeven const struct sh_pfc_soc_info r8a77961_pinmux_info = {
6147708c69e9SGeert Uytterhoeven 	.name = "r8a77961_pfc",
6148c614d12cSGeert Uytterhoeven 	.ops = &r8a7796_pfc_ops,
6149708c69e9SGeert Uytterhoeven 	.unlock_reg = 0xe6060000, /* PMMR */
6150708c69e9SGeert Uytterhoeven 
6151708c69e9SGeert Uytterhoeven 	.function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6152708c69e9SGeert Uytterhoeven 
6153708c69e9SGeert Uytterhoeven 	.pins = pinmux_pins,
6154708c69e9SGeert Uytterhoeven 	.nr_pins = ARRAY_SIZE(pinmux_pins),
6155708c69e9SGeert Uytterhoeven 	.groups = pinmux_groups.common,
6156708c69e9SGeert Uytterhoeven 	.nr_groups = ARRAY_SIZE(pinmux_groups.common) +
6157708c69e9SGeert Uytterhoeven 		ARRAY_SIZE(pinmux_groups.automotive),
6158708c69e9SGeert Uytterhoeven 	.functions = pinmux_functions.common,
6159708c69e9SGeert Uytterhoeven 	.nr_functions = ARRAY_SIZE(pinmux_functions.common) +
6160708c69e9SGeert Uytterhoeven 		ARRAY_SIZE(pinmux_functions.automotive),
6161708c69e9SGeert Uytterhoeven 
6162708c69e9SGeert Uytterhoeven 	.cfg_regs = pinmux_config_regs,
6163708c69e9SGeert Uytterhoeven 	.drive_regs = pinmux_drive_regs,
6164708c69e9SGeert Uytterhoeven 	.bias_regs = pinmux_bias_regs,
6165708c69e9SGeert Uytterhoeven 	.ioctrl_regs = pinmux_ioctrl_regs,
6166708c69e9SGeert Uytterhoeven 
6167708c69e9SGeert Uytterhoeven 	.pinmux_data = pinmux_data,
6168708c69e9SGeert Uytterhoeven 	.pinmux_data_size = ARRAY_SIZE(pinmux_data),
6169708c69e9SGeert Uytterhoeven };
6170708c69e9SGeert Uytterhoeven #endif
6171