xref: /linux/drivers/pinctrl/mediatek/pinctrl-mt8135.c (revision 03ab8e6297acd1bc0eedaa050e2a1635c576fd11)
11802d0beSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2a6df410dSHongzhou Yang /*
3a6df410dSHongzhou Yang  * Copyright (c) 2014 MediaTek Inc.
4a6df410dSHongzhou Yang  * Author: Hongzhou.Yang <hongzhou.yang@mediatek.com>
5a6df410dSHongzhou Yang  */
6a6df410dSHongzhou Yang 
7cc301fd1SPaul Gortmaker #include <linux/init.h>
8a6df410dSHongzhou Yang #include <linux/platform_device.h>
9a6df410dSHongzhou Yang #include <linux/of.h>
10a6df410dSHongzhou Yang #include <linux/of_device.h>
11a6df410dSHongzhou Yang #include <linux/pinctrl/pinctrl.h>
12a6df410dSHongzhou Yang #include <linux/regmap.h>
13a6df410dSHongzhou Yang #include <dt-bindings/pinctrl/mt65xx.h>
14a6df410dSHongzhou Yang 
15a6df410dSHongzhou Yang #include "pinctrl-mtk-common.h"
16a6df410dSHongzhou Yang #include "pinctrl-mtk-mt8135.h"
17a6df410dSHongzhou Yang 
18a6df410dSHongzhou Yang #define DRV_BASE1				0x500
19a6df410dSHongzhou Yang #define DRV_BASE2				0x510
20a6df410dSHongzhou Yang #define PUPD_BASE1				0x400
21a6df410dSHongzhou Yang #define PUPD_BASE2				0x450
22a6df410dSHongzhou Yang #define R0_BASE1				0x4d0
23a6df410dSHongzhou Yang #define R1_BASE1				0x200
24a6df410dSHongzhou Yang #define R1_BASE2				0x250
25a6df410dSHongzhou Yang 
26a6df410dSHongzhou Yang struct mtk_spec_pull_set {
274b9b5268SYingjoe Chen 	unsigned char pin;
28a6df410dSHongzhou Yang 	unsigned char pupd_bit;
294b9b5268SYingjoe Chen 	unsigned short pupd_offset;
304b9b5268SYingjoe Chen 	unsigned short r0_offset;
314b9b5268SYingjoe Chen 	unsigned short r1_offset;
32a6df410dSHongzhou Yang 	unsigned char r0_bit;
33a6df410dSHongzhou Yang 	unsigned char r1_bit;
34a6df410dSHongzhou Yang };
35a6df410dSHongzhou Yang 
36a6df410dSHongzhou Yang #define SPEC_PULL(_pin, _pupd_offset, _pupd_bit, _r0_offset, \
37a6df410dSHongzhou Yang 	_r0_bit, _r1_offset, _r1_bit)	\
38a6df410dSHongzhou Yang 	{	\
39a6df410dSHongzhou Yang 		.pin = _pin,	\
40a6df410dSHongzhou Yang 		.pupd_offset = _pupd_offset,	\
41a6df410dSHongzhou Yang 		.pupd_bit = _pupd_bit,	\
42a6df410dSHongzhou Yang 		.r0_offset = _r0_offset, \
43a6df410dSHongzhou Yang 		.r0_bit = _r0_bit, \
44a6df410dSHongzhou Yang 		.r1_offset = _r1_offset, \
45a6df410dSHongzhou Yang 		.r1_bit = _r1_bit, \
46a6df410dSHongzhou Yang 	}
47a6df410dSHongzhou Yang 
48a6df410dSHongzhou Yang static const struct mtk_drv_group_desc mt8135_drv_grp[] =  {
49a6df410dSHongzhou Yang 	/* E8E4E2 2/4/6/8/10/12/14/16 */
50a6df410dSHongzhou Yang 	MTK_DRV_GRP(2, 16, 0, 2, 2),
51a6df410dSHongzhou Yang 	/* E8E4  4/8/12/16 */
52a6df410dSHongzhou Yang 	MTK_DRV_GRP(4, 16, 1, 2, 4),
53a6df410dSHongzhou Yang 	/* E4E2  2/4/6/8 */
54a6df410dSHongzhou Yang 	MTK_DRV_GRP(2, 8, 0, 1, 2),
55a6df410dSHongzhou Yang 	/* E16E8E4 4/8/12/16/20/24/28/32 */
56a6df410dSHongzhou Yang 	MTK_DRV_GRP(4, 32, 0, 2, 4)
57a6df410dSHongzhou Yang };
58a6df410dSHongzhou Yang 
59a6df410dSHongzhou Yang static const struct mtk_pin_drv_grp mt8135_pin_drv[] = {
60a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(0, DRV_BASE1, 0, 0),
61a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(1, DRV_BASE1, 0, 0),
62a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(2, DRV_BASE1, 0, 0),
63a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(3, DRV_BASE1, 0, 0),
64a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(4, DRV_BASE1, 4, 0),
65a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(5, DRV_BASE1, 8, 0),
66a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(6, DRV_BASE1, 0, 0),
67a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(7, DRV_BASE1, 0, 0),
68a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(8, DRV_BASE1, 0, 0),
69a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(9, DRV_BASE1, 0, 0),
70a6df410dSHongzhou Yang 
71a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(10, DRV_BASE1, 12, 1),
72a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(11, DRV_BASE1, 12, 1),
73a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(12, DRV_BASE1, 12, 1),
74a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(13, DRV_BASE1, 12, 1),
75a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(14, DRV_BASE1, 12, 1),
76a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(15, DRV_BASE1, 12, 1),
77a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(16, DRV_BASE1, 12, 1),
78a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(17, DRV_BASE1, 16, 1),
79a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(18, DRV_BASE1, 16, 1),
80a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(19, DRV_BASE1, 16, 1),
81a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(20, DRV_BASE1, 16, 1),
82a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(21, DRV_BASE1, 16, 1),
83a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(22, DRV_BASE1, 16, 1),
84a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(23, DRV_BASE1, 16, 1),
85a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(24, DRV_BASE1, 16, 1),
86a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(33, DRV_BASE1, 24, 1),
87a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(34, DRV_BASE2, 12, 2),
88a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(37, DRV_BASE2, 20, 1),
89a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(38, DRV_BASE2, 20, 1),
90a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(39, DRV_BASE2, 20, 1),
91a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(40, DRV_BASE2, 24, 1),
92a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(41, DRV_BASE2, 24, 1),
93a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(42, DRV_BASE2, 24, 1),
94a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(43, DRV_BASE2, 28, 1),
95a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(44, DRV_BASE2, 28, 1),
96a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(45, DRV_BASE2, 28, 1),
97a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(46, DRV_BASE2, 28, 1),
98a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(47, DRV_BASE2, 28, 1),
99a6df410dSHongzhou Yang 
100a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(49, DRV_BASE2+0x10, 0, 1),
101a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(50, DRV_BASE2+0x10, 4, 1),
102a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(51, DRV_BASE2+0x10, 8, 1),
103a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(52, DRV_BASE2+0x10, 12, 2),
104a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(53, DRV_BASE2+0x10, 16, 1),
105a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(54, DRV_BASE2+0x10, 20, 1),
106a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(55, DRV_BASE2+0x10, 24, 1),
107a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(56, DRV_BASE2+0x10, 28, 1),
108a6df410dSHongzhou Yang 
109a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(57, DRV_BASE2+0x20, 0, 1),
110a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(58, DRV_BASE2+0x20, 0, 1),
111a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(59, DRV_BASE2+0x20, 0, 1),
112a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(60, DRV_BASE2+0x20, 0, 1),
113a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(61, DRV_BASE2+0x20, 0, 1),
114a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(62, DRV_BASE2+0x20, 0, 1),
115a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(63, DRV_BASE2+0x20, 4, 1),
116a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(64, DRV_BASE2+0x20, 8, 1),
117a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(65, DRV_BASE2+0x20, 12, 1),
118a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(66, DRV_BASE2+0x20, 16, 1),
119a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(67, DRV_BASE2+0x20, 20, 1),
120a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(68, DRV_BASE2+0x20, 24, 1),
121a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(69, DRV_BASE2+0x20, 28, 1),
122a6df410dSHongzhou Yang 
123a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(70, DRV_BASE2+0x30, 0, 1),
124a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(71, DRV_BASE2+0x30, 4, 1),
125a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(72, DRV_BASE2+0x30, 8, 1),
126a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(73, DRV_BASE2+0x30, 12, 1),
127a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(74, DRV_BASE2+0x30, 16, 1),
128a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(75, DRV_BASE2+0x30, 20, 1),
129a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(76, DRV_BASE2+0x30, 24, 1),
130a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(77, DRV_BASE2+0x30, 28, 3),
131a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(78, DRV_BASE2+0x30, 28, 3),
132a6df410dSHongzhou Yang 
133a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(79, DRV_BASE2+0x40, 0, 3),
134a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(80, DRV_BASE2+0x40, 4, 3),
135a6df410dSHongzhou Yang 
136a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(81, DRV_BASE2+0x30, 28, 3),
137a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(82, DRV_BASE2+0x30, 28, 3),
138a6df410dSHongzhou Yang 
139a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(83, DRV_BASE2+0x40, 8, 3),
140a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(84, DRV_BASE2+0x40, 8, 3),
141a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(85, DRV_BASE2+0x40, 12, 3),
142a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(86, DRV_BASE2+0x40, 16, 3),
143a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(87, DRV_BASE2+0x40, 8, 3),
144a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(88, DRV_BASE2+0x40, 8, 3),
145a6df410dSHongzhou Yang 
146a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(89, DRV_BASE2+0x50, 12, 0),
147a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(90, DRV_BASE2+0x50, 12, 0),
148a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(91, DRV_BASE2+0x50, 12, 0),
149a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(92, DRV_BASE2+0x50, 12, 0),
150a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(93, DRV_BASE2+0x50, 12, 0),
151a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(94, DRV_BASE2+0x50, 12, 0),
152a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(95, DRV_BASE2+0x50, 12, 0),
153a6df410dSHongzhou Yang 
154a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(96, DRV_BASE1+0xb0, 28, 0),
155a6df410dSHongzhou Yang 
156a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(97, DRV_BASE2+0x50, 12, 0),
157a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(98, DRV_BASE2+0x50, 16, 0),
158a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(99, DRV_BASE2+0x50, 20, 1),
159a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(102, DRV_BASE2+0x50, 24, 1),
160a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(103, DRV_BASE2+0x50, 28, 1),
161a6df410dSHongzhou Yang 
162a6df410dSHongzhou Yang 
163a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(104, DRV_BASE2+0x60, 0, 1),
164a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(105, DRV_BASE2+0x60, 4, 1),
165a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(106, DRV_BASE2+0x60, 4, 1),
166a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(107, DRV_BASE2+0x60, 4, 1),
167a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(108, DRV_BASE2+0x60, 4, 1),
168a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(109, DRV_BASE2+0x60, 8, 2),
169a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(110, DRV_BASE2+0x60, 12, 2),
170a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(111, DRV_BASE2+0x60, 16, 2),
171a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(112, DRV_BASE2+0x60, 20, 2),
172a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(113, DRV_BASE2+0x60, 24, 2),
173a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(114, DRV_BASE2+0x60, 28, 2),
174a6df410dSHongzhou Yang 
175a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(115, DRV_BASE2+0x70, 0, 2),
176a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(116, DRV_BASE2+0x70, 4, 2),
177a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(117, DRV_BASE2+0x70, 8, 2),
178a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(118, DRV_BASE2+0x70, 12, 2),
179a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(119, DRV_BASE2+0x70, 16, 2),
180a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(120, DRV_BASE2+0x70, 20, 2),
181a6df410dSHongzhou Yang 
182a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(181, DRV_BASE1+0xa0, 12, 1),
183a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(182, DRV_BASE1+0xa0, 16, 1),
184a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(183, DRV_BASE1+0xa0, 20, 1),
185a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(184, DRV_BASE1+0xa0, 24, 1),
186a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(185, DRV_BASE1+0xa0, 28, 1),
187a6df410dSHongzhou Yang 
188a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(186, DRV_BASE1+0xb0, 0, 2),
189a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(187, DRV_BASE1+0xb0, 0, 2),
190a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(188, DRV_BASE1+0xb0, 0, 2),
191a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(189, DRV_BASE1+0xb0, 0, 2),
192a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(190, DRV_BASE1+0xb0, 4, 1),
193a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(191, DRV_BASE1+0xb0, 8, 1),
194a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(192, DRV_BASE1+0xb0, 12, 1),
195a6df410dSHongzhou Yang 
196a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(197, DRV_BASE1+0xb0, 16, 0),
197a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(198, DRV_BASE1+0xb0, 16, 0),
198a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(199, DRV_BASE1+0xb0, 20, 0),
199a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(200, DRV_BASE1+0xb0, 24, 0),
200a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(201, DRV_BASE1+0xb0, 16, 0),
201a6df410dSHongzhou Yang 	MTK_PIN_DRV_GRP(202, DRV_BASE1+0xb0, 16, 0)
202a6df410dSHongzhou Yang };
203a6df410dSHongzhou Yang 
204a6df410dSHongzhou Yang static const struct mtk_spec_pull_set spec_pupd[] = {
205a6df410dSHongzhou Yang 	SPEC_PULL(0, PUPD_BASE1, 0, R0_BASE1, 9, R1_BASE1, 0),
206a6df410dSHongzhou Yang 	SPEC_PULL(1, PUPD_BASE1, 1, R0_BASE1, 8, R1_BASE1, 1),
207a6df410dSHongzhou Yang 	SPEC_PULL(2, PUPD_BASE1, 2, R0_BASE1, 7, R1_BASE1, 2),
208a6df410dSHongzhou Yang 	SPEC_PULL(3, PUPD_BASE1, 3, R0_BASE1, 6, R1_BASE1, 3),
209a6df410dSHongzhou Yang 	SPEC_PULL(4, PUPD_BASE1, 4, R0_BASE1, 1, R1_BASE1, 4),
210a6df410dSHongzhou Yang 	SPEC_PULL(5, PUPD_BASE1, 5, R0_BASE1, 0, R1_BASE1, 5),
211a6df410dSHongzhou Yang 	SPEC_PULL(6, PUPD_BASE1, 6, R0_BASE1, 5, R1_BASE1, 6),
212a6df410dSHongzhou Yang 	SPEC_PULL(7, PUPD_BASE1, 7, R0_BASE1, 4, R1_BASE1, 7),
213a6df410dSHongzhou Yang 	SPEC_PULL(8, PUPD_BASE1, 8, R0_BASE1, 3, R1_BASE1, 8),
214a6df410dSHongzhou Yang 	SPEC_PULL(9, PUPD_BASE1, 9, R0_BASE1, 2, R1_BASE1, 9),
215a6df410dSHongzhou Yang 	SPEC_PULL(89, PUPD_BASE2, 9, R0_BASE1, 18, R1_BASE2, 9),
216a6df410dSHongzhou Yang 	SPEC_PULL(90, PUPD_BASE2, 10, R0_BASE1, 19, R1_BASE2, 10),
217a6df410dSHongzhou Yang 	SPEC_PULL(91, PUPD_BASE2, 11, R0_BASE1, 23, R1_BASE2, 11),
218a6df410dSHongzhou Yang 	SPEC_PULL(92, PUPD_BASE2, 12, R0_BASE1, 24, R1_BASE2, 12),
219a6df410dSHongzhou Yang 	SPEC_PULL(93, PUPD_BASE2, 13, R0_BASE1, 25, R1_BASE2, 13),
220a6df410dSHongzhou Yang 	SPEC_PULL(94, PUPD_BASE2, 14, R0_BASE1, 22, R1_BASE2, 14),
221a6df410dSHongzhou Yang 	SPEC_PULL(95, PUPD_BASE2, 15, R0_BASE1, 20, R1_BASE2, 15),
222a6df410dSHongzhou Yang 	SPEC_PULL(96, PUPD_BASE2+0x10, 0, R0_BASE1, 16, R1_BASE2+0x10, 0),
223a6df410dSHongzhou Yang 	SPEC_PULL(97, PUPD_BASE2+0x10, 1, R0_BASE1, 21, R1_BASE2+0x10, 1),
224a6df410dSHongzhou Yang 	SPEC_PULL(98, PUPD_BASE2+0x10, 2, R0_BASE1, 17, R1_BASE2+0x10, 2),
225a6df410dSHongzhou Yang 	SPEC_PULL(197, PUPD_BASE1+0xc0, 5, R0_BASE1, 13, R1_BASE2+0xc0, 5),
226a6df410dSHongzhou Yang 	SPEC_PULL(198, PUPD_BASE2+0xc0, 6, R0_BASE1, 14, R1_BASE2+0xc0, 6),
227a6df410dSHongzhou Yang 	SPEC_PULL(199, PUPD_BASE2+0xc0, 7, R0_BASE1, 11, R1_BASE2+0xc0, 7),
228a6df410dSHongzhou Yang 	SPEC_PULL(200, PUPD_BASE2+0xc0, 8, R0_BASE1, 10, R1_BASE2+0xc0, 8),
229a6df410dSHongzhou Yang 	SPEC_PULL(201, PUPD_BASE2+0xc0, 9, R0_BASE1, 13, R1_BASE2+0xc0, 9),
230a6df410dSHongzhou Yang 	SPEC_PULL(202, PUPD_BASE2+0xc0, 10, R0_BASE1, 12, R1_BASE2+0xc0, 10)
231a6df410dSHongzhou Yang };
232a6df410dSHongzhou Yang 
233c19763c3SAngeloGioacchino Del Regno static int spec_pull_set(struct regmap *regmap,
234c19763c3SAngeloGioacchino Del Regno 		const struct mtk_pinctrl_devdata *devdata,
235c19763c3SAngeloGioacchino Del Regno 		unsigned int pin, bool isup, unsigned int r1r0)
236a6df410dSHongzhou Yang {
237a6df410dSHongzhou Yang 	unsigned int i;
238a6df410dSHongzhou Yang 	unsigned int reg_pupd, reg_set_r0, reg_set_r1;
239a6df410dSHongzhou Yang 	unsigned int reg_rst_r0, reg_rst_r1;
240c19763c3SAngeloGioacchino Del Regno 	unsigned char align = devdata->port_align;
241a6df410dSHongzhou Yang 	bool find = false;
242a6df410dSHongzhou Yang 
243a6df410dSHongzhou Yang 	for (i = 0; i < ARRAY_SIZE(spec_pupd); i++) {
244a6df410dSHongzhou Yang 		if (pin == spec_pupd[i].pin) {
245a6df410dSHongzhou Yang 			find = true;
246a6df410dSHongzhou Yang 			break;
247a6df410dSHongzhou Yang 		}
248a6df410dSHongzhou Yang 	}
249a6df410dSHongzhou Yang 
250a6df410dSHongzhou Yang 	if (!find)
251a6df410dSHongzhou Yang 		return -EINVAL;
252a6df410dSHongzhou Yang 
253a6df410dSHongzhou Yang 	if (isup)
254a6df410dSHongzhou Yang 		reg_pupd = spec_pupd[i].pupd_offset + align;
255a6df410dSHongzhou Yang 	else
256a6df410dSHongzhou Yang 		reg_pupd = spec_pupd[i].pupd_offset + (align << 1);
257a6df410dSHongzhou Yang 
258a6df410dSHongzhou Yang 	regmap_write(regmap, reg_pupd, spec_pupd[i].pupd_bit);
259a6df410dSHongzhou Yang 
260a6df410dSHongzhou Yang 	reg_set_r0 = spec_pupd[i].r0_offset + align;
261a6df410dSHongzhou Yang 	reg_rst_r0 = spec_pupd[i].r0_offset + (align << 1);
262a6df410dSHongzhou Yang 	reg_set_r1 = spec_pupd[i].r1_offset + align;
263a6df410dSHongzhou Yang 	reg_rst_r1 = spec_pupd[i].r1_offset + (align << 1);
264a6df410dSHongzhou Yang 
265a6df410dSHongzhou Yang 	switch (r1r0) {
266a6df410dSHongzhou Yang 	case MTK_PUPD_SET_R1R0_00:
267a6df410dSHongzhou Yang 		regmap_write(regmap, reg_rst_r0, spec_pupd[i].r0_bit);
268a6df410dSHongzhou Yang 		regmap_write(regmap, reg_rst_r1, spec_pupd[i].r1_bit);
269a6df410dSHongzhou Yang 		break;
270a6df410dSHongzhou Yang 	case MTK_PUPD_SET_R1R0_01:
271a6df410dSHongzhou Yang 		regmap_write(regmap, reg_set_r0, spec_pupd[i].r0_bit);
272a6df410dSHongzhou Yang 		regmap_write(regmap, reg_rst_r1, spec_pupd[i].r1_bit);
273a6df410dSHongzhou Yang 		break;
274a6df410dSHongzhou Yang 	case MTK_PUPD_SET_R1R0_10:
275a6df410dSHongzhou Yang 		regmap_write(regmap, reg_rst_r0, spec_pupd[i].r0_bit);
276a6df410dSHongzhou Yang 		regmap_write(regmap, reg_set_r1, spec_pupd[i].r1_bit);
277a6df410dSHongzhou Yang 		break;
278a6df410dSHongzhou Yang 	case MTK_PUPD_SET_R1R0_11:
279a6df410dSHongzhou Yang 		regmap_write(regmap, reg_set_r0, spec_pupd[i].r0_bit);
280a6df410dSHongzhou Yang 		regmap_write(regmap, reg_set_r1, spec_pupd[i].r1_bit);
281a6df410dSHongzhou Yang 		break;
282a6df410dSHongzhou Yang 	default:
283a6df410dSHongzhou Yang 		return -EINVAL;
284a6df410dSHongzhou Yang 	}
285a6df410dSHongzhou Yang 
286a6df410dSHongzhou Yang 	return 0;
287a6df410dSHongzhou Yang }
288a6df410dSHongzhou Yang 
289a6df410dSHongzhou Yang static const struct mtk_pinctrl_devdata mt8135_pinctrl_data = {
290a6df410dSHongzhou Yang 	.pins = mtk_pins_mt8135,
291a6df410dSHongzhou Yang 	.npins = ARRAY_SIZE(mtk_pins_mt8135),
292a6df410dSHongzhou Yang 	.grp_desc = mt8135_drv_grp,
293a6df410dSHongzhou Yang 	.n_grp_cls = ARRAY_SIZE(mt8135_drv_grp),
294a6df410dSHongzhou Yang 	.pin_drv_grp = mt8135_pin_drv,
295a6df410dSHongzhou Yang 	.n_pin_drv_grps = ARRAY_SIZE(mt8135_pin_drv),
296a6df410dSHongzhou Yang 	.spec_pull_set = spec_pull_set,
297a6df410dSHongzhou Yang 	.dir_offset = 0x0000,
298a6df410dSHongzhou Yang 	.ies_offset = 0x0100,
299a6df410dSHongzhou Yang 	.pullen_offset = 0x0200,
300a6df410dSHongzhou Yang 	.smt_offset = 0x0300,
301a6df410dSHongzhou Yang 	.pullsel_offset = 0x0400,
302a6df410dSHongzhou Yang 	.dout_offset = 0x0800,
303a6df410dSHongzhou Yang 	.din_offset = 0x0A00,
304a6df410dSHongzhou Yang 	.pinmux_offset = 0x0C00,
305a6df410dSHongzhou Yang 	.type1_start = 34,
306a6df410dSHongzhou Yang 	.type1_end = 149,
307a6df410dSHongzhou Yang 	.port_shf = 4,
308a6df410dSHongzhou Yang 	.port_mask = 0xf,
309a6df410dSHongzhou Yang 	.port_align = 4,
3109f940d8eSFabien Parent 	.mode_mask = 0xf,
3119f940d8eSFabien Parent 	.mode_per_reg = 5,
3129f940d8eSFabien Parent 	.mode_shf = 4,
313e46df235SSean Wang 	.eint_hw = {
314e46df235SSean Wang 		.port_mask = 7,
315e46df235SSean Wang 		.ports     = 6,
316e46df235SSean Wang 		.ap_num    = 192,
317e46df235SSean Wang 		.db_cnt    = 16,
318e46df235SSean Wang 	},
319a6df410dSHongzhou Yang };
320a6df410dSHongzhou Yang 
32186d64dceSAxel Lin static const struct of_device_id mt8135_pctrl_match[] = {
322c8c206cdSAngeloGioacchino Del Regno 	{ .compatible = "mediatek,mt8135-pinctrl", .data = &mt8135_pinctrl_data },
32386d64dceSAxel Lin 	{ }
324a6df410dSHongzhou Yang };
325a6df410dSHongzhou Yang 
326a6df410dSHongzhou Yang static struct platform_driver mtk_pinctrl_driver = {
327c8c206cdSAngeloGioacchino Del Regno 	.probe = mtk_pctrl_common_probe,
328a6df410dSHongzhou Yang 	.driver = {
329a6df410dSHongzhou Yang 		.name = "mediatek-mt8135-pinctrl",
330a6df410dSHongzhou Yang 		.of_match_table = mt8135_pctrl_match,
331a6df410dSHongzhou Yang 	},
332a6df410dSHongzhou Yang };
333a6df410dSHongzhou Yang 
334a6df410dSHongzhou Yang static int __init mtk_pinctrl_init(void)
335a6df410dSHongzhou Yang {
336a6df410dSHongzhou Yang 	return platform_driver_register(&mtk_pinctrl_driver);
337a6df410dSHongzhou Yang }
3386c741c74SDaniel Kurtz arch_initcall(mtk_pinctrl_init);
339