xref: /linux/drivers/pinctrl/mediatek/pinctrl-mt2701.c (revision 03ab8e6297acd1bc0eedaa050e2a1635c576fd11)
11802d0beSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2148b95eeSBiao Huang /*
3148b95eeSBiao Huang  * Copyright (c) 2015 MediaTek Inc.
4148b95eeSBiao Huang  * Author: Biao Huang <biao.huang@mediatek.com>
5148b95eeSBiao Huang  */
6148b95eeSBiao Huang 
7148b95eeSBiao Huang #include <dt-bindings/pinctrl/mt65xx.h>
8148b95eeSBiao Huang #include <linux/module.h>
9148b95eeSBiao Huang #include <linux/of.h>
10148b95eeSBiao Huang #include <linux/of_device.h>
11148b95eeSBiao Huang #include <linux/platform_device.h>
12148b95eeSBiao Huang #include <linux/pinctrl/pinctrl.h>
13148b95eeSBiao Huang #include <linux/regmap.h>
14148b95eeSBiao Huang 
15148b95eeSBiao Huang #include "pinctrl-mtk-common.h"
16148b95eeSBiao Huang #include "pinctrl-mtk-mt2701.h"
17148b95eeSBiao Huang 
18148b95eeSBiao Huang /**
19148b95eeSBiao Huang  * struct mtk_spec_pinmux_set
20148b95eeSBiao Huang  * - For special pins' mode setting
21148b95eeSBiao Huang  * @pin: The pin number.
22148b95eeSBiao Huang  * @offset: The offset of extra setting register.
23148b95eeSBiao Huang  * @bit: The bit of extra setting register.
24148b95eeSBiao Huang  */
25148b95eeSBiao Huang struct mtk_spec_pinmux_set {
26148b95eeSBiao Huang 	unsigned short pin;
27148b95eeSBiao Huang 	unsigned short offset;
28148b95eeSBiao Huang 	unsigned char bit;
29148b95eeSBiao Huang };
30148b95eeSBiao Huang 
31148b95eeSBiao Huang #define MTK_PINMUX_SPEC(_pin, _offset, _bit)	\
32148b95eeSBiao Huang 	{					\
33148b95eeSBiao Huang 		.pin = _pin,			\
34148b95eeSBiao Huang 		.offset = _offset,		\
35148b95eeSBiao Huang 		.bit = _bit,			\
36148b95eeSBiao Huang 	}
37148b95eeSBiao Huang 
38148b95eeSBiao Huang static const struct mtk_drv_group_desc mt2701_drv_grp[] =  {
39148b95eeSBiao Huang 	/* 0E4E8SR 4/8/12/16 */
40148b95eeSBiao Huang 	MTK_DRV_GRP(4, 16, 1, 2, 4),
41148b95eeSBiao Huang 	/* 0E2E4SR  2/4/6/8 */
42148b95eeSBiao Huang 	MTK_DRV_GRP(2, 8, 1, 2, 2),
43148b95eeSBiao Huang 	/* E8E4E2  2/4/6/8/10/12/14/16 */
44148b95eeSBiao Huang 	MTK_DRV_GRP(2, 16, 0, 2, 2)
45148b95eeSBiao Huang };
46148b95eeSBiao Huang 
47148b95eeSBiao Huang static const struct mtk_pin_drv_grp mt2701_pin_drv[] = {
48148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(0, 0xf50, 0, 1),
49148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(1, 0xf50, 0, 1),
50148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(2, 0xf50, 0, 1),
51148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(3, 0xf50, 0, 1),
52148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(4, 0xf50, 0, 1),
53148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(5, 0xf50, 0, 1),
54148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(6, 0xf50, 0, 1),
55148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(7, 0xf50, 4, 1),
56148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(8, 0xf50, 4, 1),
57148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(9, 0xf50, 4, 1),
58148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(10, 0xf50, 8, 1),
59148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(11, 0xf50, 8, 1),
60148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(12, 0xf50, 8, 1),
61148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(13, 0xf50, 8, 1),
62148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(14, 0xf50, 12, 0),
63148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(15, 0xf50, 12, 0),
64148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(16, 0xf60, 0, 0),
65148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(17, 0xf60, 0, 0),
66148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(18, 0xf60, 4, 0),
67148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(19, 0xf60, 4, 0),
68148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(20, 0xf60, 4, 0),
69148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(21, 0xf60, 4, 0),
70148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(22, 0xf60, 8, 0),
71148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(23, 0xf60, 8, 0),
72148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(24, 0xf60, 8, 0),
73148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(25, 0xf60, 8, 0),
74148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(26, 0xf60, 8, 0),
75148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(27, 0xf60, 12, 0),
76148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(28, 0xf60, 12, 0),
77148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(29, 0xf60, 12, 0),
78148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(30, 0xf60, 0, 0),
79148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(31, 0xf60, 0, 0),
80148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(32, 0xf60, 0, 0),
81148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(33, 0xf70, 0, 0),
82148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(34, 0xf70, 0, 0),
83148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(35, 0xf70, 0, 0),
84148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(36, 0xf70, 0, 0),
85148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(37, 0xf70, 0, 0),
86148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(38, 0xf70, 4, 0),
87148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(39, 0xf70, 8, 1),
88148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(40, 0xf70, 8, 1),
89148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(41, 0xf70, 8, 1),
90148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(42, 0xf70, 8, 1),
91148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(43, 0xf70, 12, 0),
92148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(44, 0xf70, 12, 0),
93148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(45, 0xf70, 12, 0),
94148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(47, 0xf80, 0, 0),
95148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(48, 0xf80, 0, 0),
96148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(49, 0xf80, 4, 0),
97148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(50, 0xf70, 4, 0),
98148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(51, 0xf70, 4, 0),
99148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(52, 0xf70, 4, 0),
100148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(53, 0xf80, 12, 0),
101148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(54, 0xf80, 12, 0),
102148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(55, 0xf80, 12, 0),
103148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(56, 0xf80, 12, 0),
104148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(60, 0xf90, 8, 1),
105148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(61, 0xf90, 8, 1),
106148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(62, 0xf90, 8, 1),
107148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(63, 0xf90, 12, 1),
108148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(64, 0xf90, 12, 1),
109148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(65, 0xf90, 12, 1),
110148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(66, 0xfa0, 0, 1),
111148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(67, 0xfa0, 0, 1),
112148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(68, 0xfa0, 0, 1),
113148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(69, 0xfa0, 0, 1),
114148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(70, 0xfa0, 0, 1),
115148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(71, 0xfa0, 0, 1),
116148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(72, 0xf80, 4, 0),
117148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(73, 0xf80, 4, 0),
118148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(74, 0xf80, 4, 0),
119148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(85, 0xda0, 0, 2),
120148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(86, 0xd90, 0, 2),
121148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(87, 0xdb0, 0, 2),
122148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(88, 0xdb0, 0, 2),
123148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(89, 0xdb0, 0, 2),
124148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(90, 0xdb0, 0, 2),
125148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(105, 0xd40, 0, 2),
126148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(106, 0xd30, 0, 2),
127148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(107, 0xd50, 0, 2),
128148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(108, 0xd50, 0, 2),
129148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(109, 0xd50, 0, 2),
130148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(110, 0xd50, 0, 2),
131148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(111, 0xce0, 0, 2),
132148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(112, 0xce0, 0, 2),
133148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(113, 0xce0, 0, 2),
134148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(114, 0xce0, 0, 2),
135148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(115, 0xce0, 0, 2),
136148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(116, 0xcd0, 0, 2),
137148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(117, 0xcc0, 0, 2),
138148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(118, 0xce0, 0, 2),
139148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(119, 0xce0, 0, 2),
140148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(120, 0xce0, 0, 2),
141148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(121, 0xce0, 0, 2),
142148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(126, 0xf80, 4, 0),
143148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(188, 0xf70, 4, 0),
144148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(189, 0xfe0, 8, 0),
145148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(190, 0xfe0, 8, 0),
146148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(191, 0xfe0, 8, 0),
147148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(192, 0xfe0, 8, 0),
148148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(193, 0xfe0, 8, 0),
149148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(194, 0xfe0, 12, 0),
150148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(195, 0xfe0, 12, 0),
151148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(196, 0xfe0, 12, 0),
152148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(197, 0xfe0, 12, 0),
153148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(198, 0xfe0, 12, 0),
154148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(199, 0xf50, 4, 1),
155148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(200, 0xfd0, 0, 0),
156148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(201, 0xfd0, 0, 0),
157148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(202, 0xfd0, 0, 0),
158148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(203, 0xfd0, 4, 0),
159148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(204, 0xfd0, 4, 0),
160148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(205, 0xfd0, 4, 0),
161148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(206, 0xfd0, 4, 0),
162148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(207, 0xfd0, 4, 0),
163148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(208, 0xfd0, 8, 0),
164148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(209, 0xfd0, 8, 0),
165148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(210, 0xfd0, 12, 1),
166148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(211, 0xff0, 0, 1),
167148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(212, 0xff0, 0, 1),
168148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(213, 0xff0, 0, 1),
169148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(214, 0xff0, 0, 1),
170148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(215, 0xff0, 0, 1),
171148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(216, 0xff0, 0, 1),
172148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(217, 0xff0, 0, 1),
173148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(218, 0xff0, 0, 1),
174148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(219, 0xff0, 0, 1),
175148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(220, 0xff0, 0, 1),
176148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(221, 0xff0, 0, 1),
177148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(222, 0xff0, 0, 1),
178148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(223, 0xff0, 0, 1),
179148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(224, 0xff0, 0, 1),
180148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(225, 0xff0, 0, 1),
181148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(226, 0xff0, 0, 1),
182148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(227, 0xff0, 0, 1),
183148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(228, 0xff0, 0, 1),
184148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(229, 0xff0, 0, 1),
185148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(230, 0xff0, 0, 1),
186148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(231, 0xff0, 0, 1),
187148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(232, 0xff0, 0, 1),
188148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(233, 0xff0, 0, 1),
189148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(234, 0xff0, 0, 1),
190148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(235, 0xff0, 0, 1),
191148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(236, 0xff0, 4, 0),
192148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(237, 0xff0, 4, 0),
193148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(238, 0xff0, 4, 0),
194148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(239, 0xff0, 4, 0),
195148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(240, 0xff0, 4, 0),
196148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(241, 0xff0, 4, 0),
197148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(242, 0xff0, 8, 0),
198148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(243, 0xff0, 8, 0),
199148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(248, 0xf00, 0, 0),
200148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(249, 0xfc0, 0, 2),
201148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(250, 0xfc0, 0, 2),
202148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(251, 0xfc0, 0, 2),
203148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(252, 0xfc0, 0, 2),
204148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(253, 0xfc0, 0, 2),
205148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(254, 0xfc0, 0, 2),
206148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(255, 0xfc0, 0, 2),
207148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(256, 0xfc0, 0, 2),
208148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(257, 0xce0, 0, 2),
209148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(258, 0xcb0, 0, 2),
210148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(259, 0xc90, 0, 2),
211148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(260, 0x3a0, 0, 2),
212148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(261, 0xd50, 0, 2),
213148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(262, 0xf00, 8, 0),
214148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(263, 0xf00, 8, 0),
215148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(264, 0xf00, 8, 0),
216148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(265, 0xf00, 8, 0),
217148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(266, 0xf00, 8, 0),
218148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(267, 0xf00, 8, 0),
219148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(268, 0xf00, 8, 0),
220148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(269, 0xf00, 8, 0),
221148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(270, 0xf00, 8, 0),
222148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(271, 0xf00, 8, 0),
223148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(272, 0xf00, 8, 0),
224148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(273, 0xf00, 8, 0),
225148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(274, 0xf00, 8, 0),
226148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(275, 0xf00, 8, 0),
227148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(276, 0xf00, 8, 0),
228148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(277, 0xf00, 8, 0),
229148b95eeSBiao Huang 	MTK_PIN_DRV_GRP(278, 0xf70, 8, 1),
230148b95eeSBiao Huang };
231148b95eeSBiao Huang 
232148b95eeSBiao Huang static const struct mtk_pin_spec_pupd_set_samereg mt2701_spec_pupd[] = {
233148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(111, 0xd00, 12, 13, 14),	/* ms0 data7 */
234148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(112, 0xd00, 8, 9, 10),	/* ms0 data6 */
235148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(113, 0xd00, 4, 5, 6),	/* ms0 data5 */
236148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(114, 0xd00, 0, 1, 2),	/* ms0 data4 */
237148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(115, 0xd10, 0, 1, 2),	/* ms0 rstb */
238148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(116, 0xcd0, 8, 9, 10),	/* ms0 cmd */
239148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(117, 0xcc0, 8, 9, 10),	/* ms0 clk */
240148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(118, 0xcf0, 12, 13, 14),	/* ms0 data3 */
241148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(119, 0xcf0, 8, 9, 10),	/* ms0 data2 */
242148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(120, 0xcf0, 4, 5, 6),	/* ms0 data1 */
243148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(121, 0xcf0, 0, 1, 2),	/* ms0 data0 */
244148b95eeSBiao Huang 
245148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(105, 0xd40, 8, 9, 10),	/* ms1 cmd */
246148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(106, 0xd30, 8, 9, 10),	/* ms1 clk */
247148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(107, 0xd60, 0, 1, 2),	/* ms1 dat0 */
248148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(108, 0xd60, 10, 9, 8),	/* ms1 dat1 */
249148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(109, 0xd60, 4, 5, 6),	/* ms1 dat2 */
250148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(110, 0xc60, 12, 13, 14),	/* ms1 dat3 */
251148b95eeSBiao Huang 
252148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(85, 0xda0, 8, 9, 10),	/* ms2 cmd */
253148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(86, 0xd90, 8, 9, 10),	/* ms2 clk */
254148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(87, 0xdc0, 0, 1, 2),	/* ms2 dat0 */
255148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(88, 0xdc0, 10, 9, 8),	/* ms2 dat1 */
256148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(89, 0xdc0, 4, 5, 6),	/* ms2 dat2 */
257148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(90, 0xdc0, 12, 13, 14),	/* ms2 dat3 */
258148b95eeSBiao Huang 
259148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(249, 0x140, 0, 1, 2),	/* ms0e rstb */
260148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(250, 0x130, 12, 13, 14),	/* ms0e dat7 */
261148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(251, 0x130, 8, 9, 10),	/* ms0e dat6 */
262148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(252, 0x130, 4, 5, 6),	/* ms0e dat5 */
263148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(253, 0x130, 0, 1, 2),	/* ms0e dat4 */
264148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(254, 0xf40, 12, 13, 14),	/* ms0e dat3 */
265148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(255, 0xf40, 8, 9, 10),	/* ms0e dat2 */
266148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(256, 0xf40, 4, 5, 6),	/* ms0e dat1 */
267148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(257, 0xf40, 0, 1, 2),	/* ms0e dat0 */
268148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(258, 0xcb0, 8, 9, 10),	/* ms0e cmd */
269148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(259, 0xc90, 8, 9, 10),	/* ms0e clk */
270148b95eeSBiao Huang 	MTK_PIN_PUPD_SPEC_SR(261, 0x140, 8, 9, 10),	/* ms1 ins */
271148b95eeSBiao Huang };
272148b95eeSBiao Huang 
273148b95eeSBiao Huang static const struct mtk_pin_ies_smt_set mt2701_ies_set[] = {
274148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(0, 6, 0xb20, 0),
275148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(7, 9, 0xb20, 1),
276148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(10, 13, 0xb30, 3),
277148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(14, 15, 0xb30, 13),
278148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(16, 17, 0xb40, 7),
279148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(18, 21, 0xb40, 13),
280148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(22, 26, 0xb40, 13),
281148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(27, 29, 0xb40, 13),
282148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(30, 32, 0xb40, 7),
283148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(33, 37, 0xb40, 13),
284148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(38, 38, 0xb20, 13),
285148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(39, 42, 0xb40, 13),
286148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(43, 45, 0xb20, 10),
287148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(47, 48, 0xb20, 11),
288148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(49, 49, 0xb20, 12),
289148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(50, 52, 0xb20, 13),
290148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(53, 56, 0xb20, 14),
291148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(57, 58, 0xb20, 15),
292148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(59, 59, 0xb30, 10),
293148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(60, 62, 0xb30, 0),
294148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(63, 65, 0xb30, 1),
295148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(66, 71, 0xb30, 2),
296148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(72, 74, 0xb20, 12),
297148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(75, 76, 0xb30, 3),
298148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(77, 78, 0xb30, 4),
299148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(79, 82, 0xb30, 5),
300148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(83, 84, 0xb30, 2),
301148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(85, 85, 0xda0, 4),
302148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(86, 86, 0xd90, 4),
303148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(87, 90, 0xdb0, 4),
304148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(101, 104, 0xb30, 6),
305148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(105, 105, 0xd40, 4),
306148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(106, 106, 0xd30, 4),
307148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(107, 110, 0xd50, 4),
308148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(111, 115, 0xce0, 4),
309148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(116, 116, 0xcd0, 4),
310148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(117, 117, 0xcc0, 4),
311148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(118, 121, 0xce0, 4),
312148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(122, 125, 0xb30, 7),
313148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(126, 126, 0xb20, 12),
314148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(127, 142, 0xb30, 9),
315148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(143, 160, 0xb30, 10),
316148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(161, 168, 0xb30, 12),
317148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(169, 183, 0xb30, 10),
318148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(184, 186, 0xb30, 9),
319148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(187, 187, 0xb30, 14),
320148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(188, 188, 0xb20, 13),
321148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(189, 193, 0xb30, 15),
322148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(194, 198, 0xb40, 0),
323148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(199, 199, 0xb20, 1),
324148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(200, 202, 0xb40, 1),
325148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(203, 207, 0xb40, 2),
326148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(208, 209, 0xb40, 3),
327148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(210, 210, 0xb40, 4),
328148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(211, 235, 0xb40, 5),
329148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(236, 241, 0xb40, 6),
330148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(242, 243, 0xb40, 7),
331148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(244, 247, 0xb40, 8),
332148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(248, 248, 0xb40, 9),
333148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(249, 257, 0xfc0, 4),
334148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(258, 258, 0xcb0, 4),
335148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(259, 259, 0xc90, 4),
336148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(260, 260, 0x3a0, 4),
337148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(261, 261, 0xd50, 4),
338148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(262, 277, 0xb40, 12),
339148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(278, 278, 0xb40, 13),
340148b95eeSBiao Huang };
341148b95eeSBiao Huang 
342148b95eeSBiao Huang static const struct mtk_pin_ies_smt_set mt2701_smt_set[] = {
343148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(0, 6, 0xb50, 0),
344148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(7, 9, 0xb50, 1),
345148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(10, 13, 0xb60, 3),
346148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(14, 15, 0xb60, 13),
347148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(16, 17, 0xb70, 7),
348148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(18, 21, 0xb70, 13),
349148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(22, 26, 0xb70, 13),
350148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(27, 29, 0xb70, 13),
351148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(30, 32, 0xb70, 7),
352148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(33, 37, 0xb70, 13),
353148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(38, 38, 0xb50, 13),
354148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(39, 42, 0xb70, 13),
355148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(43, 45, 0xb50, 10),
356148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(47, 48, 0xb50, 11),
357148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(49, 49, 0xb50, 12),
358148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(50, 52, 0xb50, 13),
359148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(53, 56, 0xb50, 14),
360148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(57, 58, 0xb50, 15),
361148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(59, 59, 0xb60, 10),
362148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(60, 62, 0xb60, 0),
363148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(63, 65, 0xb60, 1),
364148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(66, 71, 0xb60, 2),
365148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(72, 74, 0xb50, 12),
366148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(75, 76, 0xb60, 3),
367148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(77, 78, 0xb60, 4),
368148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(79, 82, 0xb60, 5),
369148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(83, 84, 0xb60, 2),
370148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(85, 85, 0xda0, 11),
371148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(86, 86, 0xd90, 11),
372148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(87, 87, 0xdc0, 3),
373148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(88, 88, 0xdc0, 7),
374148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(89, 89, 0xdc0, 11),
375148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(90, 90, 0xdc0, 15),
376148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(101, 104, 0xb60, 6),
377148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(105, 105, 0xd40, 11),
378148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(106, 106, 0xd30, 11),
379148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(107, 107, 0xd60, 3),
380148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(108, 108, 0xd60, 7),
381148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(109, 109, 0xd60, 11),
382148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(110, 110, 0xd60, 15),
383148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(111, 111, 0xd00, 15),
384148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(112, 112, 0xd00, 11),
385148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(113, 113, 0xd00, 7),
386148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(114, 114, 0xd00, 3),
387148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(115, 115, 0xd10, 3),
388148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(116, 116, 0xcd0, 11),
389148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(117, 117, 0xcc0, 11),
390148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(118, 118, 0xcf0, 15),
391148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(119, 119, 0xcf0, 11),
392148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(120, 120, 0xcf0, 7),
393148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(121, 121, 0xcf0, 3),
394148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(122, 125, 0xb60, 7),
395148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(126, 126, 0xb50, 12),
396148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(127, 142, 0xb60, 9),
397148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(143, 160, 0xb60, 10),
398148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(161, 168, 0xb60, 12),
399148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(169, 183, 0xb60, 10),
400148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(184, 186, 0xb60, 9),
401148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(187, 187, 0xb60, 14),
402148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(188, 188, 0xb50, 13),
403148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(189, 193, 0xb60, 15),
404148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(194, 198, 0xb70, 0),
405148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(199, 199, 0xb50, 1),
406148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(200, 202, 0xb70, 1),
407148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(203, 207, 0xb70, 2),
408148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(208, 209, 0xb70, 3),
409148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(210, 210, 0xb70, 4),
410148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(211, 235, 0xb70, 5),
411148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(236, 241, 0xb70, 6),
412148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(242, 243, 0xb70, 7),
413148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(244, 247, 0xb70, 8),
414148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(248, 248, 0xb70, 9),
415148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(249, 249, 0x140, 3),
416148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(250, 250, 0x130, 15),
417148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(251, 251, 0x130, 11),
418148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(252, 252, 0x130, 7),
419148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(253, 253, 0x130, 3),
420148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(254, 254, 0xf40, 15),
421148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(255, 255, 0xf40, 11),
422148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(256, 256, 0xf40, 7),
423148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(257, 257, 0xf40, 3),
424148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(258, 258, 0xcb0, 11),
425148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(259, 259, 0xc90, 11),
426148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(260, 260, 0x3a0, 11),
427148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(261, 261, 0x0b0, 3),
428148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(262, 277, 0xb70, 12),
429148b95eeSBiao Huang 	MTK_PIN_IES_SMT_SPEC(278, 278, 0xb70, 13),
430148b95eeSBiao Huang };
431148b95eeSBiao Huang 
432148b95eeSBiao Huang static const struct mtk_spec_pinmux_set mt2701_spec_pinmux[] = {
433148b95eeSBiao Huang 	MTK_PINMUX_SPEC(22, 0xb10, 3),
434148b95eeSBiao Huang 	MTK_PINMUX_SPEC(23, 0xb10, 4),
435148b95eeSBiao Huang 	MTK_PINMUX_SPEC(24, 0xb10, 5),
436148b95eeSBiao Huang 	MTK_PINMUX_SPEC(29, 0xb10, 9),
437148b95eeSBiao Huang 	MTK_PINMUX_SPEC(208, 0xb10, 7),
438148b95eeSBiao Huang 	MTK_PINMUX_SPEC(209, 0xb10, 8),
439148b95eeSBiao Huang 	MTK_PINMUX_SPEC(203, 0xf20, 0),
440148b95eeSBiao Huang 	MTK_PINMUX_SPEC(204, 0xf20, 1),
441148b95eeSBiao Huang 	MTK_PINMUX_SPEC(249, 0xef0, 0),
442148b95eeSBiao Huang 	MTK_PINMUX_SPEC(250, 0xef0, 0),
443148b95eeSBiao Huang 	MTK_PINMUX_SPEC(251, 0xef0, 0),
444148b95eeSBiao Huang 	MTK_PINMUX_SPEC(252, 0xef0, 0),
445148b95eeSBiao Huang 	MTK_PINMUX_SPEC(253, 0xef0, 0),
446148b95eeSBiao Huang 	MTK_PINMUX_SPEC(254, 0xef0, 0),
447148b95eeSBiao Huang 	MTK_PINMUX_SPEC(255, 0xef0, 0),
448148b95eeSBiao Huang 	MTK_PINMUX_SPEC(256, 0xef0, 0),
449148b95eeSBiao Huang 	MTK_PINMUX_SPEC(257, 0xef0, 0),
450148b95eeSBiao Huang 	MTK_PINMUX_SPEC(258, 0xef0, 0),
451148b95eeSBiao Huang 	MTK_PINMUX_SPEC(259, 0xef0, 0),
452148b95eeSBiao Huang 	MTK_PINMUX_SPEC(260, 0xef0, 0),
453148b95eeSBiao Huang };
454148b95eeSBiao Huang 
455148b95eeSBiao Huang static void mt2701_spec_pinmux_set(struct regmap *reg, unsigned int pin,
456148b95eeSBiao Huang 			unsigned int mode)
457148b95eeSBiao Huang {
458148b95eeSBiao Huang 	unsigned int i, value, mask;
459148b95eeSBiao Huang 	unsigned int info_num = ARRAY_SIZE(mt2701_spec_pinmux);
460148b95eeSBiao Huang 	unsigned int spec_flag;
461148b95eeSBiao Huang 
462148b95eeSBiao Huang 	for (i = 0; i < info_num; i++) {
463148b95eeSBiao Huang 		if (pin == mt2701_spec_pinmux[i].pin)
464148b95eeSBiao Huang 			break;
465148b95eeSBiao Huang 	}
466148b95eeSBiao Huang 
467148b95eeSBiao Huang 	if (i == info_num)
468148b95eeSBiao Huang 		return;
469148b95eeSBiao Huang 
470148b95eeSBiao Huang 	spec_flag = (mode >> 3);
471148b95eeSBiao Huang 	mask = BIT(mt2701_spec_pinmux[i].bit);
472148b95eeSBiao Huang 	if (!spec_flag)
473148b95eeSBiao Huang 		value = mask;
474148b95eeSBiao Huang 	else
475148b95eeSBiao Huang 		value = 0;
476148b95eeSBiao Huang 	regmap_update_bits(reg, mt2701_spec_pinmux[i].offset, mask, value);
477148b95eeSBiao Huang }
478148b95eeSBiao Huang 
479148b95eeSBiao Huang static void mt2701_spec_dir_set(unsigned int *reg_addr, unsigned int pin)
480148b95eeSBiao Huang {
481148b95eeSBiao Huang 	if (pin > 175)
482148b95eeSBiao Huang 		*reg_addr += 0x10;
483148b95eeSBiao Huang }
484148b95eeSBiao Huang 
485148b95eeSBiao Huang static const struct mtk_pinctrl_devdata mt2701_pinctrl_data = {
486148b95eeSBiao Huang 	.pins = mtk_pins_mt2701,
487148b95eeSBiao Huang 	.npins = ARRAY_SIZE(mtk_pins_mt2701),
488148b95eeSBiao Huang 	.grp_desc = mt2701_drv_grp,
489148b95eeSBiao Huang 	.n_grp_cls = ARRAY_SIZE(mt2701_drv_grp),
490148b95eeSBiao Huang 	.pin_drv_grp = mt2701_pin_drv,
491148b95eeSBiao Huang 	.n_pin_drv_grps = ARRAY_SIZE(mt2701_pin_drv),
492156f7217SAngeloGioacchino Del Regno 	.spec_ies = mt2701_ies_set,
493156f7217SAngeloGioacchino Del Regno 	.n_spec_ies = ARRAY_SIZE(mt2701_ies_set),
494c19763c3SAngeloGioacchino Del Regno 	.spec_pupd = mt2701_spec_pupd,
495c19763c3SAngeloGioacchino Del Regno 	.n_spec_pupd = ARRAY_SIZE(mt2701_spec_pupd),
496156f7217SAngeloGioacchino Del Regno 	.spec_smt = mt2701_smt_set,
497156f7217SAngeloGioacchino Del Regno 	.n_spec_smt = ARRAY_SIZE(mt2701_smt_set),
498c19763c3SAngeloGioacchino Del Regno 	.spec_pull_set = mtk_pctrl_spec_pull_set_samereg,
499156f7217SAngeloGioacchino Del Regno 	.spec_ies_smt_set = mtk_pconf_spec_set_ies_smt_range,
500148b95eeSBiao Huang 	.spec_pinmux_set = mt2701_spec_pinmux_set,
501148b95eeSBiao Huang 	.spec_dir_set = mt2701_spec_dir_set,
502148b95eeSBiao Huang 	.dir_offset = 0x0000,
503148b95eeSBiao Huang 	.pullen_offset = 0x0150,
504148b95eeSBiao Huang 	.pullsel_offset = 0x0280,
505148b95eeSBiao Huang 	.dout_offset = 0x0500,
506148b95eeSBiao Huang 	.din_offset = 0x0630,
507148b95eeSBiao Huang 	.pinmux_offset = 0x0760,
508148b95eeSBiao Huang 	.type1_start = 280,
509148b95eeSBiao Huang 	.type1_end = 280,
510148b95eeSBiao Huang 	.port_shf = 4,
511148b95eeSBiao Huang 	.port_mask = 0x1f,
512148b95eeSBiao Huang 	.port_align = 4,
5139f940d8eSFabien Parent 	.mode_mask = 0xf,
5149f940d8eSFabien Parent 	.mode_per_reg = 5,
5159f940d8eSFabien Parent 	.mode_shf = 4,
516e46df235SSean Wang 	.eint_hw = {
517e46df235SSean Wang 		.port_mask = 6,
518e46df235SSean Wang 		.ports     = 6,
519e46df235SSean Wang 		.ap_num    = 169,
520e46df235SSean Wang 		.db_cnt    = 16,
521e46df235SSean Wang 	},
522148b95eeSBiao Huang };
523148b95eeSBiao Huang 
524148b95eeSBiao Huang static const struct of_device_id mt2701_pctrl_match[] = {
525c8c206cdSAngeloGioacchino Del Regno 	{ .compatible = "mediatek,mt2701-pinctrl", .data = &mt2701_pinctrl_data },
526c8c206cdSAngeloGioacchino Del Regno 	{ .compatible = "mediatek,mt7623-pinctrl", .data = &mt2701_pinctrl_data },
527148b95eeSBiao Huang 	{}
528148b95eeSBiao Huang };
529148b95eeSBiao Huang MODULE_DEVICE_TABLE(of, mt2701_pctrl_match);
530148b95eeSBiao Huang 
531148b95eeSBiao Huang static struct platform_driver mtk_pinctrl_driver = {
532c8c206cdSAngeloGioacchino Del Regno 	.probe = mtk_pctrl_common_probe,
533148b95eeSBiao Huang 	.driver = {
534148b95eeSBiao Huang 		.name = "mediatek-mt2701-pinctrl",
535148b95eeSBiao Huang 		.of_match_table = mt2701_pctrl_match,
536148b95eeSBiao Huang 		.pm = &mtk_eint_pm_ops,
537148b95eeSBiao Huang 	},
538148b95eeSBiao Huang };
539148b95eeSBiao Huang 
540148b95eeSBiao Huang static int __init mtk_pinctrl_init(void)
541148b95eeSBiao Huang {
542148b95eeSBiao Huang 	return platform_driver_register(&mtk_pinctrl_driver);
543148b95eeSBiao Huang }
544148b95eeSBiao Huang arch_initcall(mtk_pinctrl_init);
545