1875a92b3SAndy Shevchenko /* SPDX-License-Identifier: GPL-2.0 */ 27981c001SMika Westerberg /* 37981c001SMika Westerberg * Core pinctrl/GPIO driver for Intel GPIO controllers 47981c001SMika Westerberg * 57981c001SMika Westerberg * Copyright (C) 2015, Intel Corporation 67981c001SMika Westerberg * Authors: Mathias Nyman <mathias.nyman@linux.intel.com> 77981c001SMika Westerberg * Mika Westerberg <mika.westerberg@linux.intel.com> 87981c001SMika Westerberg */ 97981c001SMika Westerberg 107981c001SMika Westerberg #ifndef PINCTRL_INTEL_H 117981c001SMika Westerberg #define PINCTRL_INTEL_H 127981c001SMika Westerberg 1366c812d2SAndy Shevchenko #include <linux/gpio/driver.h> 1466c812d2SAndy Shevchenko #include <linux/irq.h> 15677506eeSAndy Shevchenko #include <linux/pm.h> 1666c812d2SAndy Shevchenko #include <linux/spinlock_types.h> 17677506eeSAndy Shevchenko 187981c001SMika Westerberg struct pinctrl_pin_desc; 197981c001SMika Westerberg struct platform_device; 207981c001SMika Westerberg struct device; 217981c001SMika Westerberg 227981c001SMika Westerberg /** 237981c001SMika Westerberg * struct intel_pingroup - Description about group of pins 247981c001SMika Westerberg * @name: Name of the groups 257981c001SMika Westerberg * @pins: All pins in this group 267981c001SMika Westerberg * @npins: Number of pins in this groups 271f6b419bSMika Westerberg * @mode: Native mode in which the group is muxed out @pins. Used if @modes 281f6b419bSMika Westerberg * is %NULL. 291f6b419bSMika Westerberg * @modes: If not %NULL this will hold mode for each pin in @pins 307981c001SMika Westerberg */ 317981c001SMika Westerberg struct intel_pingroup { 327981c001SMika Westerberg const char *name; 3304035f7fSAndy Shevchenko const unsigned int *pins; 347981c001SMika Westerberg size_t npins; 357981c001SMika Westerberg unsigned short mode; 3604035f7fSAndy Shevchenko const unsigned int *modes; 377981c001SMika Westerberg }; 387981c001SMika Westerberg 397981c001SMika Westerberg /** 407981c001SMika Westerberg * struct intel_function - Description about a function 417981c001SMika Westerberg * @name: Name of the function 427981c001SMika Westerberg * @groups: An array of groups for this function 437981c001SMika Westerberg * @ngroups: Number of groups in @groups 447981c001SMika Westerberg */ 457981c001SMika Westerberg struct intel_function { 467981c001SMika Westerberg const char *name; 477981c001SMika Westerberg const char * const *groups; 487981c001SMika Westerberg size_t ngroups; 497981c001SMika Westerberg }; 507981c001SMika Westerberg 517981c001SMika Westerberg /** 52919eb475SMika Westerberg * struct intel_padgroup - Hardware pad group information 53919eb475SMika Westerberg * @reg_num: GPI_IS register number 54919eb475SMika Westerberg * @base: Starting pin of this group 55919eb475SMika Westerberg * @size: Size of this group (maximum is 32). 56*e5a4ab6aSAndy Shevchenko * @gpio_base: Starting GPIO base of this group 57919eb475SMika Westerberg * @padown_num: PAD_OWN register number (assigned by the core driver) 58919eb475SMika Westerberg * 59919eb475SMika Westerberg * If pad groups of a community are not the same size, use this structure 60919eb475SMika Westerberg * to specify them. 61919eb475SMika Westerberg */ 62919eb475SMika Westerberg struct intel_padgroup { 6304035f7fSAndy Shevchenko unsigned int reg_num; 6404035f7fSAndy Shevchenko unsigned int base; 6504035f7fSAndy Shevchenko unsigned int size; 66a60eac32SMika Westerberg int gpio_base; 6704035f7fSAndy Shevchenko unsigned int padown_num; 68919eb475SMika Westerberg }; 69919eb475SMika Westerberg 70919eb475SMika Westerberg /** 71*e5a4ab6aSAndy Shevchenko * enum - Special treatment for GPIO base in pad group 72*e5a4ab6aSAndy Shevchenko * 73*e5a4ab6aSAndy Shevchenko * @INTEL_GPIO_BASE_NOMAP: no GPIO mapping should be created 74*e5a4ab6aSAndy Shevchenko * @INTEL_GPIO_BASE_MATCH: matches with starting pin number 75*e5a4ab6aSAndy Shevchenko */ 76*e5a4ab6aSAndy Shevchenko enum { 77*e5a4ab6aSAndy Shevchenko INTEL_GPIO_BASE_NOMAP = -1, 78*e5a4ab6aSAndy Shevchenko INTEL_GPIO_BASE_MATCH = 0, 79*e5a4ab6aSAndy Shevchenko }; 80*e5a4ab6aSAndy Shevchenko 81*e5a4ab6aSAndy Shevchenko /** 827981c001SMika Westerberg * struct intel_community - Intel pin community description 837981c001SMika Westerberg * @barno: MMIO BAR number where registers for this community reside 847981c001SMika Westerberg * @padown_offset: Register offset of PAD_OWN register from @regs. If %0 857981c001SMika Westerberg * then there is no support for owner. 867981c001SMika Westerberg * @padcfglock_offset: Register offset of PADCFGLOCK from @regs. If %0 then 877981c001SMika Westerberg * locking is not supported. 887981c001SMika Westerberg * @hostown_offset: Register offset of HOSTSW_OWN from @regs. If %0 then it 897981c001SMika Westerberg * is assumed that the host owns the pin (rather than 907981c001SMika Westerberg * ACPI). 91179e5a61SAndy Shevchenko * @is_offset: Register offset of GPI_IS from @regs. 927981c001SMika Westerberg * @ie_offset: Register offset of GPI_IE from @regs. 9334e65670SAndy Shevchenko * @features: Additional features supported by the hardware 947981c001SMika Westerberg * @pin_base: Starting pin of pins in this community 95618a919bSQipeng Zha * @gpp_size: Maximum number of pads in each group, such as PADCFGLOCK, 96919eb475SMika Westerberg * HOSTSW_OWN, GPI_IS, GPI_IE, etc. Used when @gpps is %NULL. 97919eb475SMika Westerberg * @gpp_num_padown_regs: Number of pad registers each pad group consumes at 98919eb475SMika Westerberg * minimum. Use %0 if the number of registers can be 99919eb475SMika Westerberg * determined by the size of the group. 1007981c001SMika Westerberg * @npins: Number of pins in this community 101919eb475SMika Westerberg * @gpps: Pad groups if the controller has variable size pad groups 102919eb475SMika Westerberg * @ngpps: Number of pad groups in this community 10334e65670SAndy Shevchenko * @pad_map: Optional non-linear mapping of the pads 1047981c001SMika Westerberg * @regs: Community specific common registers (reserved for core driver) 1057981c001SMika Westerberg * @pad_regs: Community specific pad registers (reserved for core driver) 106919eb475SMika Westerberg * 107919eb475SMika Westerberg * Most Intel GPIO host controllers this driver supports each pad group is 108919eb475SMika Westerberg * of equal size (except the last one). In that case the driver can just 109919eb475SMika Westerberg * fill in @gpp_size field and let the core driver to handle the rest. If 110919eb475SMika Westerberg * the controller has pad groups of variable size the client driver can 111919eb475SMika Westerberg * pass custom @gpps and @ngpps instead. 1127981c001SMika Westerberg */ 1137981c001SMika Westerberg struct intel_community { 11404035f7fSAndy Shevchenko unsigned int barno; 11504035f7fSAndy Shevchenko unsigned int padown_offset; 11604035f7fSAndy Shevchenko unsigned int padcfglock_offset; 11704035f7fSAndy Shevchenko unsigned int hostown_offset; 11804035f7fSAndy Shevchenko unsigned int is_offset; 11904035f7fSAndy Shevchenko unsigned int ie_offset; 12034e65670SAndy Shevchenko unsigned int features; 12104035f7fSAndy Shevchenko unsigned int pin_base; 12204035f7fSAndy Shevchenko unsigned int gpp_size; 12304035f7fSAndy Shevchenko unsigned int gpp_num_padown_regs; 1247981c001SMika Westerberg size_t npins; 125919eb475SMika Westerberg const struct intel_padgroup *gpps; 126919eb475SMika Westerberg size_t ngpps; 12734e65670SAndy Shevchenko const unsigned int *pad_map; 128919eb475SMika Westerberg /* Reserved for the core driver */ 1297981c001SMika Westerberg void __iomem *regs; 1307981c001SMika Westerberg void __iomem *pad_regs; 1317981c001SMika Westerberg }; 1327981c001SMika Westerberg 133e57725eaSMika Westerberg /* Additional features supported by the hardware */ 134e57725eaSMika Westerberg #define PINCTRL_FEATURE_DEBOUNCE BIT(0) 13504cc058fSMika Westerberg #define PINCTRL_FEATURE_1K_PD BIT(1) 136e57725eaSMika Westerberg 1371f6b419bSMika Westerberg /** 1381f6b419bSMika Westerberg * PIN_GROUP - Declare a pin group 1391f6b419bSMika Westerberg * @n: Name of the group 1401f6b419bSMika Westerberg * @p: An array of pins this group consists 1411f6b419bSMika Westerberg * @m: Mode which the pins are put when this group is active. Can be either 1421f6b419bSMika Westerberg * a single integer or an array of integers in which case mode is per 1431f6b419bSMika Westerberg * pin. 1441f6b419bSMika Westerberg */ 1457981c001SMika Westerberg #define PIN_GROUP(n, p, m) \ 1467981c001SMika Westerberg { \ 1477981c001SMika Westerberg .name = (n), \ 1487981c001SMika Westerberg .pins = (p), \ 1497981c001SMika Westerberg .npins = ARRAY_SIZE((p)), \ 1501f6b419bSMika Westerberg .mode = __builtin_choose_expr( \ 1511f6b419bSMika Westerberg __builtin_constant_p((m)), (m), 0), \ 1521f6b419bSMika Westerberg .modes = __builtin_choose_expr( \ 1531f6b419bSMika Westerberg __builtin_constant_p((m)), NULL, (m)), \ 1547981c001SMika Westerberg } 1557981c001SMika Westerberg 1567981c001SMika Westerberg #define FUNCTION(n, g) \ 1577981c001SMika Westerberg { \ 1587981c001SMika Westerberg .name = (n), \ 1597981c001SMika Westerberg .groups = (g), \ 1607981c001SMika Westerberg .ngroups = ARRAY_SIZE((g)), \ 1617981c001SMika Westerberg } 1627981c001SMika Westerberg 1637981c001SMika Westerberg /** 1647981c001SMika Westerberg * struct intel_pinctrl_soc_data - Intel pin controller per-SoC configuration 1657981c001SMika Westerberg * @uid: ACPI _UID for the probe driver use if needed 1667981c001SMika Westerberg * @pins: Array if pins this pinctrl controls 1677981c001SMika Westerberg * @npins: Number of pins in the array 1687981c001SMika Westerberg * @groups: Array of pin groups 1697981c001SMika Westerberg * @ngroups: Number of groups in the array 1707981c001SMika Westerberg * @functions: Array of functions 1717981c001SMika Westerberg * @nfunctions: Number of functions in the array 1727981c001SMika Westerberg * @communities: Array of communities this pinctrl handles 1737981c001SMika Westerberg * @ncommunities: Number of communities in the array 1747981c001SMika Westerberg * 1757981c001SMika Westerberg * The @communities is used as a template by the core driver. It will make 1767981c001SMika Westerberg * copy of all communities and fill in rest of the information. 1777981c001SMika Westerberg */ 1787981c001SMika Westerberg struct intel_pinctrl_soc_data { 1797981c001SMika Westerberg const char *uid; 1807981c001SMika Westerberg const struct pinctrl_pin_desc *pins; 1817981c001SMika Westerberg size_t npins; 1827981c001SMika Westerberg const struct intel_pingroup *groups; 1837981c001SMika Westerberg size_t ngroups; 1847981c001SMika Westerberg const struct intel_function *functions; 1857981c001SMika Westerberg size_t nfunctions; 1867981c001SMika Westerberg const struct intel_community *communities; 1877981c001SMika Westerberg size_t ncommunities; 1887981c001SMika Westerberg }; 1897981c001SMika Westerberg 19066c812d2SAndy Shevchenko struct intel_pad_context; 19166c812d2SAndy Shevchenko struct intel_community_context; 19266c812d2SAndy Shevchenko 19366c812d2SAndy Shevchenko /** 19466c812d2SAndy Shevchenko * struct intel_pinctrl_context - context to be saved during suspend-resume 19566c812d2SAndy Shevchenko * @pads: Opaque context per pad (driver dependent) 19666c812d2SAndy Shevchenko * @communities: Opaque context per community (driver dependent) 19766c812d2SAndy Shevchenko */ 19866c812d2SAndy Shevchenko struct intel_pinctrl_context { 19966c812d2SAndy Shevchenko struct intel_pad_context *pads; 20066c812d2SAndy Shevchenko struct intel_community_context *communities; 20166c812d2SAndy Shevchenko }; 20266c812d2SAndy Shevchenko 20366c812d2SAndy Shevchenko /** 20466c812d2SAndy Shevchenko * struct intel_pinctrl - Intel pinctrl private structure 20566c812d2SAndy Shevchenko * @dev: Pointer to the device structure 20666c812d2SAndy Shevchenko * @lock: Lock to serialize register access 20766c812d2SAndy Shevchenko * @pctldesc: Pin controller description 20866c812d2SAndy Shevchenko * @pctldev: Pointer to the pin controller device 20966c812d2SAndy Shevchenko * @chip: GPIO chip in this pin controller 21066c812d2SAndy Shevchenko * @irqchip: IRQ chip in this pin controller 21166c812d2SAndy Shevchenko * @soc: SoC/PCH specific pin configuration data 21266c812d2SAndy Shevchenko * @communities: All communities in this pin controller 21366c812d2SAndy Shevchenko * @ncommunities: Number of communities in this pin controller 21466c812d2SAndy Shevchenko * @context: Configuration saved over system sleep 21566c812d2SAndy Shevchenko * @irq: pinctrl/GPIO chip irq number 21666c812d2SAndy Shevchenko */ 21766c812d2SAndy Shevchenko struct intel_pinctrl { 21866c812d2SAndy Shevchenko struct device *dev; 21966c812d2SAndy Shevchenko raw_spinlock_t lock; 22066c812d2SAndy Shevchenko struct pinctrl_desc pctldesc; 22166c812d2SAndy Shevchenko struct pinctrl_dev *pctldev; 22266c812d2SAndy Shevchenko struct gpio_chip chip; 22366c812d2SAndy Shevchenko struct irq_chip irqchip; 22466c812d2SAndy Shevchenko const struct intel_pinctrl_soc_data *soc; 22566c812d2SAndy Shevchenko struct intel_community *communities; 22666c812d2SAndy Shevchenko size_t ncommunities; 22766c812d2SAndy Shevchenko struct intel_pinctrl_context context; 22866c812d2SAndy Shevchenko int irq; 22966c812d2SAndy Shevchenko }; 23066c812d2SAndy Shevchenko 23170c263c4SAndy Shevchenko int intel_pinctrl_probe_by_hid(struct platform_device *pdev); 232924cf800SAndy Shevchenko int intel_pinctrl_probe_by_uid(struct platform_device *pdev); 233924cf800SAndy Shevchenko 2347981c001SMika Westerberg #ifdef CONFIG_PM_SLEEP 2352fef3276SBinbin Wu int intel_pinctrl_suspend_noirq(struct device *dev); 2362fef3276SBinbin Wu int intel_pinctrl_resume_noirq(struct device *dev); 2377981c001SMika Westerberg #endif 2387981c001SMika Westerberg 2396d7c05faSAndy Shevchenko #define INTEL_PINCTRL_PM_OPS(_name) \ 2406d7c05faSAndy Shevchenko const struct dev_pm_ops _name = { \ 2412fef3276SBinbin Wu SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(intel_pinctrl_suspend_noirq, \ 2422fef3276SBinbin Wu intel_pinctrl_resume_noirq) \ 2436d7c05faSAndy Shevchenko } 2446d7c05faSAndy Shevchenko 2457981c001SMika Westerberg #endif /* PINCTRL_INTEL_H */ 246