1875a92b3SAndy Shevchenko /* SPDX-License-Identifier: GPL-2.0 */ 27981c001SMika Westerberg /* 37981c001SMika Westerberg * Core pinctrl/GPIO driver for Intel GPIO controllers 47981c001SMika Westerberg * 57981c001SMika Westerberg * Copyright (C) 2015, Intel Corporation 67981c001SMika Westerberg * Authors: Mathias Nyman <mathias.nyman@linux.intel.com> 77981c001SMika Westerberg * Mika Westerberg <mika.westerberg@linux.intel.com> 87981c001SMika Westerberg */ 97981c001SMika Westerberg 107981c001SMika Westerberg #ifndef PINCTRL_INTEL_H 117981c001SMika Westerberg #define PINCTRL_INTEL_H 127981c001SMika Westerberg 13f29047a0SAndy Shevchenko #include <linux/array_size.h> 1404d53068SAndy Shevchenko #include <linux/bits.h> 1504d53068SAndy Shevchenko #include <linux/compiler_types.h> 1666c812d2SAndy Shevchenko #include <linux/gpio/driver.h> 1766c812d2SAndy Shevchenko #include <linux/irq.h> 18677506eeSAndy Shevchenko #include <linux/pm.h> 1904d53068SAndy Shevchenko #include <linux/pinctrl/pinctrl.h> 2066c812d2SAndy Shevchenko #include <linux/spinlock_types.h> 21677506eeSAndy Shevchenko 227981c001SMika Westerberg struct platform_device; 237981c001SMika Westerberg struct device; 247981c001SMika Westerberg 257981c001SMika Westerberg /** 267981c001SMika Westerberg * struct intel_pingroup - Description about group of pins 27277b95a9SAndy Shevchenko * @grp: Generic data of the pin group (name and pins) 28277b95a9SAndy Shevchenko * @mode: Native mode in which the group is muxed out @pins. Used if @modes is %NULL. 291f6b419bSMika Westerberg * @modes: If not %NULL this will hold mode for each pin in @pins 307981c001SMika Westerberg */ 317981c001SMika Westerberg struct intel_pingroup { 32277b95a9SAndy Shevchenko struct pingroup grp; 337981c001SMika Westerberg unsigned short mode; 3404035f7fSAndy Shevchenko const unsigned int *modes; 357981c001SMika Westerberg }; 367981c001SMika Westerberg 377981c001SMika Westerberg /** 387981c001SMika Westerberg * struct intel_function - Description about a function 39999b85bfSAndy Shevchenko * @func: Generic data of the pin function (name and groups of pins) 407981c001SMika Westerberg */ 417981c001SMika Westerberg struct intel_function { 42999b85bfSAndy Shevchenko struct pinfunction func; 437981c001SMika Westerberg }; 447981c001SMika Westerberg 45ed153b07SAndy Shevchenko #define INTEL_PINCTRL_MAX_GPP_SIZE 32 46ed153b07SAndy Shevchenko 477981c001SMika Westerberg /** 48919eb475SMika Westerberg * struct intel_padgroup - Hardware pad group information 49919eb475SMika Westerberg * @reg_num: GPI_IS register number 50919eb475SMika Westerberg * @base: Starting pin of this group 51ed153b07SAndy Shevchenko * @size: Size of this group (maximum is %INTEL_PINCTRL_MAX_GPP_SIZE). 52e5a4ab6aSAndy Shevchenko * @gpio_base: Starting GPIO base of this group 53919eb475SMika Westerberg * @padown_num: PAD_OWN register number (assigned by the core driver) 54919eb475SMika Westerberg * 55919eb475SMika Westerberg * If pad groups of a community are not the same size, use this structure 56919eb475SMika Westerberg * to specify them. 57919eb475SMika Westerberg */ 58919eb475SMika Westerberg struct intel_padgroup { 5904035f7fSAndy Shevchenko unsigned int reg_num; 6004035f7fSAndy Shevchenko unsigned int base; 6104035f7fSAndy Shevchenko unsigned int size; 62a60eac32SMika Westerberg int gpio_base; 6304035f7fSAndy Shevchenko unsigned int padown_num; 64919eb475SMika Westerberg }; 65919eb475SMika Westerberg 66919eb475SMika Westerberg /** 67e5a4ab6aSAndy Shevchenko * enum - Special treatment for GPIO base in pad group 68e5a4ab6aSAndy Shevchenko * 699bd59157SAndy Shevchenko * @INTEL_GPIO_BASE_ZERO: force GPIO base to be 0 70e5a4ab6aSAndy Shevchenko * @INTEL_GPIO_BASE_NOMAP: no GPIO mapping should be created 71e5a4ab6aSAndy Shevchenko * @INTEL_GPIO_BASE_MATCH: matches with starting pin number 72e5a4ab6aSAndy Shevchenko */ 73e5a4ab6aSAndy Shevchenko enum { 749bd59157SAndy Shevchenko INTEL_GPIO_BASE_ZERO = -2, 75e5a4ab6aSAndy Shevchenko INTEL_GPIO_BASE_NOMAP = -1, 76e5a4ab6aSAndy Shevchenko INTEL_GPIO_BASE_MATCH = 0, 77e5a4ab6aSAndy Shevchenko }; 78e5a4ab6aSAndy Shevchenko 79e5a4ab6aSAndy Shevchenko /** 807981c001SMika Westerberg * struct intel_community - Intel pin community description 817981c001SMika Westerberg * @barno: MMIO BAR number where registers for this community reside 827981c001SMika Westerberg * @padown_offset: Register offset of PAD_OWN register from @regs. If %0 837981c001SMika Westerberg * then there is no support for owner. 847981c001SMika Westerberg * @padcfglock_offset: Register offset of PADCFGLOCK from @regs. If %0 then 857981c001SMika Westerberg * locking is not supported. 867981c001SMika Westerberg * @hostown_offset: Register offset of HOSTSW_OWN from @regs. If %0 then it 877981c001SMika Westerberg * is assumed that the host owns the pin (rather than 887981c001SMika Westerberg * ACPI). 89179e5a61SAndy Shevchenko * @is_offset: Register offset of GPI_IS from @regs. 907981c001SMika Westerberg * @ie_offset: Register offset of GPI_IE from @regs. 9134e65670SAndy Shevchenko * @features: Additional features supported by the hardware 927981c001SMika Westerberg * @pin_base: Starting pin of pins in this community 936d649fcaSAndy Shevchenko * @npins: Number of pins in this community 94618a919bSQipeng Zha * @gpp_size: Maximum number of pads in each group, such as PADCFGLOCK, 952ccb9cc3SAndy Shevchenko * HOSTSW_OWN, GPI_IS, GPI_IE. Used when @gpps is %NULL. 96919eb475SMika Westerberg * @gpp_num_padown_regs: Number of pad registers each pad group consumes at 97cd025b1cSAndy Shevchenko * minimum. Used when @gpps is %NULL. 98919eb475SMika Westerberg * @gpps: Pad groups if the controller has variable size pad groups 99919eb475SMika Westerberg * @ngpps: Number of pad groups in this community 10034e65670SAndy Shevchenko * @pad_map: Optional non-linear mapping of the pads 10142fecd55SAndy Shevchenko * @nirqs: Optional total number of IRQs this community can generate 102c8f8f65eSAndy Shevchenko * @acpi_space_id: Optional address space ID for ACPI OpRegion handler 1037981c001SMika Westerberg * @regs: Community specific common registers (reserved for core driver) 1047981c001SMika Westerberg * @pad_regs: Community specific pad registers (reserved for core driver) 105919eb475SMika Westerberg * 106cd025b1cSAndy Shevchenko * In older Intel GPIO host controllers, this driver supports, each pad group 1072ccb9cc3SAndy Shevchenko * is of equal size (except the last one). In that case the driver can just 108cd025b1cSAndy Shevchenko * fill in @gpp_size and @gpp_num_padown_regs fields and let the core driver 109cd025b1cSAndy Shevchenko * to handle the rest. 110cd025b1cSAndy Shevchenko * 111cd025b1cSAndy Shevchenko * In newer Intel GPIO host controllers each pad group is of variable size, 112cd025b1cSAndy Shevchenko * so the client driver can pass custom @gpps and @ngpps instead. 1137981c001SMika Westerberg */ 1147981c001SMika Westerberg struct intel_community { 11504035f7fSAndy Shevchenko unsigned int barno; 11604035f7fSAndy Shevchenko unsigned int padown_offset; 11704035f7fSAndy Shevchenko unsigned int padcfglock_offset; 11804035f7fSAndy Shevchenko unsigned int hostown_offset; 11904035f7fSAndy Shevchenko unsigned int is_offset; 12004035f7fSAndy Shevchenko unsigned int ie_offset; 12134e65670SAndy Shevchenko unsigned int features; 12204035f7fSAndy Shevchenko unsigned int pin_base; 1236d649fcaSAndy Shevchenko size_t npins; 12404035f7fSAndy Shevchenko unsigned int gpp_size; 12504035f7fSAndy Shevchenko unsigned int gpp_num_padown_regs; 126919eb475SMika Westerberg const struct intel_padgroup *gpps; 127919eb475SMika Westerberg size_t ngpps; 12834e65670SAndy Shevchenko const unsigned int *pad_map; 12942fecd55SAndy Shevchenko unsigned short nirqs; 130c8f8f65eSAndy Shevchenko unsigned short acpi_space_id; 1316d649fcaSAndy Shevchenko 132919eb475SMika Westerberg /* Reserved for the core driver */ 1337981c001SMika Westerberg void __iomem *regs; 1347981c001SMika Westerberg void __iomem *pad_regs; 1357981c001SMika Westerberg }; 1367981c001SMika Westerberg 137e57725eaSMika Westerberg /* Additional features supported by the hardware */ 138e57725eaSMika Westerberg #define PINCTRL_FEATURE_DEBOUNCE BIT(0) 13904cc058fSMika Westerberg #define PINCTRL_FEATURE_1K_PD BIT(1) 14091d898e5SAndy Shevchenko #define PINCTRL_FEATURE_GPIO_HW_INFO BIT(2) 14191d898e5SAndy Shevchenko #define PINCTRL_FEATURE_PWM BIT(3) 14291d898e5SAndy Shevchenko #define PINCTRL_FEATURE_BLINK BIT(4) 14391d898e5SAndy Shevchenko #define PINCTRL_FEATURE_EXP BIT(5) 144e57725eaSMika Westerberg 145100b54e4SAndy Shevchenko #define __INTEL_COMMUNITY(b, s, e, g, n, gs, gn, soc) \ 146100b54e4SAndy Shevchenko { \ 147100b54e4SAndy Shevchenko .barno = (b), \ 148100b54e4SAndy Shevchenko .padown_offset = soc ## _PAD_OWN, \ 149100b54e4SAndy Shevchenko .padcfglock_offset = soc ## _PADCFGLOCK, \ 150100b54e4SAndy Shevchenko .hostown_offset = soc ## _HOSTSW_OWN, \ 151100b54e4SAndy Shevchenko .is_offset = soc ## _GPI_IS, \ 152100b54e4SAndy Shevchenko .ie_offset = soc ## _GPI_IE, \ 153100b54e4SAndy Shevchenko .gpp_size = (gs), \ 154100b54e4SAndy Shevchenko .gpp_num_padown_regs = (gn), \ 155100b54e4SAndy Shevchenko .pin_base = (s), \ 156100b54e4SAndy Shevchenko .npins = ((e) - (s) + 1), \ 157100b54e4SAndy Shevchenko .gpps = (g), \ 158100b54e4SAndy Shevchenko .ngpps = (n), \ 159100b54e4SAndy Shevchenko } 160100b54e4SAndy Shevchenko 161100b54e4SAndy Shevchenko #define INTEL_COMMUNITY_GPPS(b, s, e, g, soc) \ 162100b54e4SAndy Shevchenko __INTEL_COMMUNITY(b, s, e, g, ARRAY_SIZE(g), 0, 0, soc) 163100b54e4SAndy Shevchenko 164100b54e4SAndy Shevchenko #define INTEL_COMMUNITY_SIZE(b, s, e, gs, gn, soc) \ 165100b54e4SAndy Shevchenko __INTEL_COMMUNITY(b, s, e, NULL, 0, gs, gn, soc) 166100b54e4SAndy Shevchenko 1671f6b419bSMika Westerberg /** 1681f6b419bSMika Westerberg * PIN_GROUP - Declare a pin group 1691f6b419bSMika Westerberg * @n: Name of the group 1701f6b419bSMika Westerberg * @p: An array of pins this group consists 1711f6b419bSMika Westerberg * @m: Mode which the pins are put when this group is active. Can be either 1721f6b419bSMika Westerberg * a single integer or an array of integers in which case mode is per 1731f6b419bSMika Westerberg * pin. 1741f6b419bSMika Westerberg */ 1757981c001SMika Westerberg #define PIN_GROUP(n, p, m) \ 1767981c001SMika Westerberg { \ 177277b95a9SAndy Shevchenko .grp = PINCTRL_PINGROUP((n), (p), ARRAY_SIZE((p))), \ 178277b95a9SAndy Shevchenko .mode = __builtin_choose_expr(__builtin_constant_p((m)), (m), 0), \ 179277b95a9SAndy Shevchenko .modes = __builtin_choose_expr(__builtin_constant_p((m)), NULL, (m)), \ 1807981c001SMika Westerberg } 1817981c001SMika Westerberg 182fed6d9a8SHans de Goede #define PIN_GROUP_GPIO(n, p, m) \ 183fed6d9a8SHans de Goede PIN_GROUP(n, p, m), \ 184fed6d9a8SHans de Goede PIN_GROUP(n "_gpio", p, 0) 185fed6d9a8SHans de Goede 1867981c001SMika Westerberg #define FUNCTION(n, g) \ 1877981c001SMika Westerberg { \ 188999b85bfSAndy Shevchenko .func = PINCTRL_PINFUNCTION((n), (g), ARRAY_SIZE(g)), \ 1897981c001SMika Westerberg } 1907981c001SMika Westerberg 1917981c001SMika Westerberg /** 1927981c001SMika Westerberg * struct intel_pinctrl_soc_data - Intel pin controller per-SoC configuration 1937981c001SMika Westerberg * @uid: ACPI _UID for the probe driver use if needed 1947981c001SMika Westerberg * @pins: Array if pins this pinctrl controls 1957981c001SMika Westerberg * @npins: Number of pins in the array 1967981c001SMika Westerberg * @groups: Array of pin groups 1977981c001SMika Westerberg * @ngroups: Number of groups in the array 1987981c001SMika Westerberg * @functions: Array of functions 1997981c001SMika Westerberg * @nfunctions: Number of functions in the array 2007981c001SMika Westerberg * @communities: Array of communities this pinctrl handles 2017981c001SMika Westerberg * @ncommunities: Number of communities in the array 2027981c001SMika Westerberg * 2037981c001SMika Westerberg * The @communities is used as a template by the core driver. It will make 2047981c001SMika Westerberg * copy of all communities and fill in rest of the information. 2057981c001SMika Westerberg */ 2067981c001SMika Westerberg struct intel_pinctrl_soc_data { 2077981c001SMika Westerberg const char *uid; 2087981c001SMika Westerberg const struct pinctrl_pin_desc *pins; 2097981c001SMika Westerberg size_t npins; 2107981c001SMika Westerberg const struct intel_pingroup *groups; 2117981c001SMika Westerberg size_t ngroups; 2127981c001SMika Westerberg const struct intel_function *functions; 2137981c001SMika Westerberg size_t nfunctions; 2147981c001SMika Westerberg const struct intel_community *communities; 2157981c001SMika Westerberg size_t ncommunities; 2167981c001SMika Westerberg }; 2177981c001SMika Westerberg 218ff360d62SAndy Shevchenko const struct intel_pinctrl_soc_data *intel_pinctrl_get_soc_data(struct platform_device *pdev); 219ff360d62SAndy Shevchenko 22066c812d2SAndy Shevchenko struct intel_pad_context; 22166c812d2SAndy Shevchenko struct intel_community_context; 22266c812d2SAndy Shevchenko 22366c812d2SAndy Shevchenko /** 22466c812d2SAndy Shevchenko * struct intel_pinctrl_context - context to be saved during suspend-resume 22566c812d2SAndy Shevchenko * @pads: Opaque context per pad (driver dependent) 22666c812d2SAndy Shevchenko * @communities: Opaque context per community (driver dependent) 22766c812d2SAndy Shevchenko */ 22866c812d2SAndy Shevchenko struct intel_pinctrl_context { 22966c812d2SAndy Shevchenko struct intel_pad_context *pads; 23066c812d2SAndy Shevchenko struct intel_community_context *communities; 23166c812d2SAndy Shevchenko }; 23266c812d2SAndy Shevchenko 23366c812d2SAndy Shevchenko /** 23466c812d2SAndy Shevchenko * struct intel_pinctrl - Intel pinctrl private structure 23566c812d2SAndy Shevchenko * @dev: Pointer to the device structure 23666c812d2SAndy Shevchenko * @lock: Lock to serialize register access 23766c812d2SAndy Shevchenko * @pctldesc: Pin controller description 23866c812d2SAndy Shevchenko * @pctldev: Pointer to the pin controller device 23966c812d2SAndy Shevchenko * @chip: GPIO chip in this pin controller 24066c812d2SAndy Shevchenko * @soc: SoC/PCH specific pin configuration data 24166c812d2SAndy Shevchenko * @communities: All communities in this pin controller 24266c812d2SAndy Shevchenko * @ncommunities: Number of communities in this pin controller 24366c812d2SAndy Shevchenko * @context: Configuration saved over system sleep 24466c812d2SAndy Shevchenko * @irq: pinctrl/GPIO chip irq number 24566c812d2SAndy Shevchenko */ 24666c812d2SAndy Shevchenko struct intel_pinctrl { 24766c812d2SAndy Shevchenko struct device *dev; 24866c812d2SAndy Shevchenko raw_spinlock_t lock; 24966c812d2SAndy Shevchenko struct pinctrl_desc pctldesc; 25066c812d2SAndy Shevchenko struct pinctrl_dev *pctldev; 25166c812d2SAndy Shevchenko struct gpio_chip chip; 25266c812d2SAndy Shevchenko const struct intel_pinctrl_soc_data *soc; 25366c812d2SAndy Shevchenko struct intel_community *communities; 25466c812d2SAndy Shevchenko size_t ncommunities; 25566c812d2SAndy Shevchenko struct intel_pinctrl_context context; 25666c812d2SAndy Shevchenko int irq; 25766c812d2SAndy Shevchenko }; 25866c812d2SAndy Shevchenko 2594c51ea95SAndy Shevchenko int intel_pinctrl_probe(struct platform_device *pdev, 2604c51ea95SAndy Shevchenko const struct intel_pinctrl_soc_data *soc_data); 2614c51ea95SAndy Shevchenko 26270c263c4SAndy Shevchenko int intel_pinctrl_probe_by_hid(struct platform_device *pdev); 263924cf800SAndy Shevchenko int intel_pinctrl_probe_by_uid(struct platform_device *pdev); 264924cf800SAndy Shevchenko 265b10a74b5SAndy Shevchenko extern const struct dev_pm_ops intel_pinctrl_pm_ops; 266b10a74b5SAndy Shevchenko 2671652e95bSAndy Shevchenko const struct intel_community *intel_get_community(const struct intel_pinctrl *pctrl, 2681652e95bSAndy Shevchenko unsigned int pin); 26925018aceSRaag Jadav 27025018aceSRaag Jadav int intel_get_groups_count(struct pinctrl_dev *pctldev); 27125018aceSRaag Jadav const char *intel_get_group_name(struct pinctrl_dev *pctldev, unsigned int group); 27225018aceSRaag Jadav int intel_get_group_pins(struct pinctrl_dev *pctldev, unsigned int group, 27325018aceSRaag Jadav const unsigned int **pins, unsigned int *npins); 27425018aceSRaag Jadav 27525018aceSRaag Jadav int intel_get_functions_count(struct pinctrl_dev *pctldev); 27625018aceSRaag Jadav const char *intel_get_function_name(struct pinctrl_dev *pctldev, unsigned int function); 27725018aceSRaag Jadav int intel_get_function_groups(struct pinctrl_dev *pctldev, unsigned int function, 27825018aceSRaag Jadav const char * const **groups, unsigned int * const ngroups); 27925018aceSRaag Jadav 2807981c001SMika Westerberg #endif /* PINCTRL_INTEL_H */ 281