xref: /linux/drivers/phy/st/phy-spear1310-miphy.c (revision a23e1966932464e1c5226cb9ac4ce1d5fc10ba22)
1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
264562e99SPratyush Anand /*
364562e99SPratyush Anand  * ST SPEAr1310-miphy driver
464562e99SPratyush Anand  *
564562e99SPratyush Anand  * Copyright (C) 2014 ST Microelectronics
6e34caddeSPratyush Anand  * Pratyush Anand <pratyush.anand@gmail.com>
79c5dcdd0SPratyush Anand  * Mohit Kumar <mohit.kumar.dhaka@gmail.com>
864562e99SPratyush Anand  */
964562e99SPratyush Anand 
1064562e99SPratyush Anand #include <linux/bitops.h>
1164562e99SPratyush Anand #include <linux/delay.h>
1264562e99SPratyush Anand #include <linux/dma-mapping.h>
1364562e99SPratyush Anand #include <linux/kernel.h>
1464562e99SPratyush Anand #include <linux/mfd/syscon.h>
1564562e99SPratyush Anand #include <linux/module.h>
167559e757SRob Herring #include <linux/of.h>
1764562e99SPratyush Anand #include <linux/phy/phy.h>
187559e757SRob Herring #include <linux/platform_device.h>
1964562e99SPratyush Anand #include <linux/regmap.h>
2064562e99SPratyush Anand 
2164562e99SPratyush Anand /* SPEAr1310 Registers */
2264562e99SPratyush Anand #define SPEAR1310_PCIE_SATA_CFG			0x3A4
2364562e99SPratyush Anand 	#define SPEAR1310_PCIE_SATA2_SEL_PCIE		(0 << 31)
2464562e99SPratyush Anand 	#define SPEAR1310_PCIE_SATA1_SEL_PCIE		(0 << 30)
2564562e99SPratyush Anand 	#define SPEAR1310_PCIE_SATA0_SEL_PCIE		(0 << 29)
2664562e99SPratyush Anand 	#define SPEAR1310_PCIE_SATA2_SEL_SATA		BIT(31)
2764562e99SPratyush Anand 	#define SPEAR1310_PCIE_SATA1_SEL_SATA		BIT(30)
2864562e99SPratyush Anand 	#define SPEAR1310_PCIE_SATA0_SEL_SATA		BIT(29)
2964562e99SPratyush Anand 	#define SPEAR1310_SATA2_CFG_TX_CLK_EN		BIT(27)
3064562e99SPratyush Anand 	#define SPEAR1310_SATA2_CFG_RX_CLK_EN		BIT(26)
3164562e99SPratyush Anand 	#define SPEAR1310_SATA2_CFG_POWERUP_RESET	BIT(25)
3264562e99SPratyush Anand 	#define SPEAR1310_SATA2_CFG_PM_CLK_EN		BIT(24)
3364562e99SPratyush Anand 	#define SPEAR1310_SATA1_CFG_TX_CLK_EN		BIT(23)
3464562e99SPratyush Anand 	#define SPEAR1310_SATA1_CFG_RX_CLK_EN		BIT(22)
3564562e99SPratyush Anand 	#define SPEAR1310_SATA1_CFG_POWERUP_RESET	BIT(21)
3664562e99SPratyush Anand 	#define SPEAR1310_SATA1_CFG_PM_CLK_EN		BIT(20)
3764562e99SPratyush Anand 	#define SPEAR1310_SATA0_CFG_TX_CLK_EN		BIT(19)
3864562e99SPratyush Anand 	#define SPEAR1310_SATA0_CFG_RX_CLK_EN		BIT(18)
3964562e99SPratyush Anand 	#define SPEAR1310_SATA0_CFG_POWERUP_RESET	BIT(17)
4064562e99SPratyush Anand 	#define SPEAR1310_SATA0_CFG_PM_CLK_EN		BIT(16)
4164562e99SPratyush Anand 	#define SPEAR1310_PCIE2_CFG_DEVICE_PRESENT	BIT(11)
4264562e99SPratyush Anand 	#define SPEAR1310_PCIE2_CFG_POWERUP_RESET	BIT(10)
4364562e99SPratyush Anand 	#define SPEAR1310_PCIE2_CFG_CORE_CLK_EN		BIT(9)
4464562e99SPratyush Anand 	#define SPEAR1310_PCIE2_CFG_AUX_CLK_EN		BIT(8)
4564562e99SPratyush Anand 	#define SPEAR1310_PCIE1_CFG_DEVICE_PRESENT	BIT(7)
4664562e99SPratyush Anand 	#define SPEAR1310_PCIE1_CFG_POWERUP_RESET	BIT(6)
4764562e99SPratyush Anand 	#define SPEAR1310_PCIE1_CFG_CORE_CLK_EN		BIT(5)
4864562e99SPratyush Anand 	#define SPEAR1310_PCIE1_CFG_AUX_CLK_EN		BIT(4)
4964562e99SPratyush Anand 	#define SPEAR1310_PCIE0_CFG_DEVICE_PRESENT	BIT(3)
5064562e99SPratyush Anand 	#define SPEAR1310_PCIE0_CFG_POWERUP_RESET	BIT(2)
5164562e99SPratyush Anand 	#define SPEAR1310_PCIE0_CFG_CORE_CLK_EN		BIT(1)
5264562e99SPratyush Anand 	#define SPEAR1310_PCIE0_CFG_AUX_CLK_EN		BIT(0)
5364562e99SPratyush Anand 
5464562e99SPratyush Anand 	#define SPEAR1310_PCIE_CFG_MASK(x) ((0xF << (x * 4)) | BIT((x + 29)))
5564562e99SPratyush Anand 	#define SPEAR1310_SATA_CFG_MASK(x) ((0xF << (x * 4 + 16)) | \
5664562e99SPratyush Anand 			BIT((x + 29)))
5764562e99SPratyush Anand 	#define SPEAR1310_PCIE_CFG_VAL(x) \
5864562e99SPratyush Anand 			(SPEAR1310_PCIE_SATA##x##_SEL_PCIE | \
5964562e99SPratyush Anand 			SPEAR1310_PCIE##x##_CFG_AUX_CLK_EN | \
6064562e99SPratyush Anand 			SPEAR1310_PCIE##x##_CFG_CORE_CLK_EN | \
6164562e99SPratyush Anand 			SPEAR1310_PCIE##x##_CFG_POWERUP_RESET | \
6264562e99SPratyush Anand 			SPEAR1310_PCIE##x##_CFG_DEVICE_PRESENT)
6364562e99SPratyush Anand 	#define SPEAR1310_SATA_CFG_VAL(x) \
6464562e99SPratyush Anand 			(SPEAR1310_PCIE_SATA##x##_SEL_SATA | \
6564562e99SPratyush Anand 			SPEAR1310_SATA##x##_CFG_PM_CLK_EN | \
6664562e99SPratyush Anand 			SPEAR1310_SATA##x##_CFG_POWERUP_RESET | \
6764562e99SPratyush Anand 			SPEAR1310_SATA##x##_CFG_RX_CLK_EN | \
6864562e99SPratyush Anand 			SPEAR1310_SATA##x##_CFG_TX_CLK_EN)
6964562e99SPratyush Anand 
7064562e99SPratyush Anand #define SPEAR1310_PCIE_MIPHY_CFG_1		0x3A8
7164562e99SPratyush Anand 	#define SPEAR1310_MIPHY_DUAL_OSC_BYPASS_EXT	BIT(31)
7264562e99SPratyush Anand 	#define SPEAR1310_MIPHY_DUAL_CLK_REF_DIV2	BIT(28)
7364562e99SPratyush Anand 	#define SPEAR1310_MIPHY_DUAL_PLL_RATIO_TOP(x)	(x << 16)
7464562e99SPratyush Anand 	#define SPEAR1310_MIPHY_SINGLE_OSC_BYPASS_EXT	BIT(15)
7564562e99SPratyush Anand 	#define SPEAR1310_MIPHY_SINGLE_CLK_REF_DIV2	BIT(12)
7664562e99SPratyush Anand 	#define SPEAR1310_MIPHY_SINGLE_PLL_RATIO_TOP(x)	(x << 0)
7764562e99SPratyush Anand 	#define SPEAR1310_PCIE_SATA_MIPHY_CFG_SATA_MASK (0xFFFF)
7864562e99SPratyush Anand 	#define SPEAR1310_PCIE_SATA_MIPHY_CFG_PCIE_MASK (0xFFFF << 16)
7964562e99SPratyush Anand 	#define SPEAR1310_PCIE_SATA_MIPHY_CFG_SATA \
8064562e99SPratyush Anand 			(SPEAR1310_MIPHY_DUAL_OSC_BYPASS_EXT | \
8164562e99SPratyush Anand 			SPEAR1310_MIPHY_DUAL_CLK_REF_DIV2 | \
8264562e99SPratyush Anand 			SPEAR1310_MIPHY_DUAL_PLL_RATIO_TOP(60) | \
8364562e99SPratyush Anand 			SPEAR1310_MIPHY_SINGLE_OSC_BYPASS_EXT | \
8464562e99SPratyush Anand 			SPEAR1310_MIPHY_SINGLE_CLK_REF_DIV2 | \
8564562e99SPratyush Anand 			SPEAR1310_MIPHY_SINGLE_PLL_RATIO_TOP(60))
8664562e99SPratyush Anand 	#define SPEAR1310_PCIE_SATA_MIPHY_CFG_SATA_25M_CRYSTAL_CLK \
8764562e99SPratyush Anand 			(SPEAR1310_MIPHY_SINGLE_PLL_RATIO_TOP(120))
8864562e99SPratyush Anand 	#define SPEAR1310_PCIE_SATA_MIPHY_CFG_PCIE \
8964562e99SPratyush Anand 			(SPEAR1310_MIPHY_DUAL_OSC_BYPASS_EXT | \
9064562e99SPratyush Anand 			SPEAR1310_MIPHY_DUAL_PLL_RATIO_TOP(25) | \
9164562e99SPratyush Anand 			SPEAR1310_MIPHY_SINGLE_OSC_BYPASS_EXT | \
9264562e99SPratyush Anand 			SPEAR1310_MIPHY_SINGLE_PLL_RATIO_TOP(25))
9364562e99SPratyush Anand 
9464562e99SPratyush Anand #define SPEAR1310_PCIE_MIPHY_CFG_2		0x3AC
9564562e99SPratyush Anand 
9664562e99SPratyush Anand enum spear1310_miphy_mode {
9764562e99SPratyush Anand 	SATA,
9864562e99SPratyush Anand 	PCIE,
9964562e99SPratyush Anand };
10064562e99SPratyush Anand 
10164562e99SPratyush Anand struct spear1310_miphy_priv {
10264562e99SPratyush Anand 	/* instance id of this phy */
10364562e99SPratyush Anand 	u32				id;
10464562e99SPratyush Anand 	/* phy mode: 0 for SATA 1 for PCIe */
10564562e99SPratyush Anand 	enum spear1310_miphy_mode	mode;
10664562e99SPratyush Anand 	/* regmap for any soc specific misc registers */
10764562e99SPratyush Anand 	struct regmap			*misc;
10864562e99SPratyush Anand 	/* phy struct pointer */
10964562e99SPratyush Anand 	struct phy			*phy;
11064562e99SPratyush Anand };
11164562e99SPratyush Anand 
spear1310_miphy_pcie_init(struct spear1310_miphy_priv * priv)11264562e99SPratyush Anand static int spear1310_miphy_pcie_init(struct spear1310_miphy_priv *priv)
11364562e99SPratyush Anand {
11464562e99SPratyush Anand 	u32 val;
11564562e99SPratyush Anand 
11664562e99SPratyush Anand 	regmap_update_bits(priv->misc, SPEAR1310_PCIE_MIPHY_CFG_1,
11764562e99SPratyush Anand 			   SPEAR1310_PCIE_SATA_MIPHY_CFG_PCIE_MASK,
11864562e99SPratyush Anand 			   SPEAR1310_PCIE_SATA_MIPHY_CFG_PCIE);
11964562e99SPratyush Anand 
12064562e99SPratyush Anand 	switch (priv->id) {
12164562e99SPratyush Anand 	case 0:
12264562e99SPratyush Anand 		val = SPEAR1310_PCIE_CFG_VAL(0);
12364562e99SPratyush Anand 		break;
12464562e99SPratyush Anand 	case 1:
12564562e99SPratyush Anand 		val = SPEAR1310_PCIE_CFG_VAL(1);
12664562e99SPratyush Anand 		break;
12764562e99SPratyush Anand 	case 2:
12864562e99SPratyush Anand 		val = SPEAR1310_PCIE_CFG_VAL(2);
12964562e99SPratyush Anand 		break;
13064562e99SPratyush Anand 	default:
13164562e99SPratyush Anand 		return -EINVAL;
13264562e99SPratyush Anand 	}
13364562e99SPratyush Anand 
13464562e99SPratyush Anand 	regmap_update_bits(priv->misc, SPEAR1310_PCIE_SATA_CFG,
13564562e99SPratyush Anand 			   SPEAR1310_PCIE_CFG_MASK(priv->id), val);
13664562e99SPratyush Anand 
13764562e99SPratyush Anand 	return 0;
13864562e99SPratyush Anand }
13964562e99SPratyush Anand 
spear1310_miphy_pcie_exit(struct spear1310_miphy_priv * priv)14064562e99SPratyush Anand static int spear1310_miphy_pcie_exit(struct spear1310_miphy_priv *priv)
14164562e99SPratyush Anand {
14264562e99SPratyush Anand 	regmap_update_bits(priv->misc, SPEAR1310_PCIE_SATA_CFG,
14364562e99SPratyush Anand 			   SPEAR1310_PCIE_CFG_MASK(priv->id), 0);
14464562e99SPratyush Anand 
14564562e99SPratyush Anand 	regmap_update_bits(priv->misc, SPEAR1310_PCIE_MIPHY_CFG_1,
14664562e99SPratyush Anand 			   SPEAR1310_PCIE_SATA_MIPHY_CFG_PCIE_MASK, 0);
14764562e99SPratyush Anand 
14864562e99SPratyush Anand 	return 0;
14964562e99SPratyush Anand }
15064562e99SPratyush Anand 
spear1310_miphy_init(struct phy * phy)15164562e99SPratyush Anand static int spear1310_miphy_init(struct phy *phy)
15264562e99SPratyush Anand {
15364562e99SPratyush Anand 	struct spear1310_miphy_priv *priv = phy_get_drvdata(phy);
15464562e99SPratyush Anand 	int ret = 0;
15564562e99SPratyush Anand 
15664562e99SPratyush Anand 	if (priv->mode == PCIE)
15764562e99SPratyush Anand 		ret = spear1310_miphy_pcie_init(priv);
15864562e99SPratyush Anand 
15964562e99SPratyush Anand 	return ret;
16064562e99SPratyush Anand }
16164562e99SPratyush Anand 
spear1310_miphy_exit(struct phy * phy)16264562e99SPratyush Anand static int spear1310_miphy_exit(struct phy *phy)
16364562e99SPratyush Anand {
16464562e99SPratyush Anand 	struct spear1310_miphy_priv *priv = phy_get_drvdata(phy);
16564562e99SPratyush Anand 	int ret = 0;
16664562e99SPratyush Anand 
16764562e99SPratyush Anand 	if (priv->mode == PCIE)
16864562e99SPratyush Anand 		ret = spear1310_miphy_pcie_exit(priv);
16964562e99SPratyush Anand 
17064562e99SPratyush Anand 	return ret;
17164562e99SPratyush Anand }
17264562e99SPratyush Anand 
17364562e99SPratyush Anand static const struct of_device_id spear1310_miphy_of_match[] = {
17464562e99SPratyush Anand 	{ .compatible = "st,spear1310-miphy" },
17564562e99SPratyush Anand 	{ },
17664562e99SPratyush Anand };
17764562e99SPratyush Anand MODULE_DEVICE_TABLE(of, spear1310_miphy_of_match);
17864562e99SPratyush Anand 
1794a9e5ca1SAxel Lin static const struct phy_ops spear1310_miphy_ops = {
18064562e99SPratyush Anand 	.init = spear1310_miphy_init,
18164562e99SPratyush Anand 	.exit = spear1310_miphy_exit,
18264562e99SPratyush Anand 	.owner = THIS_MODULE,
18364562e99SPratyush Anand };
18464562e99SPratyush Anand 
spear1310_miphy_xlate(struct device * dev,const struct of_phandle_args * args)18564562e99SPratyush Anand static struct phy *spear1310_miphy_xlate(struct device *dev,
18600ca8a15SKrzysztof Kozlowski 					 const struct of_phandle_args *args)
18764562e99SPratyush Anand {
18864562e99SPratyush Anand 	struct spear1310_miphy_priv *priv = dev_get_drvdata(dev);
18964562e99SPratyush Anand 
19064562e99SPratyush Anand 	if (args->args_count < 1) {
19164562e99SPratyush Anand 		dev_err(dev, "DT did not pass correct no of args\n");
192247e21c6SAxel Lin 		return ERR_PTR(-ENODEV);
19364562e99SPratyush Anand 	}
19464562e99SPratyush Anand 
19564562e99SPratyush Anand 	priv->mode = args->args[0];
19664562e99SPratyush Anand 
19764562e99SPratyush Anand 	if (priv->mode != SATA && priv->mode != PCIE) {
19864562e99SPratyush Anand 		dev_err(dev, "DT did not pass correct phy mode\n");
199247e21c6SAxel Lin 		return ERR_PTR(-ENODEV);
20064562e99SPratyush Anand 	}
20164562e99SPratyush Anand 
20264562e99SPratyush Anand 	return priv->phy;
20364562e99SPratyush Anand }
20464562e99SPratyush Anand 
spear1310_miphy_probe(struct platform_device * pdev)20564562e99SPratyush Anand static int spear1310_miphy_probe(struct platform_device *pdev)
20664562e99SPratyush Anand {
20764562e99SPratyush Anand 	struct device *dev = &pdev->dev;
20864562e99SPratyush Anand 	struct spear1310_miphy_priv *priv;
20964562e99SPratyush Anand 	struct phy_provider *phy_provider;
21064562e99SPratyush Anand 
21164562e99SPratyush Anand 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
2120e71e235SPeter Griffin 	if (!priv)
21364562e99SPratyush Anand 		return -ENOMEM;
21464562e99SPratyush Anand 
21564562e99SPratyush Anand 	priv->misc =
21664562e99SPratyush Anand 		syscon_regmap_lookup_by_phandle(dev->of_node, "misc");
21764562e99SPratyush Anand 	if (IS_ERR(priv->misc)) {
21864562e99SPratyush Anand 		dev_err(dev, "failed to find misc regmap\n");
21964562e99SPratyush Anand 		return PTR_ERR(priv->misc);
22064562e99SPratyush Anand 	}
22164562e99SPratyush Anand 
22264562e99SPratyush Anand 	if (of_property_read_u32(dev->of_node, "phy-id", &priv->id)) {
22364562e99SPratyush Anand 		dev_err(dev, "failed to find phy id\n");
22464562e99SPratyush Anand 		return -EINVAL;
22564562e99SPratyush Anand 	}
22664562e99SPratyush Anand 
227dbc98635SHeikki Krogerus 	priv->phy = devm_phy_create(dev, NULL, &spear1310_miphy_ops);
22864562e99SPratyush Anand 	if (IS_ERR(priv->phy)) {
22964562e99SPratyush Anand 		dev_err(dev, "failed to create SATA PCIe PHY\n");
23064562e99SPratyush Anand 		return PTR_ERR(priv->phy);
23164562e99SPratyush Anand 	}
23264562e99SPratyush Anand 
23364562e99SPratyush Anand 	dev_set_drvdata(dev, priv);
23464562e99SPratyush Anand 	phy_set_drvdata(priv->phy, priv);
23564562e99SPratyush Anand 
23664562e99SPratyush Anand 	phy_provider =
23764562e99SPratyush Anand 		devm_of_phy_provider_register(dev, spear1310_miphy_xlate);
23864562e99SPratyush Anand 	if (IS_ERR(phy_provider)) {
23964562e99SPratyush Anand 		dev_err(dev, "failed to register phy provider\n");
24064562e99SPratyush Anand 		return PTR_ERR(phy_provider);
24164562e99SPratyush Anand 	}
24264562e99SPratyush Anand 
24364562e99SPratyush Anand 	return 0;
24464562e99SPratyush Anand }
24564562e99SPratyush Anand 
24664562e99SPratyush Anand static struct platform_driver spear1310_miphy_driver = {
24764562e99SPratyush Anand 	.probe		= spear1310_miphy_probe,
24864562e99SPratyush Anand 	.driver = {
24964562e99SPratyush Anand 		.name = "spear1310-miphy",
2505e4d267fSKrzysztof Kozlowski 		.of_match_table = spear1310_miphy_of_match,
25164562e99SPratyush Anand 	},
25264562e99SPratyush Anand };
25364562e99SPratyush Anand 
2547e65e9c9SPeter Griffin module_platform_driver(spear1310_miphy_driver);
25564562e99SPratyush Anand 
25664562e99SPratyush Anand MODULE_DESCRIPTION("ST SPEAR1310-MIPHY driver");
257e34caddeSPratyush Anand MODULE_AUTHOR("Pratyush Anand <pratyush.anand@gmail.com>");
25864562e99SPratyush Anand MODULE_LICENSE("GPL v2");
259