xref: /linux/drivers/phy/rockchip/phy-rockchip-inno-dsidphy.c (revision 20cd569d7ee8fce24e8753f0f43af6c420557b1f)
1b7535a3bSWyon Bi // SPDX-License-Identifier: GPL-2.0
2b7535a3bSWyon Bi /*
3b7535a3bSWyon Bi  * Copyright (c) 2018 Rockchip Electronics Co. Ltd.
4b7535a3bSWyon Bi  *
5b7535a3bSWyon Bi  * Author: Wyon Bi <bivvy.bi@rock-chips.com>
6b7535a3bSWyon Bi  */
7b7535a3bSWyon Bi 
89a8406baSLiu Ying #include <linux/bits.h>
9b7535a3bSWyon Bi #include <linux/kernel.h>
10b7535a3bSWyon Bi #include <linux/clk.h>
11b7535a3bSWyon Bi #include <linux/iopoll.h>
12b7535a3bSWyon Bi #include <linux/clk-provider.h>
13b7535a3bSWyon Bi #include <linux/delay.h>
14b7535a3bSWyon Bi #include <linux/init.h>
15a460513eSAndy Shevchenko #include <linux/mfd/syscon.h>
16b7535a3bSWyon Bi #include <linux/module.h>
177559e757SRob Herring #include <linux/of.h>
18b7535a3bSWyon Bi #include <linux/platform_device.h>
19a460513eSAndy Shevchenko #include <linux/pm_runtime.h>
20b7535a3bSWyon Bi #include <linux/reset.h>
21a460513eSAndy Shevchenko #include <linux/time64.h>
22a460513eSAndy Shevchenko 
23b7535a3bSWyon Bi #include <linux/phy/phy.h>
24f0684c1aSHeiko Stuebner #include <linux/phy/phy-mipi-dphy.h>
25b7535a3bSWyon Bi 
26b7535a3bSWyon Bi #define UPDATE(x, h, l)	(((x) << (l)) & GENMASK((h), (l)))
27b7535a3bSWyon Bi 
28b7535a3bSWyon Bi /*
29b7535a3bSWyon Bi  * The offset address[7:0] is distributed two parts, one from the bit7 to bit5
30b7535a3bSWyon Bi  * is the first address, the other from the bit4 to bit0 is the second address.
31b7535a3bSWyon Bi  * when you configure the registers, you must set both of them. The Clock Lane
32b7535a3bSWyon Bi  * and Data Lane use the same registers with the same second address, but the
33b7535a3bSWyon Bi  * first address is different.
34b7535a3bSWyon Bi  */
35b7535a3bSWyon Bi #define FIRST_ADDRESS(x)		(((x) & 0x7) << 5)
36b7535a3bSWyon Bi #define SECOND_ADDRESS(x)		(((x) & 0x1f) << 0)
37b7535a3bSWyon Bi #define PHY_REG(first, second)		(FIRST_ADDRESS(first) | \
38b7535a3bSWyon Bi 					 SECOND_ADDRESS(second))
39b7535a3bSWyon Bi 
40b7535a3bSWyon Bi /* Analog Register Part: reg00 */
41b7535a3bSWyon Bi #define BANDGAP_POWER_MASK			BIT(7)
42b7535a3bSWyon Bi #define BANDGAP_POWER_DOWN			BIT(7)
43b7535a3bSWyon Bi #define BANDGAP_POWER_ON			0
44b7535a3bSWyon Bi #define LANE_EN_MASK				GENMASK(6, 2)
45b7535a3bSWyon Bi #define LANE_EN_CK				BIT(6)
46b7535a3bSWyon Bi #define LANE_EN_3				BIT(5)
47b7535a3bSWyon Bi #define LANE_EN_2				BIT(4)
48b7535a3bSWyon Bi #define LANE_EN_1				BIT(3)
49b7535a3bSWyon Bi #define LANE_EN_0				BIT(2)
50b7535a3bSWyon Bi #define POWER_WORK_MASK				GENMASK(1, 0)
51b7535a3bSWyon Bi #define POWER_WORK_ENABLE			UPDATE(1, 1, 0)
52b7535a3bSWyon Bi #define POWER_WORK_DISABLE			UPDATE(2, 1, 0)
53b7535a3bSWyon Bi /* Analog Register Part: reg01 */
54b7535a3bSWyon Bi #define REG_SYNCRST_MASK			BIT(2)
55b7535a3bSWyon Bi #define REG_SYNCRST_RESET			BIT(2)
56b7535a3bSWyon Bi #define REG_SYNCRST_NORMAL			0
57b7535a3bSWyon Bi #define REG_LDOPD_MASK				BIT(1)
58b7535a3bSWyon Bi #define REG_LDOPD_POWER_DOWN			BIT(1)
59b7535a3bSWyon Bi #define REG_LDOPD_POWER_ON			0
60b7535a3bSWyon Bi #define REG_PLLPD_MASK				BIT(0)
61b7535a3bSWyon Bi #define REG_PLLPD_POWER_DOWN			BIT(0)
62b7535a3bSWyon Bi #define REG_PLLPD_POWER_ON			0
63b7535a3bSWyon Bi /* Analog Register Part: reg03 */
64b7535a3bSWyon Bi #define REG_FBDIV_HI_MASK			BIT(5)
65b7535a3bSWyon Bi #define REG_FBDIV_HI(x)				UPDATE((x >> 8), 5, 5)
66b7535a3bSWyon Bi #define REG_PREDIV_MASK				GENMASK(4, 0)
67b7535a3bSWyon Bi #define REG_PREDIV(x)				UPDATE(x, 4, 0)
68b7535a3bSWyon Bi /* Analog Register Part: reg04 */
69b7535a3bSWyon Bi #define REG_FBDIV_LO_MASK			GENMASK(7, 0)
70b7535a3bSWyon Bi #define REG_FBDIV_LO(x)				UPDATE(x, 7, 0)
71b7535a3bSWyon Bi /* Analog Register Part: reg05 */
72b7535a3bSWyon Bi #define SAMPLE_CLOCK_PHASE_MASK			GENMASK(6, 4)
73b7535a3bSWyon Bi #define SAMPLE_CLOCK_PHASE(x)			UPDATE(x, 6, 4)
74b7535a3bSWyon Bi #define CLOCK_LANE_SKEW_PHASE_MASK		GENMASK(2, 0)
75b7535a3bSWyon Bi #define CLOCK_LANE_SKEW_PHASE(x)		UPDATE(x, 2, 0)
76b7535a3bSWyon Bi /* Analog Register Part: reg06 */
77b7535a3bSWyon Bi #define DATA_LANE_3_SKEW_PHASE_MASK		GENMASK(6, 4)
78b7535a3bSWyon Bi #define DATA_LANE_3_SKEW_PHASE(x)		UPDATE(x, 6, 4)
79b7535a3bSWyon Bi #define DATA_LANE_2_SKEW_PHASE_MASK		GENMASK(2, 0)
80b7535a3bSWyon Bi #define DATA_LANE_2_SKEW_PHASE(x)		UPDATE(x, 2, 0)
81b7535a3bSWyon Bi /* Analog Register Part: reg07 */
82b7535a3bSWyon Bi #define DATA_LANE_1_SKEW_PHASE_MASK		GENMASK(6, 4)
83b7535a3bSWyon Bi #define DATA_LANE_1_SKEW_PHASE(x)		UPDATE(x, 6, 4)
84b7535a3bSWyon Bi #define DATA_LANE_0_SKEW_PHASE_MASK		GENMASK(2, 0)
85b7535a3bSWyon Bi #define DATA_LANE_0_SKEW_PHASE(x)		UPDATE(x, 2, 0)
86b7535a3bSWyon Bi /* Analog Register Part: reg08 */
87b8ecfbafSChris Morgan #define PLL_POST_DIV_ENABLE_MASK		BIT(5)
88b8ecfbafSChris Morgan #define PLL_POST_DIV_ENABLE			BIT(5)
89b7535a3bSWyon Bi #define SAMPLE_CLOCK_DIRECTION_MASK		BIT(4)
90b7535a3bSWyon Bi #define SAMPLE_CLOCK_DIRECTION_REVERSE		BIT(4)
91b7535a3bSWyon Bi #define SAMPLE_CLOCK_DIRECTION_FORWARD		0
92b8ecfbafSChris Morgan #define LOWFRE_EN_MASK				BIT(5)
93b8ecfbafSChris Morgan #define PLL_OUTPUT_FREQUENCY_DIV_BY_1		0
94b8ecfbafSChris Morgan #define PLL_OUTPUT_FREQUENCY_DIV_BY_2		1
95b8ecfbafSChris Morgan /* Analog Register Part: reg0b */
96b8ecfbafSChris Morgan #define CLOCK_LANE_VOD_RANGE_SET_MASK		GENMASK(3, 0)
97b8ecfbafSChris Morgan #define CLOCK_LANE_VOD_RANGE_SET(x)		UPDATE(x, 3, 0)
98b8ecfbafSChris Morgan #define VOD_MIN_RANGE				0x1
99b8ecfbafSChris Morgan #define VOD_MID_RANGE				0x3
100b8ecfbafSChris Morgan #define VOD_BIG_RANGE				0x7
101b8ecfbafSChris Morgan #define VOD_MAX_RANGE				0xf
102b8ecfbafSChris Morgan /* Analog Register Part: reg1E */
103b8ecfbafSChris Morgan #define PLL_MODE_SEL_MASK			GENMASK(6, 5)
104b8ecfbafSChris Morgan #define PLL_MODE_SEL_LVDS_MODE			0
105b8ecfbafSChris Morgan #define PLL_MODE_SEL_MIPI_MODE			BIT(5)
106b7535a3bSWyon Bi /* Digital Register Part: reg00 */
107b7535a3bSWyon Bi #define REG_DIG_RSTN_MASK			BIT(0)
108b7535a3bSWyon Bi #define REG_DIG_RSTN_NORMAL			BIT(0)
109b7535a3bSWyon Bi #define REG_DIG_RSTN_RESET			0
110b7535a3bSWyon Bi /* Digital Register Part: reg01 */
111b7535a3bSWyon Bi #define INVERT_TXCLKESC_MASK			BIT(1)
112b7535a3bSWyon Bi #define INVERT_TXCLKESC_ENABLE			BIT(1)
113b7535a3bSWyon Bi #define INVERT_TXCLKESC_DISABLE			0
114b7535a3bSWyon Bi #define INVERT_TXBYTECLKHS_MASK			BIT(0)
115b7535a3bSWyon Bi #define INVERT_TXBYTECLKHS_ENABLE		BIT(0)
116b7535a3bSWyon Bi #define INVERT_TXBYTECLKHS_DISABLE		0
117b7535a3bSWyon Bi /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg05 */
118b7535a3bSWyon Bi #define T_LPX_CNT_MASK				GENMASK(5, 0)
119b7535a3bSWyon Bi #define T_LPX_CNT(x)				UPDATE(x, 5, 0)
120b7535a3bSWyon Bi /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg06 */
121b8ecfbafSChris Morgan #define T_HS_ZERO_CNT_HI_MASK			BIT(7)
122b8ecfbafSChris Morgan #define T_HS_ZERO_CNT_HI(x)			UPDATE(x, 7, 7)
123b7535a3bSWyon Bi #define T_HS_PREPARE_CNT_MASK			GENMASK(6, 0)
124b7535a3bSWyon Bi #define T_HS_PREPARE_CNT(x)			UPDATE(x, 6, 0)
125b7535a3bSWyon Bi /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg07 */
126b8ecfbafSChris Morgan #define T_HS_ZERO_CNT_LO_MASK			GENMASK(5, 0)
127b8ecfbafSChris Morgan #define T_HS_ZERO_CNT_LO(x)			UPDATE(x, 5, 0)
128b7535a3bSWyon Bi /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg08 */
129b7535a3bSWyon Bi #define T_HS_TRAIL_CNT_MASK			GENMASK(6, 0)
130b7535a3bSWyon Bi #define T_HS_TRAIL_CNT(x)			UPDATE(x, 6, 0)
131b7535a3bSWyon Bi /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg09 */
132b8ecfbafSChris Morgan #define T_HS_EXIT_CNT_LO_MASK			GENMASK(4, 0)
133b8ecfbafSChris Morgan #define T_HS_EXIT_CNT_LO(x)			UPDATE(x, 4, 0)
134b7535a3bSWyon Bi /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg0a */
135b8ecfbafSChris Morgan #define T_CLK_POST_CNT_LO_MASK			GENMASK(3, 0)
136b8ecfbafSChris Morgan #define T_CLK_POST_CNT_LO(x)			UPDATE(x, 3, 0)
137b7535a3bSWyon Bi /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg0c */
138b7535a3bSWyon Bi #define LPDT_TX_PPI_SYNC_MASK			BIT(2)
139b7535a3bSWyon Bi #define LPDT_TX_PPI_SYNC_ENABLE			BIT(2)
140b7535a3bSWyon Bi #define LPDT_TX_PPI_SYNC_DISABLE		0
141b7535a3bSWyon Bi #define T_WAKEUP_CNT_HI_MASK			GENMASK(1, 0)
142b7535a3bSWyon Bi #define T_WAKEUP_CNT_HI(x)			UPDATE(x, 1, 0)
143b7535a3bSWyon Bi /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg0d */
144b7535a3bSWyon Bi #define T_WAKEUP_CNT_LO_MASK			GENMASK(7, 0)
145b7535a3bSWyon Bi #define T_WAKEUP_CNT_LO(x)			UPDATE(x, 7, 0)
146b7535a3bSWyon Bi /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg0e */
147b7535a3bSWyon Bi #define T_CLK_PRE_CNT_MASK			GENMASK(3, 0)
148b7535a3bSWyon Bi #define T_CLK_PRE_CNT(x)			UPDATE(x, 3, 0)
149b7535a3bSWyon Bi /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg10 */
150b8ecfbafSChris Morgan #define T_CLK_POST_CNT_HI_MASK			GENMASK(7, 6)
151b8ecfbafSChris Morgan #define T_CLK_POST_CNT_HI(x)			UPDATE(x, 7, 6)
152b7535a3bSWyon Bi #define T_TA_GO_CNT_MASK			GENMASK(5, 0)
153b7535a3bSWyon Bi #define T_TA_GO_CNT(x)				UPDATE(x, 5, 0)
154b7535a3bSWyon Bi /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg11 */
155b8ecfbafSChris Morgan #define T_HS_EXIT_CNT_HI_MASK			BIT(6)
156b8ecfbafSChris Morgan #define T_HS_EXIT_CNT_HI(x)			UPDATE(x, 6, 6)
157b7535a3bSWyon Bi #define T_TA_SURE_CNT_MASK			GENMASK(5, 0)
158b7535a3bSWyon Bi #define T_TA_SURE_CNT(x)			UPDATE(x, 5, 0)
159b7535a3bSWyon Bi /* Clock/Data0/Data1/Data2/Data3 Lane Register Part: reg12 */
160b7535a3bSWyon Bi #define T_TA_WAIT_CNT_MASK			GENMASK(5, 0)
161b7535a3bSWyon Bi #define T_TA_WAIT_CNT(x)			UPDATE(x, 5, 0)
162b7535a3bSWyon Bi /* LVDS Register Part: reg00 */
163b7535a3bSWyon Bi #define LVDS_DIGITAL_INTERNAL_RESET_MASK	BIT(2)
164b7535a3bSWyon Bi #define LVDS_DIGITAL_INTERNAL_RESET_DISABLE	BIT(2)
165b7535a3bSWyon Bi #define LVDS_DIGITAL_INTERNAL_RESET_ENABLE	0
166b7535a3bSWyon Bi /* LVDS Register Part: reg01 */
167b7535a3bSWyon Bi #define LVDS_DIGITAL_INTERNAL_ENABLE_MASK	BIT(7)
168b7535a3bSWyon Bi #define LVDS_DIGITAL_INTERNAL_ENABLE		BIT(7)
169b7535a3bSWyon Bi #define LVDS_DIGITAL_INTERNAL_DISABLE		0
170b7535a3bSWyon Bi /* LVDS Register Part: reg03 */
171b7535a3bSWyon Bi #define MODE_ENABLE_MASK			GENMASK(2, 0)
172b7535a3bSWyon Bi #define TTL_MODE_ENABLE				BIT(2)
173b7535a3bSWyon Bi #define LVDS_MODE_ENABLE			BIT(1)
174b7535a3bSWyon Bi #define MIPI_MODE_ENABLE			BIT(0)
175b7535a3bSWyon Bi /* LVDS Register Part: reg0b */
176b7535a3bSWyon Bi #define LVDS_LANE_EN_MASK			GENMASK(7, 3)
177b7535a3bSWyon Bi #define LVDS_DATA_LANE0_EN			BIT(7)
178b7535a3bSWyon Bi #define LVDS_DATA_LANE1_EN			BIT(6)
179b7535a3bSWyon Bi #define LVDS_DATA_LANE2_EN			BIT(5)
180b7535a3bSWyon Bi #define LVDS_DATA_LANE3_EN			BIT(4)
181b7535a3bSWyon Bi #define LVDS_CLK_LANE_EN			BIT(3)
182b7535a3bSWyon Bi #define LVDS_PLL_POWER_MASK			BIT(2)
183b7535a3bSWyon Bi #define LVDS_PLL_POWER_OFF			BIT(2)
184b7535a3bSWyon Bi #define LVDS_PLL_POWER_ON			0
185b7535a3bSWyon Bi #define LVDS_BANDGAP_POWER_MASK			BIT(0)
186b7535a3bSWyon Bi #define LVDS_BANDGAP_POWER_DOWN			BIT(0)
187b7535a3bSWyon Bi #define LVDS_BANDGAP_POWER_ON			0
188b7535a3bSWyon Bi 
189b7535a3bSWyon Bi #define DSI_PHY_RSTZ		0xa0
190b7535a3bSWyon Bi #define PHY_ENABLECLK		BIT(2)
191b7535a3bSWyon Bi #define DSI_PHY_STATUS		0xb0
192b7535a3bSWyon Bi #define PHY_LOCK		BIT(0)
193b7535a3bSWyon Bi 
194b8ecfbafSChris Morgan enum phy_max_rate {
195b8ecfbafSChris Morgan 	MAX_1GHZ,
196b8ecfbafSChris Morgan 	MAX_2_5GHZ,
197b8ecfbafSChris Morgan };
198b8ecfbafSChris Morgan 
199b8ecfbafSChris Morgan struct inno_video_phy_plat_data {
200b8ecfbafSChris Morgan 	const struct inno_mipi_dphy_timing *inno_mipi_dphy_timing_table;
201b8ecfbafSChris Morgan 	const unsigned int num_timings;
202b8ecfbafSChris Morgan 	enum phy_max_rate max_rate;
203b8ecfbafSChris Morgan };
204b8ecfbafSChris Morgan 
205b7535a3bSWyon Bi struct inno_dsidphy {
206b7535a3bSWyon Bi 	struct device *dev;
207b7535a3bSWyon Bi 	struct clk *ref_clk;
208b7535a3bSWyon Bi 	struct clk *pclk_phy;
209b7535a3bSWyon Bi 	struct clk *pclk_host;
210b8ecfbafSChris Morgan 	const struct inno_video_phy_plat_data *pdata;
211b7535a3bSWyon Bi 	void __iomem *phy_base;
212b7535a3bSWyon Bi 	void __iomem *host_base;
213b7535a3bSWyon Bi 	struct reset_control *rst;
214b7535a3bSWyon Bi 	enum phy_mode mode;
215f0684c1aSHeiko Stuebner 	struct phy_configure_opts_mipi_dphy dphy_cfg;
216b7535a3bSWyon Bi 
217f0684c1aSHeiko Stuebner 	struct clk *pll_clk;
218b7535a3bSWyon Bi 	struct {
219b7535a3bSWyon Bi 		struct clk_hw hw;
220b7535a3bSWyon Bi 		u8 prediv;
221b7535a3bSWyon Bi 		u16 fbdiv;
222b7535a3bSWyon Bi 		unsigned long rate;
223b7535a3bSWyon Bi 	} pll;
224b7535a3bSWyon Bi };
225b7535a3bSWyon Bi 
226b7535a3bSWyon Bi enum {
227b7535a3bSWyon Bi 	REGISTER_PART_ANALOG,
228b7535a3bSWyon Bi 	REGISTER_PART_DIGITAL,
229b7535a3bSWyon Bi 	REGISTER_PART_CLOCK_LANE,
230b7535a3bSWyon Bi 	REGISTER_PART_DATA0_LANE,
231b7535a3bSWyon Bi 	REGISTER_PART_DATA1_LANE,
232b7535a3bSWyon Bi 	REGISTER_PART_DATA2_LANE,
233b7535a3bSWyon Bi 	REGISTER_PART_DATA3_LANE,
234b7535a3bSWyon Bi 	REGISTER_PART_LVDS,
235b7535a3bSWyon Bi };
236b7535a3bSWyon Bi 
237b8ecfbafSChris Morgan struct inno_mipi_dphy_timing {
238b8ecfbafSChris Morgan 	unsigned long rate;
239b8ecfbafSChris Morgan 	u8 lpx;
240b8ecfbafSChris Morgan 	u8 hs_prepare;
241b8ecfbafSChris Morgan 	u8 clk_lane_hs_zero;
242b8ecfbafSChris Morgan 	u8 data_lane_hs_zero;
243b8ecfbafSChris Morgan 	u8 hs_trail;
244b8ecfbafSChris Morgan };
245b8ecfbafSChris Morgan 
246b8ecfbafSChris Morgan static const
247b8ecfbafSChris Morgan struct inno_mipi_dphy_timing inno_mipi_dphy_timing_table_max_1ghz[] = {
248b8ecfbafSChris Morgan 	{ 110000000, 0x0, 0x20, 0x16, 0x02, 0x22},
249b8ecfbafSChris Morgan 	{ 150000000, 0x0, 0x06, 0x16, 0x03, 0x45},
250b8ecfbafSChris Morgan 	{ 200000000, 0x0, 0x18, 0x17, 0x04, 0x0b},
251b8ecfbafSChris Morgan 	{ 250000000, 0x0, 0x05, 0x17, 0x05, 0x16},
252b8ecfbafSChris Morgan 	{ 300000000, 0x0, 0x51, 0x18, 0x06, 0x2c},
253b8ecfbafSChris Morgan 	{ 400000000, 0x0, 0x64, 0x19, 0x07, 0x33},
254b8ecfbafSChris Morgan 	{ 500000000, 0x0, 0x20, 0x1b, 0x07, 0x4e},
255b8ecfbafSChris Morgan 	{ 600000000, 0x0, 0x6a, 0x1d, 0x08, 0x3a},
256b8ecfbafSChris Morgan 	{ 700000000, 0x0, 0x3e, 0x1e, 0x08, 0x6a},
257b8ecfbafSChris Morgan 	{ 800000000, 0x0, 0x21, 0x1f, 0x09, 0x29},
258b8ecfbafSChris Morgan 	{1000000000, 0x0, 0x09, 0x20, 0x09, 0x27},
259b8ecfbafSChris Morgan };
260b8ecfbafSChris Morgan 
261b8ecfbafSChris Morgan static const
262b8ecfbafSChris Morgan struct inno_mipi_dphy_timing inno_mipi_dphy_timing_table_max_2_5ghz[] = {
263b8ecfbafSChris Morgan 	{ 110000000, 0x02, 0x7f, 0x16, 0x02, 0x02},
264b8ecfbafSChris Morgan 	{ 150000000, 0x02, 0x7f, 0x16, 0x03, 0x02},
265b8ecfbafSChris Morgan 	{ 200000000, 0x02, 0x7f, 0x17, 0x04, 0x02},
266b8ecfbafSChris Morgan 	{ 250000000, 0x02, 0x7f, 0x17, 0x05, 0x04},
267b8ecfbafSChris Morgan 	{ 300000000, 0x02, 0x7f, 0x18, 0x06, 0x04},
268b8ecfbafSChris Morgan 	{ 400000000, 0x03, 0x7e, 0x19, 0x07, 0x04},
269b8ecfbafSChris Morgan 	{ 500000000, 0x03, 0x7c, 0x1b, 0x07, 0x08},
270b8ecfbafSChris Morgan 	{ 600000000, 0x03, 0x70, 0x1d, 0x08, 0x10},
271b8ecfbafSChris Morgan 	{ 700000000, 0x05, 0x40, 0x1e, 0x08, 0x30},
272b8ecfbafSChris Morgan 	{ 800000000, 0x05, 0x02, 0x1f, 0x09, 0x30},
273b8ecfbafSChris Morgan 	{1000000000, 0x05, 0x08, 0x20, 0x09, 0x30},
274b8ecfbafSChris Morgan 	{1200000000, 0x06, 0x03, 0x32, 0x14, 0x0f},
275b8ecfbafSChris Morgan 	{1400000000, 0x09, 0x03, 0x32, 0x14, 0x0f},
276b8ecfbafSChris Morgan 	{1600000000, 0x0d, 0x42, 0x36, 0x0e, 0x0f},
277b8ecfbafSChris Morgan 	{1800000000, 0x0e, 0x47, 0x7a, 0x0e, 0x0f},
278b8ecfbafSChris Morgan 	{2000000000, 0x11, 0x64, 0x7a, 0x0e, 0x0b},
279b8ecfbafSChris Morgan 	{2200000000, 0x13, 0x64, 0x7e, 0x15, 0x0b},
280b8ecfbafSChris Morgan 	{2400000000, 0x13, 0x33, 0x7f, 0x15, 0x6a},
281b8ecfbafSChris Morgan 	{2500000000, 0x15, 0x54, 0x7f, 0x15, 0x6a},
282b8ecfbafSChris Morgan };
283b8ecfbafSChris Morgan 
phy_update_bits(struct inno_dsidphy * inno,u8 first,u8 second,u8 mask,u8 val)284b7535a3bSWyon Bi static void phy_update_bits(struct inno_dsidphy *inno,
285b7535a3bSWyon Bi 			    u8 first, u8 second, u8 mask, u8 val)
286b7535a3bSWyon Bi {
287b7535a3bSWyon Bi 	u32 reg = PHY_REG(first, second) << 2;
288b7535a3bSWyon Bi 	unsigned int tmp, orig;
289b7535a3bSWyon Bi 
290b7535a3bSWyon Bi 	orig = readl(inno->phy_base + reg);
291b7535a3bSWyon Bi 	tmp = orig & ~mask;
292b7535a3bSWyon Bi 	tmp |= val & mask;
293b7535a3bSWyon Bi 	writel(tmp, inno->phy_base + reg);
294b7535a3bSWyon Bi }
295b7535a3bSWyon Bi 
inno_dsidphy_pll_calc_rate(struct inno_dsidphy * inno,unsigned long rate)296f0684c1aSHeiko Stuebner static unsigned long inno_dsidphy_pll_calc_rate(struct inno_dsidphy *inno,
297f0684c1aSHeiko Stuebner 						unsigned long rate)
298b7535a3bSWyon Bi {
299f0684c1aSHeiko Stuebner 	unsigned long prate = clk_get_rate(inno->ref_clk);
300f0684c1aSHeiko Stuebner 	unsigned long best_freq = 0;
301f0684c1aSHeiko Stuebner 	unsigned long fref, fout;
302f0684c1aSHeiko Stuebner 	u8 min_prediv, max_prediv;
303f0684c1aSHeiko Stuebner 	u8 _prediv, best_prediv = 1;
304f0684c1aSHeiko Stuebner 	u16 _fbdiv, best_fbdiv = 1;
305f0684c1aSHeiko Stuebner 	u32 min_delta = UINT_MAX;
306f0684c1aSHeiko Stuebner 
307f0684c1aSHeiko Stuebner 	/*
308f0684c1aSHeiko Stuebner 	 * The PLL output frequency can be calculated using a simple formula:
309f0684c1aSHeiko Stuebner 	 * PLL_Output_Frequency = (FREF / PREDIV * FBDIV) / 2
310f0684c1aSHeiko Stuebner 	 * PLL_Output_Frequency: it is equal to DDR-Clock-Frequency * 2
311f0684c1aSHeiko Stuebner 	 */
312f0684c1aSHeiko Stuebner 	fref = prate / 2;
313f0684c1aSHeiko Stuebner 	if (rate > 1000000000UL)
314f0684c1aSHeiko Stuebner 		fout = 1000000000UL;
315f0684c1aSHeiko Stuebner 	else
316f0684c1aSHeiko Stuebner 		fout = rate;
317f0684c1aSHeiko Stuebner 
318f0684c1aSHeiko Stuebner 	/* 5Mhz < Fref / prediv < 40MHz */
319f0684c1aSHeiko Stuebner 	min_prediv = DIV_ROUND_UP(fref, 40000000);
320f0684c1aSHeiko Stuebner 	max_prediv = fref / 5000000;
321f0684c1aSHeiko Stuebner 
322f0684c1aSHeiko Stuebner 	for (_prediv = min_prediv; _prediv <= max_prediv; _prediv++) {
323f0684c1aSHeiko Stuebner 		u64 tmp;
324f0684c1aSHeiko Stuebner 		u32 delta;
325f0684c1aSHeiko Stuebner 
326f0684c1aSHeiko Stuebner 		tmp = (u64)fout * _prediv;
327f0684c1aSHeiko Stuebner 		do_div(tmp, fref);
328f0684c1aSHeiko Stuebner 		_fbdiv = tmp;
329f0684c1aSHeiko Stuebner 
330f0684c1aSHeiko Stuebner 		/*
331f0684c1aSHeiko Stuebner 		 * The possible settings of feedback divider are
332f0684c1aSHeiko Stuebner 		 * 12, 13, 14, 16, ~ 511
333f0684c1aSHeiko Stuebner 		 */
334f0684c1aSHeiko Stuebner 		if (_fbdiv == 15)
335f0684c1aSHeiko Stuebner 			continue;
336f0684c1aSHeiko Stuebner 
337f0684c1aSHeiko Stuebner 		if (_fbdiv < 12 || _fbdiv > 511)
338f0684c1aSHeiko Stuebner 			continue;
339f0684c1aSHeiko Stuebner 
340f0684c1aSHeiko Stuebner 		tmp = (u64)_fbdiv * fref;
341f0684c1aSHeiko Stuebner 		do_div(tmp, _prediv);
342f0684c1aSHeiko Stuebner 
343f0684c1aSHeiko Stuebner 		delta = abs(fout - tmp);
344f0684c1aSHeiko Stuebner 		if (!delta) {
345f0684c1aSHeiko Stuebner 			best_prediv = _prediv;
346f0684c1aSHeiko Stuebner 			best_fbdiv = _fbdiv;
347f0684c1aSHeiko Stuebner 			best_freq = tmp;
348f0684c1aSHeiko Stuebner 			break;
349f0684c1aSHeiko Stuebner 		} else if (delta < min_delta) {
350f0684c1aSHeiko Stuebner 			best_prediv = _prediv;
351f0684c1aSHeiko Stuebner 			best_fbdiv = _fbdiv;
352f0684c1aSHeiko Stuebner 			best_freq = tmp;
353f0684c1aSHeiko Stuebner 			min_delta = delta;
354f0684c1aSHeiko Stuebner 		}
355f0684c1aSHeiko Stuebner 	}
356f0684c1aSHeiko Stuebner 
357f0684c1aSHeiko Stuebner 	if (best_freq) {
358f0684c1aSHeiko Stuebner 		inno->pll.prediv = best_prediv;
359f0684c1aSHeiko Stuebner 		inno->pll.fbdiv = best_fbdiv;
360f0684c1aSHeiko Stuebner 		inno->pll.rate = best_freq;
361f0684c1aSHeiko Stuebner 	}
362f0684c1aSHeiko Stuebner 
363f0684c1aSHeiko Stuebner 	return best_freq;
364b7535a3bSWyon Bi }
365b7535a3bSWyon Bi 
inno_dsidphy_mipi_mode_enable(struct inno_dsidphy * inno)366b7535a3bSWyon Bi static void inno_dsidphy_mipi_mode_enable(struct inno_dsidphy *inno)
367b7535a3bSWyon Bi {
368f0684c1aSHeiko Stuebner 	struct phy_configure_opts_mipi_dphy *cfg = &inno->dphy_cfg;
369b8ecfbafSChris Morgan 	const struct inno_mipi_dphy_timing *timings;
370f0684c1aSHeiko Stuebner 	u32 t_txbyteclkhs, t_txclkesc;
371b7535a3bSWyon Bi 	u32 txbyteclkhs, txclkesc, esc_clk_div;
372b7535a3bSWyon Bi 	u32 hs_exit, clk_post, clk_pre, wakeup, lpx, ta_go, ta_sure, ta_wait;
373b7535a3bSWyon Bi 	u32 hs_prepare, hs_trail, hs_zero, clk_lane_hs_zero, data_lane_hs_zero;
374b7535a3bSWyon Bi 	unsigned int i;
375b7535a3bSWyon Bi 
376b8ecfbafSChris Morgan 	timings = inno->pdata->inno_mipi_dphy_timing_table;
377b8ecfbafSChris Morgan 
378f0684c1aSHeiko Stuebner 	inno_dsidphy_pll_calc_rate(inno, cfg->hs_clk_rate);
379f0684c1aSHeiko Stuebner 
380b7535a3bSWyon Bi 	/* Select MIPI mode */
381b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_LVDS, 0x03,
382b7535a3bSWyon Bi 			MODE_ENABLE_MASK, MIPI_MODE_ENABLE);
383b7535a3bSWyon Bi 	/* Configure PLL */
384b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x03,
385b7535a3bSWyon Bi 			REG_PREDIV_MASK, REG_PREDIV(inno->pll.prediv));
386b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x03,
387b7535a3bSWyon Bi 			REG_FBDIV_HI_MASK, REG_FBDIV_HI(inno->pll.fbdiv));
388b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x04,
389b7535a3bSWyon Bi 			REG_FBDIV_LO_MASK, REG_FBDIV_LO(inno->pll.fbdiv));
390b8ecfbafSChris Morgan 	if (inno->pdata->max_rate == MAX_2_5GHZ) {
391b8ecfbafSChris Morgan 		phy_update_bits(inno, REGISTER_PART_ANALOG, 0x08,
392b8ecfbafSChris Morgan 				PLL_POST_DIV_ENABLE_MASK, PLL_POST_DIV_ENABLE);
393b8ecfbafSChris Morgan 		phy_update_bits(inno, REGISTER_PART_ANALOG, 0x0b,
394b8ecfbafSChris Morgan 				CLOCK_LANE_VOD_RANGE_SET_MASK,
395b8ecfbafSChris Morgan 				CLOCK_LANE_VOD_RANGE_SET(VOD_MAX_RANGE));
396b8ecfbafSChris Morgan 	}
397b7535a3bSWyon Bi 	/* Enable PLL and LDO */
398b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x01,
399b7535a3bSWyon Bi 			REG_LDOPD_MASK | REG_PLLPD_MASK,
400b7535a3bSWyon Bi 			REG_LDOPD_POWER_ON | REG_PLLPD_POWER_ON);
401b7535a3bSWyon Bi 	/* Reset analog */
402b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x01,
403b7535a3bSWyon Bi 			REG_SYNCRST_MASK, REG_SYNCRST_RESET);
404b7535a3bSWyon Bi 	udelay(1);
405b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x01,
406b7535a3bSWyon Bi 			REG_SYNCRST_MASK, REG_SYNCRST_NORMAL);
407b7535a3bSWyon Bi 	/* Reset digital */
408b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_DIGITAL, 0x00,
409b7535a3bSWyon Bi 			REG_DIG_RSTN_MASK, REG_DIG_RSTN_RESET);
410b7535a3bSWyon Bi 	udelay(1);
411b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_DIGITAL, 0x00,
412b7535a3bSWyon Bi 			REG_DIG_RSTN_MASK, REG_DIG_RSTN_NORMAL);
413b7535a3bSWyon Bi 
414b7535a3bSWyon Bi 	txbyteclkhs = inno->pll.rate / 8;
415b7535a3bSWyon Bi 	t_txbyteclkhs = div_u64(PSEC_PER_SEC, txbyteclkhs);
416b7535a3bSWyon Bi 
417b7535a3bSWyon Bi 	esc_clk_div = DIV_ROUND_UP(txbyteclkhs, 20000000);
418b7535a3bSWyon Bi 	txclkesc = txbyteclkhs / esc_clk_div;
419b7535a3bSWyon Bi 	t_txclkesc = div_u64(PSEC_PER_SEC, txclkesc);
420b7535a3bSWyon Bi 
421b7535a3bSWyon Bi 	/*
422b7535a3bSWyon Bi 	 * The value of counter for HS Ths-exit
423b7535a3bSWyon Bi 	 * Ths-exit = Tpin_txbyteclkhs * value
424b7535a3bSWyon Bi 	 */
425f0684c1aSHeiko Stuebner 	hs_exit = DIV_ROUND_UP(cfg->hs_exit, t_txbyteclkhs);
426b7535a3bSWyon Bi 	/*
427b7535a3bSWyon Bi 	 * The value of counter for HS Tclk-post
428b7535a3bSWyon Bi 	 * Tclk-post = Tpin_txbyteclkhs * value
429b7535a3bSWyon Bi 	 */
430f0684c1aSHeiko Stuebner 	clk_post = DIV_ROUND_UP(cfg->clk_post, t_txbyteclkhs);
431b7535a3bSWyon Bi 	/*
432b7535a3bSWyon Bi 	 * The value of counter for HS Tclk-pre
433b7535a3bSWyon Bi 	 * Tclk-pre = Tpin_txbyteclkhs * value
434b7535a3bSWyon Bi 	 */
4359a8406baSLiu Ying 	clk_pre = DIV_ROUND_UP(cfg->clk_pre, BITS_PER_BYTE);
436b7535a3bSWyon Bi 
437b7535a3bSWyon Bi 	/*
438b7535a3bSWyon Bi 	 * The value of counter for HS Tta-go
439b7535a3bSWyon Bi 	 * Tta-go for turnaround
440b7535a3bSWyon Bi 	 * Tta-go = Ttxclkesc * value
441b7535a3bSWyon Bi 	 */
442f0684c1aSHeiko Stuebner 	ta_go = DIV_ROUND_UP(cfg->ta_go, t_txclkesc);
443b7535a3bSWyon Bi 	/*
444b7535a3bSWyon Bi 	 * The value of counter for HS Tta-sure
445b7535a3bSWyon Bi 	 * Tta-sure for turnaround
446b7535a3bSWyon Bi 	 * Tta-sure = Ttxclkesc * value
447b7535a3bSWyon Bi 	 */
448f0684c1aSHeiko Stuebner 	ta_sure = DIV_ROUND_UP(cfg->ta_sure, t_txclkesc);
449b7535a3bSWyon Bi 	/*
450b7535a3bSWyon Bi 	 * The value of counter for HS Tta-wait
451b7535a3bSWyon Bi 	 * Tta-wait for turnaround
452b7535a3bSWyon Bi 	 * Tta-wait = Ttxclkesc * value
453b7535a3bSWyon Bi 	 */
454f0684c1aSHeiko Stuebner 	ta_wait = DIV_ROUND_UP(cfg->ta_get, t_txclkesc);
455b7535a3bSWyon Bi 
456b8ecfbafSChris Morgan 	for (i = 0; i < inno->pdata->num_timings; i++)
457b7535a3bSWyon Bi 		if (inno->pll.rate <= timings[i].rate)
458b7535a3bSWyon Bi 			break;
459b7535a3bSWyon Bi 
460b8ecfbafSChris Morgan 	if (i == inno->pdata->num_timings)
461b7535a3bSWyon Bi 		--i;
462b7535a3bSWyon Bi 
463b8ecfbafSChris Morgan 	/*
464b8ecfbafSChris Morgan 	 * The value of counter for HS Tlpx Time
465b8ecfbafSChris Morgan 	 * Tlpx = Tpin_txbyteclkhs * (2 + value)
466b8ecfbafSChris Morgan 	 */
467b8ecfbafSChris Morgan 	if (inno->pdata->max_rate == MAX_1GHZ) {
468b8ecfbafSChris Morgan 		lpx = DIV_ROUND_UP(cfg->lpx, t_txbyteclkhs);
469b8ecfbafSChris Morgan 		if (lpx >= 2)
470b8ecfbafSChris Morgan 			lpx -= 2;
471b8ecfbafSChris Morgan 	} else
472b8ecfbafSChris Morgan 		lpx = timings[i].lpx;
473b8ecfbafSChris Morgan 
474b7535a3bSWyon Bi 	hs_prepare = timings[i].hs_prepare;
475b7535a3bSWyon Bi 	hs_trail = timings[i].hs_trail;
476b7535a3bSWyon Bi 	clk_lane_hs_zero = timings[i].clk_lane_hs_zero;
477b7535a3bSWyon Bi 	data_lane_hs_zero = timings[i].data_lane_hs_zero;
478b7535a3bSWyon Bi 	wakeup = 0x3ff;
479b7535a3bSWyon Bi 
480b7535a3bSWyon Bi 	for (i = REGISTER_PART_CLOCK_LANE; i <= REGISTER_PART_DATA3_LANE; i++) {
481b7535a3bSWyon Bi 		if (i == REGISTER_PART_CLOCK_LANE)
482b7535a3bSWyon Bi 			hs_zero = clk_lane_hs_zero;
483b7535a3bSWyon Bi 		else
484b7535a3bSWyon Bi 			hs_zero = data_lane_hs_zero;
485b7535a3bSWyon Bi 
486b7535a3bSWyon Bi 		phy_update_bits(inno, i, 0x05, T_LPX_CNT_MASK,
487b7535a3bSWyon Bi 				T_LPX_CNT(lpx));
488b7535a3bSWyon Bi 		phy_update_bits(inno, i, 0x06, T_HS_PREPARE_CNT_MASK,
489b7535a3bSWyon Bi 				T_HS_PREPARE_CNT(hs_prepare));
490b8ecfbafSChris Morgan 		if (inno->pdata->max_rate == MAX_2_5GHZ)
491b8ecfbafSChris Morgan 			phy_update_bits(inno, i, 0x06, T_HS_ZERO_CNT_HI_MASK,
492b8ecfbafSChris Morgan 					T_HS_ZERO_CNT_HI(hs_zero >> 6));
493b8ecfbafSChris Morgan 		phy_update_bits(inno, i, 0x07, T_HS_ZERO_CNT_LO_MASK,
494b8ecfbafSChris Morgan 				T_HS_ZERO_CNT_LO(hs_zero));
495b7535a3bSWyon Bi 		phy_update_bits(inno, i, 0x08, T_HS_TRAIL_CNT_MASK,
496b7535a3bSWyon Bi 				T_HS_TRAIL_CNT(hs_trail));
497b8ecfbafSChris Morgan 		if (inno->pdata->max_rate == MAX_2_5GHZ)
498b8ecfbafSChris Morgan 			phy_update_bits(inno, i, 0x11, T_HS_EXIT_CNT_HI_MASK,
499b8ecfbafSChris Morgan 					T_HS_EXIT_CNT_HI(hs_exit >> 5));
500b8ecfbafSChris Morgan 		phy_update_bits(inno, i, 0x09, T_HS_EXIT_CNT_LO_MASK,
501b8ecfbafSChris Morgan 				T_HS_EXIT_CNT_LO(hs_exit));
502b8ecfbafSChris Morgan 		if (inno->pdata->max_rate == MAX_2_5GHZ)
503b8ecfbafSChris Morgan 			phy_update_bits(inno, i, 0x10, T_CLK_POST_CNT_HI_MASK,
504b8ecfbafSChris Morgan 					T_CLK_POST_CNT_HI(clk_post >> 4));
505b8ecfbafSChris Morgan 		phy_update_bits(inno, i, 0x0a, T_CLK_POST_CNT_LO_MASK,
506b8ecfbafSChris Morgan 				T_CLK_POST_CNT_LO(clk_post));
507b7535a3bSWyon Bi 		phy_update_bits(inno, i, 0x0e, T_CLK_PRE_CNT_MASK,
508b7535a3bSWyon Bi 				T_CLK_PRE_CNT(clk_pre));
509b7535a3bSWyon Bi 		phy_update_bits(inno, i, 0x0c, T_WAKEUP_CNT_HI_MASK,
510b7535a3bSWyon Bi 				T_WAKEUP_CNT_HI(wakeup >> 8));
511b7535a3bSWyon Bi 		phy_update_bits(inno, i, 0x0d, T_WAKEUP_CNT_LO_MASK,
512b7535a3bSWyon Bi 				T_WAKEUP_CNT_LO(wakeup));
513b7535a3bSWyon Bi 		phy_update_bits(inno, i, 0x10, T_TA_GO_CNT_MASK,
514b7535a3bSWyon Bi 				T_TA_GO_CNT(ta_go));
515b7535a3bSWyon Bi 		phy_update_bits(inno, i, 0x11, T_TA_SURE_CNT_MASK,
516b7535a3bSWyon Bi 				T_TA_SURE_CNT(ta_sure));
517b7535a3bSWyon Bi 		phy_update_bits(inno, i, 0x12, T_TA_WAIT_CNT_MASK,
518b7535a3bSWyon Bi 				T_TA_WAIT_CNT(ta_wait));
519b7535a3bSWyon Bi 	}
520b7535a3bSWyon Bi 
521b7535a3bSWyon Bi 	/* Enable all lanes on analog part */
522b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x00,
523b7535a3bSWyon Bi 			LANE_EN_MASK, LANE_EN_CK | LANE_EN_3 | LANE_EN_2 |
524b7535a3bSWyon Bi 			LANE_EN_1 | LANE_EN_0);
525b7535a3bSWyon Bi }
526b7535a3bSWyon Bi 
inno_dsidphy_lvds_mode_enable(struct inno_dsidphy * inno)527b7535a3bSWyon Bi static void inno_dsidphy_lvds_mode_enable(struct inno_dsidphy *inno)
528b7535a3bSWyon Bi {
529b7535a3bSWyon Bi 	u8 prediv = 2;
530b7535a3bSWyon Bi 	u16 fbdiv = 28;
531b7535a3bSWyon Bi 
532b7535a3bSWyon Bi 	/* Sample clock reverse direction */
533b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x08,
534b8ecfbafSChris Morgan 			SAMPLE_CLOCK_DIRECTION_MASK | LOWFRE_EN_MASK,
535b8ecfbafSChris Morgan 			SAMPLE_CLOCK_DIRECTION_REVERSE |
536b8ecfbafSChris Morgan 			PLL_OUTPUT_FREQUENCY_DIV_BY_1);
537b7535a3bSWyon Bi 
538b7535a3bSWyon Bi 	/* Select LVDS mode */
539b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_LVDS, 0x03,
540b7535a3bSWyon Bi 			MODE_ENABLE_MASK, LVDS_MODE_ENABLE);
541b7535a3bSWyon Bi 	/* Configure PLL */
542b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x03,
543b7535a3bSWyon Bi 			REG_PREDIV_MASK, REG_PREDIV(prediv));
544b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x03,
545b7535a3bSWyon Bi 			REG_FBDIV_HI_MASK, REG_FBDIV_HI(fbdiv));
546b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x04,
547b7535a3bSWyon Bi 			REG_FBDIV_LO_MASK, REG_FBDIV_LO(fbdiv));
548b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_LVDS, 0x08, 0xff, 0xfc);
549b7535a3bSWyon Bi 	/* Enable PLL and Bandgap */
550b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_LVDS, 0x0b,
551b7535a3bSWyon Bi 			LVDS_PLL_POWER_MASK | LVDS_BANDGAP_POWER_MASK,
552b7535a3bSWyon Bi 			LVDS_PLL_POWER_ON | LVDS_BANDGAP_POWER_ON);
553b7535a3bSWyon Bi 
554b7535a3bSWyon Bi 	msleep(20);
555b7535a3bSWyon Bi 
556b8ecfbafSChris Morgan 	/* Select PLL mode */
557b8ecfbafSChris Morgan 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x1e,
558b8ecfbafSChris Morgan 			PLL_MODE_SEL_MASK, PLL_MODE_SEL_LVDS_MODE);
559b8ecfbafSChris Morgan 
560b7535a3bSWyon Bi 	/* Reset LVDS digital logic */
561b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_LVDS, 0x00,
562b7535a3bSWyon Bi 			LVDS_DIGITAL_INTERNAL_RESET_MASK,
563b7535a3bSWyon Bi 			LVDS_DIGITAL_INTERNAL_RESET_ENABLE);
564b7535a3bSWyon Bi 	udelay(1);
565b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_LVDS, 0x00,
566b7535a3bSWyon Bi 			LVDS_DIGITAL_INTERNAL_RESET_MASK,
567b7535a3bSWyon Bi 			LVDS_DIGITAL_INTERNAL_RESET_DISABLE);
568b7535a3bSWyon Bi 	/* Enable LVDS digital logic */
569b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_LVDS, 0x01,
570b7535a3bSWyon Bi 			LVDS_DIGITAL_INTERNAL_ENABLE_MASK,
571b7535a3bSWyon Bi 			LVDS_DIGITAL_INTERNAL_ENABLE);
572b7535a3bSWyon Bi 	/* Enable LVDS analog driver */
573b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_LVDS, 0x0b,
574b7535a3bSWyon Bi 			LVDS_LANE_EN_MASK, LVDS_CLK_LANE_EN |
575b7535a3bSWyon Bi 			LVDS_DATA_LANE0_EN | LVDS_DATA_LANE1_EN |
576b7535a3bSWyon Bi 			LVDS_DATA_LANE2_EN | LVDS_DATA_LANE3_EN);
577b7535a3bSWyon Bi }
578b7535a3bSWyon Bi 
inno_dsidphy_power_on(struct phy * phy)579b7535a3bSWyon Bi static int inno_dsidphy_power_on(struct phy *phy)
580b7535a3bSWyon Bi {
581b7535a3bSWyon Bi 	struct inno_dsidphy *inno = phy_get_drvdata(phy);
582b7535a3bSWyon Bi 
583b7535a3bSWyon Bi 	clk_prepare_enable(inno->pclk_phy);
584f0684c1aSHeiko Stuebner 	clk_prepare_enable(inno->ref_clk);
585b7535a3bSWyon Bi 	pm_runtime_get_sync(inno->dev);
586b7535a3bSWyon Bi 
587b7535a3bSWyon Bi 	/* Bandgap power on */
588b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x00,
589b7535a3bSWyon Bi 			BANDGAP_POWER_MASK, BANDGAP_POWER_ON);
590b7535a3bSWyon Bi 	/* Enable power work */
591b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x00,
592b7535a3bSWyon Bi 			POWER_WORK_MASK, POWER_WORK_ENABLE);
593b7535a3bSWyon Bi 
594b7535a3bSWyon Bi 	switch (inno->mode) {
595b7535a3bSWyon Bi 	case PHY_MODE_MIPI_DPHY:
596b7535a3bSWyon Bi 		inno_dsidphy_mipi_mode_enable(inno);
597b7535a3bSWyon Bi 		break;
598b7535a3bSWyon Bi 	case PHY_MODE_LVDS:
599b7535a3bSWyon Bi 		inno_dsidphy_lvds_mode_enable(inno);
600b7535a3bSWyon Bi 		break;
601b7535a3bSWyon Bi 	default:
602b7535a3bSWyon Bi 		return -EINVAL;
603b7535a3bSWyon Bi 	}
604b7535a3bSWyon Bi 
605b7535a3bSWyon Bi 	return 0;
606b7535a3bSWyon Bi }
607b7535a3bSWyon Bi 
inno_dsidphy_power_off(struct phy * phy)608b7535a3bSWyon Bi static int inno_dsidphy_power_off(struct phy *phy)
609b7535a3bSWyon Bi {
610b7535a3bSWyon Bi 	struct inno_dsidphy *inno = phy_get_drvdata(phy);
611b7535a3bSWyon Bi 
612b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x00, LANE_EN_MASK, 0);
613b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x01,
614b7535a3bSWyon Bi 			REG_LDOPD_MASK | REG_PLLPD_MASK,
615b7535a3bSWyon Bi 			REG_LDOPD_POWER_DOWN | REG_PLLPD_POWER_DOWN);
616b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x00,
617b7535a3bSWyon Bi 			POWER_WORK_MASK, POWER_WORK_DISABLE);
618b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_ANALOG, 0x00,
619b7535a3bSWyon Bi 			BANDGAP_POWER_MASK, BANDGAP_POWER_DOWN);
620b7535a3bSWyon Bi 
621b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_LVDS, 0x0b, LVDS_LANE_EN_MASK, 0);
622b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_LVDS, 0x01,
623b7535a3bSWyon Bi 			LVDS_DIGITAL_INTERNAL_ENABLE_MASK,
624b7535a3bSWyon Bi 			LVDS_DIGITAL_INTERNAL_DISABLE);
625b7535a3bSWyon Bi 	phy_update_bits(inno, REGISTER_PART_LVDS, 0x0b,
626b7535a3bSWyon Bi 			LVDS_PLL_POWER_MASK | LVDS_BANDGAP_POWER_MASK,
627b7535a3bSWyon Bi 			LVDS_PLL_POWER_OFF | LVDS_BANDGAP_POWER_DOWN);
628b7535a3bSWyon Bi 
629b7535a3bSWyon Bi 	pm_runtime_put(inno->dev);
630f0684c1aSHeiko Stuebner 	clk_disable_unprepare(inno->ref_clk);
631b7535a3bSWyon Bi 	clk_disable_unprepare(inno->pclk_phy);
632b7535a3bSWyon Bi 
633b7535a3bSWyon Bi 	return 0;
634b7535a3bSWyon Bi }
635b7535a3bSWyon Bi 
inno_dsidphy_set_mode(struct phy * phy,enum phy_mode mode,int submode)636b7535a3bSWyon Bi static int inno_dsidphy_set_mode(struct phy *phy, enum phy_mode mode,
637b7535a3bSWyon Bi 				   int submode)
638b7535a3bSWyon Bi {
639b7535a3bSWyon Bi 	struct inno_dsidphy *inno = phy_get_drvdata(phy);
640b7535a3bSWyon Bi 
641b7535a3bSWyon Bi 	switch (mode) {
642b7535a3bSWyon Bi 	case PHY_MODE_MIPI_DPHY:
643b7535a3bSWyon Bi 	case PHY_MODE_LVDS:
644b7535a3bSWyon Bi 		inno->mode = mode;
645b7535a3bSWyon Bi 		break;
646b7535a3bSWyon Bi 	default:
647b7535a3bSWyon Bi 		return -EINVAL;
648b7535a3bSWyon Bi 	}
649b7535a3bSWyon Bi 
650b7535a3bSWyon Bi 	return 0;
651b7535a3bSWyon Bi }
652b7535a3bSWyon Bi 
inno_dsidphy_configure(struct phy * phy,union phy_configure_opts * opts)653f0684c1aSHeiko Stuebner static int inno_dsidphy_configure(struct phy *phy,
654f0684c1aSHeiko Stuebner 				  union phy_configure_opts *opts)
655f0684c1aSHeiko Stuebner {
656f0684c1aSHeiko Stuebner 	struct inno_dsidphy *inno = phy_get_drvdata(phy);
657f0684c1aSHeiko Stuebner 	int ret;
658f0684c1aSHeiko Stuebner 
659f0684c1aSHeiko Stuebner 	if (inno->mode != PHY_MODE_MIPI_DPHY)
660f0684c1aSHeiko Stuebner 		return -EINVAL;
661f0684c1aSHeiko Stuebner 
662f0684c1aSHeiko Stuebner 	ret = phy_mipi_dphy_config_validate(&opts->mipi_dphy);
663f0684c1aSHeiko Stuebner 	if (ret)
664f0684c1aSHeiko Stuebner 		return ret;
665f0684c1aSHeiko Stuebner 
666f0684c1aSHeiko Stuebner 	memcpy(&inno->dphy_cfg, &opts->mipi_dphy, sizeof(inno->dphy_cfg));
667f0684c1aSHeiko Stuebner 
668f0684c1aSHeiko Stuebner 	return 0;
669f0684c1aSHeiko Stuebner }
670f0684c1aSHeiko Stuebner 
671b7535a3bSWyon Bi static const struct phy_ops inno_dsidphy_ops = {
672f0684c1aSHeiko Stuebner 	.configure = inno_dsidphy_configure,
673b7535a3bSWyon Bi 	.set_mode = inno_dsidphy_set_mode,
674b7535a3bSWyon Bi 	.power_on = inno_dsidphy_power_on,
675b7535a3bSWyon Bi 	.power_off = inno_dsidphy_power_off,
676b7535a3bSWyon Bi 	.owner = THIS_MODULE,
677b7535a3bSWyon Bi };
678b7535a3bSWyon Bi 
679b8ecfbafSChris Morgan static const struct inno_video_phy_plat_data max_1ghz_video_phy_plat_data = {
680b8ecfbafSChris Morgan 	.inno_mipi_dphy_timing_table = inno_mipi_dphy_timing_table_max_1ghz,
681b8ecfbafSChris Morgan 	.num_timings = ARRAY_SIZE(inno_mipi_dphy_timing_table_max_1ghz),
682b8ecfbafSChris Morgan 	.max_rate = MAX_1GHZ,
683b8ecfbafSChris Morgan };
684b8ecfbafSChris Morgan 
685b8ecfbafSChris Morgan static const struct inno_video_phy_plat_data max_2_5ghz_video_phy_plat_data = {
686b8ecfbafSChris Morgan 	.inno_mipi_dphy_timing_table = inno_mipi_dphy_timing_table_max_2_5ghz,
687b8ecfbafSChris Morgan 	.num_timings = ARRAY_SIZE(inno_mipi_dphy_timing_table_max_2_5ghz),
688b8ecfbafSChris Morgan 	.max_rate = MAX_2_5GHZ,
689b8ecfbafSChris Morgan };
690b8ecfbafSChris Morgan 
inno_dsidphy_probe(struct platform_device * pdev)691b7535a3bSWyon Bi static int inno_dsidphy_probe(struct platform_device *pdev)
692b7535a3bSWyon Bi {
693b7535a3bSWyon Bi 	struct device *dev = &pdev->dev;
694b7535a3bSWyon Bi 	struct inno_dsidphy *inno;
695b7535a3bSWyon Bi 	struct phy_provider *phy_provider;
696b7535a3bSWyon Bi 	struct phy *phy;
697b7535a3bSWyon Bi 	int ret;
698b7535a3bSWyon Bi 
699b7535a3bSWyon Bi 	inno = devm_kzalloc(dev, sizeof(*inno), GFP_KERNEL);
700b7535a3bSWyon Bi 	if (!inno)
701b7535a3bSWyon Bi 		return -ENOMEM;
702b7535a3bSWyon Bi 
703b7535a3bSWyon Bi 	inno->dev = dev;
704b8ecfbafSChris Morgan 	inno->pdata = of_device_get_match_data(inno->dev);
705b7535a3bSWyon Bi 	platform_set_drvdata(pdev, inno);
706b7535a3bSWyon Bi 
707b7535a3bSWyon Bi 	inno->phy_base = devm_platform_ioremap_resource(pdev, 0);
708fdc355a0STiezhu Yang 	if (IS_ERR(inno->phy_base))
709fdc355a0STiezhu Yang 		return PTR_ERR(inno->phy_base);
710b7535a3bSWyon Bi 
711b7535a3bSWyon Bi 	inno->ref_clk = devm_clk_get(dev, "ref");
712b7535a3bSWyon Bi 	if (IS_ERR(inno->ref_clk)) {
713b7535a3bSWyon Bi 		ret = PTR_ERR(inno->ref_clk);
714b7535a3bSWyon Bi 		dev_err(dev, "failed to get ref clock: %d\n", ret);
715b7535a3bSWyon Bi 		return ret;
716b7535a3bSWyon Bi 	}
717b7535a3bSWyon Bi 
718b7535a3bSWyon Bi 	inno->pclk_phy = devm_clk_get(dev, "pclk");
719b7535a3bSWyon Bi 	if (IS_ERR(inno->pclk_phy)) {
720b7535a3bSWyon Bi 		ret = PTR_ERR(inno->pclk_phy);
721b7535a3bSWyon Bi 		dev_err(dev, "failed to get phy pclk: %d\n", ret);
722b7535a3bSWyon Bi 		return ret;
723b7535a3bSWyon Bi 	}
724b7535a3bSWyon Bi 
725b7535a3bSWyon Bi 	inno->rst = devm_reset_control_get(dev, "apb");
726b7535a3bSWyon Bi 	if (IS_ERR(inno->rst)) {
727b7535a3bSWyon Bi 		ret = PTR_ERR(inno->rst);
728b7535a3bSWyon Bi 		dev_err(dev, "failed to get system reset control: %d\n", ret);
729b7535a3bSWyon Bi 		return ret;
730b7535a3bSWyon Bi 	}
731b7535a3bSWyon Bi 
732b7535a3bSWyon Bi 	phy = devm_phy_create(dev, NULL, &inno_dsidphy_ops);
733b7535a3bSWyon Bi 	if (IS_ERR(phy)) {
734b7535a3bSWyon Bi 		ret = PTR_ERR(phy);
735b7535a3bSWyon Bi 		dev_err(dev, "failed to create phy: %d\n", ret);
736b7535a3bSWyon Bi 		return ret;
737b7535a3bSWyon Bi 	}
738b7535a3bSWyon Bi 
739b7535a3bSWyon Bi 	phy_set_drvdata(phy, inno);
740b7535a3bSWyon Bi 
741b7535a3bSWyon Bi 	phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
742b7535a3bSWyon Bi 	if (IS_ERR(phy_provider)) {
743b7535a3bSWyon Bi 		ret = PTR_ERR(phy_provider);
744b7535a3bSWyon Bi 		dev_err(dev, "failed to register phy provider: %d\n", ret);
745b7535a3bSWyon Bi 		return ret;
746b7535a3bSWyon Bi 	}
747b7535a3bSWyon Bi 
748b7535a3bSWyon Bi 	pm_runtime_enable(dev);
749b7535a3bSWyon Bi 
750b7535a3bSWyon Bi 	return 0;
751b7535a3bSWyon Bi }
752b7535a3bSWyon Bi 
inno_dsidphy_remove(struct platform_device * pdev)753497a3832SUwe Kleine-König static void inno_dsidphy_remove(struct platform_device *pdev)
754b7535a3bSWyon Bi {
755b7535a3bSWyon Bi 	struct inno_dsidphy *inno = platform_get_drvdata(pdev);
756b7535a3bSWyon Bi 
757b7535a3bSWyon Bi 	pm_runtime_disable(inno->dev);
758b7535a3bSWyon Bi }
759b7535a3bSWyon Bi 
760b7535a3bSWyon Bi static const struct of_device_id inno_dsidphy_of_match[] = {
761b8ecfbafSChris Morgan 	{
762b8ecfbafSChris Morgan 		.compatible = "rockchip,px30-dsi-dphy",
763b8ecfbafSChris Morgan 		.data = &max_1ghz_video_phy_plat_data,
764b8ecfbafSChris Morgan 	}, {
765b8ecfbafSChris Morgan 		.compatible = "rockchip,rk3128-dsi-dphy",
766b8ecfbafSChris Morgan 		.data = &max_1ghz_video_phy_plat_data,
767b8ecfbafSChris Morgan 	}, {
768b8ecfbafSChris Morgan 		.compatible = "rockchip,rk3368-dsi-dphy",
769b8ecfbafSChris Morgan 		.data = &max_1ghz_video_phy_plat_data,
770b8ecfbafSChris Morgan 	}, {
771b8ecfbafSChris Morgan 		.compatible = "rockchip,rk3568-dsi-dphy",
772b8ecfbafSChris Morgan 		.data = &max_2_5ghz_video_phy_plat_data,
773*dfe44a13SJagan Teki 	}, {
774*dfe44a13SJagan Teki 		.compatible = "rockchip,rv1126-dsi-dphy",
775*dfe44a13SJagan Teki 		.data = &max_2_5ghz_video_phy_plat_data,
776b8ecfbafSChris Morgan 	},
777b7535a3bSWyon Bi 	{}
778b7535a3bSWyon Bi };
779b7535a3bSWyon Bi MODULE_DEVICE_TABLE(of, inno_dsidphy_of_match);
780b7535a3bSWyon Bi 
781b7535a3bSWyon Bi static struct platform_driver inno_dsidphy_driver = {
782b7535a3bSWyon Bi 	.driver = {
783b7535a3bSWyon Bi 		.name = "inno-dsidphy",
784b7535a3bSWyon Bi 		.of_match_table	= of_match_ptr(inno_dsidphy_of_match),
785b7535a3bSWyon Bi 	},
786b7535a3bSWyon Bi 	.probe = inno_dsidphy_probe,
787497a3832SUwe Kleine-König 	.remove = inno_dsidphy_remove,
788b7535a3bSWyon Bi };
789b7535a3bSWyon Bi module_platform_driver(inno_dsidphy_driver);
790b7535a3bSWyon Bi 
791b7535a3bSWyon Bi MODULE_AUTHOR("Wyon Bi <bivvy.bi@rock-chips.com>");
792b7535a3bSWyon Bi MODULE_DESCRIPTION("Innosilicon MIPI/LVDS/TTL Video Combo PHY driver");
793b7535a3bSWyon Bi MODULE_LICENSE("GPL v2");
794