1*1da177e4SLinus Torvalds /* 2*1da177e4SLinus Torvalds * cirrus.h 1.4 1999/10/25 20:03:34 3*1da177e4SLinus Torvalds * 4*1da177e4SLinus Torvalds * The contents of this file are subject to the Mozilla Public License 5*1da177e4SLinus Torvalds * Version 1.1 (the "License"); you may not use this file except in 6*1da177e4SLinus Torvalds * compliance with the License. You may obtain a copy of the License 7*1da177e4SLinus Torvalds * at http://www.mozilla.org/MPL/ 8*1da177e4SLinus Torvalds * 9*1da177e4SLinus Torvalds * Software distributed under the License is distributed on an "AS IS" 10*1da177e4SLinus Torvalds * basis, WITHOUT WARRANTY OF ANY KIND, either express or implied. See 11*1da177e4SLinus Torvalds * the License for the specific language governing rights and 12*1da177e4SLinus Torvalds * limitations under the License. 13*1da177e4SLinus Torvalds * 14*1da177e4SLinus Torvalds * The initial developer of the original code is David A. Hinds 15*1da177e4SLinus Torvalds * <dahinds@users.sourceforge.net>. Portions created by David A. Hinds 16*1da177e4SLinus Torvalds * are Copyright (C) 1999 David A. Hinds. All Rights Reserved. 17*1da177e4SLinus Torvalds * 18*1da177e4SLinus Torvalds * Alternatively, the contents of this file may be used under the 19*1da177e4SLinus Torvalds * terms of the GNU General Public License version 2 (the "GPL"), in which 20*1da177e4SLinus Torvalds * case the provisions of the GPL are applicable instead of the 21*1da177e4SLinus Torvalds * above. If you wish to allow the use of your version of this file 22*1da177e4SLinus Torvalds * only under the terms of the GPL and not to allow others to use 23*1da177e4SLinus Torvalds * your version of this file under the MPL, indicate your decision by 24*1da177e4SLinus Torvalds * deleting the provisions above and replace them with the notice and 25*1da177e4SLinus Torvalds * other provisions required by the GPL. If you do not delete the 26*1da177e4SLinus Torvalds * provisions above, a recipient may use your version of this file 27*1da177e4SLinus Torvalds * under either the MPL or the GPL. 28*1da177e4SLinus Torvalds */ 29*1da177e4SLinus Torvalds 30*1da177e4SLinus Torvalds #ifndef _LINUX_CIRRUS_H 31*1da177e4SLinus Torvalds #define _LINUX_CIRRUS_H 32*1da177e4SLinus Torvalds 33*1da177e4SLinus Torvalds #define PD67_MISC_CTL_1 0x16 /* Misc control 1 */ 34*1da177e4SLinus Torvalds #define PD67_FIFO_CTL 0x17 /* FIFO control */ 35*1da177e4SLinus Torvalds #define PD67_MISC_CTL_2 0x1E /* Misc control 2 */ 36*1da177e4SLinus Torvalds #define PD67_CHIP_INFO 0x1f /* Chip information */ 37*1da177e4SLinus Torvalds #define PD67_ATA_CTL 0x026 /* 6730: ATA control */ 38*1da177e4SLinus Torvalds #define PD67_EXT_INDEX 0x2e /* Extension index */ 39*1da177e4SLinus Torvalds #define PD67_EXT_DATA 0x2f /* Extension data */ 40*1da177e4SLinus Torvalds 41*1da177e4SLinus Torvalds /* PD6722 extension registers -- indexed in PD67_EXT_INDEX */ 42*1da177e4SLinus Torvalds #define PD67_DATA_MASK0 0x01 /* Data mask 0 */ 43*1da177e4SLinus Torvalds #define PD67_DATA_MASK1 0x02 /* Data mask 1 */ 44*1da177e4SLinus Torvalds #define PD67_DMA_CTL 0x03 /* DMA control */ 45*1da177e4SLinus Torvalds 46*1da177e4SLinus Torvalds /* PD6730 extension registers -- indexed in PD67_EXT_INDEX */ 47*1da177e4SLinus Torvalds #define PD67_EXT_CTL_1 0x03 /* Extension control 1 */ 48*1da177e4SLinus Torvalds #define PD67_MEM_PAGE(n) ((n)+5) /* PCI window bits 31:24 */ 49*1da177e4SLinus Torvalds #define PD67_EXTERN_DATA 0x0a 50*1da177e4SLinus Torvalds #define PD67_MISC_CTL_3 0x25 51*1da177e4SLinus Torvalds #define PD67_SMB_PWR_CTL 0x26 52*1da177e4SLinus Torvalds 53*1da177e4SLinus Torvalds /* I/O window address offset */ 54*1da177e4SLinus Torvalds #define PD67_IO_OFF(w) (0x36+((w)<<1)) 55*1da177e4SLinus Torvalds 56*1da177e4SLinus Torvalds /* Timing register sets */ 57*1da177e4SLinus Torvalds #define PD67_TIME_SETUP(n) (0x3a + 3*(n)) 58*1da177e4SLinus Torvalds #define PD67_TIME_CMD(n) (0x3b + 3*(n)) 59*1da177e4SLinus Torvalds #define PD67_TIME_RECOV(n) (0x3c + 3*(n)) 60*1da177e4SLinus Torvalds 61*1da177e4SLinus Torvalds /* Flags for PD67_MISC_CTL_1 */ 62*1da177e4SLinus Torvalds #define PD67_MC1_5V_DET 0x01 /* 5v detect */ 63*1da177e4SLinus Torvalds #define PD67_MC1_MEDIA_ENA 0x01 /* 6730: Multimedia enable */ 64*1da177e4SLinus Torvalds #define PD67_MC1_VCC_3V 0x02 /* 3.3v Vcc */ 65*1da177e4SLinus Torvalds #define PD67_MC1_PULSE_MGMT 0x04 66*1da177e4SLinus Torvalds #define PD67_MC1_PULSE_IRQ 0x08 67*1da177e4SLinus Torvalds #define PD67_MC1_SPKR_ENA 0x10 68*1da177e4SLinus Torvalds #define PD67_MC1_INPACK_ENA 0x80 69*1da177e4SLinus Torvalds 70*1da177e4SLinus Torvalds /* Flags for PD67_FIFO_CTL */ 71*1da177e4SLinus Torvalds #define PD67_FIFO_EMPTY 0x80 72*1da177e4SLinus Torvalds 73*1da177e4SLinus Torvalds /* Flags for PD67_MISC_CTL_2 */ 74*1da177e4SLinus Torvalds #define PD67_MC2_FREQ_BYPASS 0x01 75*1da177e4SLinus Torvalds #define PD67_MC2_DYNAMIC_MODE 0x02 76*1da177e4SLinus Torvalds #define PD67_MC2_SUSPEND 0x04 77*1da177e4SLinus Torvalds #define PD67_MC2_5V_CORE 0x08 78*1da177e4SLinus Torvalds #define PD67_MC2_LED_ENA 0x10 /* IRQ 12 is LED enable */ 79*1da177e4SLinus Torvalds #define PD67_MC2_FAST_PCI 0x10 /* 6729: PCI bus > 25 MHz */ 80*1da177e4SLinus Torvalds #define PD67_MC2_3STATE_BIT7 0x20 /* Floppy change bit */ 81*1da177e4SLinus Torvalds #define PD67_MC2_DMA_MODE 0x40 82*1da177e4SLinus Torvalds #define PD67_MC2_IRQ15_RI 0x80 /* IRQ 15 is ring enable */ 83*1da177e4SLinus Torvalds 84*1da177e4SLinus Torvalds /* Flags for PD67_CHIP_INFO */ 85*1da177e4SLinus Torvalds #define PD67_INFO_SLOTS 0x20 /* 0 = 1 slot, 1 = 2 slots */ 86*1da177e4SLinus Torvalds #define PD67_INFO_CHIP_ID 0xc0 87*1da177e4SLinus Torvalds #define PD67_INFO_REV 0x1c 88*1da177e4SLinus Torvalds 89*1da177e4SLinus Torvalds /* Fields in PD67_TIME_* registers */ 90*1da177e4SLinus Torvalds #define PD67_TIME_SCALE 0xc0 91*1da177e4SLinus Torvalds #define PD67_TIME_SCALE_1 0x00 92*1da177e4SLinus Torvalds #define PD67_TIME_SCALE_16 0x40 93*1da177e4SLinus Torvalds #define PD67_TIME_SCALE_256 0x80 94*1da177e4SLinus Torvalds #define PD67_TIME_SCALE_4096 0xc0 95*1da177e4SLinus Torvalds #define PD67_TIME_MULT 0x3f 96*1da177e4SLinus Torvalds 97*1da177e4SLinus Torvalds /* Fields in PD67_DMA_CTL */ 98*1da177e4SLinus Torvalds #define PD67_DMA_MODE 0xc0 99*1da177e4SLinus Torvalds #define PD67_DMA_OFF 0x00 100*1da177e4SLinus Torvalds #define PD67_DMA_DREQ_INPACK 0x40 101*1da177e4SLinus Torvalds #define PD67_DMA_DREQ_WP 0x80 102*1da177e4SLinus Torvalds #define PD67_DMA_DREQ_BVD2 0xc0 103*1da177e4SLinus Torvalds #define PD67_DMA_PULLUP 0x20 /* Disable socket pullups? */ 104*1da177e4SLinus Torvalds 105*1da177e4SLinus Torvalds /* Fields in PD67_EXT_CTL_1 */ 106*1da177e4SLinus Torvalds #define PD67_EC1_VCC_PWR_LOCK 0x01 107*1da177e4SLinus Torvalds #define PD67_EC1_AUTO_PWR_CLEAR 0x02 108*1da177e4SLinus Torvalds #define PD67_EC1_LED_ENA 0x04 109*1da177e4SLinus Torvalds #define PD67_EC1_INV_CARD_IRQ 0x08 110*1da177e4SLinus Torvalds #define PD67_EC1_INV_MGMT_IRQ 0x10 111*1da177e4SLinus Torvalds #define PD67_EC1_PULLUP_CTL 0x20 112*1da177e4SLinus Torvalds 113*1da177e4SLinus Torvalds /* Fields in PD67_MISC_CTL_3 */ 114*1da177e4SLinus Torvalds #define PD67_MC3_IRQ_MASK 0x03 115*1da177e4SLinus Torvalds #define PD67_MC3_IRQ_PCPCI 0x00 116*1da177e4SLinus Torvalds #define PD67_MC3_IRQ_EXTERN 0x01 117*1da177e4SLinus Torvalds #define PD67_MC3_IRQ_PCIWAY 0x02 118*1da177e4SLinus Torvalds #define PD67_MC3_IRQ_PCI 0x03 119*1da177e4SLinus Torvalds #define PD67_MC3_PWR_MASK 0x0c 120*1da177e4SLinus Torvalds #define PD67_MC3_PWR_SERIAL 0x00 121*1da177e4SLinus Torvalds #define PD67_MC3_PWR_TI2202 0x08 122*1da177e4SLinus Torvalds #define PD67_MC3_PWR_SMB 0x0c 123*1da177e4SLinus Torvalds 124*1da177e4SLinus Torvalds /* Register definitions for Cirrus PD6832 PCI-to-CardBus bridge */ 125*1da177e4SLinus Torvalds 126*1da177e4SLinus Torvalds /* PD6832 extension registers -- indexed in PD67_EXT_INDEX */ 127*1da177e4SLinus Torvalds #define PD68_EXT_CTL_2 0x0b 128*1da177e4SLinus Torvalds #define PD68_PCI_SPACE 0x22 129*1da177e4SLinus Torvalds #define PD68_PCCARD_SPACE 0x23 130*1da177e4SLinus Torvalds #define PD68_WINDOW_TYPE 0x24 131*1da177e4SLinus Torvalds #define PD68_EXT_CSC 0x2e 132*1da177e4SLinus Torvalds #define PD68_MISC_CTL_4 0x2f 133*1da177e4SLinus Torvalds #define PD68_MISC_CTL_5 0x30 134*1da177e4SLinus Torvalds #define PD68_MISC_CTL_6 0x31 135*1da177e4SLinus Torvalds 136*1da177e4SLinus Torvalds /* Extra flags in PD67_MISC_CTL_3 */ 137*1da177e4SLinus Torvalds #define PD68_MC3_HW_SUSP 0x10 138*1da177e4SLinus Torvalds #define PD68_MC3_MM_EXPAND 0x40 139*1da177e4SLinus Torvalds #define PD68_MC3_MM_ARM 0x80 140*1da177e4SLinus Torvalds 141*1da177e4SLinus Torvalds /* Bridge Control Register */ 142*1da177e4SLinus Torvalds #define PD6832_BCR_MGMT_IRQ_ENA 0x0800 143*1da177e4SLinus Torvalds 144*1da177e4SLinus Torvalds /* Socket Number Register */ 145*1da177e4SLinus Torvalds #define PD6832_SOCKET_NUMBER 0x004c /* 8 bit */ 146*1da177e4SLinus Torvalds 147*1da177e4SLinus Torvalds #endif /* _LINUX_CIRRUS_H */ 148