139d43904SHaijun Liu // SPDX-License-Identifier: GPL-2.0-only
239d43904SHaijun Liu /*
339d43904SHaijun Liu * Copyright (c) 2021, MediaTek Inc.
439d43904SHaijun Liu * Copyright (c) 2021-2022, Intel Corporation.
539d43904SHaijun Liu *
639d43904SHaijun Liu * Authors:
739d43904SHaijun Liu * Haijun Liu <haijun.liu@mediatek.com>
839d43904SHaijun Liu * Moises Veleta <moises.veleta@intel.com>
939d43904SHaijun Liu * Ricardo Martinez <ricardo.martinez@linux.intel.com>
1039d43904SHaijun Liu *
1139d43904SHaijun Liu * Contributors:
1239d43904SHaijun Liu * Amir Hanania <amir.hanania@intel.com>
1339d43904SHaijun Liu * Andy Shevchenko <andriy.shevchenko@linux.intel.com>
1439d43904SHaijun Liu * Eliot Lee <eliot.lee@intel.com>
1539d43904SHaijun Liu * Sreehari Kancharla <sreehari.kancharla@intel.com>
1639d43904SHaijun Liu */
1739d43904SHaijun Liu
1839d43904SHaijun Liu #include <linux/bits.h>
1939d43904SHaijun Liu #include <linux/delay.h>
2039d43904SHaijun Liu #include <linux/io.h>
2139d43904SHaijun Liu #include <linux/io-64-nonatomic-lo-hi.h>
2239d43904SHaijun Liu #include <linux/types.h>
2339d43904SHaijun Liu
2439d43904SHaijun Liu #include "t7xx_cldma.h"
2539d43904SHaijun Liu
2639d43904SHaijun Liu #define ADDR_SIZE 8
2739d43904SHaijun Liu
t7xx_cldma_clear_ip_busy(struct t7xx_cldma_hw * hw_info)2839d43904SHaijun Liu void t7xx_cldma_clear_ip_busy(struct t7xx_cldma_hw *hw_info)
2939d43904SHaijun Liu {
3039d43904SHaijun Liu u32 val;
3139d43904SHaijun Liu
3239d43904SHaijun Liu val = ioread32(hw_info->ap_pdn_base + REG_CLDMA_IP_BUSY);
3339d43904SHaijun Liu val |= IP_BUSY_WAKEUP;
3439d43904SHaijun Liu iowrite32(val, hw_info->ap_pdn_base + REG_CLDMA_IP_BUSY);
3539d43904SHaijun Liu }
3639d43904SHaijun Liu
3739d43904SHaijun Liu /**
3839d43904SHaijun Liu * t7xx_cldma_hw_restore() - Restore CLDMA HW registers.
3939d43904SHaijun Liu * @hw_info: Pointer to struct t7xx_cldma_hw.
4039d43904SHaijun Liu *
4139d43904SHaijun Liu * Restore HW after resume. Writes uplink configuration for CLDMA HW.
4239d43904SHaijun Liu */
t7xx_cldma_hw_restore(struct t7xx_cldma_hw * hw_info)4339d43904SHaijun Liu void t7xx_cldma_hw_restore(struct t7xx_cldma_hw *hw_info)
4439d43904SHaijun Liu {
4539d43904SHaijun Liu u32 ul_cfg;
4639d43904SHaijun Liu
4739d43904SHaijun Liu ul_cfg = ioread32(hw_info->ap_pdn_base + REG_CLDMA_UL_CFG);
4839d43904SHaijun Liu ul_cfg &= ~UL_CFG_BIT_MODE_MASK;
4939d43904SHaijun Liu
5039d43904SHaijun Liu if (hw_info->hw_mode == MODE_BIT_64)
5139d43904SHaijun Liu ul_cfg |= UL_CFG_BIT_MODE_64;
5239d43904SHaijun Liu else if (hw_info->hw_mode == MODE_BIT_40)
5339d43904SHaijun Liu ul_cfg |= UL_CFG_BIT_MODE_40;
5439d43904SHaijun Liu else if (hw_info->hw_mode == MODE_BIT_36)
5539d43904SHaijun Liu ul_cfg |= UL_CFG_BIT_MODE_36;
5639d43904SHaijun Liu
5739d43904SHaijun Liu iowrite32(ul_cfg, hw_info->ap_pdn_base + REG_CLDMA_UL_CFG);
5839d43904SHaijun Liu /* Disable TX and RX invalid address check */
5939d43904SHaijun Liu iowrite32(UL_MEM_CHECK_DIS, hw_info->ap_pdn_base + REG_CLDMA_UL_MEM);
6039d43904SHaijun Liu iowrite32(DL_MEM_CHECK_DIS, hw_info->ap_pdn_base + REG_CLDMA_DL_MEM);
6139d43904SHaijun Liu }
6239d43904SHaijun Liu
t7xx_cldma_hw_start_queue(struct t7xx_cldma_hw * hw_info,unsigned int qno,enum mtk_txrx tx_rx)6339d43904SHaijun Liu void t7xx_cldma_hw_start_queue(struct t7xx_cldma_hw *hw_info, unsigned int qno,
6439d43904SHaijun Liu enum mtk_txrx tx_rx)
6539d43904SHaijun Liu {
6639d43904SHaijun Liu void __iomem *reg;
6739d43904SHaijun Liu u32 val;
6839d43904SHaijun Liu
6939d43904SHaijun Liu reg = tx_rx == MTK_RX ? hw_info->ap_pdn_base + REG_CLDMA_DL_START_CMD :
7039d43904SHaijun Liu hw_info->ap_pdn_base + REG_CLDMA_UL_START_CMD;
7139d43904SHaijun Liu val = qno == CLDMA_ALL_Q ? CLDMA_ALL_Q : BIT(qno);
7239d43904SHaijun Liu iowrite32(val, reg);
7339d43904SHaijun Liu }
7439d43904SHaijun Liu
t7xx_cldma_hw_start(struct t7xx_cldma_hw * hw_info)7539d43904SHaijun Liu void t7xx_cldma_hw_start(struct t7xx_cldma_hw *hw_info)
7639d43904SHaijun Liu {
7739d43904SHaijun Liu /* Enable the TX & RX interrupts */
7839d43904SHaijun Liu iowrite32(TXRX_STATUS_BITMASK, hw_info->ap_pdn_base + REG_CLDMA_L2TIMCR0);
7939d43904SHaijun Liu iowrite32(TXRX_STATUS_BITMASK, hw_info->ap_ao_base + REG_CLDMA_L2RIMCR0);
8039d43904SHaijun Liu /* Enable the empty queue interrupt */
8139d43904SHaijun Liu iowrite32(EMPTY_STATUS_BITMASK, hw_info->ap_pdn_base + REG_CLDMA_L2TIMCR0);
8239d43904SHaijun Liu iowrite32(EMPTY_STATUS_BITMASK, hw_info->ap_ao_base + REG_CLDMA_L2RIMCR0);
8339d43904SHaijun Liu }
8439d43904SHaijun Liu
t7xx_cldma_hw_reset(void __iomem * ao_base)8539d43904SHaijun Liu void t7xx_cldma_hw_reset(void __iomem *ao_base)
8639d43904SHaijun Liu {
8739d43904SHaijun Liu u32 val;
8839d43904SHaijun Liu
8939d43904SHaijun Liu val = ioread32(ao_base + REG_INFRA_RST2_SET);
9039d43904SHaijun Liu val |= RST2_PMIC_SW_RST_SET;
9139d43904SHaijun Liu iowrite32(val, ao_base + REG_INFRA_RST2_SET);
9239d43904SHaijun Liu val = ioread32(ao_base + REG_INFRA_RST4_SET);
9339d43904SHaijun Liu val |= RST4_CLDMA1_SW_RST_SET;
9439d43904SHaijun Liu iowrite32(val, ao_base + REG_INFRA_RST4_SET);
9539d43904SHaijun Liu udelay(1);
9639d43904SHaijun Liu
9739d43904SHaijun Liu val = ioread32(ao_base + REG_INFRA_RST4_CLR);
9839d43904SHaijun Liu val |= RST4_CLDMA1_SW_RST_CLR;
9939d43904SHaijun Liu iowrite32(val, ao_base + REG_INFRA_RST4_CLR);
10039d43904SHaijun Liu val = ioread32(ao_base + REG_INFRA_RST2_CLR);
10139d43904SHaijun Liu val |= RST2_PMIC_SW_RST_CLR;
10239d43904SHaijun Liu iowrite32(val, ao_base + REG_INFRA_RST2_CLR);
10339d43904SHaijun Liu }
10439d43904SHaijun Liu
t7xx_cldma_tx_addr_is_set(struct t7xx_cldma_hw * hw_info,unsigned int qno)10539d43904SHaijun Liu bool t7xx_cldma_tx_addr_is_set(struct t7xx_cldma_hw *hw_info, unsigned int qno)
10639d43904SHaijun Liu {
10739d43904SHaijun Liu u32 offset = REG_CLDMA_UL_START_ADDRL_0 + qno * ADDR_SIZE;
10839d43904SHaijun Liu
1097d5a7dd5SBjørn Mork return ioread64_lo_hi(hw_info->ap_pdn_base + offset);
11039d43904SHaijun Liu }
11139d43904SHaijun Liu
t7xx_cldma_hw_set_start_addr(struct t7xx_cldma_hw * hw_info,unsigned int qno,u64 address,enum mtk_txrx tx_rx)11239d43904SHaijun Liu void t7xx_cldma_hw_set_start_addr(struct t7xx_cldma_hw *hw_info, unsigned int qno, u64 address,
11339d43904SHaijun Liu enum mtk_txrx tx_rx)
11439d43904SHaijun Liu {
11539d43904SHaijun Liu u32 offset = qno * ADDR_SIZE;
11639d43904SHaijun Liu void __iomem *reg;
11739d43904SHaijun Liu
11839d43904SHaijun Liu reg = tx_rx == MTK_RX ? hw_info->ap_ao_base + REG_CLDMA_DL_START_ADDRL_0 :
11939d43904SHaijun Liu hw_info->ap_pdn_base + REG_CLDMA_UL_START_ADDRL_0;
1207d5a7dd5SBjørn Mork iowrite64_lo_hi(address, reg + offset);
12139d43904SHaijun Liu }
12239d43904SHaijun Liu
t7xx_cldma_hw_resume_queue(struct t7xx_cldma_hw * hw_info,unsigned int qno,enum mtk_txrx tx_rx)12339d43904SHaijun Liu void t7xx_cldma_hw_resume_queue(struct t7xx_cldma_hw *hw_info, unsigned int qno,
12439d43904SHaijun Liu enum mtk_txrx tx_rx)
12539d43904SHaijun Liu {
12639d43904SHaijun Liu void __iomem *base = hw_info->ap_pdn_base;
12739d43904SHaijun Liu
12839d43904SHaijun Liu if (tx_rx == MTK_RX)
12939d43904SHaijun Liu iowrite32(BIT(qno), base + REG_CLDMA_DL_RESUME_CMD);
13039d43904SHaijun Liu else
13139d43904SHaijun Liu iowrite32(BIT(qno), base + REG_CLDMA_UL_RESUME_CMD);
13239d43904SHaijun Liu }
13339d43904SHaijun Liu
t7xx_cldma_hw_queue_status(struct t7xx_cldma_hw * hw_info,unsigned int qno,enum mtk_txrx tx_rx)13439d43904SHaijun Liu unsigned int t7xx_cldma_hw_queue_status(struct t7xx_cldma_hw *hw_info, unsigned int qno,
13539d43904SHaijun Liu enum mtk_txrx tx_rx)
13639d43904SHaijun Liu {
13739d43904SHaijun Liu void __iomem *reg;
13839d43904SHaijun Liu u32 mask, val;
13939d43904SHaijun Liu
14039d43904SHaijun Liu mask = qno == CLDMA_ALL_Q ? CLDMA_ALL_Q : BIT(qno);
14139d43904SHaijun Liu reg = tx_rx == MTK_RX ? hw_info->ap_ao_base + REG_CLDMA_DL_STATUS :
14239d43904SHaijun Liu hw_info->ap_pdn_base + REG_CLDMA_UL_STATUS;
14339d43904SHaijun Liu val = ioread32(reg);
14439d43904SHaijun Liu
14539d43904SHaijun Liu return val & mask;
14639d43904SHaijun Liu }
14739d43904SHaijun Liu
t7xx_cldma_hw_tx_done(struct t7xx_cldma_hw * hw_info,unsigned int bitmask)14839d43904SHaijun Liu void t7xx_cldma_hw_tx_done(struct t7xx_cldma_hw *hw_info, unsigned int bitmask)
14939d43904SHaijun Liu {
15039d43904SHaijun Liu unsigned int ch_id;
15139d43904SHaijun Liu
15239d43904SHaijun Liu ch_id = ioread32(hw_info->ap_pdn_base + REG_CLDMA_L2TISAR0);
15339d43904SHaijun Liu ch_id &= bitmask;
15439d43904SHaijun Liu /* Clear the ch IDs in the TX interrupt status register */
15539d43904SHaijun Liu iowrite32(ch_id, hw_info->ap_pdn_base + REG_CLDMA_L2TISAR0);
15639d43904SHaijun Liu ioread32(hw_info->ap_pdn_base + REG_CLDMA_L2TISAR0);
15739d43904SHaijun Liu }
15839d43904SHaijun Liu
t7xx_cldma_hw_rx_done(struct t7xx_cldma_hw * hw_info,unsigned int bitmask)15939d43904SHaijun Liu void t7xx_cldma_hw_rx_done(struct t7xx_cldma_hw *hw_info, unsigned int bitmask)
16039d43904SHaijun Liu {
16139d43904SHaijun Liu unsigned int ch_id;
16239d43904SHaijun Liu
16339d43904SHaijun Liu ch_id = ioread32(hw_info->ap_pdn_base + REG_CLDMA_L2RISAR0);
16439d43904SHaijun Liu ch_id &= bitmask;
16539d43904SHaijun Liu /* Clear the ch IDs in the RX interrupt status register */
16639d43904SHaijun Liu iowrite32(ch_id, hw_info->ap_pdn_base + REG_CLDMA_L2RISAR0);
16739d43904SHaijun Liu ioread32(hw_info->ap_pdn_base + REG_CLDMA_L2RISAR0);
16839d43904SHaijun Liu }
16939d43904SHaijun Liu
t7xx_cldma_hw_int_status(struct t7xx_cldma_hw * hw_info,unsigned int bitmask,enum mtk_txrx tx_rx)17039d43904SHaijun Liu unsigned int t7xx_cldma_hw_int_status(struct t7xx_cldma_hw *hw_info, unsigned int bitmask,
17139d43904SHaijun Liu enum mtk_txrx tx_rx)
17239d43904SHaijun Liu {
17339d43904SHaijun Liu void __iomem *reg;
17439d43904SHaijun Liu u32 val;
17539d43904SHaijun Liu
17639d43904SHaijun Liu reg = tx_rx == MTK_RX ? hw_info->ap_pdn_base + REG_CLDMA_L2RISAR0 :
17739d43904SHaijun Liu hw_info->ap_pdn_base + REG_CLDMA_L2TISAR0;
17839d43904SHaijun Liu val = ioread32(reg);
17939d43904SHaijun Liu return val & bitmask;
18039d43904SHaijun Liu }
18139d43904SHaijun Liu
t7xx_cldma_hw_irq_dis_txrx(struct t7xx_cldma_hw * hw_info,unsigned int qno,enum mtk_txrx tx_rx)18239d43904SHaijun Liu void t7xx_cldma_hw_irq_dis_txrx(struct t7xx_cldma_hw *hw_info, unsigned int qno,
18339d43904SHaijun Liu enum mtk_txrx tx_rx)
18439d43904SHaijun Liu {
18539d43904SHaijun Liu void __iomem *reg;
18639d43904SHaijun Liu u32 val;
18739d43904SHaijun Liu
18839d43904SHaijun Liu reg = tx_rx == MTK_RX ? hw_info->ap_ao_base + REG_CLDMA_L2RIMSR0 :
18939d43904SHaijun Liu hw_info->ap_pdn_base + REG_CLDMA_L2TIMSR0;
19039d43904SHaijun Liu val = qno == CLDMA_ALL_Q ? CLDMA_ALL_Q : BIT(qno);
19139d43904SHaijun Liu iowrite32(val, reg);
19239d43904SHaijun Liu }
19339d43904SHaijun Liu
t7xx_cldma_hw_irq_dis_eq(struct t7xx_cldma_hw * hw_info,unsigned int qno,enum mtk_txrx tx_rx)19439d43904SHaijun Liu void t7xx_cldma_hw_irq_dis_eq(struct t7xx_cldma_hw *hw_info, unsigned int qno, enum mtk_txrx tx_rx)
19539d43904SHaijun Liu {
19639d43904SHaijun Liu void __iomem *reg;
19739d43904SHaijun Liu u32 val;
19839d43904SHaijun Liu
19939d43904SHaijun Liu reg = tx_rx == MTK_RX ? hw_info->ap_ao_base + REG_CLDMA_L2RIMSR0 :
20039d43904SHaijun Liu hw_info->ap_pdn_base + REG_CLDMA_L2TIMSR0;
20139d43904SHaijun Liu val = qno == CLDMA_ALL_Q ? CLDMA_ALL_Q : BIT(qno);
20239d43904SHaijun Liu iowrite32(val << EQ_STA_BIT_OFFSET, reg);
20339d43904SHaijun Liu }
20439d43904SHaijun Liu
t7xx_cldma_hw_irq_en_txrx(struct t7xx_cldma_hw * hw_info,unsigned int qno,enum mtk_txrx tx_rx)20539d43904SHaijun Liu void t7xx_cldma_hw_irq_en_txrx(struct t7xx_cldma_hw *hw_info, unsigned int qno,
20639d43904SHaijun Liu enum mtk_txrx tx_rx)
20739d43904SHaijun Liu {
20839d43904SHaijun Liu void __iomem *reg;
20939d43904SHaijun Liu u32 val;
21039d43904SHaijun Liu
21139d43904SHaijun Liu reg = tx_rx == MTK_RX ? hw_info->ap_ao_base + REG_CLDMA_L2RIMCR0 :
21239d43904SHaijun Liu hw_info->ap_pdn_base + REG_CLDMA_L2TIMCR0;
21339d43904SHaijun Liu val = qno == CLDMA_ALL_Q ? CLDMA_ALL_Q : BIT(qno);
21439d43904SHaijun Liu iowrite32(val, reg);
21539d43904SHaijun Liu }
21639d43904SHaijun Liu
t7xx_cldma_hw_irq_en_eq(struct t7xx_cldma_hw * hw_info,unsigned int qno,enum mtk_txrx tx_rx)21739d43904SHaijun Liu void t7xx_cldma_hw_irq_en_eq(struct t7xx_cldma_hw *hw_info, unsigned int qno, enum mtk_txrx tx_rx)
21839d43904SHaijun Liu {
21939d43904SHaijun Liu void __iomem *reg;
22039d43904SHaijun Liu u32 val;
22139d43904SHaijun Liu
22239d43904SHaijun Liu reg = tx_rx == MTK_RX ? hw_info->ap_ao_base + REG_CLDMA_L2RIMCR0 :
22339d43904SHaijun Liu hw_info->ap_pdn_base + REG_CLDMA_L2TIMCR0;
22439d43904SHaijun Liu val = qno == CLDMA_ALL_Q ? CLDMA_ALL_Q : BIT(qno);
22539d43904SHaijun Liu iowrite32(val << EQ_STA_BIT_OFFSET, reg);
22639d43904SHaijun Liu }
22739d43904SHaijun Liu
22839d43904SHaijun Liu /**
22939d43904SHaijun Liu * t7xx_cldma_hw_init() - Initialize CLDMA HW.
23039d43904SHaijun Liu * @hw_info: Pointer to struct t7xx_cldma_hw.
23139d43904SHaijun Liu *
23239d43904SHaijun Liu * Write uplink and downlink configuration to CLDMA HW.
23339d43904SHaijun Liu */
t7xx_cldma_hw_init(struct t7xx_cldma_hw * hw_info)23439d43904SHaijun Liu void t7xx_cldma_hw_init(struct t7xx_cldma_hw *hw_info)
23539d43904SHaijun Liu {
23639d43904SHaijun Liu u32 ul_cfg, dl_cfg;
23739d43904SHaijun Liu
23839d43904SHaijun Liu ul_cfg = ioread32(hw_info->ap_pdn_base + REG_CLDMA_UL_CFG);
23939d43904SHaijun Liu dl_cfg = ioread32(hw_info->ap_ao_base + REG_CLDMA_DL_CFG);
24039d43904SHaijun Liu /* Configure the DRAM address mode */
24139d43904SHaijun Liu ul_cfg &= ~UL_CFG_BIT_MODE_MASK;
24239d43904SHaijun Liu dl_cfg &= ~DL_CFG_BIT_MODE_MASK;
24339d43904SHaijun Liu
24439d43904SHaijun Liu if (hw_info->hw_mode == MODE_BIT_64) {
24539d43904SHaijun Liu ul_cfg |= UL_CFG_BIT_MODE_64;
24639d43904SHaijun Liu dl_cfg |= DL_CFG_BIT_MODE_64;
24739d43904SHaijun Liu } else if (hw_info->hw_mode == MODE_BIT_40) {
24839d43904SHaijun Liu ul_cfg |= UL_CFG_BIT_MODE_40;
24939d43904SHaijun Liu dl_cfg |= DL_CFG_BIT_MODE_40;
25039d43904SHaijun Liu } else if (hw_info->hw_mode == MODE_BIT_36) {
25139d43904SHaijun Liu ul_cfg |= UL_CFG_BIT_MODE_36;
25239d43904SHaijun Liu dl_cfg |= DL_CFG_BIT_MODE_36;
25339d43904SHaijun Liu }
25439d43904SHaijun Liu
25539d43904SHaijun Liu iowrite32(ul_cfg, hw_info->ap_pdn_base + REG_CLDMA_UL_CFG);
25639d43904SHaijun Liu dl_cfg |= DL_CFG_UP_HW_LAST;
25739d43904SHaijun Liu iowrite32(dl_cfg, hw_info->ap_ao_base + REG_CLDMA_DL_CFG);
25839d43904SHaijun Liu iowrite32(0, hw_info->ap_ao_base + REG_CLDMA_INT_MASK);
25939d43904SHaijun Liu iowrite32(BUSY_MASK_MD, hw_info->ap_ao_base + REG_CLDMA_BUSY_MASK);
26039d43904SHaijun Liu iowrite32(UL_MEM_CHECK_DIS, hw_info->ap_pdn_base + REG_CLDMA_UL_MEM);
26139d43904SHaijun Liu iowrite32(DL_MEM_CHECK_DIS, hw_info->ap_pdn_base + REG_CLDMA_DL_MEM);
26239d43904SHaijun Liu }
26339d43904SHaijun Liu
t7xx_cldma_hw_stop_all_qs(struct t7xx_cldma_hw * hw_info,enum mtk_txrx tx_rx)26439d43904SHaijun Liu void t7xx_cldma_hw_stop_all_qs(struct t7xx_cldma_hw *hw_info, enum mtk_txrx tx_rx)
26539d43904SHaijun Liu {
26639d43904SHaijun Liu void __iomem *reg;
26739d43904SHaijun Liu
26839d43904SHaijun Liu reg = tx_rx == MTK_RX ? hw_info->ap_pdn_base + REG_CLDMA_DL_STOP_CMD :
26939d43904SHaijun Liu hw_info->ap_pdn_base + REG_CLDMA_UL_STOP_CMD;
27039d43904SHaijun Liu iowrite32(CLDMA_ALL_Q, reg);
27139d43904SHaijun Liu }
27239d43904SHaijun Liu
t7xx_cldma_hw_stop(struct t7xx_cldma_hw * hw_info,enum mtk_txrx tx_rx)27339d43904SHaijun Liu void t7xx_cldma_hw_stop(struct t7xx_cldma_hw *hw_info, enum mtk_txrx tx_rx)
27439d43904SHaijun Liu {
27539d43904SHaijun Liu void __iomem *reg;
27639d43904SHaijun Liu
27739d43904SHaijun Liu reg = tx_rx == MTK_RX ? hw_info->ap_ao_base + REG_CLDMA_L2RIMSR0 :
27839d43904SHaijun Liu hw_info->ap_pdn_base + REG_CLDMA_L2TIMSR0;
27939d43904SHaijun Liu iowrite32(TXRX_STATUS_BITMASK, reg);
28039d43904SHaijun Liu iowrite32(EMPTY_STATUS_BITMASK, reg);
28139d43904SHaijun Liu }
282