1*d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2a910e4a9SSolomon Peachy /* 3a910e4a9SSolomon Peachy * Low-level device IO routines for ST-Ericsson CW1200 drivers 4a910e4a9SSolomon Peachy * 5a910e4a9SSolomon Peachy * Copyright (c) 2010, ST-Ericsson 6a910e4a9SSolomon Peachy * Author: Dmitry Tarnyagin <dmitry.tarnyagin@lockless.no> 7a910e4a9SSolomon Peachy * 8a910e4a9SSolomon Peachy * Based on: 9a910e4a9SSolomon Peachy * ST-Ericsson UMAC CW1200 driver, which is 10a910e4a9SSolomon Peachy * Copyright (c) 2010, ST-Ericsson 11a910e4a9SSolomon Peachy * Author: Ajitpal Singh <ajitpal.singh@lockless.no> 12a910e4a9SSolomon Peachy */ 13a910e4a9SSolomon Peachy 14a910e4a9SSolomon Peachy #include <linux/types.h> 15a910e4a9SSolomon Peachy 16a910e4a9SSolomon Peachy #include "cw1200.h" 17a910e4a9SSolomon Peachy #include "hwio.h" 18911373ccSSolomon Peachy #include "hwbus.h" 19a910e4a9SSolomon Peachy 20a910e4a9SSolomon Peachy /* Sdio addr is 4*spi_addr */ 21a910e4a9SSolomon Peachy #define SPI_REG_ADDR_TO_SDIO(spi_reg_addr) ((spi_reg_addr) << 2) 22a910e4a9SSolomon Peachy #define SDIO_ADDR17BIT(buf_id, mpf, rfu, reg_id_ofs) \ 23a910e4a9SSolomon Peachy ((((buf_id) & 0x1F) << 7) \ 24a910e4a9SSolomon Peachy | (((mpf) & 1) << 6) \ 25a910e4a9SSolomon Peachy | (((rfu) & 1) << 5) \ 26a910e4a9SSolomon Peachy | (((reg_id_ofs) & 0x1F) << 0)) 27a910e4a9SSolomon Peachy #define MAX_RETRY 3 28a910e4a9SSolomon Peachy 29a910e4a9SSolomon Peachy 30a910e4a9SSolomon Peachy static int __cw1200_reg_read(struct cw1200_common *priv, u16 addr, 31a910e4a9SSolomon Peachy void *buf, size_t buf_len, int buf_id) 32a910e4a9SSolomon Peachy { 33a910e4a9SSolomon Peachy u16 addr_sdio; 34a910e4a9SSolomon Peachy u32 sdio_reg_addr_17bit; 35a910e4a9SSolomon Peachy 36a910e4a9SSolomon Peachy /* Check if buffer is aligned to 4 byte boundary */ 37a910e4a9SSolomon Peachy if (WARN_ON(((unsigned long)buf & 3) && (buf_len > 4))) { 38a910e4a9SSolomon Peachy pr_err("buffer is not aligned.\n"); 39a910e4a9SSolomon Peachy return -EINVAL; 40a910e4a9SSolomon Peachy } 41a910e4a9SSolomon Peachy 42a910e4a9SSolomon Peachy /* Convert to SDIO Register Address */ 43a910e4a9SSolomon Peachy addr_sdio = SPI_REG_ADDR_TO_SDIO(addr); 44a910e4a9SSolomon Peachy sdio_reg_addr_17bit = SDIO_ADDR17BIT(buf_id, 0, 0, addr_sdio); 45a910e4a9SSolomon Peachy 46911373ccSSolomon Peachy return priv->hwbus_ops->hwbus_memcpy_fromio(priv->hwbus_priv, 47a910e4a9SSolomon Peachy sdio_reg_addr_17bit, 48a910e4a9SSolomon Peachy buf, buf_len); 49a910e4a9SSolomon Peachy } 50a910e4a9SSolomon Peachy 51a910e4a9SSolomon Peachy static int __cw1200_reg_write(struct cw1200_common *priv, u16 addr, 52a910e4a9SSolomon Peachy const void *buf, size_t buf_len, int buf_id) 53a910e4a9SSolomon Peachy { 54a910e4a9SSolomon Peachy u16 addr_sdio; 55a910e4a9SSolomon Peachy u32 sdio_reg_addr_17bit; 56a910e4a9SSolomon Peachy 57a910e4a9SSolomon Peachy /* Convert to SDIO Register Address */ 58a910e4a9SSolomon Peachy addr_sdio = SPI_REG_ADDR_TO_SDIO(addr); 59a910e4a9SSolomon Peachy sdio_reg_addr_17bit = SDIO_ADDR17BIT(buf_id, 0, 0, addr_sdio); 60a910e4a9SSolomon Peachy 61911373ccSSolomon Peachy return priv->hwbus_ops->hwbus_memcpy_toio(priv->hwbus_priv, 62a910e4a9SSolomon Peachy sdio_reg_addr_17bit, 63a910e4a9SSolomon Peachy buf, buf_len); 64a910e4a9SSolomon Peachy } 65a910e4a9SSolomon Peachy 66a910e4a9SSolomon Peachy static inline int __cw1200_reg_read_32(struct cw1200_common *priv, 67a910e4a9SSolomon Peachy u16 addr, u32 *val) 68a910e4a9SSolomon Peachy { 697258416cSSolomon Peachy __le32 tmp; 707258416cSSolomon Peachy int i = __cw1200_reg_read(priv, addr, &tmp, sizeof(tmp), 0); 717258416cSSolomon Peachy *val = le32_to_cpu(tmp); 72a910e4a9SSolomon Peachy return i; 73a910e4a9SSolomon Peachy } 74a910e4a9SSolomon Peachy 75a910e4a9SSolomon Peachy static inline int __cw1200_reg_write_32(struct cw1200_common *priv, 76a910e4a9SSolomon Peachy u16 addr, u32 val) 77a910e4a9SSolomon Peachy { 787258416cSSolomon Peachy __le32 tmp = cpu_to_le32(val); 797258416cSSolomon Peachy return __cw1200_reg_write(priv, addr, &tmp, sizeof(tmp), 0); 80a910e4a9SSolomon Peachy } 81a910e4a9SSolomon Peachy 82a910e4a9SSolomon Peachy static inline int __cw1200_reg_read_16(struct cw1200_common *priv, 83a910e4a9SSolomon Peachy u16 addr, u16 *val) 84a910e4a9SSolomon Peachy { 857258416cSSolomon Peachy __le16 tmp; 867258416cSSolomon Peachy int i = __cw1200_reg_read(priv, addr, &tmp, sizeof(tmp), 0); 877258416cSSolomon Peachy *val = le16_to_cpu(tmp); 88a910e4a9SSolomon Peachy return i; 89a910e4a9SSolomon Peachy } 90a910e4a9SSolomon Peachy 91a910e4a9SSolomon Peachy static inline int __cw1200_reg_write_16(struct cw1200_common *priv, 92a910e4a9SSolomon Peachy u16 addr, u16 val) 93a910e4a9SSolomon Peachy { 947258416cSSolomon Peachy __le16 tmp = cpu_to_le16(val); 957258416cSSolomon Peachy return __cw1200_reg_write(priv, addr, &tmp, sizeof(tmp), 0); 96a910e4a9SSolomon Peachy } 97a910e4a9SSolomon Peachy 98a910e4a9SSolomon Peachy int cw1200_reg_read(struct cw1200_common *priv, u16 addr, void *buf, 99a910e4a9SSolomon Peachy size_t buf_len) 100a910e4a9SSolomon Peachy { 101a910e4a9SSolomon Peachy int ret; 102911373ccSSolomon Peachy priv->hwbus_ops->lock(priv->hwbus_priv); 103a910e4a9SSolomon Peachy ret = __cw1200_reg_read(priv, addr, buf, buf_len, 0); 104911373ccSSolomon Peachy priv->hwbus_ops->unlock(priv->hwbus_priv); 105a910e4a9SSolomon Peachy return ret; 106a910e4a9SSolomon Peachy } 107a910e4a9SSolomon Peachy 108a910e4a9SSolomon Peachy int cw1200_reg_write(struct cw1200_common *priv, u16 addr, const void *buf, 109a910e4a9SSolomon Peachy size_t buf_len) 110a910e4a9SSolomon Peachy { 111a910e4a9SSolomon Peachy int ret; 112911373ccSSolomon Peachy priv->hwbus_ops->lock(priv->hwbus_priv); 113a910e4a9SSolomon Peachy ret = __cw1200_reg_write(priv, addr, buf, buf_len, 0); 114911373ccSSolomon Peachy priv->hwbus_ops->unlock(priv->hwbus_priv); 115a910e4a9SSolomon Peachy return ret; 116a910e4a9SSolomon Peachy } 117a910e4a9SSolomon Peachy 118a910e4a9SSolomon Peachy int cw1200_data_read(struct cw1200_common *priv, void *buf, size_t buf_len) 119a910e4a9SSolomon Peachy { 120a910e4a9SSolomon Peachy int ret, retry = 1; 121a910e4a9SSolomon Peachy int buf_id_rx = priv->buf_id_rx; 122a910e4a9SSolomon Peachy 123911373ccSSolomon Peachy priv->hwbus_ops->lock(priv->hwbus_priv); 124a910e4a9SSolomon Peachy 125a910e4a9SSolomon Peachy while (retry <= MAX_RETRY) { 126a910e4a9SSolomon Peachy ret = __cw1200_reg_read(priv, 127a910e4a9SSolomon Peachy ST90TDS_IN_OUT_QUEUE_REG_ID, buf, 128a910e4a9SSolomon Peachy buf_len, buf_id_rx + 1); 129a910e4a9SSolomon Peachy if (!ret) { 130a910e4a9SSolomon Peachy buf_id_rx = (buf_id_rx + 1) & 3; 131a910e4a9SSolomon Peachy priv->buf_id_rx = buf_id_rx; 132a910e4a9SSolomon Peachy break; 133a910e4a9SSolomon Peachy } else { 134a910e4a9SSolomon Peachy retry++; 135a910e4a9SSolomon Peachy mdelay(1); 136a910e4a9SSolomon Peachy pr_err("error :[%d]\n", ret); 137a910e4a9SSolomon Peachy } 138a910e4a9SSolomon Peachy } 139a910e4a9SSolomon Peachy 140911373ccSSolomon Peachy priv->hwbus_ops->unlock(priv->hwbus_priv); 141a910e4a9SSolomon Peachy return ret; 142a910e4a9SSolomon Peachy } 143a910e4a9SSolomon Peachy 144a910e4a9SSolomon Peachy int cw1200_data_write(struct cw1200_common *priv, const void *buf, 145a910e4a9SSolomon Peachy size_t buf_len) 146a910e4a9SSolomon Peachy { 147a910e4a9SSolomon Peachy int ret, retry = 1; 148a910e4a9SSolomon Peachy int buf_id_tx = priv->buf_id_tx; 149a910e4a9SSolomon Peachy 150911373ccSSolomon Peachy priv->hwbus_ops->lock(priv->hwbus_priv); 151a910e4a9SSolomon Peachy 152a910e4a9SSolomon Peachy while (retry <= MAX_RETRY) { 153a910e4a9SSolomon Peachy ret = __cw1200_reg_write(priv, 154a910e4a9SSolomon Peachy ST90TDS_IN_OUT_QUEUE_REG_ID, buf, 155a910e4a9SSolomon Peachy buf_len, buf_id_tx); 156a910e4a9SSolomon Peachy if (!ret) { 157a910e4a9SSolomon Peachy buf_id_tx = (buf_id_tx + 1) & 31; 158a910e4a9SSolomon Peachy priv->buf_id_tx = buf_id_tx; 159a910e4a9SSolomon Peachy break; 160a910e4a9SSolomon Peachy } else { 161a910e4a9SSolomon Peachy retry++; 162a910e4a9SSolomon Peachy mdelay(1); 163a910e4a9SSolomon Peachy pr_err("error :[%d]\n", ret); 164a910e4a9SSolomon Peachy } 165a910e4a9SSolomon Peachy } 166a910e4a9SSolomon Peachy 167911373ccSSolomon Peachy priv->hwbus_ops->unlock(priv->hwbus_priv); 168a910e4a9SSolomon Peachy return ret; 169a910e4a9SSolomon Peachy } 170a910e4a9SSolomon Peachy 171a910e4a9SSolomon Peachy int cw1200_indirect_read(struct cw1200_common *priv, u32 addr, void *buf, 172a910e4a9SSolomon Peachy size_t buf_len, u32 prefetch, u16 port_addr) 173a910e4a9SSolomon Peachy { 174a910e4a9SSolomon Peachy u32 val32 = 0; 175a910e4a9SSolomon Peachy int i, ret; 176a910e4a9SSolomon Peachy 177a910e4a9SSolomon Peachy if ((buf_len / 2) >= 0x1000) { 178a910e4a9SSolomon Peachy pr_err("Can't read more than 0xfff words.\n"); 179a910e4a9SSolomon Peachy return -EINVAL; 180a910e4a9SSolomon Peachy } 181a910e4a9SSolomon Peachy 182911373ccSSolomon Peachy priv->hwbus_ops->lock(priv->hwbus_priv); 183a910e4a9SSolomon Peachy /* Write address */ 184a910e4a9SSolomon Peachy ret = __cw1200_reg_write_32(priv, ST90TDS_SRAM_BASE_ADDR_REG_ID, addr); 185a910e4a9SSolomon Peachy if (ret < 0) { 186a910e4a9SSolomon Peachy pr_err("Can't write address register.\n"); 187a910e4a9SSolomon Peachy goto out; 188a910e4a9SSolomon Peachy } 189a910e4a9SSolomon Peachy 190a910e4a9SSolomon Peachy /* Read CONFIG Register Value - We will read 32 bits */ 191a910e4a9SSolomon Peachy ret = __cw1200_reg_read_32(priv, ST90TDS_CONFIG_REG_ID, &val32); 192a910e4a9SSolomon Peachy if (ret < 0) { 193a910e4a9SSolomon Peachy pr_err("Can't read config register.\n"); 194a910e4a9SSolomon Peachy goto out; 195a910e4a9SSolomon Peachy } 196a910e4a9SSolomon Peachy 197a910e4a9SSolomon Peachy /* Set PREFETCH bit */ 198a910e4a9SSolomon Peachy ret = __cw1200_reg_write_32(priv, ST90TDS_CONFIG_REG_ID, 199a910e4a9SSolomon Peachy val32 | prefetch); 200a910e4a9SSolomon Peachy if (ret < 0) { 201a910e4a9SSolomon Peachy pr_err("Can't write prefetch bit.\n"); 202a910e4a9SSolomon Peachy goto out; 203a910e4a9SSolomon Peachy } 204a910e4a9SSolomon Peachy 205a910e4a9SSolomon Peachy /* Check for PRE-FETCH bit to be cleared */ 206a910e4a9SSolomon Peachy for (i = 0; i < 20; i++) { 207a910e4a9SSolomon Peachy ret = __cw1200_reg_read_32(priv, ST90TDS_CONFIG_REG_ID, &val32); 208a910e4a9SSolomon Peachy if (ret < 0) { 209a910e4a9SSolomon Peachy pr_err("Can't check prefetch bit.\n"); 210a910e4a9SSolomon Peachy goto out; 211a910e4a9SSolomon Peachy } 212a910e4a9SSolomon Peachy if (!(val32 & prefetch)) 213a910e4a9SSolomon Peachy break; 214a910e4a9SSolomon Peachy 215a910e4a9SSolomon Peachy mdelay(i); 216a910e4a9SSolomon Peachy } 217a910e4a9SSolomon Peachy 218a910e4a9SSolomon Peachy if (val32 & prefetch) { 219a910e4a9SSolomon Peachy pr_err("Prefetch bit is not cleared.\n"); 220a910e4a9SSolomon Peachy goto out; 221a910e4a9SSolomon Peachy } 222a910e4a9SSolomon Peachy 223a910e4a9SSolomon Peachy /* Read data port */ 224a910e4a9SSolomon Peachy ret = __cw1200_reg_read(priv, port_addr, buf, buf_len, 0); 225a910e4a9SSolomon Peachy if (ret < 0) { 226a910e4a9SSolomon Peachy pr_err("Can't read data port.\n"); 227a910e4a9SSolomon Peachy goto out; 228a910e4a9SSolomon Peachy } 229a910e4a9SSolomon Peachy 230a910e4a9SSolomon Peachy out: 231911373ccSSolomon Peachy priv->hwbus_ops->unlock(priv->hwbus_priv); 232a910e4a9SSolomon Peachy return ret; 233a910e4a9SSolomon Peachy } 234a910e4a9SSolomon Peachy 235a910e4a9SSolomon Peachy int cw1200_apb_write(struct cw1200_common *priv, u32 addr, const void *buf, 236a910e4a9SSolomon Peachy size_t buf_len) 237a910e4a9SSolomon Peachy { 238a910e4a9SSolomon Peachy int ret; 239a910e4a9SSolomon Peachy 240a910e4a9SSolomon Peachy if ((buf_len / 2) >= 0x1000) { 241a910e4a9SSolomon Peachy pr_err("Can't write more than 0xfff words.\n"); 242a910e4a9SSolomon Peachy return -EINVAL; 243a910e4a9SSolomon Peachy } 244a910e4a9SSolomon Peachy 245911373ccSSolomon Peachy priv->hwbus_ops->lock(priv->hwbus_priv); 246a910e4a9SSolomon Peachy 247a910e4a9SSolomon Peachy /* Write address */ 248a910e4a9SSolomon Peachy ret = __cw1200_reg_write_32(priv, ST90TDS_SRAM_BASE_ADDR_REG_ID, addr); 249a910e4a9SSolomon Peachy if (ret < 0) { 250a910e4a9SSolomon Peachy pr_err("Can't write address register.\n"); 251a910e4a9SSolomon Peachy goto out; 252a910e4a9SSolomon Peachy } 253a910e4a9SSolomon Peachy 254a910e4a9SSolomon Peachy /* Write data port */ 255a910e4a9SSolomon Peachy ret = __cw1200_reg_write(priv, ST90TDS_SRAM_DPORT_REG_ID, 256a910e4a9SSolomon Peachy buf, buf_len, 0); 257a910e4a9SSolomon Peachy if (ret < 0) { 258a910e4a9SSolomon Peachy pr_err("Can't write data port.\n"); 259a910e4a9SSolomon Peachy goto out; 260a910e4a9SSolomon Peachy } 261a910e4a9SSolomon Peachy 262a910e4a9SSolomon Peachy out: 263911373ccSSolomon Peachy priv->hwbus_ops->unlock(priv->hwbus_priv); 264a910e4a9SSolomon Peachy return ret; 265a910e4a9SSolomon Peachy } 266a910e4a9SSolomon Peachy 267a910e4a9SSolomon Peachy int __cw1200_irq_enable(struct cw1200_common *priv, int enable) 268a910e4a9SSolomon Peachy { 269a910e4a9SSolomon Peachy u32 val32; 270a910e4a9SSolomon Peachy u16 val16; 271a910e4a9SSolomon Peachy int ret; 272a910e4a9SSolomon Peachy 273a910e4a9SSolomon Peachy if (HIF_8601_SILICON == priv->hw_type) { 274a910e4a9SSolomon Peachy ret = __cw1200_reg_read_32(priv, ST90TDS_CONFIG_REG_ID, &val32); 275a910e4a9SSolomon Peachy if (ret < 0) { 276a910e4a9SSolomon Peachy pr_err("Can't read config register.\n"); 277a910e4a9SSolomon Peachy return ret; 278a910e4a9SSolomon Peachy } 279a910e4a9SSolomon Peachy 280a910e4a9SSolomon Peachy if (enable) 281a910e4a9SSolomon Peachy val32 |= ST90TDS_CONF_IRQ_RDY_ENABLE; 282a910e4a9SSolomon Peachy else 283a910e4a9SSolomon Peachy val32 &= ~ST90TDS_CONF_IRQ_RDY_ENABLE; 284a910e4a9SSolomon Peachy 285a910e4a9SSolomon Peachy ret = __cw1200_reg_write_32(priv, ST90TDS_CONFIG_REG_ID, val32); 286a910e4a9SSolomon Peachy if (ret < 0) { 287a910e4a9SSolomon Peachy pr_err("Can't write config register.\n"); 288a910e4a9SSolomon Peachy return ret; 289a910e4a9SSolomon Peachy } 290a910e4a9SSolomon Peachy } else { 291a910e4a9SSolomon Peachy ret = __cw1200_reg_read_16(priv, ST90TDS_CONFIG_REG_ID, &val16); 292a910e4a9SSolomon Peachy if (ret < 0) { 293a910e4a9SSolomon Peachy pr_err("Can't read control register.\n"); 294a910e4a9SSolomon Peachy return ret; 295a910e4a9SSolomon Peachy } 296a910e4a9SSolomon Peachy 297a910e4a9SSolomon Peachy if (enable) 298a910e4a9SSolomon Peachy val16 |= ST90TDS_CONT_IRQ_RDY_ENABLE; 299a910e4a9SSolomon Peachy else 300a910e4a9SSolomon Peachy val16 &= ~ST90TDS_CONT_IRQ_RDY_ENABLE; 301a910e4a9SSolomon Peachy 302a910e4a9SSolomon Peachy ret = __cw1200_reg_write_16(priv, ST90TDS_CONFIG_REG_ID, val16); 303a910e4a9SSolomon Peachy if (ret < 0) { 304a910e4a9SSolomon Peachy pr_err("Can't write control register.\n"); 305a910e4a9SSolomon Peachy return ret; 306a910e4a9SSolomon Peachy } 307a910e4a9SSolomon Peachy } 308a910e4a9SSolomon Peachy return 0; 309a910e4a9SSolomon Peachy } 310