1769a29ceSTzu-En Huang /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */ 2769a29ceSTzu-En Huang /* Copyright(c) 2018-2019 Realtek Corporation 3769a29ceSTzu-En Huang */ 4769a29ceSTzu-En Huang 5769a29ceSTzu-En Huang #ifndef __RTW8821C_H__ 6769a29ceSTzu-En Huang #define __RTW8821C_H__ 7769a29ceSTzu-En Huang 8769a29ceSTzu-En Huang #include <asm/byteorder.h> 9769a29ceSTzu-En Huang 10769a29ceSTzu-En Huang #define RCR_VHT_ACK BIT(26) 11769a29ceSTzu-En Huang 12769a29ceSTzu-En Huang struct rtw8821ce_efuse { 13769a29ceSTzu-En Huang u8 mac_addr[ETH_ALEN]; /* 0xd0 */ 14769a29ceSTzu-En Huang u8 vender_id[2]; 15769a29ceSTzu-En Huang u8 device_id[2]; 16769a29ceSTzu-En Huang u8 sub_vender_id[2]; 17769a29ceSTzu-En Huang u8 sub_device_id[2]; 18769a29ceSTzu-En Huang u8 pmc[2]; 19769a29ceSTzu-En Huang u8 exp_device_cap[2]; 20769a29ceSTzu-En Huang u8 msi_cap; 21769a29ceSTzu-En Huang u8 ltr_cap; /* 0xe3 */ 22769a29ceSTzu-En Huang u8 exp_link_control[2]; 23769a29ceSTzu-En Huang u8 link_cap[4]; 24769a29ceSTzu-En Huang u8 link_control[2]; 25769a29ceSTzu-En Huang u8 serial_number[8]; 26769a29ceSTzu-En Huang u8 res0:2; /* 0xf4 */ 27769a29ceSTzu-En Huang u8 ltr_en:1; 28769a29ceSTzu-En Huang u8 res1:2; 29769a29ceSTzu-En Huang u8 obff:2; 30769a29ceSTzu-En Huang u8 res2:3; 31769a29ceSTzu-En Huang u8 obff_cap:2; 32769a29ceSTzu-En Huang u8 res3:4; 33769a29ceSTzu-En Huang u8 res4[3]; 34769a29ceSTzu-En Huang u8 class_code[3]; 35769a29ceSTzu-En Huang u8 pci_pm_L1_2_supp:1; 36769a29ceSTzu-En Huang u8 pci_pm_L1_1_supp:1; 37769a29ceSTzu-En Huang u8 aspm_pm_L1_2_supp:1; 38769a29ceSTzu-En Huang u8 aspm_pm_L1_1_supp:1; 39769a29ceSTzu-En Huang u8 L1_pm_substates_supp:1; 40769a29ceSTzu-En Huang u8 res5:3; 41769a29ceSTzu-En Huang u8 port_common_mode_restore_time; 42769a29ceSTzu-En Huang u8 port_t_power_on_scale:2; 43769a29ceSTzu-En Huang u8 res6:1; 44769a29ceSTzu-En Huang u8 port_t_power_on_value:5; 45769a29ceSTzu-En Huang u8 res7; 46769a29ceSTzu-En Huang }; 47769a29ceSTzu-En Huang 48769a29ceSTzu-En Huang struct rtw8821c_efuse { 49769a29ceSTzu-En Huang __le16 rtl_id; 50769a29ceSTzu-En Huang u8 res0[0x0e]; 51769a29ceSTzu-En Huang 52769a29ceSTzu-En Huang /* power index for four RF paths */ 53769a29ceSTzu-En Huang struct rtw_txpwr_idx txpwr_idx_table[4]; 54769a29ceSTzu-En Huang 55769a29ceSTzu-En Huang u8 channel_plan; /* 0xb8 */ 56769a29ceSTzu-En Huang u8 xtal_k; 57769a29ceSTzu-En Huang u8 thermal_meter; 58769a29ceSTzu-En Huang u8 iqk_lck; 59769a29ceSTzu-En Huang u8 pa_type; /* 0xbc */ 60769a29ceSTzu-En Huang u8 lna_type_2g[2]; /* 0xbd */ 61769a29ceSTzu-En Huang u8 lna_type_5g[2]; 62769a29ceSTzu-En Huang u8 rf_board_option; 63769a29ceSTzu-En Huang u8 rf_feature_option; 64769a29ceSTzu-En Huang u8 rf_bt_setting; 65769a29ceSTzu-En Huang u8 eeprom_version; 66769a29ceSTzu-En Huang u8 eeprom_customer_id; 67769a29ceSTzu-En Huang u8 tx_bb_swing_setting_2g; 68769a29ceSTzu-En Huang u8 tx_bb_swing_setting_5g; 69769a29ceSTzu-En Huang u8 tx_pwr_calibrate_rate; 70769a29ceSTzu-En Huang u8 rf_antenna_option; /* 0xc9 */ 71769a29ceSTzu-En Huang u8 rfe_option; 72769a29ceSTzu-En Huang u8 country_code[2]; 73769a29ceSTzu-En Huang u8 res[3]; 74769a29ceSTzu-En Huang union { 75769a29ceSTzu-En Huang struct rtw8821ce_efuse e; 76769a29ceSTzu-En Huang }; 77769a29ceSTzu-En Huang }; 78769a29ceSTzu-En Huang 79769a29ceSTzu-En Huang static inline void 80769a29ceSTzu-En Huang _rtw_write32s_mask(struct rtw_dev *rtwdev, u32 addr, u32 mask, u32 data) 81769a29ceSTzu-En Huang { 82769a29ceSTzu-En Huang /* 0xC00-0xCFF and 0xE00-0xEFF have the same layout */ 83769a29ceSTzu-En Huang rtw_write32_mask(rtwdev, addr, mask, data); 84769a29ceSTzu-En Huang rtw_write32_mask(rtwdev, addr + 0x200, mask, data); 85769a29ceSTzu-En Huang } 86769a29ceSTzu-En Huang 87769a29ceSTzu-En Huang #define rtw_write32s_mask(rtwdev, addr, mask, data) \ 88769a29ceSTzu-En Huang do { \ 89769a29ceSTzu-En Huang BUILD_BUG_ON((addr) < 0xC00 || (addr) >= 0xD00); \ 90769a29ceSTzu-En Huang \ 91769a29ceSTzu-En Huang _rtw_write32s_mask(rtwdev, addr, mask, data); \ 92769a29ceSTzu-En Huang } while (0) 93769a29ceSTzu-En Huang 94769a29ceSTzu-En Huang #define BIT_FEN_PCIEA BIT(6) 95769a29ceSTzu-En Huang #define WLAN_SLOT_TIME 0x09 96769a29ceSTzu-En Huang #define WLAN_PIFS_TIME 0x19 97769a29ceSTzu-En Huang #define WLAN_SIFS_CCK_CONT_TX 0xA 98769a29ceSTzu-En Huang #define WLAN_SIFS_OFDM_CONT_TX 0xE 99769a29ceSTzu-En Huang #define WLAN_SIFS_CCK_TRX 0x10 100769a29ceSTzu-En Huang #define WLAN_SIFS_OFDM_TRX 0x10 101769a29ceSTzu-En Huang #define WLAN_VO_TXOP_LIMIT 0x186 102769a29ceSTzu-En Huang #define WLAN_VI_TXOP_LIMIT 0x3BC 103769a29ceSTzu-En Huang #define WLAN_RDG_NAV 0x05 104769a29ceSTzu-En Huang #define WLAN_TXOP_NAV 0x1B 105769a29ceSTzu-En Huang #define WLAN_CCK_RX_TSF 0x30 106769a29ceSTzu-En Huang #define WLAN_OFDM_RX_TSF 0x30 107769a29ceSTzu-En Huang #define WLAN_TBTT_PROHIBIT 0x04 108769a29ceSTzu-En Huang #define WLAN_TBTT_HOLD_TIME 0x064 109769a29ceSTzu-En Huang #define WLAN_DRV_EARLY_INT 0x04 110769a29ceSTzu-En Huang #define WLAN_BCN_DMA_TIME 0x02 111769a29ceSTzu-En Huang 112769a29ceSTzu-En Huang #define WLAN_RX_FILTER0 0x0FFFFFFF 113769a29ceSTzu-En Huang #define WLAN_RX_FILTER2 0xFFFF 114769a29ceSTzu-En Huang #define WLAN_RCR_CFG 0xE400220E 115769a29ceSTzu-En Huang #define WLAN_RXPKT_MAX_SZ 12288 116769a29ceSTzu-En Huang #define WLAN_RXPKT_MAX_SZ_512 (WLAN_RXPKT_MAX_SZ >> 9) 117769a29ceSTzu-En Huang 118769a29ceSTzu-En Huang #define WLAN_AMPDU_MAX_TIME 0x70 119769a29ceSTzu-En Huang #define WLAN_RTS_LEN_TH 0xFF 120769a29ceSTzu-En Huang #define WLAN_RTS_TX_TIME_TH 0x08 121769a29ceSTzu-En Huang #define WLAN_MAX_AGG_PKT_LIMIT 0x20 122769a29ceSTzu-En Huang #define WLAN_RTS_MAX_AGG_PKT_LIMIT 0x20 123769a29ceSTzu-En Huang #define FAST_EDCA_VO_TH 0x06 124769a29ceSTzu-En Huang #define FAST_EDCA_VI_TH 0x06 125769a29ceSTzu-En Huang #define FAST_EDCA_BE_TH 0x06 126769a29ceSTzu-En Huang #define FAST_EDCA_BK_TH 0x06 127769a29ceSTzu-En Huang #define WLAN_BAR_RETRY_LIMIT 0x01 128769a29ceSTzu-En Huang #define WLAN_RA_TRY_RATE_AGG_LIMIT 0x08 129769a29ceSTzu-En Huang 130769a29ceSTzu-En Huang #define WLAN_TX_FUNC_CFG1 0x30 131769a29ceSTzu-En Huang #define WLAN_TX_FUNC_CFG2 0x30 132769a29ceSTzu-En Huang #define WLAN_MAC_OPT_NORM_FUNC1 0x98 133769a29ceSTzu-En Huang #define WLAN_MAC_OPT_LB_FUNC1 0x80 134769a29ceSTzu-En Huang #define WLAN_MAC_OPT_FUNC2 0x30810041 135769a29ceSTzu-En Huang 136769a29ceSTzu-En Huang #define WLAN_SIFS_CFG (WLAN_SIFS_CCK_CONT_TX | \ 137769a29ceSTzu-En Huang (WLAN_SIFS_OFDM_CONT_TX << BIT_SHIFT_SIFS_OFDM_CTX) | \ 138769a29ceSTzu-En Huang (WLAN_SIFS_CCK_TRX << BIT_SHIFT_SIFS_CCK_TRX) | \ 139769a29ceSTzu-En Huang (WLAN_SIFS_OFDM_TRX << BIT_SHIFT_SIFS_OFDM_TRX)) 140769a29ceSTzu-En Huang 141769a29ceSTzu-En Huang #define WLAN_TBTT_TIME (WLAN_TBTT_PROHIBIT |\ 142769a29ceSTzu-En Huang (WLAN_TBTT_HOLD_TIME << BIT_SHIFT_TBTT_HOLD_TIME_AP)) 143769a29ceSTzu-En Huang 144769a29ceSTzu-En Huang #define WLAN_NAV_CFG (WLAN_RDG_NAV | (WLAN_TXOP_NAV << 16)) 145769a29ceSTzu-En Huang #define WLAN_RX_TSF_CFG (WLAN_CCK_RX_TSF | (WLAN_OFDM_RX_TSF) << 8) 146769a29ceSTzu-En Huang #define WLAN_PRE_TXCNT_TIME_TH 0x1E4 147769a29ceSTzu-En Huang 148d1904061STzu-En Huang /* phy status page0 */ 149d1904061STzu-En Huang #define GET_PHY_STAT_P0_PWDB(phy_stat) \ 150d1904061STzu-En Huang le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(15, 8)) 151d1904061STzu-En Huang 152d1904061STzu-En Huang /* phy status page1 */ 153d1904061STzu-En Huang #define GET_PHY_STAT_P1_PWDB_A(phy_stat) \ 154d1904061STzu-En Huang le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(15, 8)) 155d1904061STzu-En Huang #define GET_PHY_STAT_P1_PWDB_B(phy_stat) \ 156d1904061STzu-En Huang le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(23, 16)) 157d1904061STzu-En Huang #define GET_PHY_STAT_P1_RF_MODE(phy_stat) \ 158d1904061STzu-En Huang le32_get_bits(*((__le32 *)(phy_stat) + 0x03), GENMASK(29, 28)) 159d1904061STzu-En Huang #define GET_PHY_STAT_P1_L_RXSC(phy_stat) \ 160d1904061STzu-En Huang le32_get_bits(*((__le32 *)(phy_stat) + 0x01), GENMASK(11, 8)) 161d1904061STzu-En Huang #define GET_PHY_STAT_P1_HT_RXSC(phy_stat) \ 162d1904061STzu-En Huang le32_get_bits(*((__le32 *)(phy_stat) + 0x01), GENMASK(15, 12)) 163*7b080e08SPing-Cheng Chen #define GET_PHY_STAT_P1_RXEVM_A(phy_stat) \ 164*7b080e08SPing-Cheng Chen le32_get_bits(*((__le32 *)(phy_stat) + 0x04), GENMASK(7, 0)) 165*7b080e08SPing-Cheng Chen #define GET_PHY_STAT_P1_RXEVM_B(phy_stat) \ 166*7b080e08SPing-Cheng Chen le32_get_bits(*((__le32 *)(phy_stat) + 0x04), GENMASK(15, 8)) 167*7b080e08SPing-Cheng Chen #define GET_PHY_STAT_P1_CFO_TAIL_A(phy_stat) \ 168*7b080e08SPing-Cheng Chen le32_get_bits(*((__le32 *)(phy_stat) + 0x05), GENMASK(7, 0)) 169*7b080e08SPing-Cheng Chen #define GET_PHY_STAT_P1_CFO_TAIL_B(phy_stat) \ 170*7b080e08SPing-Cheng Chen le32_get_bits(*((__le32 *)(phy_stat) + 0x05), GENMASK(15, 8)) 171*7b080e08SPing-Cheng Chen #define GET_PHY_STAT_P1_RXSNR_A(phy_stat) \ 172*7b080e08SPing-Cheng Chen le32_get_bits(*((__le32 *)(phy_stat) + 0x06), GENMASK(7, 0)) 173*7b080e08SPing-Cheng Chen #define GET_PHY_STAT_P1_RXSNR_B(phy_stat) \ 174*7b080e08SPing-Cheng Chen le32_get_bits(*((__le32 *)(phy_stat) + 0x06), GENMASK(15, 8)) 175d1904061STzu-En Huang 176769a29ceSTzu-En Huang #define REG_INIRTS_RATE_SEL 0x0480 177769a29ceSTzu-En Huang #define REG_HTSTFWT 0x800 178769a29ceSTzu-En Huang #define REG_RXPSEL 0x808 179769a29ceSTzu-En Huang #define BIT_RX_PSEL_RST (BIT(28) | BIT(29)) 180769a29ceSTzu-En Huang #define REG_TXPSEL 0x80c 181769a29ceSTzu-En Huang #define REG_RXCCAMSK 0x814 182769a29ceSTzu-En Huang #define REG_CCASEL 0x82c 183769a29ceSTzu-En Huang #define REG_PDMFTH 0x830 184769a29ceSTzu-En Huang #define REG_CCA2ND 0x838 185769a29ceSTzu-En Huang #define REG_L1WT 0x83c 186769a29ceSTzu-En Huang #define REG_L1PKWT 0x840 187769a29ceSTzu-En Huang #define REG_MRC 0x850 188769a29ceSTzu-En Huang #define REG_CLKTRK 0x860 189769a29ceSTzu-En Huang #define REG_ADCCLK 0x8ac 190769a29ceSTzu-En Huang #define REG_ADC160 0x8c4 191769a29ceSTzu-En Huang #define REG_ADC40 0x8c8 19258eb40c9STzu-En Huang #define REG_CHFIR 0x8f0 193769a29ceSTzu-En Huang #define REG_CDDTXP 0x93c 194769a29ceSTzu-En Huang #define REG_TXPSEL1 0x940 195769a29ceSTzu-En Huang #define REG_ACBB0 0x948 196769a29ceSTzu-En Huang #define REG_ACBBRXFIR 0x94c 197769a29ceSTzu-En Huang #define REG_ACGG2TBL 0x958 19896036123STzu-En Huang #define REG_FAS 0x9a4 199769a29ceSTzu-En Huang #define REG_RXSB 0xa00 200769a29ceSTzu-En Huang #define REG_ADCINI 0xa04 20111fcb119STzu-En Huang #define REG_PWRTH 0xa08 202769a29ceSTzu-En Huang #define REG_TXSF2 0xa24 203769a29ceSTzu-En Huang #define REG_TXSF6 0xa28 20496036123STzu-En Huang #define REG_FA_CCK 0xa5c 205769a29ceSTzu-En Huang #define REG_RXDESC 0xa2c 206769a29ceSTzu-En Huang #define REG_ENTXCCK 0xa80 20711fcb119STzu-En Huang #define REG_PWRTH2 0xaa8 20811fcb119STzu-En Huang #define REG_CSRATIO 0xaaa 20958eb40c9STzu-En Huang #define REG_TXFILTER 0xaac 21096036123STzu-En Huang #define REG_CNTRST 0xb58 211769a29ceSTzu-En Huang #define REG_AGCTR_A 0xc08 21258eb40c9STzu-En Huang #define REG_TXSCALE_A 0xc1c 213769a29ceSTzu-En Huang #define REG_TXDFIR 0xc20 214769a29ceSTzu-En Huang #define REG_RXIGI_A 0xc50 2153a431282STzu-En Huang #define REG_TXAGCIDX 0xc94 216769a29ceSTzu-En Huang #define REG_TRSW 0xca0 217769a29ceSTzu-En Huang #define REG_RFESEL0 0xcb0 218769a29ceSTzu-En Huang #define REG_RFESEL8 0xcb4 219769a29ceSTzu-En Huang #define REG_RFECTL 0xcb8 220769a29ceSTzu-En Huang #define REG_RFEINV 0xcbc 221769a29ceSTzu-En Huang #define REG_AGCTR_B 0xe08 222769a29ceSTzu-En Huang #define REG_RXIGI_B 0xe50 22396036123STzu-En Huang #define REG_CRC_CCK 0xf04 22496036123STzu-En Huang #define REG_CRC_OFDM 0xf14 22596036123STzu-En Huang #define REG_CRC_HT 0xf10 22696036123STzu-En Huang #define REG_CRC_VHT 0xf0c 22796036123STzu-En Huang #define REG_CCA_OFDM 0xf08 22896036123STzu-En Huang #define REG_FA_OFDM 0xf48 22996036123STzu-En Huang #define REG_CCA_CCK 0xfcc 230769a29ceSTzu-En Huang #define REG_ANTWT 0x1904 231769a29ceSTzu-En Huang #define REG_IQKFAILMSK 0x1bf0 232*7b080e08SPing-Cheng Chen #define BIT_MASK_R_RFE_SEL_15 GENMASK(31, 28) 233*7b080e08SPing-Cheng Chen #define BIT_SDIO_INT BIT(18) 234*7b080e08SPing-Cheng Chen #define SAMPLE_RATE_MASK GENMASK(5, 0) 235*7b080e08SPing-Cheng Chen #define SAMPLE_RATE 0x5 236*7b080e08SPing-Cheng Chen #define BT_CNT_ENABLE 0x1 237*7b080e08SPing-Cheng Chen #define BIT_BCN_QUEUE BIT(3) 238*7b080e08SPing-Cheng Chen #define BCN_PRI_EN 0x1 239*7b080e08SPing-Cheng Chen #define PTA_CTRL_PIN 0x66 240*7b080e08SPing-Cheng Chen #define DPDT_CTRL_PIN 0x77 241*7b080e08SPing-Cheng Chen #define ANTDIC_CTRL_PIN 0x88 242*7b080e08SPing-Cheng Chen #define REG_CTRL_TYPE 0x67 243*7b080e08SPing-Cheng Chen #define BIT_CTRL_TYPE1 BIT(5) 244*7b080e08SPing-Cheng Chen #define BIT_CTRL_TYPE2 BIT(4) 245*7b080e08SPing-Cheng Chen #define CTRL_TYPE_MASK GENMASK(15, 8) 246769a29ceSTzu-En Huang 24758eb40c9STzu-En Huang #define RF18_BAND_MASK (BIT(16) | BIT(9) | BIT(8)) 24858eb40c9STzu-En Huang #define RF18_BAND_2G (0) 24958eb40c9STzu-En Huang #define RF18_BAND_5G (BIT(16) | BIT(8)) 25058eb40c9STzu-En Huang #define RF18_CHANNEL_MASK (MASKBYTE0) 25158eb40c9STzu-En Huang #define RF18_RFSI_MASK (BIT(18) | BIT(17)) 25258eb40c9STzu-En Huang #define RF18_RFSI_GE (BIT(17)) 25358eb40c9STzu-En Huang #define RF18_RFSI_GT (BIT(18)) 25458eb40c9STzu-En Huang #define RF18_BW_MASK (BIT(11) | BIT(10)) 25558eb40c9STzu-En Huang #define RF18_BW_20M (BIT(11) | BIT(10)) 25658eb40c9STzu-En Huang #define RF18_BW_40M (BIT(11)) 25758eb40c9STzu-En Huang #define RF18_BW_80M (BIT(10)) 25858eb40c9STzu-En Huang 259769a29ceSTzu-En Huang #endif 260