xref: /linux/drivers/net/wireless/realtek/rtlwifi/rtl8188ee/phy.h (revision 597473720f4dc69749542bfcfed4a927a43d935e)
1*fbb35286SLarry Finger /* SPDX-License-Identifier: GPL-2.0 */
2*fbb35286SLarry Finger /* Copyright(c) 2009-2013  Realtek Corporation.*/
3f0eb856eSLarry Finger 
4f0eb856eSLarry Finger #ifndef __RTL92C_PHY_H__
5f0eb856eSLarry Finger #define __RTL92C_PHY_H__
6f0eb856eSLarry Finger 
7c151aed6SLarry Finger /* MAX_TX_COUNT must always set to 4, otherwise read efuse
8c151aed6SLarry Finger  * table secquence will be wrong.
9c151aed6SLarry Finger  */
10f0eb856eSLarry Finger #define		MAX_TX_COUNT				4
11f0eb856eSLarry Finger 
12f0eb856eSLarry Finger #define MAX_PRECMD_CNT				16
13f0eb856eSLarry Finger #define MAX_RFDEPENDCMD_CNT		16
14f0eb856eSLarry Finger #define MAX_POSTCMD_CNT				16
15f0eb856eSLarry Finger 
16f0eb856eSLarry Finger #define MAX_DOZE_WAITING_TIMES_9x	64
17f0eb856eSLarry Finger 
18f0eb856eSLarry Finger #define RT_CANNOT_IO(hw)			false
19f0eb856eSLarry Finger #define HIGHPOWER_RADIOA_ARRAYLEN	22
20f0eb856eSLarry Finger 
21f0eb856eSLarry Finger #define IQK_ADDA_REG_NUM			16
22f0eb856eSLarry Finger #define IQK_BB_REG_NUM				9
23f0eb856eSLarry Finger #define MAX_TOLERANCE				5
24f0eb856eSLarry Finger #define	IQK_DELAY_TIME				10
25c151aed6SLarry Finger #define	INDEX_MAPPING_NUM	15
26f0eb856eSLarry Finger 
27f0eb856eSLarry Finger #define	APK_BB_REG_NUM				5
28f0eb856eSLarry Finger #define	APK_AFE_REG_NUM				16
29f0eb856eSLarry Finger #define	APK_CURVE_REG_NUM			4
30f0eb856eSLarry Finger #define	PATH_NUM					2
31f0eb856eSLarry Finger 
32f0eb856eSLarry Finger #define LOOP_LIMIT					5
33f0eb856eSLarry Finger #define MAX_STALL_TIME				50
34f0eb856eSLarry Finger #define ANTENNADIVERSITYVALUE		0x80
35f0eb856eSLarry Finger #define MAX_TXPWR_IDX_NMODE_92S		63
36f0eb856eSLarry Finger #define RESET_CNT_LIMIT				3
37f0eb856eSLarry Finger 
38f0eb856eSLarry Finger #define IQK_ADDA_REG_NUM			16
39f0eb856eSLarry Finger #define IQK_MAC_REG_NUM				4
40f0eb856eSLarry Finger 
41f0eb856eSLarry Finger #define RF6052_MAX_PATH				2
42f0eb856eSLarry Finger 
43f0eb856eSLarry Finger #define CT_OFFSET_MAC_ADDR			0X16
44f0eb856eSLarry Finger 
45f0eb856eSLarry Finger #define CT_OFFSET_CCK_TX_PWR_IDX			0x5A
46f0eb856eSLarry Finger #define CT_OFFSET_HT401S_TX_PWR_IDX			0x60
47f0eb856eSLarry Finger #define CT_OFFSET_HT402S_TX_PWR_IDX_DIFF	0x66
48f0eb856eSLarry Finger #define CT_OFFSET_HT20_TX_PWR_IDX_DIFF		0x69
49f0eb856eSLarry Finger #define CT_OFFSET_OFDM_TX_PWR_IDX_DIFF		0x6C
50f0eb856eSLarry Finger 
51f0eb856eSLarry Finger #define CT_OFFSET_HT40_MAX_PWR_OFFSET		0x6F
52f0eb856eSLarry Finger #define CT_OFFSET_HT20_MAX_PWR_OFFSET		0x72
53f0eb856eSLarry Finger 
54f0eb856eSLarry Finger #define CT_OFFSET_CHANNEL_PLAH				0x75
55f0eb856eSLarry Finger #define CT_OFFSET_THERMAL_METER				0x78
56f0eb856eSLarry Finger #define CT_OFFSET_RF_OPTION					0x79
57f0eb856eSLarry Finger #define CT_OFFSET_VERSION					0x7E
58f0eb856eSLarry Finger #define CT_OFFSET_CUSTOMER_ID				0x7F
59f0eb856eSLarry Finger 
60f0eb856eSLarry Finger #define RTL92C_MAX_PATH_NUM					2
61f0eb856eSLarry Finger 
62f0eb856eSLarry Finger enum swchnlcmd_id {
63f0eb856eSLarry Finger 	CMDID_END,
64f0eb856eSLarry Finger 	CMDID_SET_TXPOWEROWER_LEVEL,
65f0eb856eSLarry Finger 	CMDID_BBREGWRITE10,
66f0eb856eSLarry Finger 	CMDID_WRITEPORT_ULONG,
67f0eb856eSLarry Finger 	CMDID_WRITEPORT_USHORT,
68f0eb856eSLarry Finger 	CMDID_WRITEPORT_UCHAR,
69f0eb856eSLarry Finger 	CMDID_RF_WRITEREG,
70f0eb856eSLarry Finger };
71f0eb856eSLarry Finger 
72f0eb856eSLarry Finger struct swchnlcmd {
73f0eb856eSLarry Finger 	enum swchnlcmd_id cmdid;
74f0eb856eSLarry Finger 	u32 para1;
75f0eb856eSLarry Finger 	u32 para2;
76f0eb856eSLarry Finger 	u32 msdelay;
77f0eb856eSLarry Finger };
78f0eb856eSLarry Finger 
79f0eb856eSLarry Finger enum hw90_block_e {
80f0eb856eSLarry Finger 	HW90_BLOCK_MAC = 0,
81f0eb856eSLarry Finger 	HW90_BLOCK_PHY0 = 1,
82f0eb856eSLarry Finger 	HW90_BLOCK_PHY1 = 2,
83f0eb856eSLarry Finger 	HW90_BLOCK_RF = 3,
84f0eb856eSLarry Finger 	HW90_BLOCK_MAXIMUM = 4,
85f0eb856eSLarry Finger };
86f0eb856eSLarry Finger 
87f0eb856eSLarry Finger enum baseband_config_type {
88f0eb856eSLarry Finger 	BASEBAND_CONFIG_PHY_REG = 0,
89f0eb856eSLarry Finger 	BASEBAND_CONFIG_AGC_TAB = 1,
90f0eb856eSLarry Finger };
91f0eb856eSLarry Finger 
92f0eb856eSLarry Finger enum ra_offset_area {
93f0eb856eSLarry Finger 	RA_OFFSET_LEGACY_OFDM1,
94f0eb856eSLarry Finger 	RA_OFFSET_LEGACY_OFDM2,
95f0eb856eSLarry Finger 	RA_OFFSET_HT_OFDM1,
96f0eb856eSLarry Finger 	RA_OFFSET_HT_OFDM2,
97f0eb856eSLarry Finger 	RA_OFFSET_HT_OFDM3,
98f0eb856eSLarry Finger 	RA_OFFSET_HT_OFDM4,
99f0eb856eSLarry Finger 	RA_OFFSET_HT_CCK,
100f0eb856eSLarry Finger };
101f0eb856eSLarry Finger 
102f0eb856eSLarry Finger enum antenna_path {
103f0eb856eSLarry Finger 	ANTENNA_NONE,
104f0eb856eSLarry Finger 	ANTENNA_D,
105f0eb856eSLarry Finger 	ANTENNA_C,
106f0eb856eSLarry Finger 	ANTENNA_CD,
107f0eb856eSLarry Finger 	ANTENNA_B,
108f0eb856eSLarry Finger 	ANTENNA_BD,
109f0eb856eSLarry Finger 	ANTENNA_BC,
110f0eb856eSLarry Finger 	ANTENNA_BCD,
111f0eb856eSLarry Finger 	ANTENNA_A,
112f0eb856eSLarry Finger 	ANTENNA_AD,
113f0eb856eSLarry Finger 	ANTENNA_AC,
114f0eb856eSLarry Finger 	ANTENNA_ACD,
115f0eb856eSLarry Finger 	ANTENNA_AB,
116f0eb856eSLarry Finger 	ANTENNA_ABD,
117f0eb856eSLarry Finger 	ANTENNA_ABC,
118f0eb856eSLarry Finger 	ANTENNA_ABCD
119f0eb856eSLarry Finger };
120f0eb856eSLarry Finger 
121f0eb856eSLarry Finger struct r_antenna_select_ofdm {
122f0eb856eSLarry Finger 	u32 r_tx_antenna:4;
123f0eb856eSLarry Finger 	u32 r_ant_l:4;
124f0eb856eSLarry Finger 	u32 r_ant_non_ht:4;
125f0eb856eSLarry Finger 	u32 r_ant_ht1:4;
126f0eb856eSLarry Finger 	u32 r_ant_ht2:4;
127f0eb856eSLarry Finger 	u32 r_ant_ht_s1:4;
128f0eb856eSLarry Finger 	u32 r_ant_non_ht_s1:4;
129f0eb856eSLarry Finger 	u32 ofdm_txsc:2;
130f0eb856eSLarry Finger 	u32 reserved:2;
131f0eb856eSLarry Finger };
132f0eb856eSLarry Finger 
133f0eb856eSLarry Finger struct r_antenna_select_cck {
134f0eb856eSLarry Finger 	u8 r_cckrx_enable_2:2;
135f0eb856eSLarry Finger 	u8 r_cckrx_enable:2;
136f0eb856eSLarry Finger 	u8 r_ccktx_enable:4;
137f0eb856eSLarry Finger };
138f0eb856eSLarry Finger 
139f0eb856eSLarry Finger struct efuse_contents {
140f0eb856eSLarry Finger 	u8 mac_addr[ETH_ALEN];
141f0eb856eSLarry Finger 	u8 cck_tx_power_idx[6];
142f0eb856eSLarry Finger 	u8 ht40_1s_tx_power_idx[6];
143f0eb856eSLarry Finger 	u8 ht40_2s_tx_power_idx_diff[3];
144f0eb856eSLarry Finger 	u8 ht20_tx_power_idx_diff[3];
145f0eb856eSLarry Finger 	u8 ofdm_tx_power_idx_diff[3];
146f0eb856eSLarry Finger 	u8 ht40_max_power_offset[3];
147f0eb856eSLarry Finger 	u8 ht20_max_power_offset[3];
148f0eb856eSLarry Finger 	u8 channel_plan;
149f0eb856eSLarry Finger 	u8 thermal_meter;
150f0eb856eSLarry Finger 	u8 rf_option[5];
151f0eb856eSLarry Finger 	u8 version;
152f0eb856eSLarry Finger 	u8 oem_id;
153f0eb856eSLarry Finger 	u8 regulatory;
154f0eb856eSLarry Finger };
155f0eb856eSLarry Finger 
156f0eb856eSLarry Finger struct tx_power_struct {
157f0eb856eSLarry Finger 	u8 cck[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
158f0eb856eSLarry Finger 	u8 ht40_1s[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
159f0eb856eSLarry Finger 	u8 ht40_2s[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
160f0eb856eSLarry Finger 	u8 ht20_diff[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
161f0eb856eSLarry Finger 	u8 legacy_ht_diff[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
162f0eb856eSLarry Finger 	u8 legacy_ht_txpowerdiff;
163f0eb856eSLarry Finger 	u8 groupht20[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
164f0eb856eSLarry Finger 	u8 groupht40[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
165f0eb856eSLarry Finger 	u8 pwrgroup_cnt;
166f0eb856eSLarry Finger 	u32 mcs_original_offset[4][16];
167f0eb856eSLarry Finger };
168f0eb856eSLarry Finger 
169f0eb856eSLarry Finger enum _ANT_DIV_TYPE {
170f0eb856eSLarry Finger 	NO_ANTDIV				= 0xFF,
171f0eb856eSLarry Finger 	CG_TRX_HW_ANTDIV		= 0x01,
172f0eb856eSLarry Finger 	CGCS_RX_HW_ANTDIV		= 0x02,
173f0eb856eSLarry Finger 	FIXED_HW_ANTDIV         = 0x03,
174f0eb856eSLarry Finger 	CG_TRX_SMART_ANTDIV		= 0x04,
175f0eb856eSLarry Finger 	CGCS_RX_SW_ANTDIV		= 0x05,
176f0eb856eSLarry Finger };
177f0eb856eSLarry Finger 
1787009deabSDavid S. Miller u32 rtl88e_phy_query_bb_reg(struct ieee80211_hw *hw,
179f0eb856eSLarry Finger 			    u32 regaddr, u32 bitmask);
1807009deabSDavid S. Miller void rtl88e_phy_set_bb_reg(struct ieee80211_hw *hw,
181f0eb856eSLarry Finger 			   u32 regaddr, u32 bitmask, u32 data);
1827009deabSDavid S. Miller u32 rtl88e_phy_query_rf_reg(struct ieee80211_hw *hw,
183f0eb856eSLarry Finger 			    enum radio_path rfpath, u32 regaddr,
184f0eb856eSLarry Finger 			    u32 bitmask);
1857009deabSDavid S. Miller void rtl88e_phy_set_rf_reg(struct ieee80211_hw *hw,
186f0eb856eSLarry Finger 			   enum radio_path rfpath, u32 regaddr,
187f0eb856eSLarry Finger 			   u32 bitmask, u32 data);
188a958df5dSJoe Perches bool rtl88e_phy_mac_config(struct ieee80211_hw *hw);
189a958df5dSJoe Perches bool rtl88e_phy_bb_config(struct ieee80211_hw *hw);
190a958df5dSJoe Perches bool rtl88e_phy_rf_config(struct ieee80211_hw *hw);
191a958df5dSJoe Perches void rtl88e_phy_get_hw_reg_originalvalue(struct ieee80211_hw *hw);
1927009deabSDavid S. Miller void rtl88e_phy_get_txpower_level(struct ieee80211_hw *hw,
193f0eb856eSLarry Finger 				  long *powerlevel);
194a958df5dSJoe Perches void rtl88e_phy_set_txpower_level(struct ieee80211_hw *hw, u8 channel);
195c151aed6SLarry Finger void rtl88e_phy_scan_operation_backup(struct ieee80211_hw *hw,
196c151aed6SLarry Finger 				      u8 operation);
197a958df5dSJoe Perches void rtl88e_phy_set_bw_mode_callback(struct ieee80211_hw *hw);
198a958df5dSJoe Perches void rtl88e_phy_set_bw_mode(struct ieee80211_hw *hw,
199f0eb856eSLarry Finger 			    enum nl80211_channel_type ch_type);
200a958df5dSJoe Perches void rtl88e_phy_sw_chnl_callback(struct ieee80211_hw *hw);
201a958df5dSJoe Perches u8 rtl88e_phy_sw_chnl(struct ieee80211_hw *hw);
202a958df5dSJoe Perches void rtl88e_phy_iq_calibrate(struct ieee80211_hw *hw, bool b_recovery);
203f0eb856eSLarry Finger void rtl88e_phy_lc_calibrate(struct ieee80211_hw *hw);
204f0eb856eSLarry Finger void rtl88e_phy_set_rfpath_switch(struct ieee80211_hw *hw, bool bmain);
205f0eb856eSLarry Finger bool rtl88e_phy_config_rf_with_headerfile(struct ieee80211_hw *hw,
206f0eb856eSLarry Finger 					  enum radio_path rfpath);
207f0eb856eSLarry Finger bool rtl88e_phy_set_io_cmd(struct ieee80211_hw *hw, enum io_type iotype);
208a958df5dSJoe Perches bool rtl88e_phy_set_rf_power_state(struct ieee80211_hw *hw,
209f0eb856eSLarry Finger 				   enum rf_pwrstate rfpwr_state);
210f0eb856eSLarry Finger 
211f0eb856eSLarry Finger #endif
212