14e9011fcSLorenzo Bianconi /* SPDX-License-Identifier: ISC */ 24e9011fcSLorenzo Bianconi /* Copyright (C) 2023 MediaTek Inc. */ 34e9011fcSLorenzo Bianconi 44e9011fcSLorenzo Bianconi #ifndef __MT76_CONNAC3_MAC_H 54e9011fcSLorenzo Bianconi #define __MT76_CONNAC3_MAC_H 64e9011fcSLorenzo Bianconi 781d4c943SLorenzo Bianconi enum { 881d4c943SLorenzo Bianconi MT_CTX0, 981d4c943SLorenzo Bianconi MT_HIF0 = 0x0, 1081d4c943SLorenzo Bianconi 1181d4c943SLorenzo Bianconi MT_LMAC_AC00 = 0x0, 1281d4c943SLorenzo Bianconi MT_LMAC_AC01, 1381d4c943SLorenzo Bianconi MT_LMAC_AC02, 1481d4c943SLorenzo Bianconi MT_LMAC_AC03, 1581d4c943SLorenzo Bianconi MT_LMAC_ALTX0 = 0x10, 1681d4c943SLorenzo Bianconi MT_LMAC_BMC0, 1781d4c943SLorenzo Bianconi MT_LMAC_BCN0, 1881d4c943SLorenzo Bianconi MT_LMAC_PSMP0, 1981d4c943SLorenzo Bianconi }; 2081d4c943SLorenzo Bianconi 214e9011fcSLorenzo Bianconi #define MT_CT_PARSE_LEN 72 224e9011fcSLorenzo Bianconi #define MT_CT_DMA_BUF_NUM 2 234e9011fcSLorenzo Bianconi 244e9011fcSLorenzo Bianconi #define MT_RXD0_LENGTH GENMASK(15, 0) 254e9011fcSLorenzo Bianconi #define MT_RXD0_PKT_FLAG GENMASK(19, 16) 264e9011fcSLorenzo Bianconi #define MT_RXD0_PKT_TYPE GENMASK(31, 27) 274e9011fcSLorenzo Bianconi 284e9011fcSLorenzo Bianconi #define MT_RXD0_MESH BIT(18) 294e9011fcSLorenzo Bianconi #define MT_RXD0_MHCP BIT(19) 304e9011fcSLorenzo Bianconi #define MT_RXD0_NORMAL_ETH_TYPE_OFS GENMASK(22, 16) 314e9011fcSLorenzo Bianconi 324e9011fcSLorenzo Bianconi #define MT_RXD0_SW_PKT_TYPE_MASK GENMASK(31, 16) 334e9011fcSLorenzo Bianconi #define MT_RXD0_SW_PKT_TYPE_MAP 0x380F 344e9011fcSLorenzo Bianconi #define MT_RXD0_SW_PKT_TYPE_FRAME 0x3801 354e9011fcSLorenzo Bianconi 364e9011fcSLorenzo Bianconi /* RXD DW1 */ 374e9011fcSLorenzo Bianconi #define MT_RXD1_NORMAL_WLAN_IDX GENMASK(11, 0) 384e9011fcSLorenzo Bianconi #define MT_RXD1_NORMAL_GROUP_1 BIT(16) 394e9011fcSLorenzo Bianconi #define MT_RXD1_NORMAL_GROUP_2 BIT(17) 404e9011fcSLorenzo Bianconi #define MT_RXD1_NORMAL_GROUP_3 BIT(18) 414e9011fcSLorenzo Bianconi #define MT_RXD1_NORMAL_GROUP_4 BIT(19) 424e9011fcSLorenzo Bianconi #define MT_RXD1_NORMAL_GROUP_5 BIT(20) 434e9011fcSLorenzo Bianconi #define MT_RXD1_NORMAL_KEY_ID GENMASK(22, 21) 444e9011fcSLorenzo Bianconi #define MT_RXD1_NORMAL_CM BIT(23) 454e9011fcSLorenzo Bianconi #define MT_RXD1_NORMAL_CLM BIT(24) 464e9011fcSLorenzo Bianconi #define MT_RXD1_NORMAL_ICV_ERR BIT(25) 474e9011fcSLorenzo Bianconi #define MT_RXD1_NORMAL_TKIP_MIC_ERR BIT(26) 484e9011fcSLorenzo Bianconi #define MT_RXD1_NORMAL_BAND_IDX GENMASK(28, 27) 494e9011fcSLorenzo Bianconi #define MT_RXD1_NORMAL_SPP_EN BIT(29) 504e9011fcSLorenzo Bianconi #define MT_RXD1_NORMAL_ADD_OM BIT(30) 514e9011fcSLorenzo Bianconi #define MT_RXD1_NORMAL_SEC_DONE BIT(31) 524e9011fcSLorenzo Bianconi 534e9011fcSLorenzo Bianconi /* RXD DW2 */ 544e9011fcSLorenzo Bianconi #define MT_RXD2_NORMAL_BSSID GENMASK(5, 0) 554e9011fcSLorenzo Bianconi #define MT_RXD2_NORMAL_MAC_HDR_LEN GENMASK(12, 8) 564e9011fcSLorenzo Bianconi #define MT_RXD2_NORMAL_HDR_TRANS BIT(7) 574e9011fcSLorenzo Bianconi #define MT_RXD2_NORMAL_HDR_OFFSET GENMASK(15, 13) 584e9011fcSLorenzo Bianconi #define MT_RXD2_NORMAL_SEC_MODE GENMASK(20, 16) 594e9011fcSLorenzo Bianconi #define MT_RXD2_NORMAL_MU_BAR BIT(21) 604e9011fcSLorenzo Bianconi #define MT_RXD2_NORMAL_SW_BIT BIT(22) 614e9011fcSLorenzo Bianconi #define MT_RXD2_NORMAL_AMSDU_ERR BIT(23) 624e9011fcSLorenzo Bianconi #define MT_RXD2_NORMAL_MAX_LEN_ERROR BIT(24) 634e9011fcSLorenzo Bianconi #define MT_RXD2_NORMAL_HDR_TRANS_ERROR BIT(25) 644e9011fcSLorenzo Bianconi #define MT_RXD2_NORMAL_INT_FRAME BIT(26) 654e9011fcSLorenzo Bianconi #define MT_RXD2_NORMAL_FRAG BIT(27) 664e9011fcSLorenzo Bianconi #define MT_RXD2_NORMAL_NULL_FRAME BIT(28) 674e9011fcSLorenzo Bianconi #define MT_RXD2_NORMAL_NDATA BIT(29) 684e9011fcSLorenzo Bianconi #define MT_RXD2_NORMAL_NON_AMPDU BIT(30) 694e9011fcSLorenzo Bianconi #define MT_RXD2_NORMAL_BF_REPORT BIT(31) 704e9011fcSLorenzo Bianconi 714e9011fcSLorenzo Bianconi /* RXD DW3 */ 724e9011fcSLorenzo Bianconi #define MT_RXD3_NORMAL_RXV_SEQ GENMASK(7, 0) 734e9011fcSLorenzo Bianconi #define MT_RXD3_NORMAL_CH_FREQ GENMASK(15, 8) 744e9011fcSLorenzo Bianconi #define MT_RXD3_NORMAL_ADDR_TYPE GENMASK(17, 16) 754e9011fcSLorenzo Bianconi #define MT_RXD3_NORMAL_U2M BIT(0) 764e9011fcSLorenzo Bianconi #define MT_RXD3_NORMAL_HTC_VLD BIT(18) 774e9011fcSLorenzo Bianconi #define MT_RXD3_NORMAL_BEACON_MC BIT(20) 784e9011fcSLorenzo Bianconi #define MT_RXD3_NORMAL_BEACON_UC BIT(21) 794e9011fcSLorenzo Bianconi #define MT_RXD3_NORMAL_CO_ANT BIT(22) 804e9011fcSLorenzo Bianconi #define MT_RXD3_NORMAL_FCS_ERR BIT(24) 81a04b920fSPeter Chiu #define MT_RXD3_NORMAL_IP_SUM BIT(26) 82a04b920fSPeter Chiu #define MT_RXD3_NORMAL_UDP_TCP_SUM BIT(27) 834e9011fcSLorenzo Bianconi #define MT_RXD3_NORMAL_VLAN2ETH BIT(31) 844e9011fcSLorenzo Bianconi 854e9011fcSLorenzo Bianconi /* RXD DW4 */ 864e9011fcSLorenzo Bianconi #define MT_RXD4_NORMAL_PAYLOAD_FORMAT GENMASK(1, 0) 874e9011fcSLorenzo Bianconi #define MT_RXD4_FIRST_AMSDU_FRAME GENMASK(1, 0) 884e9011fcSLorenzo Bianconi #define MT_RXD4_MID_AMSDU_FRAME BIT(1) 894e9011fcSLorenzo Bianconi #define MT_RXD4_LAST_AMSDU_FRAME BIT(0) 904e9011fcSLorenzo Bianconi 914e9011fcSLorenzo Bianconi #define MT_RXV_HDR_BAND_IDX BIT(24) 924e9011fcSLorenzo Bianconi 934e9011fcSLorenzo Bianconi /* RXD GROUP4 */ 944e9011fcSLorenzo Bianconi #define MT_RXD8_FRAME_CONTROL GENMASK(15, 0) 954e9011fcSLorenzo Bianconi 964e9011fcSLorenzo Bianconi #define MT_RXD10_SEQ_CTRL GENMASK(15, 0) 974e9011fcSLorenzo Bianconi #define MT_RXD10_QOS_CTL GENMASK(31, 16) 984e9011fcSLorenzo Bianconi 994e9011fcSLorenzo Bianconi #define MT_RXD11_HT_CONTROL GENMASK(31, 0) 1004e9011fcSLorenzo Bianconi 1014e9011fcSLorenzo Bianconi /* P-RXV */ 1024e9011fcSLorenzo Bianconi #define MT_PRXV_TX_RATE GENMASK(6, 0) 1034e9011fcSLorenzo Bianconi #define MT_PRXV_TX_DCM BIT(4) 1044e9011fcSLorenzo Bianconi #define MT_PRXV_TX_ER_SU_106T BIT(5) 1054e9011fcSLorenzo Bianconi #define MT_PRXV_NSTS GENMASK(10, 7) 1064e9011fcSLorenzo Bianconi #define MT_PRXV_TXBF BIT(11) 1074e9011fcSLorenzo Bianconi #define MT_PRXV_HT_AD_CODE BIT(12) 1084e9011fcSLorenzo Bianconi #define MT_PRXV_HE_RU_ALLOC GENMASK(30, 22) 1094e9011fcSLorenzo Bianconi #define MT_PRXV_RCPI3 GENMASK(31, 24) 1104e9011fcSLorenzo Bianconi #define MT_PRXV_RCPI2 GENMASK(23, 16) 1114e9011fcSLorenzo Bianconi #define MT_PRXV_RCPI1 GENMASK(15, 8) 1124e9011fcSLorenzo Bianconi #define MT_PRXV_RCPI0 GENMASK(7, 0) 1134e9011fcSLorenzo Bianconi #define MT_PRXV_HT_SHORT_GI GENMASK(4, 3) 1144e9011fcSLorenzo Bianconi #define MT_PRXV_HT_STBC GENMASK(10, 9) 1154e9011fcSLorenzo Bianconi #define MT_PRXV_TX_MODE GENMASK(14, 11) 1164e9011fcSLorenzo Bianconi #define MT_PRXV_FRAME_MODE GENMASK(2, 0) 1174e9011fcSLorenzo Bianconi #define MT_PRXV_DCM BIT(5) 1184e9011fcSLorenzo Bianconi 1194e9011fcSLorenzo Bianconi /* C-RXV */ 1204e9011fcSLorenzo Bianconi #define MT_CRXV_HE_NUM_USER GENMASK(26, 20) 1214e9011fcSLorenzo Bianconi #define MT_CRXV_HE_LTF_SIZE GENMASK(28, 27) 1224e9011fcSLorenzo Bianconi #define MT_CRXV_HE_LDPC_EXT_SYM BIT(30) 1234e9011fcSLorenzo Bianconi 1244e9011fcSLorenzo Bianconi #define MT_CRXV_HE_PE_DISAMBIG BIT(1) 1254e9011fcSLorenzo Bianconi #define MT_CRXV_HE_UPLINK BIT(2) 1264e9011fcSLorenzo Bianconi 1274e9011fcSLorenzo Bianconi #define MT_CRXV_HE_MU_AID GENMASK(27, 17) 1284e9011fcSLorenzo Bianconi #define MT_CRXV_HE_BEAM_CHNG BIT(29) 1294e9011fcSLorenzo Bianconi 1304e9011fcSLorenzo Bianconi #define MT_CRXV_HE_DOPPLER BIT(0) 1314e9011fcSLorenzo Bianconi #define MT_CRXV_HE_BSS_COLOR GENMASK(15, 10) 1324e9011fcSLorenzo Bianconi #define MT_CRXV_HE_TXOP_DUR GENMASK(19, 17) 1334e9011fcSLorenzo Bianconi 1344e9011fcSLorenzo Bianconi #define MT_CRXV_HE_SR_MASK GENMASK(11, 8) 1354e9011fcSLorenzo Bianconi #define MT_CRXV_HE_SR1_MASK GENMASK(16, 12) 1364e9011fcSLorenzo Bianconi #define MT_CRXV_HE_SR2_MASK GENMASK(20, 17) 1374e9011fcSLorenzo Bianconi #define MT_CRXV_HE_SR3_MASK GENMASK(24, 21) 1384e9011fcSLorenzo Bianconi 1394e9011fcSLorenzo Bianconi #define MT_CRXV_HE_RU0 GENMASK(8, 0) 1404e9011fcSLorenzo Bianconi #define MT_CRXV_HE_RU1 GENMASK(17, 9) 1414e9011fcSLorenzo Bianconi #define MT_CRXV_HE_RU2 GENMASK(26, 18) 1424e9011fcSLorenzo Bianconi #define MT_CRXV_HE_RU3_L GENMASK(31, 27) 1434e9011fcSLorenzo Bianconi #define MT_CRXV_HE_RU3_H GENMASK(3, 0) 1444e9011fcSLorenzo Bianconi 14597d7ab9fSDeren Wu #define MT_CRXV_EHT_NUM_USER GENMASK(26, 20) 14697d7ab9fSDeren Wu #define MT_CRXV_EHT_LTF_SIZE GENMASK(28, 27) 14797d7ab9fSDeren Wu #define MT_CRXV_EHT_LDPC_EXT_SYM BIT(30) 14897d7ab9fSDeren Wu #define MT_CRXV_EHT_PE_DISAMBIG BIT(1) 14997d7ab9fSDeren Wu #define MT_CRXV_EHT_UPLINK BIT(2) 15097d7ab9fSDeren Wu #define MT_CRXV_EHT_MU_AID GENMASK(27, 17) 15197d7ab9fSDeren Wu #define MT_CRXV_EHT_BEAM_CHNG BIT(29) 15297d7ab9fSDeren Wu #define MT_CRXV_EHT_DOPPLER BIT(0) 15397d7ab9fSDeren Wu #define MT_CRXV_EHT_BSS_COLOR GENMASK(15, 10) 15497d7ab9fSDeren Wu #define MT_CRXV_EHT_TXOP_DUR GENMASK(23, 17) 15597d7ab9fSDeren Wu #define MT_CRXV_EHT_SR_MASK GENMASK(11, 8) 15697d7ab9fSDeren Wu #define MT_CRXV_EHT_SR1_MASK GENMASK(15, 12) 15797d7ab9fSDeren Wu #define MT_CRXV_EHT_SR2_MASK GENMASK(19, 16) 15897d7ab9fSDeren Wu #define MT_CRXV_EHT_SR3_MASK GENMASK(23, 20) 15997d7ab9fSDeren Wu #define MT_CRXV_EHT_RU0 GENMASK(8, 0) 16097d7ab9fSDeren Wu #define MT_CRXV_EHT_RU1 GENMASK(17, 9) 16197d7ab9fSDeren Wu #define MT_CRXV_EHT_RU2 GENMASK(26, 18) 16297d7ab9fSDeren Wu #define MT_CRXV_EHT_RU3_L GENMASK(31, 27) 16397d7ab9fSDeren Wu #define MT_CRXV_EHT_RU3_H GENMASK(3, 0) 16497d7ab9fSDeren Wu #define MT_CRXV_EHT_SIG_MCS GENMASK(19, 18) 16597d7ab9fSDeren Wu #define MT_CRXV_EHT_LTF_SYM GENMASK(22, 20) 16697d7ab9fSDeren Wu 1674e9011fcSLorenzo Bianconi enum tx_header_format { 1684e9011fcSLorenzo Bianconi MT_HDR_FORMAT_802_3, 1694e9011fcSLorenzo Bianconi MT_HDR_FORMAT_CMD, 1704e9011fcSLorenzo Bianconi MT_HDR_FORMAT_802_11, 1714e9011fcSLorenzo Bianconi MT_HDR_FORMAT_802_11_EXT, 1724e9011fcSLorenzo Bianconi }; 1734e9011fcSLorenzo Bianconi 1744e9011fcSLorenzo Bianconi enum tx_pkt_type { 1754e9011fcSLorenzo Bianconi MT_TX_TYPE_CT, 1764e9011fcSLorenzo Bianconi MT_TX_TYPE_SF, 1774e9011fcSLorenzo Bianconi MT_TX_TYPE_CMD, 1784e9011fcSLorenzo Bianconi MT_TX_TYPE_FW, 1794e9011fcSLorenzo Bianconi }; 1804e9011fcSLorenzo Bianconi 1814e9011fcSLorenzo Bianconi enum tx_port_idx { 1824e9011fcSLorenzo Bianconi MT_TX_PORT_IDX_LMAC, 1834e9011fcSLorenzo Bianconi MT_TX_PORT_IDX_MCU 1844e9011fcSLorenzo Bianconi }; 1854e9011fcSLorenzo Bianconi 1864e9011fcSLorenzo Bianconi enum tx_mcu_port_q_idx { 1874e9011fcSLorenzo Bianconi MT_TX_MCU_PORT_RX_Q0 = 0x20, 1884e9011fcSLorenzo Bianconi MT_TX_MCU_PORT_RX_Q1, 1894e9011fcSLorenzo Bianconi MT_TX_MCU_PORT_RX_Q2, 1904e9011fcSLorenzo Bianconi MT_TX_MCU_PORT_RX_Q3, 1914e9011fcSLorenzo Bianconi MT_TX_MCU_PORT_RX_FWDL = 0x3e 1924e9011fcSLorenzo Bianconi }; 1934e9011fcSLorenzo Bianconi 1944e9011fcSLorenzo Bianconi enum tx_mgnt_type { 1954e9011fcSLorenzo Bianconi MT_TX_NORMAL, 1964e9011fcSLorenzo Bianconi MT_TX_TIMING, 1974e9011fcSLorenzo Bianconi MT_TX_ADDBA, 1984e9011fcSLorenzo Bianconi }; 1994e9011fcSLorenzo Bianconi 2005353679aSBenjamin Lin enum tx_frag_idx { 2015353679aSBenjamin Lin MT_TX_FRAG_NONE, 2025353679aSBenjamin Lin MT_TX_FRAG_FIRST, 2035353679aSBenjamin Lin MT_TX_FRAG_MID, 2045353679aSBenjamin Lin MT_TX_FRAG_LAST 2055353679aSBenjamin Lin }; 2065353679aSBenjamin Lin 2074e9011fcSLorenzo Bianconi #define MT_CT_INFO_APPLY_TXD BIT(0) 2084e9011fcSLorenzo Bianconi #define MT_CT_INFO_COPY_HOST_TXD_ALL BIT(1) 2094e9011fcSLorenzo Bianconi #define MT_CT_INFO_MGMT_FRAME BIT(2) 2104e9011fcSLorenzo Bianconi #define MT_CT_INFO_NONE_CIPHER_FRAME BIT(3) 2114e9011fcSLorenzo Bianconi #define MT_CT_INFO_HSR2_TX BIT(4) 2124e9011fcSLorenzo Bianconi #define MT_CT_INFO_FROM_HOST BIT(7) 2134e9011fcSLorenzo Bianconi 2144e9011fcSLorenzo Bianconi #define MT_TXD_SIZE (8 * 4) 2154e9011fcSLorenzo Bianconi 2164e9011fcSLorenzo Bianconi #define MT_TXD0_Q_IDX GENMASK(31, 25) 2174e9011fcSLorenzo Bianconi #define MT_TXD0_PKT_FMT GENMASK(24, 23) 2184e9011fcSLorenzo Bianconi #define MT_TXD0_ETH_TYPE_OFFSET GENMASK(22, 16) 2194e9011fcSLorenzo Bianconi #define MT_TXD0_TX_BYTES GENMASK(15, 0) 2204e9011fcSLorenzo Bianconi 2214e9011fcSLorenzo Bianconi #define MT_TXD1_FIXED_RATE BIT(31) 2224e9011fcSLorenzo Bianconi #define MT_TXD1_OWN_MAC GENMASK(30, 25) 2234e9011fcSLorenzo Bianconi #define MT_TXD1_TID GENMASK(24, 21) 2244e9011fcSLorenzo Bianconi #define MT_TXD1_BIP BIT(24) 2254e9011fcSLorenzo Bianconi #define MT_TXD1_ETH_802_3 BIT(20) 2264e9011fcSLorenzo Bianconi #define MT_TXD1_HDR_INFO GENMASK(20, 16) 2274e9011fcSLorenzo Bianconi #define MT_TXD1_HDR_FORMAT GENMASK(15, 14) 2284e9011fcSLorenzo Bianconi #define MT_TXD1_TGID GENMASK(13, 12) 2294e9011fcSLorenzo Bianconi #define MT_TXD1_WLAN_IDX GENMASK(11, 0) 2304e9011fcSLorenzo Bianconi 2314e9011fcSLorenzo Bianconi #define MT_TXD2_POWER_OFFSET GENMASK(31, 26) 2324e9011fcSLorenzo Bianconi #define MT_TXD2_MAX_TX_TIME GENMASK(25, 16) 2334e9011fcSLorenzo Bianconi #define MT_TXD2_FRAG GENMASK(15, 14) 2344e9011fcSLorenzo Bianconi #define MT_TXD2_HTC_VLD BIT(13) 2354e9011fcSLorenzo Bianconi #define MT_TXD2_DURATION BIT(12) 2364e9011fcSLorenzo Bianconi #define MT_TXD2_HDR_PAD GENMASK(11, 10) 2374e9011fcSLorenzo Bianconi #define MT_TXD2_RTS BIT(9) 2384e9011fcSLorenzo Bianconi #define MT_TXD2_OWN_MAC_MAP BIT(8) 2394e9011fcSLorenzo Bianconi #define MT_TXD2_BF_TYPE GENMASK(6, 7) 2404e9011fcSLorenzo Bianconi #define MT_TXD2_FRAME_TYPE GENMASK(5, 4) 2414e9011fcSLorenzo Bianconi #define MT_TXD2_SUB_TYPE GENMASK(3, 0) 2424e9011fcSLorenzo Bianconi 2434e9011fcSLorenzo Bianconi #define MT_TXD3_SN_VALID BIT(31) 2444e9011fcSLorenzo Bianconi #define MT_TXD3_PN_VALID BIT(30) 2454e9011fcSLorenzo Bianconi #define MT_TXD3_SW_POWER_MGMT BIT(29) 2464e9011fcSLorenzo Bianconi #define MT_TXD3_BA_DISABLE BIT(28) 2474e9011fcSLorenzo Bianconi #define MT_TXD3_SEQ GENMASK(27, 16) 2484e9011fcSLorenzo Bianconi #define MT_TXD3_REM_TX_COUNT GENMASK(15, 11) 2494e9011fcSLorenzo Bianconi #define MT_TXD3_TX_COUNT GENMASK(10, 6) 2504e9011fcSLorenzo Bianconi #define MT_TXD3_HW_AMSDU BIT(5) 2514e9011fcSLorenzo Bianconi #define MT_TXD3_BCM BIT(4) 2524e9011fcSLorenzo Bianconi #define MT_TXD3_EEOSP BIT(3) 2534e9011fcSLorenzo Bianconi #define MT_TXD3_EMRD BIT(2) 2544e9011fcSLorenzo Bianconi #define MT_TXD3_PROTECT_FRAME BIT(1) 2554e9011fcSLorenzo Bianconi #define MT_TXD3_NO_ACK BIT(0) 2564e9011fcSLorenzo Bianconi 2574e9011fcSLorenzo Bianconi #define MT_TXD4_PN_LOW GENMASK(31, 0) 2584e9011fcSLorenzo Bianconi 2594e9011fcSLorenzo Bianconi #define MT_TXD5_PN_HIGH GENMASK(31, 16) 2604e9011fcSLorenzo Bianconi #define MT_TXD5_FL BIT(15) 2614e9011fcSLorenzo Bianconi #define MT_TXD5_BYPASS_TBB BIT(14) 2624e9011fcSLorenzo Bianconi #define MT_TXD5_BYPASS_RBB BIT(13) 2634e9011fcSLorenzo Bianconi #define MT_TXD5_BSS_COLOR_ZERO BIT(12) 2644e9011fcSLorenzo Bianconi #define MT_TXD5_TX_STATUS_HOST BIT(10) 2654e9011fcSLorenzo Bianconi #define MT_TXD5_TX_STATUS_MCU BIT(9) 2664e9011fcSLorenzo Bianconi #define MT_TXD5_TX_STATUS_FMT BIT(8) 2674e9011fcSLorenzo Bianconi #define MT_TXD5_PID GENMASK(7, 0) 2684e9011fcSLorenzo Bianconi 2694e9011fcSLorenzo Bianconi #define MT_TXD6_TX_SRC GENMASK(31, 30) 2704e9011fcSLorenzo Bianconi #define MT_TXD6_VTA BIT(28) 2714ef49d18SHoward Hsu #define MT_TXD6_FIXED_BW BIT(25) 2724ef49d18SHoward Hsu #define MT_TXD6_BW GENMASK(24, 22) 2734e9011fcSLorenzo Bianconi #define MT_TXD6_TX_RATE GENMASK(21, 16) 2744e9011fcSLorenzo Bianconi #define MT_TXD6_TIMESTAMP_OFS_EN BIT(15) 2754e9011fcSLorenzo Bianconi #define MT_TXD6_TIMESTAMP_OFS_IDX GENMASK(14, 10) 2764e9011fcSLorenzo Bianconi #define MT_TXD6_MSDU_CNT GENMASK(9, 4) 277408566dbSBenjamin Lin #define MT_TXD6_MSDU_CNT_V2 GENMASK(15, 10) 2784e9011fcSLorenzo Bianconi #define MT_TXD6_DIS_MAT BIT(3) 2794e9011fcSLorenzo Bianconi #define MT_TXD6_DAS BIT(2) 2804e9011fcSLorenzo Bianconi #define MT_TXD6_AMSDU_CAP BIT(1) 2814e9011fcSLorenzo Bianconi 2824e9011fcSLorenzo Bianconi #define MT_TXD7_TXD_LEN GENMASK(31, 30) 2834e9011fcSLorenzo Bianconi #define MT_TXD7_IP_SUM BIT(29) 2844e9011fcSLorenzo Bianconi #define MT_TXD7_DROP_BY_SDO BIT(28) 2854e9011fcSLorenzo Bianconi #define MT_TXD7_MAC_TXD BIT(27) 2864e9011fcSLorenzo Bianconi #define MT_TXD7_CTXD BIT(26) 2874e9011fcSLorenzo Bianconi #define MT_TXD7_CTXD_CNT GENMASK(25, 22) 2884e9011fcSLorenzo Bianconi #define MT_TXD7_UDP_TCP_SUM BIT(15) 2894e9011fcSLorenzo Bianconi #define MT_TXD7_TX_TIME GENMASK(9, 0) 2904e9011fcSLorenzo Bianconi 291bde2e77fSPeter Chiu #define MT_TXD9_WLAN_IDX GENMASK(23, 8) 292bde2e77fSPeter Chiu 2934920a3a1SSujuan Chen #define MT_TXP_BUF_LEN GENMASK(11, 0) 2944920a3a1SSujuan Chen #define MT_TXP_DMA_ADDR_H GENMASK(15, 12) 2954920a3a1SSujuan Chen 2964e9011fcSLorenzo Bianconi #define MT_TX_RATE_STBC BIT(14) 2974e9011fcSLorenzo Bianconi #define MT_TX_RATE_NSS GENMASK(13, 10) 2984e9011fcSLorenzo Bianconi #define MT_TX_RATE_MODE GENMASK(9, 6) 2994e9011fcSLorenzo Bianconi #define MT_TX_RATE_SU_EXT_TONE BIT(5) 3004e9011fcSLorenzo Bianconi #define MT_TX_RATE_DCM BIT(4) 3014e9011fcSLorenzo Bianconi /* VHT/HE only use bits 0-3 */ 3024e9011fcSLorenzo Bianconi #define MT_TX_RATE_IDX GENMASK(5, 0) 3034e9011fcSLorenzo Bianconi 3044e9011fcSLorenzo Bianconi #define MT_TXFREE0_PKT_TYPE GENMASK(31, 27) 3054e9011fcSLorenzo Bianconi #define MT_TXFREE0_MSDU_CNT GENMASK(25, 16) 3064e9011fcSLorenzo Bianconi #define MT_TXFREE0_RX_BYTE GENMASK(15, 0) 3074e9011fcSLorenzo Bianconi 3082461599fSYi-Chia Hsieh #define MT_TXFREE1_VER GENMASK(19, 16) 3094e9011fcSLorenzo Bianconi 3104e9011fcSLorenzo Bianconi #define MT_TXFREE_INFO_PAIR BIT(31) 3114e9011fcSLorenzo Bianconi #define MT_TXFREE_INFO_HEADER BIT(30) 3124e9011fcSLorenzo Bianconi #define MT_TXFREE_INFO_WLAN_ID GENMASK(23, 12) 3134e9011fcSLorenzo Bianconi #define MT_TXFREE_INFO_MSDU_ID GENMASK(14, 0) 3144e9011fcSLorenzo Bianconi #define MT_TXFREE_INFO_COUNT GENMASK(27, 24) 3154e9011fcSLorenzo Bianconi #define MT_TXFREE_INFO_STAT GENMASK(29, 28) 3164e9011fcSLorenzo Bianconi 3174e9011fcSLorenzo Bianconi #define MT_TXS0_BW GENMASK(31, 29) 3184e9011fcSLorenzo Bianconi #define MT_TXS0_TID GENMASK(28, 26) 3194e9011fcSLorenzo Bianconi #define MT_TXS0_AMPDU BIT(25) 3204e9011fcSLorenzo Bianconi #define MT_TXS0_TXS_FORMAT GENMASK(24, 23) 3214e9011fcSLorenzo Bianconi #define MT_TXS0_BA_ERROR BIT(22) 3224e9011fcSLorenzo Bianconi #define MT_TXS0_PS_FLAG BIT(21) 3234e9011fcSLorenzo Bianconi #define MT_TXS0_TXOP_TIMEOUT BIT(20) 3244e9011fcSLorenzo Bianconi #define MT_TXS0_BIP_ERROR BIT(19) 3254e9011fcSLorenzo Bianconi 3264e9011fcSLorenzo Bianconi #define MT_TXS0_QUEUE_TIMEOUT BIT(18) 3274e9011fcSLorenzo Bianconi #define MT_TXS0_RTS_TIMEOUT BIT(17) 3284e9011fcSLorenzo Bianconi #define MT_TXS0_ACK_TIMEOUT BIT(16) 3294e9011fcSLorenzo Bianconi #define MT_TXS0_ACK_ERROR_MASK GENMASK(18, 16) 3304e9011fcSLorenzo Bianconi 3314e9011fcSLorenzo Bianconi #define MT_TXS0_TX_STATUS_HOST BIT(15) 3324e9011fcSLorenzo Bianconi #define MT_TXS0_TX_STATUS_MCU BIT(14) 3334e9011fcSLorenzo Bianconi #define MT_TXS0_TX_RATE GENMASK(13, 0) 3344e9011fcSLorenzo Bianconi 3354e9011fcSLorenzo Bianconi #define MT_TXS1_SEQNO GENMASK(31, 20) 3364e9011fcSLorenzo Bianconi #define MT_TXS1_RESP_RATE GENMASK(19, 16) 3374e9011fcSLorenzo Bianconi #define MT_TXS1_RXV_SEQNO GENMASK(15, 8) 3384e9011fcSLorenzo Bianconi #define MT_TXS1_TX_POWER_DBM GENMASK(7, 0) 3394e9011fcSLorenzo Bianconi 3404e9011fcSLorenzo Bianconi #define MT_TXS2_BF_STATUS GENMASK(31, 30) 3414e9011fcSLorenzo Bianconi #define MT_TXS2_BAND GENMASK(29, 28) 3424e9011fcSLorenzo Bianconi #define MT_TXS2_WCID GENMASK(27, 16) 3434e9011fcSLorenzo Bianconi #define MT_TXS2_TX_DELAY GENMASK(15, 0) 3444e9011fcSLorenzo Bianconi 3454e9011fcSLorenzo Bianconi #define MT_TXS3_PID GENMASK(31, 24) 3464e9011fcSLorenzo Bianconi #define MT_TXS3_RATE_STBC BIT(7) 3474e9011fcSLorenzo Bianconi #define MT_TXS3_FIXED_RATE BIT(6) 3484e9011fcSLorenzo Bianconi #define MT_TXS3_SRC GENMASK(5, 4) 3494e9011fcSLorenzo Bianconi #define MT_TXS3_SHARED_ANTENNA BIT(3) 3504e9011fcSLorenzo Bianconi #define MT_TXS3_LAST_TX_RATE GENMASK(2, 0) 3514e9011fcSLorenzo Bianconi 3524e9011fcSLorenzo Bianconi #define MT_TXS4_TIMESTAMP GENMASK(31, 0) 3534e9011fcSLorenzo Bianconi 3542569ea53SYi-Chia Hsieh /* MPDU based TXS */ 3554e9011fcSLorenzo Bianconi #define MT_TXS5_F0_FINAL_MPDU BIT(31) 3564e9011fcSLorenzo Bianconi #define MT_TXS5_F0_QOS BIT(30) 3574e9011fcSLorenzo Bianconi #define MT_TXS5_F0_TX_COUNT GENMASK(29, 25) 3584e9011fcSLorenzo Bianconi #define MT_TXS5_F0_FRONT_TIME GENMASK(24, 0) 3594e9011fcSLorenzo Bianconi #define MT_TXS5_F1_MPDU_TX_COUNT GENMASK(31, 24) 3604e9011fcSLorenzo Bianconi #define MT_TXS5_F1_MPDU_TX_BYTES GENMASK(23, 0) 3614e9011fcSLorenzo Bianconi 3624e9011fcSLorenzo Bianconi #define MT_TXS6_F0_NOISE_3 GENMASK(31, 24) 3634e9011fcSLorenzo Bianconi #define MT_TXS6_F0_NOISE_2 GENMASK(23, 16) 3644e9011fcSLorenzo Bianconi #define MT_TXS6_F0_NOISE_1 GENMASK(15, 8) 3654e9011fcSLorenzo Bianconi #define MT_TXS6_F0_NOISE_0 GENMASK(7, 0) 3664e9011fcSLorenzo Bianconi #define MT_TXS6_F1_MPDU_FAIL_COUNT GENMASK(31, 24) 3674e9011fcSLorenzo Bianconi #define MT_TXS6_F1_MPDU_FAIL_BYTES GENMASK(23, 0) 3684e9011fcSLorenzo Bianconi 3694e9011fcSLorenzo Bianconi #define MT_TXS7_F0_RCPI_3 GENMASK(31, 24) 3704e9011fcSLorenzo Bianconi #define MT_TXS7_F0_RCPI_2 GENMASK(23, 16) 3714e9011fcSLorenzo Bianconi #define MT_TXS7_F0_RCPI_1 GENMASK(15, 8) 3724e9011fcSLorenzo Bianconi #define MT_TXS7_F0_RCPI_0 GENMASK(7, 0) 3734e9011fcSLorenzo Bianconi #define MT_TXS7_F1_MPDU_RETRY_COUNT GENMASK(31, 24) 3744e9011fcSLorenzo Bianconi #define MT_TXS7_F1_MPDU_RETRY_BYTES GENMASK(23, 0) 3754e9011fcSLorenzo Bianconi 3762569ea53SYi-Chia Hsieh /* PPDU based TXS */ 3772569ea53SYi-Chia Hsieh #define MT_TXS5_MPDU_TX_CNT GENMASK(30, 20) 3782569ea53SYi-Chia Hsieh #define MT_TXS5_MPDU_TX_BYTE_SCALE BIT(15) 3792569ea53SYi-Chia Hsieh #define MT_TXS5_MPDU_TX_BYTE GENMASK(14, 0) 3802569ea53SYi-Chia Hsieh 3812569ea53SYi-Chia Hsieh #define MT_TXS6_MPDU_FAIL_CNT GENMASK(30, 20) 3822569ea53SYi-Chia Hsieh #define MT_TXS6_MPDU_FAIL_BYTE_SCALE BIT(15) 3832569ea53SYi-Chia Hsieh #define MT_TXS6_MPDU_FAIL_BYTE GENMASK(14, 0) 3842569ea53SYi-Chia Hsieh 3852569ea53SYi-Chia Hsieh #define MT_TXS7_MPDU_RETRY_CNT GENMASK(30, 20) 3862569ea53SYi-Chia Hsieh #define MT_TXS7_MPDU_RETRY_BYTE_SCALE BIT(15) 3872569ea53SYi-Chia Hsieh #define MT_TXS7_MPDU_RETRY_BYTE GENMASK(14, 0) 3882569ea53SYi-Chia Hsieh 3894e9011fcSLorenzo Bianconi #endif /* __MT76_CONNAC3_MAC_H */ 390