17f17b86aSRyder Lee // SPDX-License-Identifier: ISC
2c8846e10SFelix Fietkau
3c8846e10SFelix Fietkau #include <linux/etherdevice.h>
4c8846e10SFelix Fietkau #include <linux/timekeeping.h>
5c8846e10SFelix Fietkau #include "mt7603.h"
6c8846e10SFelix Fietkau #include "mac.h"
75498974bSLorenzo Bianconi #include "../trace.h"
8c8846e10SFelix Fietkau
9c8846e10SFelix Fietkau #define MT_PSE_PAGE_SIZE 128
10c8846e10SFelix Fietkau
11c8846e10SFelix Fietkau static u32
mt7603_ac_queue_mask0(u32 mask)12c8846e10SFelix Fietkau mt7603_ac_queue_mask0(u32 mask)
13c8846e10SFelix Fietkau {
14c8846e10SFelix Fietkau u32 ret = 0;
15c8846e10SFelix Fietkau
16c8846e10SFelix Fietkau ret |= GENMASK(3, 0) * !!(mask & BIT(0));
17c8846e10SFelix Fietkau ret |= GENMASK(8, 5) * !!(mask & BIT(1));
18c8846e10SFelix Fietkau ret |= GENMASK(13, 10) * !!(mask & BIT(2));
19c8846e10SFelix Fietkau ret |= GENMASK(19, 16) * !!(mask & BIT(3));
20c8846e10SFelix Fietkau return ret;
21c8846e10SFelix Fietkau }
22c8846e10SFelix Fietkau
23c8846e10SFelix Fietkau static void
mt76_stop_tx_ac(struct mt7603_dev * dev,u32 mask)24c8846e10SFelix Fietkau mt76_stop_tx_ac(struct mt7603_dev *dev, u32 mask)
25c8846e10SFelix Fietkau {
26c8846e10SFelix Fietkau mt76_set(dev, MT_WF_ARB_TX_STOP_0, mt7603_ac_queue_mask0(mask));
27c8846e10SFelix Fietkau }
28c8846e10SFelix Fietkau
29c8846e10SFelix Fietkau static void
mt76_start_tx_ac(struct mt7603_dev * dev,u32 mask)30c8846e10SFelix Fietkau mt76_start_tx_ac(struct mt7603_dev *dev, u32 mask)
31c8846e10SFelix Fietkau {
32c8846e10SFelix Fietkau mt76_set(dev, MT_WF_ARB_TX_START_0, mt7603_ac_queue_mask0(mask));
33c8846e10SFelix Fietkau }
34c8846e10SFelix Fietkau
mt7603_mac_reset_counters(struct mt7603_dev * dev)355a8d4678SLorenzo Bianconi void mt7603_mac_reset_counters(struct mt7603_dev *dev)
365a8d4678SLorenzo Bianconi {
375a8d4678SLorenzo Bianconi int i;
385a8d4678SLorenzo Bianconi
395a8d4678SLorenzo Bianconi for (i = 0; i < 2; i++)
405a8d4678SLorenzo Bianconi mt76_rr(dev, MT_TX_AGG_CNT(i));
415a8d4678SLorenzo Bianconi
42d107501aSLorenzo Bianconi memset(dev->mphy.aggr_stats, 0, sizeof(dev->mphy.aggr_stats));
435a8d4678SLorenzo Bianconi }
445a8d4678SLorenzo Bianconi
mt7603_mac_set_timing(struct mt7603_dev * dev)45c8846e10SFelix Fietkau void mt7603_mac_set_timing(struct mt7603_dev *dev)
46c8846e10SFelix Fietkau {
47c8846e10SFelix Fietkau u32 cck = FIELD_PREP(MT_TIMEOUT_VAL_PLCP, 231) |
48c8846e10SFelix Fietkau FIELD_PREP(MT_TIMEOUT_VAL_CCA, 48);
49c8846e10SFelix Fietkau u32 ofdm = FIELD_PREP(MT_TIMEOUT_VAL_PLCP, 60) |
50c8846e10SFelix Fietkau FIELD_PREP(MT_TIMEOUT_VAL_CCA, 24);
51c8846e10SFelix Fietkau int offset = 3 * dev->coverage_class;
52c8846e10SFelix Fietkau u32 reg_offset = FIELD_PREP(MT_TIMEOUT_VAL_PLCP, offset) |
53c8846e10SFelix Fietkau FIELD_PREP(MT_TIMEOUT_VAL_CCA, offset);
54e0b4fe83SFelix Fietkau bool is_5ghz = dev->mphy.chandef.chan->band == NL80211_BAND_5GHZ;
55c8846e10SFelix Fietkau int sifs;
56c8846e10SFelix Fietkau u32 val;
57c8846e10SFelix Fietkau
58e0b4fe83SFelix Fietkau if (is_5ghz)
59c8846e10SFelix Fietkau sifs = 16;
60c8846e10SFelix Fietkau else
61c8846e10SFelix Fietkau sifs = 10;
62c8846e10SFelix Fietkau
63c8846e10SFelix Fietkau mt76_set(dev, MT_ARB_SCR,
64c8846e10SFelix Fietkau MT_ARB_SCR_TX_DISABLE | MT_ARB_SCR_RX_DISABLE);
65c8846e10SFelix Fietkau udelay(1);
66c8846e10SFelix Fietkau
67c8846e10SFelix Fietkau mt76_wr(dev, MT_TIMEOUT_CCK, cck + reg_offset);
68c8846e10SFelix Fietkau mt76_wr(dev, MT_TIMEOUT_OFDM, ofdm + reg_offset);
69c8846e10SFelix Fietkau mt76_wr(dev, MT_IFS,
70c8846e10SFelix Fietkau FIELD_PREP(MT_IFS_EIFS, 360) |
71c8846e10SFelix Fietkau FIELD_PREP(MT_IFS_RIFS, 2) |
72c8846e10SFelix Fietkau FIELD_PREP(MT_IFS_SIFS, sifs) |
73c8846e10SFelix Fietkau FIELD_PREP(MT_IFS_SLOT, dev->slottime));
74c8846e10SFelix Fietkau
75e0b4fe83SFelix Fietkau if (dev->slottime < 20 || is_5ghz)
76c8846e10SFelix Fietkau val = MT7603_CFEND_RATE_DEFAULT;
77c8846e10SFelix Fietkau else
78c8846e10SFelix Fietkau val = MT7603_CFEND_RATE_11B;
79c8846e10SFelix Fietkau
80c8846e10SFelix Fietkau mt76_rmw_field(dev, MT_AGG_CONTROL, MT_AGG_CONTROL_CFEND_RATE, val);
81c8846e10SFelix Fietkau
82c8846e10SFelix Fietkau mt76_clear(dev, MT_ARB_SCR,
83c8846e10SFelix Fietkau MT_ARB_SCR_TX_DISABLE | MT_ARB_SCR_RX_DISABLE);
84c8846e10SFelix Fietkau }
85c8846e10SFelix Fietkau
86c8846e10SFelix Fietkau static void
mt7603_wtbl_update(struct mt7603_dev * dev,int idx,u32 mask)87c8846e10SFelix Fietkau mt7603_wtbl_update(struct mt7603_dev *dev, int idx, u32 mask)
88c8846e10SFelix Fietkau {
89c8846e10SFelix Fietkau mt76_rmw(dev, MT_WTBL_UPDATE, MT_WTBL_UPDATE_WLAN_IDX,
90c8846e10SFelix Fietkau FIELD_PREP(MT_WTBL_UPDATE_WLAN_IDX, idx) | mask);
91c8846e10SFelix Fietkau
92c8846e10SFelix Fietkau mt76_poll(dev, MT_WTBL_UPDATE, MT_WTBL_UPDATE_BUSY, 0, 5000);
93c8846e10SFelix Fietkau }
94c8846e10SFelix Fietkau
95c8846e10SFelix Fietkau static u32
mt7603_wtbl1_addr(int idx)96c8846e10SFelix Fietkau mt7603_wtbl1_addr(int idx)
97c8846e10SFelix Fietkau {
98c8846e10SFelix Fietkau return MT_WTBL1_BASE + idx * MT_WTBL1_SIZE;
99c8846e10SFelix Fietkau }
100c8846e10SFelix Fietkau
101c8846e10SFelix Fietkau static u32
mt7603_wtbl2_addr(int idx)102c8846e10SFelix Fietkau mt7603_wtbl2_addr(int idx)
103c8846e10SFelix Fietkau {
104c8846e10SFelix Fietkau /* Mapped to WTBL2 */
105c8846e10SFelix Fietkau return MT_PCIE_REMAP_BASE_1 + idx * MT_WTBL2_SIZE;
106c8846e10SFelix Fietkau }
107c8846e10SFelix Fietkau
108c8846e10SFelix Fietkau static u32
mt7603_wtbl3_addr(int idx)109c8846e10SFelix Fietkau mt7603_wtbl3_addr(int idx)
110c8846e10SFelix Fietkau {
111c8846e10SFelix Fietkau u32 base = mt7603_wtbl2_addr(MT7603_WTBL_SIZE);
112c8846e10SFelix Fietkau
113c8846e10SFelix Fietkau return base + idx * MT_WTBL3_SIZE;
114c8846e10SFelix Fietkau }
115c8846e10SFelix Fietkau
116c8846e10SFelix Fietkau static u32
mt7603_wtbl4_addr(int idx)117c8846e10SFelix Fietkau mt7603_wtbl4_addr(int idx)
118c8846e10SFelix Fietkau {
119c8846e10SFelix Fietkau u32 base = mt7603_wtbl3_addr(MT7603_WTBL_SIZE);
120c8846e10SFelix Fietkau
121c8846e10SFelix Fietkau return base + idx * MT_WTBL4_SIZE;
122c8846e10SFelix Fietkau }
123c8846e10SFelix Fietkau
mt7603_wtbl_init(struct mt7603_dev * dev,int idx,int vif,const u8 * mac_addr)124c8846e10SFelix Fietkau void mt7603_wtbl_init(struct mt7603_dev *dev, int idx, int vif,
125c8846e10SFelix Fietkau const u8 *mac_addr)
126c8846e10SFelix Fietkau {
127c8846e10SFelix Fietkau const void *_mac = mac_addr;
128c8846e10SFelix Fietkau u32 addr = mt7603_wtbl1_addr(idx);
129c8846e10SFelix Fietkau u32 w0 = 0, w1 = 0;
130c8846e10SFelix Fietkau int i;
131c8846e10SFelix Fietkau
132c8846e10SFelix Fietkau if (_mac) {
133c8846e10SFelix Fietkau w0 = FIELD_PREP(MT_WTBL1_W0_ADDR_HI,
134c8846e10SFelix Fietkau get_unaligned_le16(_mac + 4));
135c8846e10SFelix Fietkau w1 = FIELD_PREP(MT_WTBL1_W1_ADDR_LO,
136c8846e10SFelix Fietkau get_unaligned_le32(_mac));
137c8846e10SFelix Fietkau }
138c8846e10SFelix Fietkau
139c8846e10SFelix Fietkau if (vif < 0)
140c8846e10SFelix Fietkau vif = 0;
141c8846e10SFelix Fietkau else
142c8846e10SFelix Fietkau w0 |= MT_WTBL1_W0_RX_CHECK_A1;
143c8846e10SFelix Fietkau w0 |= FIELD_PREP(MT_WTBL1_W0_MUAR_IDX, vif);
144c8846e10SFelix Fietkau
145c8846e10SFelix Fietkau mt76_poll(dev, MT_WTBL_UPDATE, MT_WTBL_UPDATE_BUSY, 0, 5000);
146c8846e10SFelix Fietkau
147c8846e10SFelix Fietkau mt76_set(dev, addr + 0 * 4, w0);
148c8846e10SFelix Fietkau mt76_set(dev, addr + 1 * 4, w1);
149c8846e10SFelix Fietkau mt76_set(dev, addr + 2 * 4, MT_WTBL1_W2_ADMISSION_CONTROL);
150c8846e10SFelix Fietkau
151c8846e10SFelix Fietkau mt76_stop_tx_ac(dev, GENMASK(3, 0));
152c8846e10SFelix Fietkau addr = mt7603_wtbl2_addr(idx);
153c8846e10SFelix Fietkau for (i = 0; i < MT_WTBL2_SIZE; i += 4)
154c8846e10SFelix Fietkau mt76_wr(dev, addr + i, 0);
155c8846e10SFelix Fietkau mt7603_wtbl_update(dev, idx, MT_WTBL_UPDATE_WTBL2);
156c8846e10SFelix Fietkau mt76_start_tx_ac(dev, GENMASK(3, 0));
157c8846e10SFelix Fietkau
158c8846e10SFelix Fietkau addr = mt7603_wtbl3_addr(idx);
159c8846e10SFelix Fietkau for (i = 0; i < MT_WTBL3_SIZE; i += 4)
160c8846e10SFelix Fietkau mt76_wr(dev, addr + i, 0);
161c8846e10SFelix Fietkau
162c8846e10SFelix Fietkau addr = mt7603_wtbl4_addr(idx);
163c8846e10SFelix Fietkau for (i = 0; i < MT_WTBL4_SIZE; i += 4)
164c8846e10SFelix Fietkau mt76_wr(dev, addr + i, 0);
165ea565833SFelix Fietkau
166ea565833SFelix Fietkau mt7603_wtbl_update(dev, idx, MT_WTBL_UPDATE_ADM_COUNT_CLEAR);
167c8846e10SFelix Fietkau }
168c8846e10SFelix Fietkau
169c8846e10SFelix Fietkau static void
mt7603_wtbl_set_skip_tx(struct mt7603_dev * dev,int idx,bool enabled)170c8846e10SFelix Fietkau mt7603_wtbl_set_skip_tx(struct mt7603_dev *dev, int idx, bool enabled)
171c8846e10SFelix Fietkau {
172c8846e10SFelix Fietkau u32 addr = mt7603_wtbl1_addr(idx);
173c8846e10SFelix Fietkau u32 val = mt76_rr(dev, addr + 3 * 4);
174c8846e10SFelix Fietkau
175c8846e10SFelix Fietkau val &= ~MT_WTBL1_W3_SKIP_TX;
176c8846e10SFelix Fietkau val |= enabled * MT_WTBL1_W3_SKIP_TX;
177c8846e10SFelix Fietkau
178c8846e10SFelix Fietkau mt76_wr(dev, addr + 3 * 4, val);
179c8846e10SFelix Fietkau }
180c8846e10SFelix Fietkau
mt7603_filter_tx(struct mt7603_dev * dev,int mac_idx,int idx,bool abort)181fe0ea395SFelix Fietkau void mt7603_filter_tx(struct mt7603_dev *dev, int mac_idx, int idx, bool abort)
182c8846e10SFelix Fietkau {
183fe0ea395SFelix Fietkau u32 flush_mask;
184c8846e10SFelix Fietkau int i, port, queue;
185c8846e10SFelix Fietkau
186c8846e10SFelix Fietkau if (abort) {
187c8846e10SFelix Fietkau port = 3; /* PSE */
188c8846e10SFelix Fietkau queue = 8; /* free queue */
189c8846e10SFelix Fietkau } else {
190c8846e10SFelix Fietkau port = 0; /* HIF */
191c8846e10SFelix Fietkau queue = 1; /* MCU queue */
192c8846e10SFelix Fietkau }
193c8846e10SFelix Fietkau
194c8846e10SFelix Fietkau mt7603_wtbl_set_skip_tx(dev, idx, true);
195c8846e10SFelix Fietkau
196c8846e10SFelix Fietkau mt76_wr(dev, MT_TX_ABORT, MT_TX_ABORT_EN |
197c8846e10SFelix Fietkau FIELD_PREP(MT_TX_ABORT_WCID, idx));
198c8846e10SFelix Fietkau
199fe0ea395SFelix Fietkau flush_mask = MT_WF_ARB_TX_FLUSH_AC0 |
200fe0ea395SFelix Fietkau MT_WF_ARB_TX_FLUSH_AC1 |
201fe0ea395SFelix Fietkau MT_WF_ARB_TX_FLUSH_AC2 |
202fe0ea395SFelix Fietkau MT_WF_ARB_TX_FLUSH_AC3;
203fe0ea395SFelix Fietkau flush_mask <<= mac_idx;
204fe0ea395SFelix Fietkau
205fe0ea395SFelix Fietkau mt76_wr(dev, MT_WF_ARB_TX_FLUSH_0, flush_mask);
206fe0ea395SFelix Fietkau mt76_poll(dev, MT_WF_ARB_TX_FLUSH_0, flush_mask, 0, 20000);
207fe0ea395SFelix Fietkau mt76_wr(dev, MT_WF_ARB_TX_START_0, flush_mask);
208fe0ea395SFelix Fietkau
209fe0ea395SFelix Fietkau mt76_wr(dev, MT_TX_ABORT, 0);
210fe0ea395SFelix Fietkau
211c8846e10SFelix Fietkau for (i = 0; i < 4; i++) {
212c8846e10SFelix Fietkau mt76_wr(dev, MT_DMA_FQCR0, MT_DMA_FQCR0_BUSY |
213c8846e10SFelix Fietkau FIELD_PREP(MT_DMA_FQCR0_TARGET_WCID, idx) |
214c8846e10SFelix Fietkau FIELD_PREP(MT_DMA_FQCR0_TARGET_QID, i) |
215c8846e10SFelix Fietkau FIELD_PREP(MT_DMA_FQCR0_DEST_PORT_ID, port) |
216c8846e10SFelix Fietkau FIELD_PREP(MT_DMA_FQCR0_DEST_QUEUE_ID, queue));
217c8846e10SFelix Fietkau
218fe0ea395SFelix Fietkau mt76_poll(dev, MT_DMA_FQCR0, MT_DMA_FQCR0_BUSY, 0, 5000);
219c8846e10SFelix Fietkau }
220c8846e10SFelix Fietkau
22115965d8cSFelix Fietkau WARN_ON_ONCE(mt76_rr(dev, MT_DMA_FQCR0) & MT_DMA_FQCR0_BUSY);
22215965d8cSFelix Fietkau
223c8846e10SFelix Fietkau mt7603_wtbl_set_skip_tx(dev, idx, false);
224c8846e10SFelix Fietkau }
225c8846e10SFelix Fietkau
mt7603_wtbl_set_smps(struct mt7603_dev * dev,struct mt7603_sta * sta,bool enabled)226c8846e10SFelix Fietkau void mt7603_wtbl_set_smps(struct mt7603_dev *dev, struct mt7603_sta *sta,
227c8846e10SFelix Fietkau bool enabled)
228c8846e10SFelix Fietkau {
229c8846e10SFelix Fietkau u32 addr = mt7603_wtbl1_addr(sta->wcid.idx);
230c8846e10SFelix Fietkau
231c8846e10SFelix Fietkau if (sta->smps == enabled)
232c8846e10SFelix Fietkau return;
233c8846e10SFelix Fietkau
234c8846e10SFelix Fietkau mt76_rmw_field(dev, addr + 2 * 4, MT_WTBL1_W2_SMPS, enabled);
235c8846e10SFelix Fietkau sta->smps = enabled;
236c8846e10SFelix Fietkau }
237c8846e10SFelix Fietkau
mt7603_wtbl_set_ps(struct mt7603_dev * dev,struct mt7603_sta * sta,bool enabled)238c8846e10SFelix Fietkau void mt7603_wtbl_set_ps(struct mt7603_dev *dev, struct mt7603_sta *sta,
239c8846e10SFelix Fietkau bool enabled)
240c8846e10SFelix Fietkau {
241c8846e10SFelix Fietkau int idx = sta->wcid.idx;
242c8846e10SFelix Fietkau u32 addr;
243c8846e10SFelix Fietkau
244c8846e10SFelix Fietkau spin_lock_bh(&dev->ps_lock);
245c8846e10SFelix Fietkau
246c8846e10SFelix Fietkau if (sta->ps == enabled)
247c8846e10SFelix Fietkau goto out;
248c8846e10SFelix Fietkau
249c8846e10SFelix Fietkau mt76_wr(dev, MT_PSE_RTA,
250c8846e10SFelix Fietkau FIELD_PREP(MT_PSE_RTA_TAG_ID, idx) |
251c8846e10SFelix Fietkau FIELD_PREP(MT_PSE_RTA_PORT_ID, 0) |
252c8846e10SFelix Fietkau FIELD_PREP(MT_PSE_RTA_QUEUE_ID, 1) |
253c8846e10SFelix Fietkau FIELD_PREP(MT_PSE_RTA_REDIRECT_EN, enabled) |
254c8846e10SFelix Fietkau MT_PSE_RTA_WRITE | MT_PSE_RTA_BUSY);
255c8846e10SFelix Fietkau
256c8846e10SFelix Fietkau mt76_poll(dev, MT_PSE_RTA, MT_PSE_RTA_BUSY, 0, 5000);
257c8846e10SFelix Fietkau
258c8846e10SFelix Fietkau if (enabled)
259fe0ea395SFelix Fietkau mt7603_filter_tx(dev, sta->vif->idx, idx, false);
260c8846e10SFelix Fietkau
261c8846e10SFelix Fietkau addr = mt7603_wtbl1_addr(idx);
262c8846e10SFelix Fietkau mt76_set(dev, MT_WTBL1_OR, MT_WTBL1_OR_PSM_WRITE);
263c8846e10SFelix Fietkau mt76_rmw(dev, addr + 3 * 4, MT_WTBL1_W3_POWER_SAVE,
264c8846e10SFelix Fietkau enabled * MT_WTBL1_W3_POWER_SAVE);
265c8846e10SFelix Fietkau mt76_clear(dev, MT_WTBL1_OR, MT_WTBL1_OR_PSM_WRITE);
266c8846e10SFelix Fietkau sta->ps = enabled;
267c8846e10SFelix Fietkau
268c8846e10SFelix Fietkau out:
269c8846e10SFelix Fietkau spin_unlock_bh(&dev->ps_lock);
270c8846e10SFelix Fietkau }
271c8846e10SFelix Fietkau
mt7603_wtbl_clear(struct mt7603_dev * dev,int idx)272c8846e10SFelix Fietkau void mt7603_wtbl_clear(struct mt7603_dev *dev, int idx)
273c8846e10SFelix Fietkau {
274c8846e10SFelix Fietkau int wtbl2_frame_size = MT_PSE_PAGE_SIZE / MT_WTBL2_SIZE;
275c8846e10SFelix Fietkau int wtbl2_frame = idx / wtbl2_frame_size;
276c8846e10SFelix Fietkau int wtbl2_entry = idx % wtbl2_frame_size;
277c8846e10SFelix Fietkau
278c8846e10SFelix Fietkau int wtbl3_base_frame = MT_WTBL3_OFFSET / MT_PSE_PAGE_SIZE;
279c8846e10SFelix Fietkau int wtbl3_frame_size = MT_PSE_PAGE_SIZE / MT_WTBL3_SIZE;
280c8846e10SFelix Fietkau int wtbl3_frame = wtbl3_base_frame + idx / wtbl3_frame_size;
281c8846e10SFelix Fietkau int wtbl3_entry = (idx % wtbl3_frame_size) * 2;
282c8846e10SFelix Fietkau
283c8846e10SFelix Fietkau int wtbl4_base_frame = MT_WTBL4_OFFSET / MT_PSE_PAGE_SIZE;
284c8846e10SFelix Fietkau int wtbl4_frame_size = MT_PSE_PAGE_SIZE / MT_WTBL4_SIZE;
285c8846e10SFelix Fietkau int wtbl4_frame = wtbl4_base_frame + idx / wtbl4_frame_size;
286c8846e10SFelix Fietkau int wtbl4_entry = idx % wtbl4_frame_size;
287c8846e10SFelix Fietkau
288c8846e10SFelix Fietkau u32 addr = MT_WTBL1_BASE + idx * MT_WTBL1_SIZE;
289c8846e10SFelix Fietkau int i;
290c8846e10SFelix Fietkau
291c8846e10SFelix Fietkau mt76_poll(dev, MT_WTBL_UPDATE, MT_WTBL_UPDATE_BUSY, 0, 5000);
292c8846e10SFelix Fietkau
293c8846e10SFelix Fietkau mt76_wr(dev, addr + 0 * 4,
294c8846e10SFelix Fietkau MT_WTBL1_W0_RX_CHECK_A1 |
295c8846e10SFelix Fietkau MT_WTBL1_W0_RX_CHECK_A2 |
296c8846e10SFelix Fietkau MT_WTBL1_W0_RX_VALID);
297c8846e10SFelix Fietkau mt76_wr(dev, addr + 1 * 4, 0);
298c8846e10SFelix Fietkau mt76_wr(dev, addr + 2 * 4, 0);
299c8846e10SFelix Fietkau
300c8846e10SFelix Fietkau mt76_set(dev, MT_WTBL1_OR, MT_WTBL1_OR_PSM_WRITE);
301c8846e10SFelix Fietkau
302c8846e10SFelix Fietkau mt76_wr(dev, addr + 3 * 4,
303c8846e10SFelix Fietkau FIELD_PREP(MT_WTBL1_W3_WTBL2_FRAME_ID, wtbl2_frame) |
304c8846e10SFelix Fietkau FIELD_PREP(MT_WTBL1_W3_WTBL2_ENTRY_ID, wtbl2_entry) |
305c8846e10SFelix Fietkau FIELD_PREP(MT_WTBL1_W3_WTBL4_FRAME_ID, wtbl4_frame) |
306c8846e10SFelix Fietkau MT_WTBL1_W3_I_PSM | MT_WTBL1_W3_KEEP_I_PSM);
307c8846e10SFelix Fietkau mt76_wr(dev, addr + 4 * 4,
308c8846e10SFelix Fietkau FIELD_PREP(MT_WTBL1_W4_WTBL3_FRAME_ID, wtbl3_frame) |
309c8846e10SFelix Fietkau FIELD_PREP(MT_WTBL1_W4_WTBL3_ENTRY_ID, wtbl3_entry) |
310c8846e10SFelix Fietkau FIELD_PREP(MT_WTBL1_W4_WTBL4_ENTRY_ID, wtbl4_entry));
311c8846e10SFelix Fietkau
312c8846e10SFelix Fietkau mt76_clear(dev, MT_WTBL1_OR, MT_WTBL1_OR_PSM_WRITE);
313c8846e10SFelix Fietkau
314c8846e10SFelix Fietkau addr = mt7603_wtbl2_addr(idx);
315c8846e10SFelix Fietkau
316c8846e10SFelix Fietkau /* Clear BA information */
317c8846e10SFelix Fietkau mt76_wr(dev, addr + (15 * 4), 0);
318c8846e10SFelix Fietkau
319c8846e10SFelix Fietkau mt76_stop_tx_ac(dev, GENMASK(3, 0));
320c8846e10SFelix Fietkau for (i = 2; i <= 4; i++)
321c8846e10SFelix Fietkau mt76_wr(dev, addr + (i * 4), 0);
322c8846e10SFelix Fietkau mt7603_wtbl_update(dev, idx, MT_WTBL_UPDATE_WTBL2);
323c8846e10SFelix Fietkau mt76_start_tx_ac(dev, GENMASK(3, 0));
324c8846e10SFelix Fietkau
325c8846e10SFelix Fietkau mt7603_wtbl_update(dev, idx, MT_WTBL_UPDATE_RX_COUNT_CLEAR);
326c8846e10SFelix Fietkau mt7603_wtbl_update(dev, idx, MT_WTBL_UPDATE_TX_COUNT_CLEAR);
327c8846e10SFelix Fietkau mt7603_wtbl_update(dev, idx, MT_WTBL_UPDATE_ADM_COUNT_CLEAR);
328c8846e10SFelix Fietkau }
329c8846e10SFelix Fietkau
mt7603_wtbl_update_cap(struct mt7603_dev * dev,struct ieee80211_sta * sta)330c8846e10SFelix Fietkau void mt7603_wtbl_update_cap(struct mt7603_dev *dev, struct ieee80211_sta *sta)
331c8846e10SFelix Fietkau {
332c8846e10SFelix Fietkau struct mt7603_sta *msta = (struct mt7603_sta *)sta->drv_priv;
333c8846e10SFelix Fietkau int idx = msta->wcid.idx;
33455961d8bSFelix Fietkau u8 ampdu_density;
335c8846e10SFelix Fietkau u32 addr;
336c8846e10SFelix Fietkau u32 val;
337c8846e10SFelix Fietkau
338c8846e10SFelix Fietkau addr = mt7603_wtbl1_addr(idx);
339c8846e10SFelix Fietkau
340046d2e7cSSriram R ampdu_density = sta->deflink.ht_cap.ampdu_density;
34155961d8bSFelix Fietkau if (ampdu_density < IEEE80211_HT_MPDU_DENSITY_4)
34255961d8bSFelix Fietkau ampdu_density = IEEE80211_HT_MPDU_DENSITY_4;
34355961d8bSFelix Fietkau
344c8846e10SFelix Fietkau val = mt76_rr(dev, addr + 2 * 4);
345c8846e10SFelix Fietkau val &= MT_WTBL1_W2_KEY_TYPE | MT_WTBL1_W2_ADMISSION_CONTROL;
346046d2e7cSSriram R val |= FIELD_PREP(MT_WTBL1_W2_AMPDU_FACTOR,
347046d2e7cSSriram R sta->deflink.ht_cap.ampdu_factor) |
348046d2e7cSSriram R FIELD_PREP(MT_WTBL1_W2_MPDU_DENSITY,
349046d2e7cSSriram R sta->deflink.ht_cap.ampdu_density) |
350c8846e10SFelix Fietkau MT_WTBL1_W2_TXS_BAF_REPORT;
351c8846e10SFelix Fietkau
352046d2e7cSSriram R if (sta->deflink.ht_cap.cap)
353c8846e10SFelix Fietkau val |= MT_WTBL1_W2_HT;
354046d2e7cSSriram R if (sta->deflink.vht_cap.cap)
355c8846e10SFelix Fietkau val |= MT_WTBL1_W2_VHT;
356c8846e10SFelix Fietkau
357c8846e10SFelix Fietkau mt76_wr(dev, addr + 2 * 4, val);
358c8846e10SFelix Fietkau
359c8846e10SFelix Fietkau addr = mt7603_wtbl2_addr(idx);
360c8846e10SFelix Fietkau val = mt76_rr(dev, addr + 9 * 4);
361c8846e10SFelix Fietkau val &= ~(MT_WTBL2_W9_SHORT_GI_20 | MT_WTBL2_W9_SHORT_GI_40 |
362c8846e10SFelix Fietkau MT_WTBL2_W9_SHORT_GI_80);
363046d2e7cSSriram R if (sta->deflink.ht_cap.cap & IEEE80211_HT_CAP_SGI_20)
364c8846e10SFelix Fietkau val |= MT_WTBL2_W9_SHORT_GI_20;
365046d2e7cSSriram R if (sta->deflink.ht_cap.cap & IEEE80211_HT_CAP_SGI_40)
366c8846e10SFelix Fietkau val |= MT_WTBL2_W9_SHORT_GI_40;
367c8846e10SFelix Fietkau mt76_wr(dev, addr + 9 * 4, val);
368c8846e10SFelix Fietkau }
369c8846e10SFelix Fietkau
mt7603_mac_rx_ba_reset(struct mt7603_dev * dev,void * addr,u8 tid)370c8846e10SFelix Fietkau void mt7603_mac_rx_ba_reset(struct mt7603_dev *dev, void *addr, u8 tid)
371c8846e10SFelix Fietkau {
372c8846e10SFelix Fietkau mt76_wr(dev, MT_BA_CONTROL_0, get_unaligned_le32(addr));
373c8846e10SFelix Fietkau mt76_wr(dev, MT_BA_CONTROL_1,
374c8846e10SFelix Fietkau (get_unaligned_le16(addr + 4) |
375c8846e10SFelix Fietkau FIELD_PREP(MT_BA_CONTROL_1_TID, tid) |
376c8846e10SFelix Fietkau MT_BA_CONTROL_1_RESET));
377c8846e10SFelix Fietkau }
378c8846e10SFelix Fietkau
mt7603_mac_tx_ba_reset(struct mt7603_dev * dev,int wcid,int tid,int ba_size)379aa3cb24bSFelix Fietkau void mt7603_mac_tx_ba_reset(struct mt7603_dev *dev, int wcid, int tid,
380c8846e10SFelix Fietkau int ba_size)
381c8846e10SFelix Fietkau {
382c8846e10SFelix Fietkau u32 addr = mt7603_wtbl2_addr(wcid);
383c8846e10SFelix Fietkau u32 tid_mask = FIELD_PREP(MT_WTBL2_W15_BA_EN_TIDS, BIT(tid)) |
384c8846e10SFelix Fietkau (MT_WTBL2_W15_BA_WIN_SIZE <<
385c8846e10SFelix Fietkau (tid * MT_WTBL2_W15_BA_WIN_SIZE_SHIFT));
386c8846e10SFelix Fietkau u32 tid_val;
387c8846e10SFelix Fietkau int i;
388c8846e10SFelix Fietkau
389c8846e10SFelix Fietkau if (ba_size < 0) {
390c8846e10SFelix Fietkau /* disable */
391c8846e10SFelix Fietkau mt76_clear(dev, addr + (15 * 4), tid_mask);
392c8846e10SFelix Fietkau return;
393c8846e10SFelix Fietkau }
394c8846e10SFelix Fietkau
395c8846e10SFelix Fietkau for (i = 7; i > 0; i--) {
396c8846e10SFelix Fietkau if (ba_size >= MT_AGG_SIZE_LIMIT(i))
397c8846e10SFelix Fietkau break;
398c8846e10SFelix Fietkau }
399c8846e10SFelix Fietkau
400c8846e10SFelix Fietkau tid_val = FIELD_PREP(MT_WTBL2_W15_BA_EN_TIDS, BIT(tid)) |
401c8846e10SFelix Fietkau i << (tid * MT_WTBL2_W15_BA_WIN_SIZE_SHIFT);
402c8846e10SFelix Fietkau
403c8846e10SFelix Fietkau mt76_rmw(dev, addr + (15 * 4), tid_mask, tid_val);
404c8846e10SFelix Fietkau }
405c8846e10SFelix Fietkau
mt7603_mac_sta_poll(struct mt7603_dev * dev)406ea565833SFelix Fietkau void mt7603_mac_sta_poll(struct mt7603_dev *dev)
407ea565833SFelix Fietkau {
408ea565833SFelix Fietkau static const u8 ac_to_tid[4] = {
409ea565833SFelix Fietkau [IEEE80211_AC_BE] = 0,
410ea565833SFelix Fietkau [IEEE80211_AC_BK] = 1,
411ea565833SFelix Fietkau [IEEE80211_AC_VI] = 4,
412ea565833SFelix Fietkau [IEEE80211_AC_VO] = 6
413ea565833SFelix Fietkau };
414ea565833SFelix Fietkau struct ieee80211_sta *sta;
415ea565833SFelix Fietkau struct mt7603_sta *msta;
416ea565833SFelix Fietkau u32 total_airtime = 0;
417ea565833SFelix Fietkau u32 airtime[4];
418ea565833SFelix Fietkau u32 addr;
419ea565833SFelix Fietkau int i;
420ea565833SFelix Fietkau
421ea565833SFelix Fietkau rcu_read_lock();
422ea565833SFelix Fietkau
423ea565833SFelix Fietkau while (1) {
424ea565833SFelix Fietkau bool clear = false;
425ea565833SFelix Fietkau
426c55e898bSLorenzo Bianconi spin_lock_bh(&dev->mt76.sta_poll_lock);
427c55e898bSLorenzo Bianconi if (list_empty(&dev->mt76.sta_poll_list)) {
428c55e898bSLorenzo Bianconi spin_unlock_bh(&dev->mt76.sta_poll_lock);
429ea565833SFelix Fietkau break;
430ea565833SFelix Fietkau }
431ea565833SFelix Fietkau
432c55e898bSLorenzo Bianconi msta = list_first_entry(&dev->mt76.sta_poll_list,
4332d29058eSLorenzo Bianconi struct mt7603_sta, wcid.poll_list);
4342d29058eSLorenzo Bianconi list_del_init(&msta->wcid.poll_list);
435c55e898bSLorenzo Bianconi spin_unlock_bh(&dev->mt76.sta_poll_lock);
436ea565833SFelix Fietkau
437ea565833SFelix Fietkau addr = mt7603_wtbl4_addr(msta->wcid.idx);
438ea565833SFelix Fietkau for (i = 0; i < 4; i++) {
439ea565833SFelix Fietkau u32 airtime_last = msta->tx_airtime_ac[i];
440ea565833SFelix Fietkau
441ea565833SFelix Fietkau msta->tx_airtime_ac[i] = mt76_rr(dev, addr + i * 8);
442ea565833SFelix Fietkau airtime[i] = msta->tx_airtime_ac[i] - airtime_last;
443ea565833SFelix Fietkau airtime[i] *= 32;
444ea565833SFelix Fietkau total_airtime += airtime[i];
445ea565833SFelix Fietkau
446ea565833SFelix Fietkau if (msta->tx_airtime_ac[i] & BIT(22))
447ea565833SFelix Fietkau clear = true;
448ea565833SFelix Fietkau }
449ea565833SFelix Fietkau
450ea565833SFelix Fietkau if (clear) {
451ea565833SFelix Fietkau mt7603_wtbl_update(dev, msta->wcid.idx,
452ea565833SFelix Fietkau MT_WTBL_UPDATE_ADM_COUNT_CLEAR);
453ea565833SFelix Fietkau memset(msta->tx_airtime_ac, 0,
454ea565833SFelix Fietkau sizeof(msta->tx_airtime_ac));
455ea565833SFelix Fietkau }
456ea565833SFelix Fietkau
457ea565833SFelix Fietkau if (!msta->wcid.sta)
458ea565833SFelix Fietkau continue;
459ea565833SFelix Fietkau
460ea565833SFelix Fietkau sta = container_of((void *)msta, struct ieee80211_sta, drv_priv);
461ea565833SFelix Fietkau for (i = 0; i < 4; i++) {
46291990519SLorenzo Bianconi struct mt76_queue *q = dev->mphy.q_tx[i];
463ea565833SFelix Fietkau u8 qidx = q->hw_idx;
464ea565833SFelix Fietkau u8 tid = ac_to_tid[i];
465ea565833SFelix Fietkau u32 txtime = airtime[qidx];
466ea565833SFelix Fietkau
467ea565833SFelix Fietkau if (!txtime)
468ea565833SFelix Fietkau continue;
469ea565833SFelix Fietkau
470ea565833SFelix Fietkau ieee80211_sta_register_airtime(sta, tid, txtime, 0);
471ea565833SFelix Fietkau }
472ea565833SFelix Fietkau }
473ea565833SFelix Fietkau
474ea565833SFelix Fietkau rcu_read_unlock();
475ea565833SFelix Fietkau
476ea565833SFelix Fietkau if (!total_airtime)
477ea565833SFelix Fietkau return;
478ea565833SFelix Fietkau
479ea565833SFelix Fietkau spin_lock_bh(&dev->mt76.cc_lock);
48096747a51SFelix Fietkau dev->mphy.chan_state->cc_tx += total_airtime;
481ea565833SFelix Fietkau spin_unlock_bh(&dev->mt76.cc_lock);
482ea565833SFelix Fietkau }
483ea565833SFelix Fietkau
484c8846e10SFelix Fietkau static struct mt76_wcid *
mt7603_rx_get_wcid(struct mt7603_dev * dev,u8 idx,bool unicast)485c8846e10SFelix Fietkau mt7603_rx_get_wcid(struct mt7603_dev *dev, u8 idx, bool unicast)
486c8846e10SFelix Fietkau {
487c8846e10SFelix Fietkau struct mt7603_sta *sta;
488c8846e10SFelix Fietkau struct mt76_wcid *wcid;
489c8846e10SFelix Fietkau
490*dc66a129SFelix Fietkau wcid = mt76_wcid_ptr(dev, idx);
491c8846e10SFelix Fietkau if (unicast || !wcid)
492c8846e10SFelix Fietkau return wcid;
493c8846e10SFelix Fietkau
494c8846e10SFelix Fietkau if (!wcid->sta)
495c8846e10SFelix Fietkau return NULL;
496c8846e10SFelix Fietkau
497c8846e10SFelix Fietkau sta = container_of(wcid, struct mt7603_sta, wcid);
498c8846e10SFelix Fietkau if (!sta->vif)
499c8846e10SFelix Fietkau return NULL;
500c8846e10SFelix Fietkau
501c8846e10SFelix Fietkau return &sta->vif->sta.wcid;
502c8846e10SFelix Fietkau }
503c8846e10SFelix Fietkau
504c8846e10SFelix Fietkau int
mt7603_mac_fill_rx(struct mt7603_dev * dev,struct sk_buff * skb)505c8846e10SFelix Fietkau mt7603_mac_fill_rx(struct mt7603_dev *dev, struct sk_buff *skb)
506c8846e10SFelix Fietkau {
507c8846e10SFelix Fietkau struct mt76_rx_status *status = (struct mt76_rx_status *)skb->cb;
508c8846e10SFelix Fietkau struct ieee80211_supported_band *sband;
509c8846e10SFelix Fietkau struct ieee80211_hdr *hdr;
510c8846e10SFelix Fietkau __le32 *rxd = (__le32 *)skb->data;
511c8846e10SFelix Fietkau u32 rxd0 = le32_to_cpu(rxd[0]);
512c8846e10SFelix Fietkau u32 rxd1 = le32_to_cpu(rxd[1]);
513c8846e10SFelix Fietkau u32 rxd2 = le32_to_cpu(rxd[2]);
514c8846e10SFelix Fietkau bool unicast = rxd1 & MT_RXD1_NORMAL_U2M;
515c8846e10SFelix Fietkau bool insert_ccmp_hdr = false;
516c8846e10SFelix Fietkau bool remove_pad;
517c8846e10SFelix Fietkau int idx;
518c8846e10SFelix Fietkau int i;
519c8846e10SFelix Fietkau
520c8846e10SFelix Fietkau memset(status, 0, sizeof(*status));
521c8846e10SFelix Fietkau
522c8846e10SFelix Fietkau i = FIELD_GET(MT_RXD1_NORMAL_CH_FREQ, rxd1);
52396747a51SFelix Fietkau sband = (i & 1) ? &dev->mphy.sband_5g.sband : &dev->mphy.sband_2g.sband;
524c8846e10SFelix Fietkau i >>= 1;
525c8846e10SFelix Fietkau
526c8846e10SFelix Fietkau idx = FIELD_GET(MT_RXD2_NORMAL_WLAN_IDX, rxd2);
527c8846e10SFelix Fietkau status->wcid = mt7603_rx_get_wcid(dev, idx, unicast);
528c8846e10SFelix Fietkau
529c8846e10SFelix Fietkau status->band = sband->band;
530c8846e10SFelix Fietkau if (i < sband->n_channels)
531c8846e10SFelix Fietkau status->freq = sband->channels[i].center_freq;
532c8846e10SFelix Fietkau
533c8846e10SFelix Fietkau if (rxd2 & MT_RXD2_NORMAL_FCS_ERR)
534c8846e10SFelix Fietkau status->flag |= RX_FLAG_FAILED_FCS_CRC;
535c8846e10SFelix Fietkau
536c8846e10SFelix Fietkau if (rxd2 & MT_RXD2_NORMAL_TKIP_MIC_ERR)
537c8846e10SFelix Fietkau status->flag |= RX_FLAG_MMIC_ERROR;
538c8846e10SFelix Fietkau
539dd28dea5SXing Song /* ICV error or CCMP/BIP/WPI MIC error */
540dd28dea5SXing Song if (rxd2 & MT_RXD2_NORMAL_ICV_ERR)
541dd28dea5SXing Song status->flag |= RX_FLAG_ONLY_MONITOR;
542dd28dea5SXing Song
543c8846e10SFelix Fietkau if (FIELD_GET(MT_RXD2_NORMAL_SEC_MODE, rxd2) != 0 &&
544c8846e10SFelix Fietkau !(rxd2 & (MT_RXD2_NORMAL_CLM | MT_RXD2_NORMAL_CM))) {
545c8846e10SFelix Fietkau status->flag |= RX_FLAG_DECRYPTED;
546c8846e10SFelix Fietkau status->flag |= RX_FLAG_IV_STRIPPED;
547c8846e10SFelix Fietkau status->flag |= RX_FLAG_MMIC_STRIPPED | RX_FLAG_MIC_STRIPPED;
548c8846e10SFelix Fietkau }
549c8846e10SFelix Fietkau
550c8846e10SFelix Fietkau remove_pad = rxd1 & MT_RXD1_NORMAL_HDR_OFFSET;
551c8846e10SFelix Fietkau
552c8846e10SFelix Fietkau if (rxd2 & MT_RXD2_NORMAL_MAX_LEN_ERROR)
553c8846e10SFelix Fietkau return -EINVAL;
554c8846e10SFelix Fietkau
555c8846e10SFelix Fietkau if (!sband->channels)
556c8846e10SFelix Fietkau return -EINVAL;
557c8846e10SFelix Fietkau
558c8846e10SFelix Fietkau rxd += 4;
559c8846e10SFelix Fietkau if (rxd0 & MT_RXD0_NORMAL_GROUP_4) {
560c8846e10SFelix Fietkau rxd += 4;
561c8846e10SFelix Fietkau if ((u8 *)rxd - skb->data >= skb->len)
562c8846e10SFelix Fietkau return -EINVAL;
563c8846e10SFelix Fietkau }
564c8846e10SFelix Fietkau if (rxd0 & MT_RXD0_NORMAL_GROUP_1) {
565c8846e10SFelix Fietkau u8 *data = (u8 *)rxd;
566c8846e10SFelix Fietkau
567c8846e10SFelix Fietkau if (status->flag & RX_FLAG_DECRYPTED) {
568c368362cSRyder Lee switch (FIELD_GET(MT_RXD2_NORMAL_SEC_MODE, rxd2)) {
569c368362cSRyder Lee case MT_CIPHER_AES_CCMP:
570c368362cSRyder Lee case MT_CIPHER_CCMP_CCX:
571c368362cSRyder Lee case MT_CIPHER_CCMP_256:
572c368362cSRyder Lee insert_ccmp_hdr =
573c368362cSRyder Lee FIELD_GET(MT_RXD2_NORMAL_FRAG, rxd2);
574c368362cSRyder Lee fallthrough;
575c368362cSRyder Lee case MT_CIPHER_TKIP:
576c368362cSRyder Lee case MT_CIPHER_TKIP_NO_MIC:
577c368362cSRyder Lee case MT_CIPHER_GCMP:
578c368362cSRyder Lee case MT_CIPHER_GCMP_256:
579c8846e10SFelix Fietkau status->iv[0] = data[5];
580c8846e10SFelix Fietkau status->iv[1] = data[4];
581c8846e10SFelix Fietkau status->iv[2] = data[3];
582c8846e10SFelix Fietkau status->iv[3] = data[2];
583c8846e10SFelix Fietkau status->iv[4] = data[1];
584c8846e10SFelix Fietkau status->iv[5] = data[0];
585c368362cSRyder Lee break;
586c368362cSRyder Lee default:
587c368362cSRyder Lee break;
588c368362cSRyder Lee }
589c8846e10SFelix Fietkau }
590c8846e10SFelix Fietkau
591c8846e10SFelix Fietkau rxd += 4;
592c8846e10SFelix Fietkau if ((u8 *)rxd - skb->data >= skb->len)
593c8846e10SFelix Fietkau return -EINVAL;
594c8846e10SFelix Fietkau }
595c8846e10SFelix Fietkau if (rxd0 & MT_RXD0_NORMAL_GROUP_2) {
5960fda6d7bSRyder Lee status->timestamp = le32_to_cpu(rxd[0]);
5970fda6d7bSRyder Lee status->flag |= RX_FLAG_MACTIME_START;
5980fda6d7bSRyder Lee
5990fda6d7bSRyder Lee if (!(rxd2 & (MT_RXD2_NORMAL_NON_AMPDU_SUB |
6000fda6d7bSRyder Lee MT_RXD2_NORMAL_NON_AMPDU))) {
6010fda6d7bSRyder Lee status->flag |= RX_FLAG_AMPDU_DETAILS;
6020fda6d7bSRyder Lee
6030fda6d7bSRyder Lee /* all subframes of an A-MPDU have the same timestamp */
6040fda6d7bSRyder Lee if (dev->rx_ampdu_ts != status->timestamp) {
6050fda6d7bSRyder Lee if (!++dev->ampdu_ref)
6060fda6d7bSRyder Lee dev->ampdu_ref++;
6070fda6d7bSRyder Lee }
6080fda6d7bSRyder Lee dev->rx_ampdu_ts = status->timestamp;
6090fda6d7bSRyder Lee
6100fda6d7bSRyder Lee status->ampdu_ref = dev->ampdu_ref;
6110fda6d7bSRyder Lee }
6120fda6d7bSRyder Lee
613c8846e10SFelix Fietkau rxd += 2;
614c8846e10SFelix Fietkau if ((u8 *)rxd - skb->data >= skb->len)
615c8846e10SFelix Fietkau return -EINVAL;
616c8846e10SFelix Fietkau }
617c8846e10SFelix Fietkau if (rxd0 & MT_RXD0_NORMAL_GROUP_3) {
618c8846e10SFelix Fietkau u32 rxdg0 = le32_to_cpu(rxd[0]);
619c8846e10SFelix Fietkau u32 rxdg3 = le32_to_cpu(rxd[3]);
620c8846e10SFelix Fietkau bool cck = false;
621c8846e10SFelix Fietkau
622c8846e10SFelix Fietkau i = FIELD_GET(MT_RXV1_TX_RATE, rxdg0);
623c8846e10SFelix Fietkau switch (FIELD_GET(MT_RXV1_TX_MODE, rxdg0)) {
624c8846e10SFelix Fietkau case MT_PHY_TYPE_CCK:
625c8846e10SFelix Fietkau cck = true;
626aab662ccSGustavo A. R. Silva fallthrough;
627c8846e10SFelix Fietkau case MT_PHY_TYPE_OFDM:
628d2679d65SLorenzo Bianconi i = mt76_get_rate(&dev->mt76, sband, i, cck);
629c8846e10SFelix Fietkau break;
630c8846e10SFelix Fietkau case MT_PHY_TYPE_HT_GF:
631c8846e10SFelix Fietkau case MT_PHY_TYPE_HT:
632c8846e10SFelix Fietkau status->encoding = RX_ENC_HT;
633c8846e10SFelix Fietkau if (i > 15)
634c8846e10SFelix Fietkau return -EINVAL;
635c8846e10SFelix Fietkau break;
636c8846e10SFelix Fietkau default:
637c8846e10SFelix Fietkau return -EINVAL;
638c8846e10SFelix Fietkau }
639c8846e10SFelix Fietkau
640c8846e10SFelix Fietkau if (rxdg0 & MT_RXV1_HT_SHORT_GI)
641c8846e10SFelix Fietkau status->enc_flags |= RX_ENC_FLAG_SHORT_GI;
642c8846e10SFelix Fietkau if (rxdg0 & MT_RXV1_HT_AD_CODE)
643c8846e10SFelix Fietkau status->enc_flags |= RX_ENC_FLAG_LDPC;
644c8846e10SFelix Fietkau
645c8846e10SFelix Fietkau status->enc_flags |= RX_ENC_FLAG_STBC_MASK *
646c8846e10SFelix Fietkau FIELD_GET(MT_RXV1_HT_STBC, rxdg0);
647c8846e10SFelix Fietkau
648c8846e10SFelix Fietkau status->rate_idx = i;
649c8846e10SFelix Fietkau
650beaaeb6bSFelix Fietkau status->chains = dev->mphy.antenna_mask;
651c8846e10SFelix Fietkau status->chain_signal[0] = FIELD_GET(MT_RXV4_IB_RSSI0, rxdg3) +
652c8846e10SFelix Fietkau dev->rssi_offset[0];
653c8846e10SFelix Fietkau status->chain_signal[1] = FIELD_GET(MT_RXV4_IB_RSSI1, rxdg3) +
654c8846e10SFelix Fietkau dev->rssi_offset[1];
655c8846e10SFelix Fietkau
656c8846e10SFelix Fietkau if (FIELD_GET(MT_RXV1_FRAME_MODE, rxdg0) == 1)
657c8846e10SFelix Fietkau status->bw = RATE_INFO_BW_40;
658c8846e10SFelix Fietkau
659c8846e10SFelix Fietkau rxd += 6;
660c8846e10SFelix Fietkau if ((u8 *)rxd - skb->data >= skb->len)
661c8846e10SFelix Fietkau return -EINVAL;
662c8846e10SFelix Fietkau } else {
663c8846e10SFelix Fietkau return -EINVAL;
664c8846e10SFelix Fietkau }
665c8846e10SFelix Fietkau
666c8846e10SFelix Fietkau skb_pull(skb, (u8 *)rxd - skb->data + 2 * remove_pad);
667c8846e10SFelix Fietkau
668c8846e10SFelix Fietkau if (insert_ccmp_hdr) {
669c8846e10SFelix Fietkau u8 key_id = FIELD_GET(MT_RXD1_NORMAL_KEY_ID, rxd1);
670c8846e10SFelix Fietkau
671eadfd98fSLorenzo Bianconi mt76_insert_ccmp_hdr(skb, key_id);
672c8846e10SFelix Fietkau }
673c8846e10SFelix Fietkau
674c8846e10SFelix Fietkau hdr = (struct ieee80211_hdr *)skb->data;
675c8846e10SFelix Fietkau if (!status->wcid || !ieee80211_is_data_qos(hdr->frame_control))
676c8846e10SFelix Fietkau return 0;
677c8846e10SFelix Fietkau
678c8846e10SFelix Fietkau status->aggr = unicast &&
679c8846e10SFelix Fietkau !ieee80211_is_qos_nullfunc(hdr->frame_control);
680e195dad1SFelix Fietkau status->qos_ctl = *ieee80211_get_qos_ctl(hdr);
681e8027946SRyder Lee status->seqno = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
682c8846e10SFelix Fietkau
683c8846e10SFelix Fietkau return 0;
684c8846e10SFelix Fietkau }
685c8846e10SFelix Fietkau
686c8846e10SFelix Fietkau static u16
mt7603_mac_tx_rate_val(struct mt7603_dev * dev,const struct ieee80211_tx_rate * rate,bool stbc,u8 * bw)687c8846e10SFelix Fietkau mt7603_mac_tx_rate_val(struct mt7603_dev *dev,
688c8846e10SFelix Fietkau const struct ieee80211_tx_rate *rate, bool stbc, u8 *bw)
689c8846e10SFelix Fietkau {
690c8846e10SFelix Fietkau u8 phy, nss, rate_idx;
691c8846e10SFelix Fietkau u16 rateval;
692c8846e10SFelix Fietkau
693c8846e10SFelix Fietkau *bw = 0;
694c8846e10SFelix Fietkau if (rate->flags & IEEE80211_TX_RC_MCS) {
695c8846e10SFelix Fietkau rate_idx = rate->idx;
696c8846e10SFelix Fietkau nss = 1 + (rate->idx >> 3);
697c8846e10SFelix Fietkau phy = MT_PHY_TYPE_HT;
698c8846e10SFelix Fietkau if (rate->flags & IEEE80211_TX_RC_GREEN_FIELD)
699c8846e10SFelix Fietkau phy = MT_PHY_TYPE_HT_GF;
700c8846e10SFelix Fietkau if (rate->flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
701c8846e10SFelix Fietkau *bw = 1;
702c8846e10SFelix Fietkau } else {
703c8846e10SFelix Fietkau const struct ieee80211_rate *r;
70496747a51SFelix Fietkau int band = dev->mphy.chandef.chan->band;
705c8846e10SFelix Fietkau u16 val;
706c8846e10SFelix Fietkau
707c8846e10SFelix Fietkau nss = 1;
708c8846e10SFelix Fietkau r = &mt76_hw(dev)->wiphy->bands[band]->bitrates[rate->idx];
709c8846e10SFelix Fietkau if (rate->flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
710c8846e10SFelix Fietkau val = r->hw_value_short;
711c8846e10SFelix Fietkau else
712c8846e10SFelix Fietkau val = r->hw_value;
713c8846e10SFelix Fietkau
714c8846e10SFelix Fietkau phy = val >> 8;
715c8846e10SFelix Fietkau rate_idx = val & 0xff;
716c8846e10SFelix Fietkau }
717c8846e10SFelix Fietkau
718c8846e10SFelix Fietkau rateval = (FIELD_PREP(MT_TX_RATE_IDX, rate_idx) |
719c8846e10SFelix Fietkau FIELD_PREP(MT_TX_RATE_MODE, phy));
720c8846e10SFelix Fietkau
721c8846e10SFelix Fietkau if (stbc && nss == 1)
722c8846e10SFelix Fietkau rateval |= MT_TX_RATE_STBC;
723c8846e10SFelix Fietkau
724c8846e10SFelix Fietkau return rateval;
725c8846e10SFelix Fietkau }
726c8846e10SFelix Fietkau
mt7603_wtbl_set_rates(struct mt7603_dev * dev,struct mt7603_sta * sta,struct ieee80211_tx_rate * probe_rate,struct ieee80211_tx_rate * rates)727c8846e10SFelix Fietkau void mt7603_wtbl_set_rates(struct mt7603_dev *dev, struct mt7603_sta *sta,
728c8846e10SFelix Fietkau struct ieee80211_tx_rate *probe_rate,
729c8846e10SFelix Fietkau struct ieee80211_tx_rate *rates)
730c8846e10SFelix Fietkau {
731c5211e99SFelix Fietkau struct ieee80211_tx_rate *ref;
732c8846e10SFelix Fietkau int wcid = sta->wcid.idx;
733c8846e10SFelix Fietkau u32 addr = mt7603_wtbl2_addr(wcid);
734c8846e10SFelix Fietkau bool stbc = false;
735c8846e10SFelix Fietkau int n_rates = sta->n_rates;
736c8846e10SFelix Fietkau u8 bw, bw_prev, bw_idx = 0;
737c8846e10SFelix Fietkau u16 val[4];
738c8846e10SFelix Fietkau u16 probe_val;
739c8846e10SFelix Fietkau u32 w9 = mt76_rr(dev, addr + 9 * 4);
740c5211e99SFelix Fietkau bool rateset;
741c5211e99SFelix Fietkau int i, k;
742c8846e10SFelix Fietkau
743c8846e10SFelix Fietkau if (!mt76_poll(dev, MT_WTBL_UPDATE, MT_WTBL_UPDATE_BUSY, 0, 5000))
744c8846e10SFelix Fietkau return;
745c8846e10SFelix Fietkau
746c8846e10SFelix Fietkau for (i = n_rates; i < 4; i++)
747c8846e10SFelix Fietkau rates[i] = rates[n_rates - 1];
748c8846e10SFelix Fietkau
749c5211e99SFelix Fietkau rateset = !(sta->rate_set_tsf & BIT(0));
750c5211e99SFelix Fietkau memcpy(sta->rateset[rateset].rates, rates,
751c5211e99SFelix Fietkau sizeof(sta->rateset[rateset].rates));
752c5211e99SFelix Fietkau if (probe_rate) {
753c5211e99SFelix Fietkau sta->rateset[rateset].probe_rate = *probe_rate;
754c5211e99SFelix Fietkau ref = &sta->rateset[rateset].probe_rate;
755c5211e99SFelix Fietkau } else {
756c5211e99SFelix Fietkau sta->rateset[rateset].probe_rate.idx = -1;
757c5211e99SFelix Fietkau ref = &sta->rateset[rateset].rates[0];
758c5211e99SFelix Fietkau }
759c5211e99SFelix Fietkau
760c5211e99SFelix Fietkau rates = sta->rateset[rateset].rates;
761c5211e99SFelix Fietkau for (i = 0; i < ARRAY_SIZE(sta->rateset[rateset].rates); i++) {
762c5211e99SFelix Fietkau /*
763c5211e99SFelix Fietkau * We don't support switching between short and long GI
764c5211e99SFelix Fietkau * within the rate set. For accurate tx status reporting, we
765c5211e99SFelix Fietkau * need to make sure that flags match.
766c5211e99SFelix Fietkau * For improved performance, avoid duplicate entries by
767c5211e99SFelix Fietkau * decrementing the MCS index if necessary
768c5211e99SFelix Fietkau */
769c5211e99SFelix Fietkau if ((ref->flags ^ rates[i].flags) & IEEE80211_TX_RC_SHORT_GI)
770c5211e99SFelix Fietkau rates[i].flags ^= IEEE80211_TX_RC_SHORT_GI;
771c5211e99SFelix Fietkau
772c5211e99SFelix Fietkau for (k = 0; k < i; k++) {
773c5211e99SFelix Fietkau if (rates[i].idx != rates[k].idx)
774c5211e99SFelix Fietkau continue;
775c5211e99SFelix Fietkau if ((rates[i].flags ^ rates[k].flags) &
776c5211e99SFelix Fietkau IEEE80211_TX_RC_40_MHZ_WIDTH)
777c5211e99SFelix Fietkau continue;
778c5211e99SFelix Fietkau
779820e4da1SFelix Fietkau if (!rates[i].idx)
780820e4da1SFelix Fietkau continue;
781820e4da1SFelix Fietkau
782c5211e99SFelix Fietkau rates[i].idx--;
783c5211e99SFelix Fietkau }
784c5211e99SFelix Fietkau }
785c5211e99SFelix Fietkau
786c8846e10SFelix Fietkau w9 &= MT_WTBL2_W9_SHORT_GI_20 | MT_WTBL2_W9_SHORT_GI_40 |
787c8846e10SFelix Fietkau MT_WTBL2_W9_SHORT_GI_80;
788c8846e10SFelix Fietkau
789c8846e10SFelix Fietkau val[0] = mt7603_mac_tx_rate_val(dev, &rates[0], stbc, &bw);
790c8846e10SFelix Fietkau bw_prev = bw;
791c8846e10SFelix Fietkau
792c8846e10SFelix Fietkau if (probe_rate) {
793c8846e10SFelix Fietkau probe_val = mt7603_mac_tx_rate_val(dev, probe_rate, stbc, &bw);
794c8846e10SFelix Fietkau if (bw)
795c8846e10SFelix Fietkau bw_idx = 1;
796c8846e10SFelix Fietkau else
797c8846e10SFelix Fietkau bw_prev = 0;
798c8846e10SFelix Fietkau } else {
799c8846e10SFelix Fietkau probe_val = val[0];
800c8846e10SFelix Fietkau }
801c8846e10SFelix Fietkau
802c8846e10SFelix Fietkau w9 |= FIELD_PREP(MT_WTBL2_W9_CC_BW_SEL, bw);
803c8846e10SFelix Fietkau w9 |= FIELD_PREP(MT_WTBL2_W9_BW_CAP, bw);
804c8846e10SFelix Fietkau
805c8846e10SFelix Fietkau val[1] = mt7603_mac_tx_rate_val(dev, &rates[1], stbc, &bw);
806c8846e10SFelix Fietkau if (bw_prev) {
807c8846e10SFelix Fietkau bw_idx = 3;
808c8846e10SFelix Fietkau bw_prev = bw;
809c8846e10SFelix Fietkau }
810c8846e10SFelix Fietkau
811c8846e10SFelix Fietkau val[2] = mt7603_mac_tx_rate_val(dev, &rates[2], stbc, &bw);
812c8846e10SFelix Fietkau if (bw_prev) {
813c8846e10SFelix Fietkau bw_idx = 5;
814c8846e10SFelix Fietkau bw_prev = bw;
815c8846e10SFelix Fietkau }
816c8846e10SFelix Fietkau
817c8846e10SFelix Fietkau val[3] = mt7603_mac_tx_rate_val(dev, &rates[3], stbc, &bw);
818c8846e10SFelix Fietkau if (bw_prev)
819c8846e10SFelix Fietkau bw_idx = 7;
820c8846e10SFelix Fietkau
821c8846e10SFelix Fietkau w9 |= FIELD_PREP(MT_WTBL2_W9_CHANGE_BW_RATE,
822c8846e10SFelix Fietkau bw_idx ? bw_idx - 1 : 7);
823c8846e10SFelix Fietkau
824c8846e10SFelix Fietkau mt76_wr(dev, MT_WTBL_RIUCR0, w9);
825c8846e10SFelix Fietkau
826c8846e10SFelix Fietkau mt76_wr(dev, MT_WTBL_RIUCR1,
827c8846e10SFelix Fietkau FIELD_PREP(MT_WTBL_RIUCR1_RATE0, probe_val) |
828c8846e10SFelix Fietkau FIELD_PREP(MT_WTBL_RIUCR1_RATE1, val[0]) |
829c5211e99SFelix Fietkau FIELD_PREP(MT_WTBL_RIUCR1_RATE2_LO, val[1]));
830c8846e10SFelix Fietkau
831c8846e10SFelix Fietkau mt76_wr(dev, MT_WTBL_RIUCR2,
832c5211e99SFelix Fietkau FIELD_PREP(MT_WTBL_RIUCR2_RATE2_HI, val[1] >> 8) |
833c8846e10SFelix Fietkau FIELD_PREP(MT_WTBL_RIUCR2_RATE3, val[1]) |
834c5211e99SFelix Fietkau FIELD_PREP(MT_WTBL_RIUCR2_RATE4, val[2]) |
835c8846e10SFelix Fietkau FIELD_PREP(MT_WTBL_RIUCR2_RATE5_LO, val[2]));
836c8846e10SFelix Fietkau
837c8846e10SFelix Fietkau mt76_wr(dev, MT_WTBL_RIUCR3,
838c8846e10SFelix Fietkau FIELD_PREP(MT_WTBL_RIUCR3_RATE5_HI, val[2] >> 4) |
839c5211e99SFelix Fietkau FIELD_PREP(MT_WTBL_RIUCR3_RATE6, val[3]) |
840c8846e10SFelix Fietkau FIELD_PREP(MT_WTBL_RIUCR3_RATE7, val[3]));
841c8846e10SFelix Fietkau
842c5211e99SFelix Fietkau mt76_set(dev, MT_LPON_T0CR, MT_LPON_T0CR_MODE); /* TSF read */
843c5211e99SFelix Fietkau sta->rate_set_tsf = (mt76_rr(dev, MT_LPON_UTTR0) & ~BIT(0)) | rateset;
844c5211e99SFelix Fietkau
845c8846e10SFelix Fietkau mt76_wr(dev, MT_WTBL_UPDATE,
846c8846e10SFelix Fietkau FIELD_PREP(MT_WTBL_UPDATE_WLAN_IDX, wcid) |
847c8846e10SFelix Fietkau MT_WTBL_UPDATE_RATE_UPDATE |
848c8846e10SFelix Fietkau MT_WTBL_UPDATE_TX_COUNT_CLEAR);
849c8846e10SFelix Fietkau
850db9f11d3SFelix Fietkau if (!(sta->wcid.tx_info & MT_WCID_TX_INFO_SET))
851c8846e10SFelix Fietkau mt76_poll(dev, MT_WTBL_UPDATE, MT_WTBL_UPDATE_BUSY, 0, 5000);
852c8846e10SFelix Fietkau
853c8846e10SFelix Fietkau sta->rate_count = 2 * MT7603_RATE_RETRY * n_rates;
854db9f11d3SFelix Fietkau sta->wcid.tx_info |= MT_WCID_TX_INFO_SET;
855c8846e10SFelix Fietkau }
856c8846e10SFelix Fietkau
857c368362cSRyder Lee static enum mt76_cipher_type
mt7603_mac_get_key_info(struct ieee80211_key_conf * key,u8 * key_data)858c8846e10SFelix Fietkau mt7603_mac_get_key_info(struct ieee80211_key_conf *key, u8 *key_data)
859c8846e10SFelix Fietkau {
860c8846e10SFelix Fietkau memset(key_data, 0, 32);
861c8846e10SFelix Fietkau if (!key)
862c8846e10SFelix Fietkau return MT_CIPHER_NONE;
863c8846e10SFelix Fietkau
864c8846e10SFelix Fietkau if (key->keylen > 32)
865c8846e10SFelix Fietkau return MT_CIPHER_NONE;
866c8846e10SFelix Fietkau
867c8846e10SFelix Fietkau memcpy(key_data, key->key, key->keylen);
868c8846e10SFelix Fietkau
869c8846e10SFelix Fietkau switch (key->cipher) {
870c8846e10SFelix Fietkau case WLAN_CIPHER_SUITE_WEP40:
871c8846e10SFelix Fietkau return MT_CIPHER_WEP40;
872c8846e10SFelix Fietkau case WLAN_CIPHER_SUITE_WEP104:
873c8846e10SFelix Fietkau return MT_CIPHER_WEP104;
874c8846e10SFelix Fietkau case WLAN_CIPHER_SUITE_TKIP:
875c8846e10SFelix Fietkau /* Rx/Tx MIC keys are swapped */
876c8846e10SFelix Fietkau memcpy(key_data + 16, key->key + 24, 8);
877c8846e10SFelix Fietkau memcpy(key_data + 24, key->key + 16, 8);
878c8846e10SFelix Fietkau return MT_CIPHER_TKIP;
879c8846e10SFelix Fietkau case WLAN_CIPHER_SUITE_CCMP:
880c8846e10SFelix Fietkau return MT_CIPHER_AES_CCMP;
881c8846e10SFelix Fietkau default:
882c8846e10SFelix Fietkau return MT_CIPHER_NONE;
883c8846e10SFelix Fietkau }
884c8846e10SFelix Fietkau }
885c8846e10SFelix Fietkau
mt7603_wtbl_set_key(struct mt7603_dev * dev,int wcid,struct ieee80211_key_conf * key)886c8846e10SFelix Fietkau int mt7603_wtbl_set_key(struct mt7603_dev *dev, int wcid,
887c8846e10SFelix Fietkau struct ieee80211_key_conf *key)
888c8846e10SFelix Fietkau {
889c368362cSRyder Lee enum mt76_cipher_type cipher;
890c8846e10SFelix Fietkau u32 addr = mt7603_wtbl3_addr(wcid);
891c8846e10SFelix Fietkau u8 key_data[32];
892c8846e10SFelix Fietkau int key_len = sizeof(key_data);
893c8846e10SFelix Fietkau
894c8846e10SFelix Fietkau cipher = mt7603_mac_get_key_info(key, key_data);
895c8846e10SFelix Fietkau if (cipher == MT_CIPHER_NONE && key)
896c8846e10SFelix Fietkau return -EOPNOTSUPP;
897c8846e10SFelix Fietkau
898c8846e10SFelix Fietkau if (key && (cipher == MT_CIPHER_WEP40 || cipher == MT_CIPHER_WEP104)) {
899c8846e10SFelix Fietkau addr += key->keyidx * 16;
900c8846e10SFelix Fietkau key_len = 16;
901c8846e10SFelix Fietkau }
902c8846e10SFelix Fietkau
903c8846e10SFelix Fietkau mt76_wr_copy(dev, addr, key_data, key_len);
904c8846e10SFelix Fietkau
905c8846e10SFelix Fietkau addr = mt7603_wtbl1_addr(wcid);
906c8846e10SFelix Fietkau mt76_rmw_field(dev, addr + 2 * 4, MT_WTBL1_W2_KEY_TYPE, cipher);
907c8846e10SFelix Fietkau if (key)
908c8846e10SFelix Fietkau mt76_rmw_field(dev, addr, MT_WTBL1_W0_KEY_IDX, key->keyidx);
909c8846e10SFelix Fietkau mt76_rmw_field(dev, addr, MT_WTBL1_W0_RX_KEY_VALID, !!key);
910c8846e10SFelix Fietkau
911c8846e10SFelix Fietkau return 0;
912c8846e10SFelix Fietkau }
913c8846e10SFelix Fietkau
914c8846e10SFelix Fietkau static int
mt7603_mac_write_txwi(struct mt7603_dev * dev,__le32 * txwi,struct sk_buff * skb,enum mt76_txq_id qid,struct mt76_wcid * wcid,struct ieee80211_sta * sta,int pid,struct ieee80211_key_conf * key)915c8846e10SFelix Fietkau mt7603_mac_write_txwi(struct mt7603_dev *dev, __le32 *txwi,
916300832adSLorenzo Bianconi struct sk_buff *skb, enum mt76_txq_id qid,
917c8846e10SFelix Fietkau struct mt76_wcid *wcid, struct ieee80211_sta *sta,
918c8846e10SFelix Fietkau int pid, struct ieee80211_key_conf *key)
919c8846e10SFelix Fietkau {
920c8846e10SFelix Fietkau struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
921c8846e10SFelix Fietkau struct ieee80211_tx_rate *rate = &info->control.rates[0];
922c8846e10SFelix Fietkau struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
923aa3cb24bSFelix Fietkau struct ieee80211_bar *bar = (struct ieee80211_bar *)skb->data;
924c8846e10SFelix Fietkau struct ieee80211_vif *vif = info->control.vif;
92591990519SLorenzo Bianconi struct mt76_queue *q = dev->mphy.q_tx[qid];
926c8846e10SFelix Fietkau struct mt7603_vif *mvif;
927c8846e10SFelix Fietkau int wlan_idx;
928c8846e10SFelix Fietkau int hdr_len = ieee80211_get_hdrlen_from_skb(skb);
929c8846e10SFelix Fietkau int tx_count = 8;
930c8846e10SFelix Fietkau u8 frame_type, frame_subtype;
931c8846e10SFelix Fietkau u16 fc = le16_to_cpu(hdr->frame_control);
932aa3cb24bSFelix Fietkau u16 seqno = 0;
933c8846e10SFelix Fietkau u8 vif_idx = 0;
934c8846e10SFelix Fietkau u32 val;
935c8846e10SFelix Fietkau u8 bw;
936c8846e10SFelix Fietkau
937c8846e10SFelix Fietkau if (vif) {
938c8846e10SFelix Fietkau mvif = (struct mt7603_vif *)vif->drv_priv;
939c8846e10SFelix Fietkau vif_idx = mvif->idx;
940300832adSLorenzo Bianconi if (vif_idx && qid >= MT_TXQ_BEACON)
941c8846e10SFelix Fietkau vif_idx += 0x10;
942c8846e10SFelix Fietkau }
943c8846e10SFelix Fietkau
944c8846e10SFelix Fietkau if (sta) {
945c8846e10SFelix Fietkau struct mt7603_sta *msta = (struct mt7603_sta *)sta->drv_priv;
946c8846e10SFelix Fietkau
947c8846e10SFelix Fietkau tx_count = msta->rate_count;
948c8846e10SFelix Fietkau }
949c8846e10SFelix Fietkau
950c8846e10SFelix Fietkau if (wcid)
951c8846e10SFelix Fietkau wlan_idx = wcid->idx;
952c8846e10SFelix Fietkau else
953c8846e10SFelix Fietkau wlan_idx = MT7603_WTBL_RESERVED;
954c8846e10SFelix Fietkau
955c8846e10SFelix Fietkau frame_type = (fc & IEEE80211_FCTL_FTYPE) >> 2;
956c8846e10SFelix Fietkau frame_subtype = (fc & IEEE80211_FCTL_STYPE) >> 4;
957c8846e10SFelix Fietkau
958c8846e10SFelix Fietkau val = FIELD_PREP(MT_TXD0_TX_BYTES, skb->len + MT_TXD_SIZE) |
959c8846e10SFelix Fietkau FIELD_PREP(MT_TXD0_Q_IDX, q->hw_idx);
960c8846e10SFelix Fietkau txwi[0] = cpu_to_le32(val);
961c8846e10SFelix Fietkau
962c8846e10SFelix Fietkau val = MT_TXD1_LONG_FORMAT |
963c8846e10SFelix Fietkau FIELD_PREP(MT_TXD1_OWN_MAC, vif_idx) |
964c8846e10SFelix Fietkau FIELD_PREP(MT_TXD1_TID,
965c8846e10SFelix Fietkau skb->priority & IEEE80211_QOS_CTL_TID_MASK) |
966c8846e10SFelix Fietkau FIELD_PREP(MT_TXD1_HDR_FORMAT, MT_HDR_FORMAT_802_11) |
967c8846e10SFelix Fietkau FIELD_PREP(MT_TXD1_HDR_INFO, hdr_len / 2) |
968c8846e10SFelix Fietkau FIELD_PREP(MT_TXD1_WLAN_IDX, wlan_idx) |
969c8846e10SFelix Fietkau FIELD_PREP(MT_TXD1_PROTECTED, !!key);
970c8846e10SFelix Fietkau txwi[1] = cpu_to_le32(val);
971c8846e10SFelix Fietkau
972c8846e10SFelix Fietkau if (info->flags & IEEE80211_TX_CTL_NO_ACK)
973c8846e10SFelix Fietkau txwi[1] |= cpu_to_le32(MT_TXD1_NO_ACK);
974c8846e10SFelix Fietkau
975c8846e10SFelix Fietkau val = FIELD_PREP(MT_TXD2_FRAME_TYPE, frame_type) |
976c8846e10SFelix Fietkau FIELD_PREP(MT_TXD2_SUB_TYPE, frame_subtype) |
977c8846e10SFelix Fietkau FIELD_PREP(MT_TXD2_MULTICAST,
978c8846e10SFelix Fietkau is_multicast_ether_addr(hdr->addr1));
979c8846e10SFelix Fietkau txwi[2] = cpu_to_le32(val);
980c8846e10SFelix Fietkau
981c8846e10SFelix Fietkau if (!(info->flags & IEEE80211_TX_CTL_AMPDU))
982c8846e10SFelix Fietkau txwi[2] |= cpu_to_le32(MT_TXD2_BA_DISABLE);
983c8846e10SFelix Fietkau
984c8846e10SFelix Fietkau txwi[4] = 0;
985c8846e10SFelix Fietkau
986c8846e10SFelix Fietkau val = MT_TXD5_TX_STATUS_HOST | MT_TXD5_SW_POWER_MGMT |
987c8846e10SFelix Fietkau FIELD_PREP(MT_TXD5_PID, pid);
988c8846e10SFelix Fietkau txwi[5] = cpu_to_le32(val);
989c8846e10SFelix Fietkau
990c8846e10SFelix Fietkau txwi[6] = 0;
991c8846e10SFelix Fietkau
992c8846e10SFelix Fietkau if (rate->idx >= 0 && rate->count &&
993c8846e10SFelix Fietkau !(info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE)) {
994c8846e10SFelix Fietkau bool stbc = info->flags & IEEE80211_TX_CTL_STBC;
995c8846e10SFelix Fietkau u16 rateval = mt7603_mac_tx_rate_val(dev, rate, stbc, &bw);
996c8846e10SFelix Fietkau
997c8846e10SFelix Fietkau txwi[2] |= cpu_to_le32(MT_TXD2_FIX_RATE);
998c8846e10SFelix Fietkau
999c8846e10SFelix Fietkau val = MT_TXD6_FIXED_BW |
1000c8846e10SFelix Fietkau FIELD_PREP(MT_TXD6_BW, bw) |
1001c8846e10SFelix Fietkau FIELD_PREP(MT_TXD6_TX_RATE, rateval);
1002c8846e10SFelix Fietkau txwi[6] |= cpu_to_le32(val);
1003c8846e10SFelix Fietkau
1004c8846e10SFelix Fietkau if (rate->flags & IEEE80211_TX_RC_SHORT_GI)
1005c8846e10SFelix Fietkau txwi[6] |= cpu_to_le32(MT_TXD6_SGI);
1006c8846e10SFelix Fietkau
1007c8846e10SFelix Fietkau if (!(rate->flags & IEEE80211_TX_RC_MCS))
1008c8846e10SFelix Fietkau txwi[2] |= cpu_to_le32(MT_TXD2_BA_DISABLE);
1009c8846e10SFelix Fietkau
1010c8846e10SFelix Fietkau tx_count = rate->count;
1011c8846e10SFelix Fietkau }
1012c8846e10SFelix Fietkau
1013c8846e10SFelix Fietkau /* use maximum tx count for beacons and buffered multicast */
1014300832adSLorenzo Bianconi if (qid >= MT_TXQ_BEACON)
1015c8846e10SFelix Fietkau tx_count = 0x1f;
1016c8846e10SFelix Fietkau
1017c8846e10SFelix Fietkau val = FIELD_PREP(MT_TXD3_REM_TX_COUNT, tx_count) |
1018aa3cb24bSFelix Fietkau MT_TXD3_SN_VALID;
1019aa3cb24bSFelix Fietkau
1020aa3cb24bSFelix Fietkau if (ieee80211_is_data_qos(hdr->frame_control))
1021aa3cb24bSFelix Fietkau seqno = le16_to_cpu(hdr->seq_ctrl);
1022aa3cb24bSFelix Fietkau else if (ieee80211_is_back_req(hdr->frame_control))
1023aa3cb24bSFelix Fietkau seqno = le16_to_cpu(bar->start_seq_num);
1024aa3cb24bSFelix Fietkau else
1025aa3cb24bSFelix Fietkau val &= ~MT_TXD3_SN_VALID;
1026aa3cb24bSFelix Fietkau
1027aa3cb24bSFelix Fietkau val |= FIELD_PREP(MT_TXD3_SEQ, seqno >> 4);
1028aa3cb24bSFelix Fietkau
1029c8846e10SFelix Fietkau txwi[3] = cpu_to_le32(val);
1030c8846e10SFelix Fietkau
1031c8846e10SFelix Fietkau if (key) {
1032c8846e10SFelix Fietkau u64 pn = atomic64_inc_return(&key->tx_pn);
1033c8846e10SFelix Fietkau
1034c8846e10SFelix Fietkau txwi[3] |= cpu_to_le32(MT_TXD3_PN_VALID);
1035c8846e10SFelix Fietkau txwi[4] = cpu_to_le32(pn & GENMASK(31, 0));
1036c8846e10SFelix Fietkau txwi[5] |= cpu_to_le32(FIELD_PREP(MT_TXD5_PN_HIGH, pn >> 32));
1037c8846e10SFelix Fietkau }
1038c8846e10SFelix Fietkau
1039c8846e10SFelix Fietkau txwi[7] = 0;
1040c8846e10SFelix Fietkau
1041c8846e10SFelix Fietkau return 0;
1042c8846e10SFelix Fietkau }
1043c8846e10SFelix Fietkau
mt7603_tx_prepare_skb(struct mt76_dev * mdev,void * txwi_ptr,enum mt76_txq_id qid,struct mt76_wcid * wcid,struct ieee80211_sta * sta,struct mt76_tx_info * tx_info)1044c8846e10SFelix Fietkau int mt7603_tx_prepare_skb(struct mt76_dev *mdev, void *txwi_ptr,
1045cfaae9e6SLorenzo Bianconi enum mt76_txq_id qid, struct mt76_wcid *wcid,
1046cfaae9e6SLorenzo Bianconi struct ieee80211_sta *sta,
1047b5903c47SLorenzo Bianconi struct mt76_tx_info *tx_info)
1048c8846e10SFelix Fietkau {
1049c8846e10SFelix Fietkau struct mt7603_dev *dev = container_of(mdev, struct mt7603_dev, mt76);
1050c8846e10SFelix Fietkau struct mt7603_sta *msta = container_of(wcid, struct mt7603_sta, wcid);
1051cfaae9e6SLorenzo Bianconi struct ieee80211_tx_info *info = IEEE80211_SKB_CB(tx_info->skb);
1052c8846e10SFelix Fietkau struct ieee80211_key_conf *key = info->control.hw_key;
1053c8846e10SFelix Fietkau int pid;
1054c8846e10SFelix Fietkau
1055c8846e10SFelix Fietkau if (!wcid)
1056c8846e10SFelix Fietkau wcid = &dev->global_sta.wcid;
1057c8846e10SFelix Fietkau
1058c8846e10SFelix Fietkau if (sta) {
1059c8846e10SFelix Fietkau msta = (struct mt7603_sta *)sta->drv_priv;
1060c8846e10SFelix Fietkau
1061c8846e10SFelix Fietkau if ((info->flags & (IEEE80211_TX_CTL_NO_PS_BUFFER |
1062c8846e10SFelix Fietkau IEEE80211_TX_CTL_CLEAR_PS_FILT)) ||
1063c8846e10SFelix Fietkau (info->control.flags & IEEE80211_TX_CTRL_PS_RESPONSE))
1064c8846e10SFelix Fietkau mt7603_wtbl_set_ps(dev, msta, false);
1065c50d105aSFelix Fietkau
1066c50d105aSFelix Fietkau mt76_tx_check_agg_ssn(sta, tx_info->skb);
1067c8846e10SFelix Fietkau }
1068c8846e10SFelix Fietkau
1069cfaae9e6SLorenzo Bianconi pid = mt76_tx_status_skb_add(mdev, wcid, tx_info->skb);
1070c8846e10SFelix Fietkau
1071c8846e10SFelix Fietkau if (info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE) {
1072c8846e10SFelix Fietkau spin_lock_bh(&dev->mt76.lock);
1073c8846e10SFelix Fietkau mt7603_wtbl_set_rates(dev, msta, &info->control.rates[0],
1074c8846e10SFelix Fietkau msta->rates);
1075c5211e99SFelix Fietkau msta->rate_probe = true;
1076c8846e10SFelix Fietkau spin_unlock_bh(&dev->mt76.lock);
1077c8846e10SFelix Fietkau }
1078c8846e10SFelix Fietkau
1079cfaae9e6SLorenzo Bianconi mt7603_mac_write_txwi(dev, txwi_ptr, tx_info->skb, qid, wcid,
1080cfaae9e6SLorenzo Bianconi sta, pid, key);
1081c8846e10SFelix Fietkau
1082c8846e10SFelix Fietkau return 0;
1083c8846e10SFelix Fietkau }
1084c8846e10SFelix Fietkau
1085c8846e10SFelix Fietkau static bool
mt7603_fill_txs(struct mt7603_dev * dev,struct mt7603_sta * sta,struct ieee80211_tx_info * info,__le32 * txs_data)1086c8846e10SFelix Fietkau mt7603_fill_txs(struct mt7603_dev *dev, struct mt7603_sta *sta,
1087c8846e10SFelix Fietkau struct ieee80211_tx_info *info, __le32 *txs_data)
1088c8846e10SFelix Fietkau {
1089c8846e10SFelix Fietkau struct ieee80211_supported_band *sband;
1090c5211e99SFelix Fietkau struct mt7603_rate_set *rs;
1091c5211e99SFelix Fietkau int first_idx = 0, last_idx;
1092c5211e99SFelix Fietkau u32 rate_set_tsf;
1093c8846e10SFelix Fietkau u32 final_rate;
1094c8846e10SFelix Fietkau u32 final_rate_flags;
1095c5211e99SFelix Fietkau bool rs_idx;
1096c8846e10SFelix Fietkau bool ack_timeout;
1097c8846e10SFelix Fietkau bool fixed_rate;
1098c8846e10SFelix Fietkau bool probe;
1099c8846e10SFelix Fietkau bool ampdu;
1100c8846e10SFelix Fietkau bool cck = false;
1101c8846e10SFelix Fietkau int count;
1102c8846e10SFelix Fietkau u32 txs;
1103c8846e10SFelix Fietkau int idx;
1104c8846e10SFelix Fietkau int i;
1105c8846e10SFelix Fietkau
1106c8846e10SFelix Fietkau fixed_rate = info->status.rates[0].count;
1107c8846e10SFelix Fietkau probe = !!(info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE);
1108c8846e10SFelix Fietkau
1109c8846e10SFelix Fietkau txs = le32_to_cpu(txs_data[4]);
1110c8846e10SFelix Fietkau ampdu = !fixed_rate && (txs & MT_TXS4_AMPDU);
1111c8846e10SFelix Fietkau count = FIELD_GET(MT_TXS4_TX_COUNT, txs);
1112c5211e99SFelix Fietkau last_idx = FIELD_GET(MT_TXS4_LAST_TX_RATE, txs);
1113c8846e10SFelix Fietkau
1114c8846e10SFelix Fietkau txs = le32_to_cpu(txs_data[0]);
1115c8846e10SFelix Fietkau final_rate = FIELD_GET(MT_TXS0_TX_RATE, txs);
1116c8846e10SFelix Fietkau ack_timeout = txs & MT_TXS0_ACK_TIMEOUT;
1117c8846e10SFelix Fietkau
1118c8846e10SFelix Fietkau if (!ampdu && (txs & MT_TXS0_RTS_TIMEOUT))
1119c8846e10SFelix Fietkau return false;
1120c8846e10SFelix Fietkau
1121c8846e10SFelix Fietkau if (txs & MT_TXS0_QUEUE_TIMEOUT)
1122c8846e10SFelix Fietkau return false;
1123c8846e10SFelix Fietkau
1124c8846e10SFelix Fietkau if (!ack_timeout)
1125c8846e10SFelix Fietkau info->flags |= IEEE80211_TX_STAT_ACK;
1126c8846e10SFelix Fietkau
1127c8846e10SFelix Fietkau info->status.ampdu_len = 1;
1128c8846e10SFelix Fietkau info->status.ampdu_ack_len = !!(info->flags &
1129c8846e10SFelix Fietkau IEEE80211_TX_STAT_ACK);
1130c8846e10SFelix Fietkau
1131c8846e10SFelix Fietkau if (ampdu || (info->flags & IEEE80211_TX_CTL_AMPDU))
1132c8846e10SFelix Fietkau info->flags |= IEEE80211_TX_STAT_AMPDU | IEEE80211_TX_CTL_AMPDU;
1133c8846e10SFelix Fietkau
113440a61c9bSFelix Fietkau first_idx = max_t(int, 0, last_idx - (count - 1) / MT7603_RATE_RETRY);
1135c5211e99SFelix Fietkau
1136c8846e10SFelix Fietkau if (fixed_rate && !probe) {
1137c8846e10SFelix Fietkau info->status.rates[0].count = count;
1138c5211e99SFelix Fietkau i = 0;
1139c8846e10SFelix Fietkau goto out;
1140c8846e10SFelix Fietkau }
1141c8846e10SFelix Fietkau
1142c5211e99SFelix Fietkau rate_set_tsf = READ_ONCE(sta->rate_set_tsf);
1143f1fe8eefSRyder Lee rs_idx = !((u32)(le32_get_bits(txs_data[1], MT_TXS1_F0_TIMESTAMP) -
1144c5211e99SFelix Fietkau rate_set_tsf) < 1000000);
1145c5211e99SFelix Fietkau rs_idx ^= rate_set_tsf & BIT(0);
1146c5211e99SFelix Fietkau rs = &sta->rateset[rs_idx];
1147c8846e10SFelix Fietkau
1148c5211e99SFelix Fietkau if (!first_idx && rs->probe_rate.idx >= 0) {
1149c5211e99SFelix Fietkau info->status.rates[0] = rs->probe_rate;
1150c5211e99SFelix Fietkau
1151c5211e99SFelix Fietkau spin_lock_bh(&dev->mt76.lock);
1152c5211e99SFelix Fietkau if (sta->rate_probe) {
1153c5211e99SFelix Fietkau mt7603_wtbl_set_rates(dev, sta, NULL,
1154c5211e99SFelix Fietkau sta->rates);
1155c5211e99SFelix Fietkau sta->rate_probe = false;
1156c8846e10SFelix Fietkau }
1157c5211e99SFelix Fietkau spin_unlock_bh(&dev->mt76.lock);
11587f17b86aSRyder Lee } else {
1159c5211e99SFelix Fietkau info->status.rates[0] = rs->rates[first_idx / 2];
11607f17b86aSRyder Lee }
1161c5211e99SFelix Fietkau info->status.rates[0].count = 0;
1162c8846e10SFelix Fietkau
1163c5211e99SFelix Fietkau for (i = 0, idx = first_idx; count && idx <= last_idx; idx++) {
1164c5211e99SFelix Fietkau struct ieee80211_tx_rate *cur_rate;
1165c5211e99SFelix Fietkau int cur_count;
1166c8846e10SFelix Fietkau
1167c5211e99SFelix Fietkau cur_rate = &rs->rates[idx / 2];
1168c5211e99SFelix Fietkau cur_count = min_t(int, MT7603_RATE_RETRY, count);
1169c8846e10SFelix Fietkau count -= cur_count;
1170c5211e99SFelix Fietkau
1171c5211e99SFelix Fietkau if (idx && (cur_rate->idx != info->status.rates[i].idx ||
1172c5211e99SFelix Fietkau cur_rate->flags != info->status.rates[i].flags)) {
1173c5211e99SFelix Fietkau i++;
1174e8b970c8SLorenzo Bianconi if (i == ARRAY_SIZE(info->status.rates)) {
1175e8b970c8SLorenzo Bianconi i--;
1176c5211e99SFelix Fietkau break;
1177e8b970c8SLorenzo Bianconi }
1178c5211e99SFelix Fietkau
1179c5211e99SFelix Fietkau info->status.rates[i] = *cur_rate;
1180c5211e99SFelix Fietkau info->status.rates[i].count = 0;
1181c5211e99SFelix Fietkau }
1182c5211e99SFelix Fietkau
1183c5211e99SFelix Fietkau info->status.rates[i].count += cur_count;
1184c8846e10SFelix Fietkau }
1185c8846e10SFelix Fietkau
1186c8846e10SFelix Fietkau out:
1187c5211e99SFelix Fietkau final_rate_flags = info->status.rates[i].flags;
1188c8846e10SFelix Fietkau
1189c8846e10SFelix Fietkau switch (FIELD_GET(MT_TX_RATE_MODE, final_rate)) {
1190c8846e10SFelix Fietkau case MT_PHY_TYPE_CCK:
1191c8846e10SFelix Fietkau cck = true;
1192aab662ccSGustavo A. R. Silva fallthrough;
1193c8846e10SFelix Fietkau case MT_PHY_TYPE_OFDM:
119496747a51SFelix Fietkau if (dev->mphy.chandef.chan->band == NL80211_BAND_5GHZ)
119596747a51SFelix Fietkau sband = &dev->mphy.sband_5g.sband;
1196c8846e10SFelix Fietkau else
119796747a51SFelix Fietkau sband = &dev->mphy.sband_2g.sband;
1198c8846e10SFelix Fietkau final_rate &= GENMASK(5, 0);
1199d2679d65SLorenzo Bianconi final_rate = mt76_get_rate(&dev->mt76, sband, final_rate,
1200d2679d65SLorenzo Bianconi cck);
1201c8846e10SFelix Fietkau final_rate_flags = 0;
1202c8846e10SFelix Fietkau break;
1203c8846e10SFelix Fietkau case MT_PHY_TYPE_HT_GF:
1204c8846e10SFelix Fietkau case MT_PHY_TYPE_HT:
1205c8846e10SFelix Fietkau final_rate_flags |= IEEE80211_TX_RC_MCS;
1206c8846e10SFelix Fietkau final_rate &= GENMASK(5, 0);
120776352769SFelix Fietkau if (final_rate > 15)
1208c8846e10SFelix Fietkau return false;
1209c8846e10SFelix Fietkau break;
1210c8846e10SFelix Fietkau default:
1211c8846e10SFelix Fietkau return false;
1212c8846e10SFelix Fietkau }
1213c8846e10SFelix Fietkau
1214c5211e99SFelix Fietkau info->status.rates[i].idx = final_rate;
1215c5211e99SFelix Fietkau info->status.rates[i].flags = final_rate_flags;
1216c8846e10SFelix Fietkau
1217c8846e10SFelix Fietkau return true;
1218c8846e10SFelix Fietkau }
1219c8846e10SFelix Fietkau
1220c8846e10SFelix Fietkau static bool
mt7603_mac_add_txs_skb(struct mt7603_dev * dev,struct mt7603_sta * sta,int pid,__le32 * txs_data)1221c8846e10SFelix Fietkau mt7603_mac_add_txs_skb(struct mt7603_dev *dev, struct mt7603_sta *sta, int pid,
1222c8846e10SFelix Fietkau __le32 *txs_data)
1223c8846e10SFelix Fietkau {
1224c8846e10SFelix Fietkau struct mt76_dev *mdev = &dev->mt76;
1225c8846e10SFelix Fietkau struct sk_buff_head list;
1226c8846e10SFelix Fietkau struct sk_buff *skb;
1227c8846e10SFelix Fietkau
1228c8846e10SFelix Fietkau if (pid < MT_PACKET_ID_FIRST)
1229c8846e10SFelix Fietkau return false;
1230c8846e10SFelix Fietkau
12315498974bSLorenzo Bianconi trace_mac_txdone(mdev, sta->wcid.idx, pid);
12325498974bSLorenzo Bianconi
1233c8846e10SFelix Fietkau mt76_tx_status_lock(mdev, &list);
1234c8846e10SFelix Fietkau skb = mt76_tx_status_skb_get(mdev, &sta->wcid, pid, &list);
1235c8846e10SFelix Fietkau if (skb) {
1236c8846e10SFelix Fietkau struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1237c8846e10SFelix Fietkau
1238c8846e10SFelix Fietkau if (!mt7603_fill_txs(dev, sta, info, txs_data)) {
12391d85dc67SFelix Fietkau info->status.rates[0].count = 0;
1240c8846e10SFelix Fietkau info->status.rates[0].idx = -1;
1241c8846e10SFelix Fietkau }
1242c8846e10SFelix Fietkau
1243c8846e10SFelix Fietkau mt76_tx_status_skb_done(mdev, skb, &list);
1244c8846e10SFelix Fietkau }
1245c8846e10SFelix Fietkau mt76_tx_status_unlock(mdev, &list);
1246c8846e10SFelix Fietkau
1247c8846e10SFelix Fietkau return !!skb;
1248c8846e10SFelix Fietkau }
1249c8846e10SFelix Fietkau
mt7603_mac_add_txs(struct mt7603_dev * dev,void * data)1250c8846e10SFelix Fietkau void mt7603_mac_add_txs(struct mt7603_dev *dev, void *data)
1251c8846e10SFelix Fietkau {
1252c8846e10SFelix Fietkau struct ieee80211_tx_info info = {};
1253c8846e10SFelix Fietkau struct ieee80211_sta *sta = NULL;
1254c8846e10SFelix Fietkau struct mt7603_sta *msta = NULL;
1255c8846e10SFelix Fietkau struct mt76_wcid *wcid;
1256c8846e10SFelix Fietkau __le32 *txs_data = data;
1257c8846e10SFelix Fietkau u8 wcidx;
1258c8846e10SFelix Fietkau u8 pid;
1259c8846e10SFelix Fietkau
1260f1fe8eefSRyder Lee pid = le32_get_bits(txs_data[4], MT_TXS4_PID);
1261f1fe8eefSRyder Lee wcidx = le32_get_bits(txs_data[3], MT_TXS3_WCID);
1262c8846e10SFelix Fietkau
1263c8846e10SFelix Fietkau if (pid == MT_PACKET_ID_NO_ACK)
1264c8846e10SFelix Fietkau return;
1265c8846e10SFelix Fietkau
1266c8846e10SFelix Fietkau rcu_read_lock();
1267c8846e10SFelix Fietkau
1268*dc66a129SFelix Fietkau wcid = mt76_wcid_ptr(dev, wcidx);
1269c8846e10SFelix Fietkau if (!wcid)
1270c8846e10SFelix Fietkau goto out;
1271c8846e10SFelix Fietkau
1272c8846e10SFelix Fietkau msta = container_of(wcid, struct mt7603_sta, wcid);
1273c8846e10SFelix Fietkau sta = wcid_to_sta(wcid);
1274387ab042SFelix Fietkau mt76_wcid_add_poll(&dev->mt76, &msta->wcid);
1275ea565833SFelix Fietkau
1276c8846e10SFelix Fietkau if (mt7603_mac_add_txs_skb(dev, msta, pid, txs_data))
1277c8846e10SFelix Fietkau goto out;
1278c8846e10SFelix Fietkau
1279c8846e10SFelix Fietkau if (wcidx >= MT7603_WTBL_STA || !sta)
1280c8846e10SFelix Fietkau goto out;
1281c8846e10SFelix Fietkau
12825b8ccdfbSFelix Fietkau if (mt7603_fill_txs(dev, msta, &info, txs_data)) {
12835b8ccdfbSFelix Fietkau spin_lock_bh(&dev->mt76.rx_lock);
1284c8846e10SFelix Fietkau ieee80211_tx_status_noskb(mt76_hw(dev), sta, &info);
12855b8ccdfbSFelix Fietkau spin_unlock_bh(&dev->mt76.rx_lock);
12865b8ccdfbSFelix Fietkau }
1287c8846e10SFelix Fietkau
1288c8846e10SFelix Fietkau out:
1289c8846e10SFelix Fietkau rcu_read_unlock();
1290c8846e10SFelix Fietkau }
1291c8846e10SFelix Fietkau
mt7603_tx_complete_skb(struct mt76_dev * mdev,struct mt76_queue_entry * e)1292d80e52c7SFelix Fietkau void mt7603_tx_complete_skb(struct mt76_dev *mdev, struct mt76_queue_entry *e)
1293c8846e10SFelix Fietkau {
1294c8846e10SFelix Fietkau struct mt7603_dev *dev = container_of(mdev, struct mt7603_dev, mt76);
1295c8846e10SFelix Fietkau struct sk_buff *skb = e->skb;
1296c8846e10SFelix Fietkau
1297c8846e10SFelix Fietkau if (!e->txwi) {
1298c8846e10SFelix Fietkau dev_kfree_skb_any(skb);
1299c8846e10SFelix Fietkau return;
1300c8846e10SFelix Fietkau }
1301c8846e10SFelix Fietkau
1302c8846e10SFelix Fietkau dev->tx_hang_check = 0;
1303e1378e52SFelix Fietkau mt76_tx_complete_skb(mdev, e->wcid, skb);
1304c8846e10SFelix Fietkau }
1305c8846e10SFelix Fietkau
1306c8846e10SFelix Fietkau static bool
wait_for_wpdma(struct mt7603_dev * dev)1307c8846e10SFelix Fietkau wait_for_wpdma(struct mt7603_dev *dev)
1308c8846e10SFelix Fietkau {
1309c8846e10SFelix Fietkau return mt76_poll(dev, MT_WPDMA_GLO_CFG,
1310c8846e10SFelix Fietkau MT_WPDMA_GLO_CFG_TX_DMA_BUSY |
1311c8846e10SFelix Fietkau MT_WPDMA_GLO_CFG_RX_DMA_BUSY,
1312c8846e10SFelix Fietkau 0, 1000);
1313c8846e10SFelix Fietkau }
1314c8846e10SFelix Fietkau
mt7603_pse_reset(struct mt7603_dev * dev)1315c8846e10SFelix Fietkau static void mt7603_pse_reset(struct mt7603_dev *dev)
1316c8846e10SFelix Fietkau {
1317c8846e10SFelix Fietkau /* Clear previous reset result */
1318c8846e10SFelix Fietkau if (!dev->reset_cause[RESET_CAUSE_RESET_FAILED])
1319c8846e10SFelix Fietkau mt76_clear(dev, MT_MCU_DEBUG_RESET, MT_MCU_DEBUG_RESET_PSE_S);
1320c8846e10SFelix Fietkau
1321c8846e10SFelix Fietkau /* Reset PSE */
1322c8846e10SFelix Fietkau mt76_set(dev, MT_MCU_DEBUG_RESET, MT_MCU_DEBUG_RESET_PSE);
1323c8846e10SFelix Fietkau
1324c8846e10SFelix Fietkau if (!mt76_poll_msec(dev, MT_MCU_DEBUG_RESET,
1325c8846e10SFelix Fietkau MT_MCU_DEBUG_RESET_PSE_S,
1326c8846e10SFelix Fietkau MT_MCU_DEBUG_RESET_PSE_S, 500)) {
1327c8846e10SFelix Fietkau dev->reset_cause[RESET_CAUSE_RESET_FAILED]++;
1328c8846e10SFelix Fietkau mt76_clear(dev, MT_MCU_DEBUG_RESET, MT_MCU_DEBUG_RESET_PSE);
1329c8846e10SFelix Fietkau } else {
1330c8846e10SFelix Fietkau dev->reset_cause[RESET_CAUSE_RESET_FAILED] = 0;
1331c8846e10SFelix Fietkau mt76_clear(dev, MT_MCU_DEBUG_RESET, MT_MCU_DEBUG_RESET_QUEUES);
1332c8846e10SFelix Fietkau }
1333c8846e10SFelix Fietkau
1334c8846e10SFelix Fietkau if (dev->reset_cause[RESET_CAUSE_RESET_FAILED] >= 3)
1335c8846e10SFelix Fietkau dev->reset_cause[RESET_CAUSE_RESET_FAILED] = 0;
1336c8846e10SFelix Fietkau }
1337c8846e10SFelix Fietkau
mt7603_mac_dma_start(struct mt7603_dev * dev)1338c8846e10SFelix Fietkau void mt7603_mac_dma_start(struct mt7603_dev *dev)
1339c8846e10SFelix Fietkau {
1340c8846e10SFelix Fietkau mt7603_mac_start(dev);
1341c8846e10SFelix Fietkau
1342c8846e10SFelix Fietkau wait_for_wpdma(dev);
1343c8846e10SFelix Fietkau usleep_range(50, 100);
1344c8846e10SFelix Fietkau
1345c8846e10SFelix Fietkau mt76_set(dev, MT_WPDMA_GLO_CFG,
1346c8846e10SFelix Fietkau (MT_WPDMA_GLO_CFG_TX_DMA_EN |
1347c8846e10SFelix Fietkau MT_WPDMA_GLO_CFG_RX_DMA_EN |
1348c8846e10SFelix Fietkau FIELD_PREP(MT_WPDMA_GLO_CFG_DMA_BURST_SIZE, 3) |
1349c8846e10SFelix Fietkau MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE));
1350c8846e10SFelix Fietkau
1351c8846e10SFelix Fietkau mt7603_irq_enable(dev, MT_INT_RX_DONE_ALL | MT_INT_TX_DONE_ALL);
1352c8846e10SFelix Fietkau }
1353c8846e10SFelix Fietkau
mt7603_mac_start(struct mt7603_dev * dev)1354c8846e10SFelix Fietkau void mt7603_mac_start(struct mt7603_dev *dev)
1355c8846e10SFelix Fietkau {
1356c8846e10SFelix Fietkau mt76_clear(dev, MT_ARB_SCR,
1357c8846e10SFelix Fietkau MT_ARB_SCR_TX_DISABLE | MT_ARB_SCR_RX_DISABLE);
1358c8846e10SFelix Fietkau mt76_wr(dev, MT_WF_ARB_TX_START_0, ~0);
1359c8846e10SFelix Fietkau mt76_set(dev, MT_WF_ARB_RQCR, MT_WF_ARB_RQCR_RX_START);
1360c8846e10SFelix Fietkau }
1361c8846e10SFelix Fietkau
mt7603_mac_stop(struct mt7603_dev * dev)1362c8846e10SFelix Fietkau void mt7603_mac_stop(struct mt7603_dev *dev)
1363c8846e10SFelix Fietkau {
1364c8846e10SFelix Fietkau mt76_set(dev, MT_ARB_SCR,
1365c8846e10SFelix Fietkau MT_ARB_SCR_TX_DISABLE | MT_ARB_SCR_RX_DISABLE);
1366c8846e10SFelix Fietkau mt76_wr(dev, MT_WF_ARB_TX_START_0, 0);
1367c8846e10SFelix Fietkau mt76_clear(dev, MT_WF_ARB_RQCR, MT_WF_ARB_RQCR_RX_START);
1368c8846e10SFelix Fietkau }
1369c8846e10SFelix Fietkau
mt7603_pse_client_reset(struct mt7603_dev * dev)1370c8846e10SFelix Fietkau void mt7603_pse_client_reset(struct mt7603_dev *dev)
1371c8846e10SFelix Fietkau {
1372c8846e10SFelix Fietkau u32 addr;
1373c8846e10SFelix Fietkau
1374c8846e10SFelix Fietkau addr = mt7603_reg_map(dev, MT_CLIENT_BASE_PHYS_ADDR +
1375c8846e10SFelix Fietkau MT_CLIENT_RESET_TX);
1376c8846e10SFelix Fietkau
1377c8846e10SFelix Fietkau /* Clear previous reset state */
1378c8846e10SFelix Fietkau mt76_clear(dev, addr,
1379c8846e10SFelix Fietkau MT_CLIENT_RESET_TX_R_E_1 |
1380c8846e10SFelix Fietkau MT_CLIENT_RESET_TX_R_E_2 |
1381c8846e10SFelix Fietkau MT_CLIENT_RESET_TX_R_E_1_S |
1382c8846e10SFelix Fietkau MT_CLIENT_RESET_TX_R_E_2_S);
1383c8846e10SFelix Fietkau
1384c8846e10SFelix Fietkau /* Start PSE client TX abort */
138521de5f72SFelix Fietkau mt76_set(dev, MT_WPDMA_GLO_CFG, MT_WPDMA_GLO_CFG_FORCE_TX_EOF);
1386c8846e10SFelix Fietkau mt76_set(dev, addr, MT_CLIENT_RESET_TX_R_E_1);
1387c8846e10SFelix Fietkau mt76_poll_msec(dev, addr, MT_CLIENT_RESET_TX_R_E_1_S,
1388c8846e10SFelix Fietkau MT_CLIENT_RESET_TX_R_E_1_S, 500);
1389c8846e10SFelix Fietkau
1390c8846e10SFelix Fietkau mt76_set(dev, addr, MT_CLIENT_RESET_TX_R_E_2);
1391c8846e10SFelix Fietkau mt76_set(dev, MT_WPDMA_GLO_CFG, MT_WPDMA_GLO_CFG_SW_RESET);
1392c8846e10SFelix Fietkau
1393c8846e10SFelix Fietkau /* Wait for PSE client to clear TX FIFO */
1394c8846e10SFelix Fietkau mt76_poll_msec(dev, addr, MT_CLIENT_RESET_TX_R_E_2_S,
1395c8846e10SFelix Fietkau MT_CLIENT_RESET_TX_R_E_2_S, 500);
1396c8846e10SFelix Fietkau
1397c8846e10SFelix Fietkau /* Clear PSE client TX abort state */
1398c8846e10SFelix Fietkau mt76_clear(dev, addr,
1399c8846e10SFelix Fietkau MT_CLIENT_RESET_TX_R_E_1 |
1400c8846e10SFelix Fietkau MT_CLIENT_RESET_TX_R_E_2);
1401c8846e10SFelix Fietkau }
1402c8846e10SFelix Fietkau
mt7603_dma_sched_reset(struct mt7603_dev * dev)1403c8846e10SFelix Fietkau static void mt7603_dma_sched_reset(struct mt7603_dev *dev)
1404c8846e10SFelix Fietkau {
1405c8846e10SFelix Fietkau if (!is_mt7628(dev))
1406c8846e10SFelix Fietkau return;
1407c8846e10SFelix Fietkau
1408c8846e10SFelix Fietkau mt76_set(dev, MT_SCH_4, MT_SCH_4_RESET);
1409c8846e10SFelix Fietkau mt76_clear(dev, MT_SCH_4, MT_SCH_4_RESET);
1410c8846e10SFelix Fietkau }
1411c8846e10SFelix Fietkau
mt7603_mac_watchdog_reset(struct mt7603_dev * dev)1412c8846e10SFelix Fietkau static void mt7603_mac_watchdog_reset(struct mt7603_dev *dev)
1413c8846e10SFelix Fietkau {
14143041c445SLorenzo Bianconi int beacon_int = dev->mt76.beacon_int;
1415c8846e10SFelix Fietkau u32 mask = dev->mt76.mmio.irqmask;
1416c8846e10SFelix Fietkau int i;
1417c8846e10SFelix Fietkau
1418c8846e10SFelix Fietkau ieee80211_stop_queues(dev->mt76.hw);
1419011849e0SFelix Fietkau set_bit(MT76_RESET, &dev->mphy.state);
1420c8846e10SFelix Fietkau
1421c8846e10SFelix Fietkau /* lock/unlock all queues to ensure that no tx is pending */
14229fba6d07SFelix Fietkau mt76_txq_schedule_all(&dev->mphy);
1423c8846e10SFelix Fietkau
1424781eef5bSFelix Fietkau mt76_worker_disable(&dev->mt76.tx_worker);
1425dc6057f4SLorenzo Bianconi tasklet_disable(&dev->mt76.pre_tbtt_tasklet);
1426c8846e10SFelix Fietkau napi_disable(&dev->mt76.napi[0]);
1427c8846e10SFelix Fietkau napi_disable(&dev->mt76.napi[1]);
14289e63f5e7SLorenzo Bianconi napi_disable(&dev->mt76.tx_napi);
1429c8846e10SFelix Fietkau
1430c8846e10SFelix Fietkau mutex_lock(&dev->mt76.mutex);
1431c8846e10SFelix Fietkau
1432c8846e10SFelix Fietkau mt7603_beacon_set_timer(dev, -1, 0);
1433c8846e10SFelix Fietkau
1434c8846e10SFelix Fietkau mt7603_mac_stop(dev);
1435c8846e10SFelix Fietkau
1436c8846e10SFelix Fietkau mt76_clear(dev, MT_WPDMA_GLO_CFG,
1437c8846e10SFelix Fietkau MT_WPDMA_GLO_CFG_RX_DMA_EN | MT_WPDMA_GLO_CFG_TX_DMA_EN |
1438c8846e10SFelix Fietkau MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE);
1439c8846e10SFelix Fietkau usleep_range(1000, 2000);
1440c8846e10SFelix Fietkau
1441c8846e10SFelix Fietkau mt7603_irq_disable(dev, mask);
1442c8846e10SFelix Fietkau
1443c8846e10SFelix Fietkau mt7603_pse_client_reset(dev);
1444c8846e10SFelix Fietkau
1445e637763bSLorenzo Bianconi mt76_queue_tx_cleanup(dev, dev->mt76.q_mcu[MT_MCUQ_WM], true);
14465a95ca41SFelix Fietkau for (i = 0; i < __MT_TXQ_MAX; i++)
144791990519SLorenzo Bianconi mt76_queue_tx_cleanup(dev, dev->mphy.q_tx[i], true);
1448c8846e10SFelix Fietkau
1449c677dda1SFelix Fietkau mt7603_dma_sched_reset(dev);
1450c677dda1SFelix Fietkau
1451c677dda1SFelix Fietkau mt76_tx_status_check(&dev->mt76, true);
1452c677dda1SFelix Fietkau
1453f473b42aSFelix Fietkau mt76_for_each_q_rx(&dev->mt76, i) {
1454c8846e10SFelix Fietkau mt76_queue_rx_reset(dev, i);
1455f473b42aSFelix Fietkau }
1456c8846e10SFelix Fietkau
1457c677dda1SFelix Fietkau if (dev->reset_cause[RESET_CAUSE_RESET_FAILED] ||
1458c677dda1SFelix Fietkau dev->cur_reset_cause == RESET_CAUSE_RX_PSE_BUSY)
1459c677dda1SFelix Fietkau mt7603_pse_reset(dev);
14606929d1d7SFelix Fietkau
1461c677dda1SFelix Fietkau if (!dev->reset_cause[RESET_CAUSE_RESET_FAILED]) {
1462c8846e10SFelix Fietkau mt7603_mac_dma_start(dev);
1463c8846e10SFelix Fietkau
1464c8846e10SFelix Fietkau mt7603_irq_enable(dev, mask);
1465c8846e10SFelix Fietkau
1466011849e0SFelix Fietkau clear_bit(MT76_RESET, &dev->mphy.state);
1467c677dda1SFelix Fietkau }
1468c677dda1SFelix Fietkau
1469c8846e10SFelix Fietkau mutex_unlock(&dev->mt76.mutex);
1470c8846e10SFelix Fietkau
1471781eef5bSFelix Fietkau mt76_worker_enable(&dev->mt76.tx_worker);
1472c8846e10SFelix Fietkau
1473dc6057f4SLorenzo Bianconi tasklet_enable(&dev->mt76.pre_tbtt_tasklet);
1474c8846e10SFelix Fietkau mt7603_beacon_set_timer(dev, -1, beacon_int);
1475c8846e10SFelix Fietkau
1476970be1dfSFelix Fietkau napi_enable(&dev->mt76.tx_napi);
1477c8846e10SFelix Fietkau napi_enable(&dev->mt76.napi[0]);
1478c8846e10SFelix Fietkau napi_enable(&dev->mt76.napi[1]);
1479a6055864SJakub Kicinski
1480a6055864SJakub Kicinski local_bh_disable();
1481a6055864SJakub Kicinski napi_schedule(&dev->mt76.tx_napi);
1482a6055864SJakub Kicinski napi_schedule(&dev->mt76.napi[0]);
1483c8846e10SFelix Fietkau napi_schedule(&dev->mt76.napi[1]);
1484970be1dfSFelix Fietkau local_bh_enable();
1485c8846e10SFelix Fietkau
1486c8846e10SFelix Fietkau ieee80211_wake_queues(dev->mt76.hw);
14879fba6d07SFelix Fietkau mt76_txq_schedule_all(&dev->mphy);
1488c8846e10SFelix Fietkau }
1489c8846e10SFelix Fietkau
mt7603_dma_debug(struct mt7603_dev * dev,u8 index)1490c8846e10SFelix Fietkau static u32 mt7603_dma_debug(struct mt7603_dev *dev, u8 index)
1491c8846e10SFelix Fietkau {
1492c8846e10SFelix Fietkau u32 val;
1493c8846e10SFelix Fietkau
1494c8846e10SFelix Fietkau mt76_wr(dev, MT_WPDMA_DEBUG,
1495c8846e10SFelix Fietkau FIELD_PREP(MT_WPDMA_DEBUG_IDX, index) |
1496c8846e10SFelix Fietkau MT_WPDMA_DEBUG_SEL);
1497c8846e10SFelix Fietkau
1498c8846e10SFelix Fietkau val = mt76_rr(dev, MT_WPDMA_DEBUG);
1499c8846e10SFelix Fietkau return FIELD_GET(MT_WPDMA_DEBUG_VALUE, val);
1500c8846e10SFelix Fietkau }
1501c8846e10SFelix Fietkau
mt7603_rx_fifo_busy(struct mt7603_dev * dev)1502c8846e10SFelix Fietkau static bool mt7603_rx_fifo_busy(struct mt7603_dev *dev)
1503c8846e10SFelix Fietkau {
1504c8846e10SFelix Fietkau if (is_mt7628(dev))
1505c8846e10SFelix Fietkau return mt7603_dma_debug(dev, 9) & BIT(9);
1506c8846e10SFelix Fietkau
1507c8846e10SFelix Fietkau return mt7603_dma_debug(dev, 2) & BIT(8);
1508c8846e10SFelix Fietkau }
1509c8846e10SFelix Fietkau
mt7603_rx_dma_busy(struct mt7603_dev * dev)1510c8846e10SFelix Fietkau static bool mt7603_rx_dma_busy(struct mt7603_dev *dev)
1511c8846e10SFelix Fietkau {
1512c8846e10SFelix Fietkau if (!(mt76_rr(dev, MT_WPDMA_GLO_CFG) & MT_WPDMA_GLO_CFG_RX_DMA_BUSY))
1513c8846e10SFelix Fietkau return false;
1514c8846e10SFelix Fietkau
1515c8846e10SFelix Fietkau return mt7603_rx_fifo_busy(dev);
1516c8846e10SFelix Fietkau }
1517c8846e10SFelix Fietkau
mt7603_tx_dma_busy(struct mt7603_dev * dev)1518c8846e10SFelix Fietkau static bool mt7603_tx_dma_busy(struct mt7603_dev *dev)
1519c8846e10SFelix Fietkau {
1520c8846e10SFelix Fietkau u32 val;
1521c8846e10SFelix Fietkau
1522c8846e10SFelix Fietkau if (!(mt76_rr(dev, MT_WPDMA_GLO_CFG) & MT_WPDMA_GLO_CFG_TX_DMA_BUSY))
1523c8846e10SFelix Fietkau return false;
1524c8846e10SFelix Fietkau
1525c8846e10SFelix Fietkau val = mt7603_dma_debug(dev, 9);
1526c8846e10SFelix Fietkau return (val & BIT(8)) && (val & 0xf) != 0xf;
1527c8846e10SFelix Fietkau }
1528c8846e10SFelix Fietkau
mt7603_tx_hang(struct mt7603_dev * dev)1529c8846e10SFelix Fietkau static bool mt7603_tx_hang(struct mt7603_dev *dev)
1530c8846e10SFelix Fietkau {
1531c8846e10SFelix Fietkau struct mt76_queue *q;
1532c8846e10SFelix Fietkau u32 dma_idx, prev_dma_idx;
1533c8846e10SFelix Fietkau int i;
1534c8846e10SFelix Fietkau
1535c8846e10SFelix Fietkau for (i = 0; i < 4; i++) {
153691990519SLorenzo Bianconi q = dev->mphy.q_tx[i];
1537c8846e10SFelix Fietkau
1538c8846e10SFelix Fietkau if (!q->queued)
1539c8846e10SFelix Fietkau continue;
1540c8846e10SFelix Fietkau
1541c8846e10SFelix Fietkau prev_dma_idx = dev->tx_dma_idx[i];
1542d908d4ecSFelix Fietkau dma_idx = readl(&q->regs->dma_idx);
1543c8846e10SFelix Fietkau dev->tx_dma_idx[i] = dma_idx;
1544c8846e10SFelix Fietkau
1545c8846e10SFelix Fietkau if (dma_idx == prev_dma_idx &&
1546d908d4ecSFelix Fietkau dma_idx != readl(&q->regs->cpu_idx))
1547c8846e10SFelix Fietkau break;
1548c8846e10SFelix Fietkau }
1549c8846e10SFelix Fietkau
1550c8846e10SFelix Fietkau return i < 4;
1551c8846e10SFelix Fietkau }
1552c8846e10SFelix Fietkau
mt7603_rx_pse_busy(struct mt7603_dev * dev)1553c8846e10SFelix Fietkau static bool mt7603_rx_pse_busy(struct mt7603_dev *dev)
1554c8846e10SFelix Fietkau {
1555c8846e10SFelix Fietkau u32 addr, val;
1556c8846e10SFelix Fietkau
1557c8846e10SFelix Fietkau if (mt7603_rx_fifo_busy(dev))
1558baa19b2eSFelix Fietkau goto out;
1559c8846e10SFelix Fietkau
1560c8846e10SFelix Fietkau addr = mt7603_reg_map(dev, MT_CLIENT_BASE_PHYS_ADDR + MT_CLIENT_STATUS);
1561c8846e10SFelix Fietkau mt76_wr(dev, addr, 3);
1562c8846e10SFelix Fietkau val = mt76_rr(dev, addr) >> 16;
1563c8846e10SFelix Fietkau
1564baa19b2eSFelix Fietkau if (!(val & BIT(0)))
1565baa19b2eSFelix Fietkau return false;
1566c8846e10SFelix Fietkau
1567baa19b2eSFelix Fietkau if (is_mt7628(dev))
1568baa19b2eSFelix Fietkau val &= 0xa000;
1569baa19b2eSFelix Fietkau else
1570baa19b2eSFelix Fietkau val &= 0x8000;
1571baa19b2eSFelix Fietkau if (!val)
1572baa19b2eSFelix Fietkau return false;
1573baa19b2eSFelix Fietkau
1574baa19b2eSFelix Fietkau out:
1575baa19b2eSFelix Fietkau if (mt76_rr(dev, MT_INT_SOURCE_CSR) &
1576baa19b2eSFelix Fietkau (MT_INT_RX_DONE(0) | MT_INT_RX_DONE(1)))
1577baa19b2eSFelix Fietkau return false;
1578baa19b2eSFelix Fietkau
1579baa19b2eSFelix Fietkau return true;
1580c8846e10SFelix Fietkau }
1581c8846e10SFelix Fietkau
1582c8846e10SFelix Fietkau static bool
mt7603_watchdog_check(struct mt7603_dev * dev,u8 * counter,enum mt7603_reset_cause cause,bool (* check)(struct mt7603_dev * dev))1583c8846e10SFelix Fietkau mt7603_watchdog_check(struct mt7603_dev *dev, u8 *counter,
1584c8846e10SFelix Fietkau enum mt7603_reset_cause cause,
1585c8846e10SFelix Fietkau bool (*check)(struct mt7603_dev *dev))
1586c8846e10SFelix Fietkau {
1587c8846e10SFelix Fietkau if (dev->reset_test == cause + 1) {
1588c8846e10SFelix Fietkau dev->reset_test = 0;
1589c8846e10SFelix Fietkau goto trigger;
1590c8846e10SFelix Fietkau }
1591c8846e10SFelix Fietkau
1592c8846e10SFelix Fietkau if (check) {
1593c8846e10SFelix Fietkau if (!check(dev) && *counter < MT7603_WATCHDOG_TIMEOUT) {
1594c8846e10SFelix Fietkau *counter = 0;
1595c8846e10SFelix Fietkau return false;
1596c8846e10SFelix Fietkau }
1597c8846e10SFelix Fietkau
1598c8846e10SFelix Fietkau (*counter)++;
1599c8846e10SFelix Fietkau }
1600c8846e10SFelix Fietkau
1601c8846e10SFelix Fietkau if (*counter < MT7603_WATCHDOG_TIMEOUT)
1602c8846e10SFelix Fietkau return false;
1603c8846e10SFelix Fietkau trigger:
1604c8846e10SFelix Fietkau dev->cur_reset_cause = cause;
1605c8846e10SFelix Fietkau dev->reset_cause[cause]++;
1606c8846e10SFelix Fietkau return true;
1607c8846e10SFelix Fietkau }
1608c8846e10SFelix Fietkau
mt7603_update_channel(struct mt76_phy * mphy)1609c560b137SRyder Lee void mt7603_update_channel(struct mt76_phy *mphy)
1610c8846e10SFelix Fietkau {
1611c560b137SRyder Lee struct mt7603_dev *dev = container_of(mphy->dev, struct mt7603_dev, mt76);
1612c8846e10SFelix Fietkau struct mt76_channel_state *state;
1613c8846e10SFelix Fietkau
1614c560b137SRyder Lee state = mphy->chan_state;
1615aec65e48SFelix Fietkau state->cc_busy += mt76_rr(dev, MT_MIB_STAT_CCA);
1616c8846e10SFelix Fietkau }
1617c8846e10SFelix Fietkau
1618c8846e10SFelix Fietkau void
mt7603_edcca_set_strict(struct mt7603_dev * dev,bool val)1619c8846e10SFelix Fietkau mt7603_edcca_set_strict(struct mt7603_dev *dev, bool val)
1620c8846e10SFelix Fietkau {
1621c8846e10SFelix Fietkau u32 rxtd_6 = 0xd7c80000;
1622c8846e10SFelix Fietkau
1623c8846e10SFelix Fietkau if (val == dev->ed_strict_mode)
1624c8846e10SFelix Fietkau return;
1625c8846e10SFelix Fietkau
1626c8846e10SFelix Fietkau dev->ed_strict_mode = val;
1627c8846e10SFelix Fietkau
1628c8846e10SFelix Fietkau /* Ensure that ED/CCA does not trigger if disabled */
1629c8846e10SFelix Fietkau if (!dev->ed_monitor)
1630c8846e10SFelix Fietkau rxtd_6 |= FIELD_PREP(MT_RXTD_6_CCAED_TH, 0x34);
1631c8846e10SFelix Fietkau else
1632c8846e10SFelix Fietkau rxtd_6 |= FIELD_PREP(MT_RXTD_6_CCAED_TH, 0x7d);
1633c8846e10SFelix Fietkau
1634c8846e10SFelix Fietkau if (dev->ed_monitor && !dev->ed_strict_mode)
1635c8846e10SFelix Fietkau rxtd_6 |= FIELD_PREP(MT_RXTD_6_ACI_TH, 0x0f);
1636c8846e10SFelix Fietkau else
1637c8846e10SFelix Fietkau rxtd_6 |= FIELD_PREP(MT_RXTD_6_ACI_TH, 0x10);
1638c8846e10SFelix Fietkau
1639c8846e10SFelix Fietkau mt76_wr(dev, MT_RXTD(6), rxtd_6);
1640c8846e10SFelix Fietkau
1641c8846e10SFelix Fietkau mt76_rmw_field(dev, MT_RXTD(13), MT_RXTD_13_ACI_TH_EN,
1642c8846e10SFelix Fietkau dev->ed_monitor && !dev->ed_strict_mode);
1643c8846e10SFelix Fietkau }
1644c8846e10SFelix Fietkau
1645c8846e10SFelix Fietkau static void
mt7603_edcca_check(struct mt7603_dev * dev)1646c8846e10SFelix Fietkau mt7603_edcca_check(struct mt7603_dev *dev)
1647c8846e10SFelix Fietkau {
1648c8846e10SFelix Fietkau u32 val = mt76_rr(dev, MT_AGC(41));
1649c8846e10SFelix Fietkau ktime_t cur_time;
1650c8846e10SFelix Fietkau int rssi0, rssi1;
1651c8846e10SFelix Fietkau u32 active;
1652c8846e10SFelix Fietkau u32 ed_busy;
1653c8846e10SFelix Fietkau
1654c8846e10SFelix Fietkau if (!dev->ed_monitor)
1655c8846e10SFelix Fietkau return;
1656c8846e10SFelix Fietkau
1657c8846e10SFelix Fietkau rssi0 = FIELD_GET(MT_AGC_41_RSSI_0, val);
1658c8846e10SFelix Fietkau if (rssi0 > 128)
1659c8846e10SFelix Fietkau rssi0 -= 256;
1660c8846e10SFelix Fietkau
166117cb5465SFelix Fietkau if (dev->mphy.antenna_mask & BIT(1)) {
1662c8846e10SFelix Fietkau rssi1 = FIELD_GET(MT_AGC_41_RSSI_1, val);
1663c8846e10SFelix Fietkau if (rssi1 > 128)
1664c8846e10SFelix Fietkau rssi1 -= 256;
166517cb5465SFelix Fietkau } else {
166617cb5465SFelix Fietkau rssi1 = rssi0;
166717cb5465SFelix Fietkau }
1668c8846e10SFelix Fietkau
1669c8846e10SFelix Fietkau if (max(rssi0, rssi1) >= -40 &&
1670c8846e10SFelix Fietkau dev->ed_strong_signal < MT7603_EDCCA_BLOCK_TH)
1671c8846e10SFelix Fietkau dev->ed_strong_signal++;
1672c8846e10SFelix Fietkau else if (dev->ed_strong_signal > 0)
1673c8846e10SFelix Fietkau dev->ed_strong_signal--;
1674c8846e10SFelix Fietkau
1675c8846e10SFelix Fietkau cur_time = ktime_get_boottime();
1676c8846e10SFelix Fietkau ed_busy = mt76_rr(dev, MT_MIB_STAT_ED) & MT_MIB_STAT_ED_MASK;
1677c8846e10SFelix Fietkau
1678c8846e10SFelix Fietkau active = ktime_to_us(ktime_sub(cur_time, dev->ed_time));
1679c8846e10SFelix Fietkau dev->ed_time = cur_time;
1680c8846e10SFelix Fietkau
1681c8846e10SFelix Fietkau if (!active)
1682c8846e10SFelix Fietkau return;
1683c8846e10SFelix Fietkau
1684c8846e10SFelix Fietkau if (100 * ed_busy / active > 90) {
1685c8846e10SFelix Fietkau if (dev->ed_trigger < 0)
1686c8846e10SFelix Fietkau dev->ed_trigger = 0;
1687c8846e10SFelix Fietkau dev->ed_trigger++;
1688c8846e10SFelix Fietkau } else {
1689c8846e10SFelix Fietkau if (dev->ed_trigger > 0)
1690c8846e10SFelix Fietkau dev->ed_trigger = 0;
1691c8846e10SFelix Fietkau dev->ed_trigger--;
1692c8846e10SFelix Fietkau }
1693c8846e10SFelix Fietkau
1694c8846e10SFelix Fietkau if (dev->ed_trigger > MT7603_EDCCA_BLOCK_TH ||
1695c8846e10SFelix Fietkau dev->ed_strong_signal < MT7603_EDCCA_BLOCK_TH / 2) {
1696c8846e10SFelix Fietkau mt7603_edcca_set_strict(dev, true);
1697c8846e10SFelix Fietkau } else if (dev->ed_trigger < -MT7603_EDCCA_BLOCK_TH) {
1698c8846e10SFelix Fietkau mt7603_edcca_set_strict(dev, false);
1699c8846e10SFelix Fietkau }
1700c8846e10SFelix Fietkau
1701c8846e10SFelix Fietkau if (dev->ed_trigger > MT7603_EDCCA_BLOCK_TH)
1702c8846e10SFelix Fietkau dev->ed_trigger = MT7603_EDCCA_BLOCK_TH;
1703c8846e10SFelix Fietkau else if (dev->ed_trigger < -MT7603_EDCCA_BLOCK_TH)
1704c8846e10SFelix Fietkau dev->ed_trigger = -MT7603_EDCCA_BLOCK_TH;
1705c8846e10SFelix Fietkau }
1706c8846e10SFelix Fietkau
mt7603_cca_stats_reset(struct mt7603_dev * dev)1707c8846e10SFelix Fietkau void mt7603_cca_stats_reset(struct mt7603_dev *dev)
1708c8846e10SFelix Fietkau {
1709c8846e10SFelix Fietkau mt76_set(dev, MT_PHYCTRL(2), MT_PHYCTRL_2_STATUS_RESET);
1710c8846e10SFelix Fietkau mt76_clear(dev, MT_PHYCTRL(2), MT_PHYCTRL_2_STATUS_RESET);
1711c8846e10SFelix Fietkau mt76_set(dev, MT_PHYCTRL(2), MT_PHYCTRL_2_STATUS_EN);
1712c8846e10SFelix Fietkau }
1713c8846e10SFelix Fietkau
1714c8846e10SFelix Fietkau static void
mt7603_adjust_sensitivity(struct mt7603_dev * dev)1715c8846e10SFelix Fietkau mt7603_adjust_sensitivity(struct mt7603_dev *dev)
1716c8846e10SFelix Fietkau {
1717c8846e10SFelix Fietkau u32 agc0 = dev->agc0, agc3 = dev->agc3;
1718c8846e10SFelix Fietkau u32 adj;
1719c8846e10SFelix Fietkau
1720c8846e10SFelix Fietkau if (!dev->sensitivity || dev->sensitivity < -100) {
1721c8846e10SFelix Fietkau dev->sensitivity = 0;
1722c8846e10SFelix Fietkau } else if (dev->sensitivity <= -84) {
1723c8846e10SFelix Fietkau adj = 7 + (dev->sensitivity + 92) / 2;
1724c8846e10SFelix Fietkau
1725c8846e10SFelix Fietkau agc0 = 0x56f0076f;
1726c8846e10SFelix Fietkau agc0 |= adj << 12;
1727c8846e10SFelix Fietkau agc0 |= adj << 16;
1728c8846e10SFelix Fietkau agc3 = 0x81d0d5e3;
1729c8846e10SFelix Fietkau } else if (dev->sensitivity <= -72) {
1730c8846e10SFelix Fietkau adj = 7 + (dev->sensitivity + 80) / 2;
1731c8846e10SFelix Fietkau
1732c8846e10SFelix Fietkau agc0 = 0x6af0006f;
1733c8846e10SFelix Fietkau agc0 |= adj << 8;
1734c8846e10SFelix Fietkau agc0 |= adj << 12;
1735c8846e10SFelix Fietkau agc0 |= adj << 16;
1736c8846e10SFelix Fietkau
1737c8846e10SFelix Fietkau agc3 = 0x8181d5e3;
1738c8846e10SFelix Fietkau } else {
1739c8846e10SFelix Fietkau if (dev->sensitivity > -54)
1740c8846e10SFelix Fietkau dev->sensitivity = -54;
1741c8846e10SFelix Fietkau
1742c8846e10SFelix Fietkau adj = 7 + (dev->sensitivity + 80) / 2;
1743c8846e10SFelix Fietkau
1744c8846e10SFelix Fietkau agc0 = 0x7ff0000f;
1745c8846e10SFelix Fietkau agc0 |= adj << 4;
1746c8846e10SFelix Fietkau agc0 |= adj << 8;
1747c8846e10SFelix Fietkau agc0 |= adj << 12;
1748c8846e10SFelix Fietkau agc0 |= adj << 16;
1749c8846e10SFelix Fietkau
1750c8846e10SFelix Fietkau agc3 = 0x818181e3;
1751c8846e10SFelix Fietkau }
1752c8846e10SFelix Fietkau
1753c8846e10SFelix Fietkau mt76_wr(dev, MT_AGC(0), agc0);
1754c8846e10SFelix Fietkau mt76_wr(dev, MT_AGC1(0), agc0);
1755c8846e10SFelix Fietkau
1756c8846e10SFelix Fietkau mt76_wr(dev, MT_AGC(3), agc3);
1757c8846e10SFelix Fietkau mt76_wr(dev, MT_AGC1(3), agc3);
1758c8846e10SFelix Fietkau }
1759c8846e10SFelix Fietkau
1760c8846e10SFelix Fietkau static void
mt7603_false_cca_check(struct mt7603_dev * dev)1761c8846e10SFelix Fietkau mt7603_false_cca_check(struct mt7603_dev *dev)
1762c8846e10SFelix Fietkau {
1763c8846e10SFelix Fietkau int pd_cck, pd_ofdm, mdrdy_cck, mdrdy_ofdm;
1764c8846e10SFelix Fietkau int false_cca;
1765c8846e10SFelix Fietkau int min_signal;
1766c8846e10SFelix Fietkau u32 val;
1767c8846e10SFelix Fietkau
1768e9415009SFelix Fietkau if (!dev->dynamic_sensitivity)
1769e9415009SFelix Fietkau return;
1770e9415009SFelix Fietkau
1771c8846e10SFelix Fietkau val = mt76_rr(dev, MT_PHYCTRL_STAT_PD);
1772c8846e10SFelix Fietkau pd_cck = FIELD_GET(MT_PHYCTRL_STAT_PD_CCK, val);
1773c8846e10SFelix Fietkau pd_ofdm = FIELD_GET(MT_PHYCTRL_STAT_PD_OFDM, val);
1774c8846e10SFelix Fietkau
1775c8846e10SFelix Fietkau val = mt76_rr(dev, MT_PHYCTRL_STAT_MDRDY);
1776c8846e10SFelix Fietkau mdrdy_cck = FIELD_GET(MT_PHYCTRL_STAT_MDRDY_CCK, val);
1777c8846e10SFelix Fietkau mdrdy_ofdm = FIELD_GET(MT_PHYCTRL_STAT_MDRDY_OFDM, val);
1778c8846e10SFelix Fietkau
1779c8846e10SFelix Fietkau dev->false_cca_ofdm = pd_ofdm - mdrdy_ofdm;
1780c8846e10SFelix Fietkau dev->false_cca_cck = pd_cck - mdrdy_cck;
1781c8846e10SFelix Fietkau
1782c8846e10SFelix Fietkau mt7603_cca_stats_reset(dev);
1783c8846e10SFelix Fietkau
178438a45beaSFelix Fietkau min_signal = mt76_get_min_avg_rssi(&dev->mt76, 0);
1785c8846e10SFelix Fietkau if (!min_signal) {
1786c8846e10SFelix Fietkau dev->sensitivity = 0;
1787c8846e10SFelix Fietkau dev->last_cca_adj = jiffies;
1788c8846e10SFelix Fietkau goto out;
1789c8846e10SFelix Fietkau }
1790c8846e10SFelix Fietkau
1791c8846e10SFelix Fietkau min_signal -= 15;
1792c8846e10SFelix Fietkau
1793c8846e10SFelix Fietkau false_cca = dev->false_cca_ofdm + dev->false_cca_cck;
1794633348f2SFelix Fietkau if (false_cca > 600 &&
1795633348f2SFelix Fietkau dev->sensitivity < -100 + dev->sensitivity_limit) {
1796c8846e10SFelix Fietkau if (!dev->sensitivity)
1797c8846e10SFelix Fietkau dev->sensitivity = -92;
1798c8846e10SFelix Fietkau else
1799c8846e10SFelix Fietkau dev->sensitivity += 2;
1800c8846e10SFelix Fietkau dev->last_cca_adj = jiffies;
1801c8846e10SFelix Fietkau } else if (false_cca < 100 ||
1802c8846e10SFelix Fietkau time_after(jiffies, dev->last_cca_adj + 10 * HZ)) {
1803c8846e10SFelix Fietkau dev->last_cca_adj = jiffies;
1804c8846e10SFelix Fietkau if (!dev->sensitivity)
1805c8846e10SFelix Fietkau goto out;
1806c8846e10SFelix Fietkau
1807c8846e10SFelix Fietkau dev->sensitivity -= 2;
1808c8846e10SFelix Fietkau }
1809c8846e10SFelix Fietkau
1810c8846e10SFelix Fietkau if (dev->sensitivity && dev->sensitivity > min_signal) {
1811c8846e10SFelix Fietkau dev->sensitivity = min_signal;
1812c8846e10SFelix Fietkau dev->last_cca_adj = jiffies;
1813c8846e10SFelix Fietkau }
1814c8846e10SFelix Fietkau
1815c8846e10SFelix Fietkau out:
1816c8846e10SFelix Fietkau mt7603_adjust_sensitivity(dev);
1817c8846e10SFelix Fietkau }
1818c8846e10SFelix Fietkau
mt7603_mac_work(struct work_struct * work)1819c8846e10SFelix Fietkau void mt7603_mac_work(struct work_struct *work)
1820c8846e10SFelix Fietkau {
1821c8846e10SFelix Fietkau struct mt7603_dev *dev = container_of(work, struct mt7603_dev,
1822a782f8bfSLorenzo Bianconi mphy.mac_work.work);
1823c8846e10SFelix Fietkau bool reset = false;
18245a8d4678SLorenzo Bianconi int i, idx;
1825c8846e10SFelix Fietkau
1826c02f86eeSLorenzo Bianconi mt76_tx_status_check(&dev->mt76, false);
1827c8846e10SFelix Fietkau
1828c8846e10SFelix Fietkau mutex_lock(&dev->mt76.mutex);
1829c8846e10SFelix Fietkau
1830a782f8bfSLorenzo Bianconi dev->mphy.mac_work_count++;
1831c560b137SRyder Lee mt76_update_survey(&dev->mphy);
1832c8846e10SFelix Fietkau mt7603_edcca_check(dev);
1833c8846e10SFelix Fietkau
18345a8d4678SLorenzo Bianconi for (i = 0, idx = 0; i < 2; i++) {
18355a8d4678SLorenzo Bianconi u32 val = mt76_rr(dev, MT_TX_AGG_CNT(i));
18365a8d4678SLorenzo Bianconi
1837d107501aSLorenzo Bianconi dev->mphy.aggr_stats[idx++] += val & 0xffff;
1838d107501aSLorenzo Bianconi dev->mphy.aggr_stats[idx++] += val >> 16;
18395a8d4678SLorenzo Bianconi }
18405a8d4678SLorenzo Bianconi
1841a782f8bfSLorenzo Bianconi if (dev->mphy.mac_work_count == 10)
1842c8846e10SFelix Fietkau mt7603_false_cca_check(dev);
1843c8846e10SFelix Fietkau
1844c8846e10SFelix Fietkau if (mt7603_watchdog_check(dev, &dev->rx_pse_check,
1845c8846e10SFelix Fietkau RESET_CAUSE_RX_PSE_BUSY,
1846c8846e10SFelix Fietkau mt7603_rx_pse_busy) ||
1847c8846e10SFelix Fietkau mt7603_watchdog_check(dev, &dev->beacon_check,
1848c8846e10SFelix Fietkau RESET_CAUSE_BEACON_STUCK,
1849c8846e10SFelix Fietkau NULL) ||
1850c8846e10SFelix Fietkau mt7603_watchdog_check(dev, &dev->tx_hang_check,
1851c8846e10SFelix Fietkau RESET_CAUSE_TX_HANG,
1852c8846e10SFelix Fietkau mt7603_tx_hang) ||
1853c8846e10SFelix Fietkau mt7603_watchdog_check(dev, &dev->tx_dma_check,
1854c8846e10SFelix Fietkau RESET_CAUSE_TX_BUSY,
1855c8846e10SFelix Fietkau mt7603_tx_dma_busy) ||
1856c8846e10SFelix Fietkau mt7603_watchdog_check(dev, &dev->rx_dma_check,
1857c8846e10SFelix Fietkau RESET_CAUSE_RX_BUSY,
1858c8846e10SFelix Fietkau mt7603_rx_dma_busy) ||
1859c8846e10SFelix Fietkau mt7603_watchdog_check(dev, &dev->mcu_hang,
1860c8846e10SFelix Fietkau RESET_CAUSE_MCU_HANG,
1861c8846e10SFelix Fietkau NULL) ||
1862c8846e10SFelix Fietkau dev->reset_cause[RESET_CAUSE_RESET_FAILED]) {
1863c8846e10SFelix Fietkau dev->beacon_check = 0;
1864c8846e10SFelix Fietkau dev->tx_dma_check = 0;
1865c8846e10SFelix Fietkau dev->tx_hang_check = 0;
1866c8846e10SFelix Fietkau dev->rx_dma_check = 0;
1867c8846e10SFelix Fietkau dev->rx_pse_check = 0;
1868c8846e10SFelix Fietkau dev->mcu_hang = 0;
1869c8846e10SFelix Fietkau dev->rx_dma_idx = ~0;
1870c8846e10SFelix Fietkau memset(dev->tx_dma_idx, 0xff, sizeof(dev->tx_dma_idx));
1871c8846e10SFelix Fietkau reset = true;
1872a782f8bfSLorenzo Bianconi dev->mphy.mac_work_count = 0;
1873c8846e10SFelix Fietkau }
1874c8846e10SFelix Fietkau
1875a782f8bfSLorenzo Bianconi if (dev->mphy.mac_work_count >= 10)
1876a782f8bfSLorenzo Bianconi dev->mphy.mac_work_count = 0;
1877c8846e10SFelix Fietkau
1878c8846e10SFelix Fietkau mutex_unlock(&dev->mt76.mutex);
1879c8846e10SFelix Fietkau
1880c8846e10SFelix Fietkau if (reset)
1881c8846e10SFelix Fietkau mt7603_mac_watchdog_reset(dev);
1882c8846e10SFelix Fietkau
1883a782f8bfSLorenzo Bianconi ieee80211_queue_delayed_work(mt76_hw(dev), &dev->mphy.mac_work,
1884c8846e10SFelix Fietkau msecs_to_jiffies(MT7603_WATCHDOG_TIME));
1885c8846e10SFelix Fietkau }
1886