10e3d6777SRyder Lee /* SPDX-License-Identifier: ISC */ 217f1de56SFelix Fietkau /* 317f1de56SFelix Fietkau * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name> 417f1de56SFelix Fietkau */ 517f1de56SFelix Fietkau 617f1de56SFelix Fietkau #ifndef __MT76_H 717f1de56SFelix Fietkau #define __MT76_H 817f1de56SFelix Fietkau 917f1de56SFelix Fietkau #include <linux/kernel.h> 1017f1de56SFelix Fietkau #include <linux/io.h> 1117f1de56SFelix Fietkau #include <linux/spinlock.h> 1217f1de56SFelix Fietkau #include <linux/skbuff.h> 1317f1de56SFelix Fietkau #include <linux/leds.h> 14b40b15e1SLorenzo Bianconi #include <linux/usb.h> 15ef13edc0SFelix Fietkau #include <linux/average.h> 1617f1de56SFelix Fietkau #include <net/mac80211.h> 1717f1de56SFelix Fietkau #include "util.h" 1817f1de56SFelix Fietkau 1917f1de56SFelix Fietkau #define MT_TX_RING_SIZE 256 2017f1de56SFelix Fietkau #define MT_MCU_RING_SIZE 32 2117f1de56SFelix Fietkau #define MT_RX_BUF_SIZE 2048 222a92b08bSLorenzo Bianconi #define MT_SKB_HEAD_LEN 128 2317f1de56SFelix Fietkau 2417f1de56SFelix Fietkau struct mt76_dev; 2596747a51SFelix Fietkau struct mt76_phy; 26469d4818SLorenzo Bianconi struct mt76_wcid; 2717f1de56SFelix Fietkau 286da5a291SStanislaw Gruszka struct mt76_reg_pair { 296da5a291SStanislaw Gruszka u32 reg; 306da5a291SStanislaw Gruszka u32 value; 316da5a291SStanislaw Gruszka }; 326da5a291SStanislaw Gruszka 33c50479faSStanislaw Gruszka enum mt76_bus_type { 34c50479faSStanislaw Gruszka MT76_BUS_MMIO, 35c50479faSStanislaw Gruszka MT76_BUS_USB, 36c50479faSStanislaw Gruszka }; 37c50479faSStanislaw Gruszka 3817f1de56SFelix Fietkau struct mt76_bus_ops { 3917f1de56SFelix Fietkau u32 (*rr)(struct mt76_dev *dev, u32 offset); 4017f1de56SFelix Fietkau void (*wr)(struct mt76_dev *dev, u32 offset, u32 val); 4117f1de56SFelix Fietkau u32 (*rmw)(struct mt76_dev *dev, u32 offset, u32 mask, u32 val); 4235e4ebeaSLorenzo Bianconi void (*write_copy)(struct mt76_dev *dev, u32 offset, const void *data, 4335e4ebeaSLorenzo Bianconi int len); 4435e4ebeaSLorenzo Bianconi void (*read_copy)(struct mt76_dev *dev, u32 offset, void *data, 4517f1de56SFelix Fietkau int len); 466da5a291SStanislaw Gruszka int (*wr_rp)(struct mt76_dev *dev, u32 base, 476da5a291SStanislaw Gruszka const struct mt76_reg_pair *rp, int len); 486da5a291SStanislaw Gruszka int (*rd_rp)(struct mt76_dev *dev, u32 base, 496da5a291SStanislaw Gruszka struct mt76_reg_pair *rp, int len); 50c50479faSStanislaw Gruszka enum mt76_bus_type type; 5117f1de56SFelix Fietkau }; 5217f1de56SFelix Fietkau 5361c51a74SLorenzo Bianconi #define mt76_is_usb(dev) ((dev)->bus->type == MT76_BUS_USB) 5461c51a74SLorenzo Bianconi #define mt76_is_mmio(dev) ((dev)->bus->type == MT76_BUS_MMIO) 55c50479faSStanislaw Gruszka 5617f1de56SFelix Fietkau enum mt76_txq_id { 5717f1de56SFelix Fietkau MT_TXQ_VO = IEEE80211_AC_VO, 5817f1de56SFelix Fietkau MT_TXQ_VI = IEEE80211_AC_VI, 5917f1de56SFelix Fietkau MT_TXQ_BE = IEEE80211_AC_BE, 6017f1de56SFelix Fietkau MT_TXQ_BK = IEEE80211_AC_BK, 6117f1de56SFelix Fietkau MT_TXQ_PSD, 6217f1de56SFelix Fietkau MT_TXQ_MCU, 6317f1de56SFelix Fietkau MT_TXQ_BEACON, 6417f1de56SFelix Fietkau MT_TXQ_CAB, 6504b8e659SRyder Lee MT_TXQ_FWDL, 6617f1de56SFelix Fietkau __MT_TXQ_MAX 6717f1de56SFelix Fietkau }; 6817f1de56SFelix Fietkau 6917f1de56SFelix Fietkau enum mt76_rxq_id { 7017f1de56SFelix Fietkau MT_RXQ_MAIN, 7117f1de56SFelix Fietkau MT_RXQ_MCU, 7217f1de56SFelix Fietkau __MT_RXQ_MAX 7317f1de56SFelix Fietkau }; 7417f1de56SFelix Fietkau 7517f1de56SFelix Fietkau struct mt76_queue_buf { 7617f1de56SFelix Fietkau dma_addr_t addr; 7717f1de56SFelix Fietkau int len; 7817f1de56SFelix Fietkau }; 7917f1de56SFelix Fietkau 80b5903c47SLorenzo Bianconi struct mt76_tx_info { 81b5903c47SLorenzo Bianconi struct mt76_queue_buf buf[32]; 82cfaae9e6SLorenzo Bianconi struct sk_buff *skb; 83b5903c47SLorenzo Bianconi int nbuf; 84b5903c47SLorenzo Bianconi u32 info; 85b5903c47SLorenzo Bianconi }; 86b5903c47SLorenzo Bianconi 8717f1de56SFelix Fietkau struct mt76_queue_entry { 8817f1de56SFelix Fietkau union { 8917f1de56SFelix Fietkau void *buf; 9017f1de56SFelix Fietkau struct sk_buff *skb; 9117f1de56SFelix Fietkau }; 92b40b15e1SLorenzo Bianconi union { 9317f1de56SFelix Fietkau struct mt76_txwi_cache *txwi; 94d7d4ea9aSStanislaw Gruszka struct urb *urb; 95b40b15e1SLorenzo Bianconi }; 96d290c121SLorenzo Bianconi enum mt76_txq_id qid; 977bd0650bSLorenzo Bianconi bool skip_buf0:1; 987bd0650bSLorenzo Bianconi bool schedule:1; 997bd0650bSLorenzo Bianconi bool done:1; 10017f1de56SFelix Fietkau }; 10117f1de56SFelix Fietkau 10217f1de56SFelix Fietkau struct mt76_queue_regs { 10317f1de56SFelix Fietkau u32 desc_base; 10417f1de56SFelix Fietkau u32 ring_size; 10517f1de56SFelix Fietkau u32 cpu_idx; 10617f1de56SFelix Fietkau u32 dma_idx; 10717f1de56SFelix Fietkau } __packed __aligned(4); 10817f1de56SFelix Fietkau 10917f1de56SFelix Fietkau struct mt76_queue { 11017f1de56SFelix Fietkau struct mt76_queue_regs __iomem *regs; 11117f1de56SFelix Fietkau 11217f1de56SFelix Fietkau spinlock_t lock; 11317f1de56SFelix Fietkau struct mt76_queue_entry *entry; 11417f1de56SFelix Fietkau struct mt76_desc *desc; 11517f1de56SFelix Fietkau 116b40b15e1SLorenzo Bianconi u16 first; 11717f1de56SFelix Fietkau u16 head; 11817f1de56SFelix Fietkau u16 tail; 11917f1de56SFelix Fietkau int ndesc; 12017f1de56SFelix Fietkau int queued; 12117f1de56SFelix Fietkau int buf_size; 122cd44bc40SLorenzo Bianconi bool stopped; 12317f1de56SFelix Fietkau 12417f1de56SFelix Fietkau u8 buf_offset; 12517f1de56SFelix Fietkau u8 hw_idx; 12617f1de56SFelix Fietkau 12717f1de56SFelix Fietkau dma_addr_t desc_dma; 12817f1de56SFelix Fietkau struct sk_buff *rx_head; 129c12128ceSFelix Fietkau struct page_frag_cache rx_page; 13017f1de56SFelix Fietkau }; 13117f1de56SFelix Fietkau 132af005f26SLorenzo Bianconi struct mt76_sw_queue { 133af005f26SLorenzo Bianconi struct mt76_queue *q; 134af005f26SLorenzo Bianconi 135af005f26SLorenzo Bianconi struct list_head swq; 136af005f26SLorenzo Bianconi int swq_queued; 137af005f26SLorenzo Bianconi }; 138af005f26SLorenzo Bianconi 139db0f04f3SLorenzo Bianconi struct mt76_mcu_ops { 140a74d6336SStanislaw Gruszka int (*mcu_send_msg)(struct mt76_dev *dev, int cmd, const void *data, 141a74d6336SStanislaw Gruszka int len, bool wait_resp); 1426da5a291SStanislaw Gruszka int (*mcu_wr_rp)(struct mt76_dev *dev, u32 base, 1436da5a291SStanislaw Gruszka const struct mt76_reg_pair *rp, int len); 1446da5a291SStanislaw Gruszka int (*mcu_rd_rp)(struct mt76_dev *dev, u32 base, 1456da5a291SStanislaw Gruszka struct mt76_reg_pair *rp, int len); 14600496042SFelix Fietkau int (*mcu_restart)(struct mt76_dev *dev); 147db0f04f3SLorenzo Bianconi }; 148db0f04f3SLorenzo Bianconi 14917f1de56SFelix Fietkau struct mt76_queue_ops { 15017f1de56SFelix Fietkau int (*init)(struct mt76_dev *dev); 15117f1de56SFelix Fietkau 152b1bfbe70SLorenzo Bianconi int (*alloc)(struct mt76_dev *dev, struct mt76_queue *q, 153b1bfbe70SLorenzo Bianconi int idx, int n_desc, int bufsize, 154b1bfbe70SLorenzo Bianconi u32 ring_base); 15517f1de56SFelix Fietkau 15689a37842SLorenzo Bianconi int (*tx_queue_skb)(struct mt76_dev *dev, enum mt76_txq_id qid, 157469d4818SLorenzo Bianconi struct sk_buff *skb, struct mt76_wcid *wcid, 158469d4818SLorenzo Bianconi struct ieee80211_sta *sta); 159469d4818SLorenzo Bianconi 1605ed31128SLorenzo Bianconi int (*tx_queue_skb_raw)(struct mt76_dev *dev, enum mt76_txq_id qid, 1615ed31128SLorenzo Bianconi struct sk_buff *skb, u32 tx_info); 1625ed31128SLorenzo Bianconi 16317f1de56SFelix Fietkau void *(*dequeue)(struct mt76_dev *dev, struct mt76_queue *q, bool flush, 16417f1de56SFelix Fietkau int *len, u32 *info, bool *more); 16517f1de56SFelix Fietkau 16617f1de56SFelix Fietkau void (*rx_reset)(struct mt76_dev *dev, enum mt76_rxq_id qid); 16717f1de56SFelix Fietkau 16817f1de56SFelix Fietkau void (*tx_cleanup)(struct mt76_dev *dev, enum mt76_txq_id qid, 16917f1de56SFelix Fietkau bool flush); 17017f1de56SFelix Fietkau 17117f1de56SFelix Fietkau void (*kick)(struct mt76_dev *dev, struct mt76_queue *q); 17217f1de56SFelix Fietkau }; 17317f1de56SFelix Fietkau 174d71ef286SFelix Fietkau enum mt76_wcid_flags { 175d71ef286SFelix Fietkau MT_WCID_FLAG_CHECK_PS, 176d71ef286SFelix Fietkau MT_WCID_FLAG_PS, 177d71ef286SFelix Fietkau }; 178d71ef286SFelix Fietkau 17936404c06SStanislaw Gruszka #define MT76_N_WCIDS 128 18036404c06SStanislaw Gruszka 181e394b575SFelix Fietkau /* stored in ieee80211_tx_info::hw_queue */ 182e394b575SFelix Fietkau #define MT_TX_HW_QUEUE_EXT_PHY BIT(3) 183e394b575SFelix Fietkau 184ef13edc0SFelix Fietkau DECLARE_EWMA(signal, 10, 8); 185ef13edc0SFelix Fietkau 186db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_RATE GENMASK(15, 0) 187db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_NSS GENMASK(17, 16) 188db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_TXPWR_ADJ GENMASK(25, 18) 189db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_SET BIT(31) 190db9f11d3SFelix Fietkau 19117f1de56SFelix Fietkau struct mt76_wcid { 192aee5b8cfSFelix Fietkau struct mt76_rx_tid __rcu *aggr[IEEE80211_NUM_TIDS]; 193aee5b8cfSFelix Fietkau 194d71ef286SFelix Fietkau unsigned long flags; 195d71ef286SFelix Fietkau 196ef13edc0SFelix Fietkau struct ewma_signal rssi; 197ef13edc0SFelix Fietkau int inactive_count; 198ef13edc0SFelix Fietkau 19917f1de56SFelix Fietkau u8 idx; 20017f1de56SFelix Fietkau u8 hw_key_idx; 20117f1de56SFelix Fietkau 2029c68a57bSFelix Fietkau u8 sta:1; 203c7d2d631SFelix Fietkau u8 ext_phy:1; 2049c68a57bSFelix Fietkau 20530ce7f44SFelix Fietkau u8 rx_check_pn; 20630ce7f44SFelix Fietkau u8 rx_key_pn[IEEE80211_NUM_TIDS][6]; 20701cfc1b4SLorenzo Bianconi u16 cipher; 20830ce7f44SFelix Fietkau 209db9f11d3SFelix Fietkau u32 tx_info; 21023405236SFelix Fietkau bool sw_iv; 21188046b2cSFelix Fietkau 21288046b2cSFelix Fietkau u8 packet_id; 21317f1de56SFelix Fietkau }; 21417f1de56SFelix Fietkau 21517f1de56SFelix Fietkau struct mt76_txq { 216af005f26SLorenzo Bianconi struct mt76_sw_queue *swq; 21717f1de56SFelix Fietkau struct mt76_wcid *wcid; 21817f1de56SFelix Fietkau 21917f1de56SFelix Fietkau struct sk_buff_head retry_q; 22017f1de56SFelix Fietkau 22117f1de56SFelix Fietkau u16 agg_ssn; 22217f1de56SFelix Fietkau bool send_bar; 22317f1de56SFelix Fietkau bool aggr; 22417f1de56SFelix Fietkau }; 22517f1de56SFelix Fietkau 22617f1de56SFelix Fietkau struct mt76_txwi_cache { 22717f1de56SFelix Fietkau struct list_head list; 228f3950a41SLorenzo Bianconi dma_addr_t dma_addr; 2296ca66722SLorenzo Bianconi 2306ca66722SLorenzo Bianconi struct sk_buff *skb; 23117f1de56SFelix Fietkau }; 23217f1de56SFelix Fietkau 233aee5b8cfSFelix Fietkau struct mt76_rx_tid { 234aee5b8cfSFelix Fietkau struct rcu_head rcu_head; 235aee5b8cfSFelix Fietkau 236aee5b8cfSFelix Fietkau struct mt76_dev *dev; 237aee5b8cfSFelix Fietkau 238aee5b8cfSFelix Fietkau spinlock_t lock; 239aee5b8cfSFelix Fietkau struct delayed_work reorder_work; 240aee5b8cfSFelix Fietkau 241aee5b8cfSFelix Fietkau u16 head; 242aee5b8cfSFelix Fietkau u8 size; 243aee5b8cfSFelix Fietkau u8 nframes; 244aee5b8cfSFelix Fietkau 245e7ec563eSMarkus Theil u8 num; 246e7ec563eSMarkus Theil 247aee5b8cfSFelix Fietkau u8 started:1, stopped:1, timer_pending:1; 248aee5b8cfSFelix Fietkau 249aee5b8cfSFelix Fietkau struct sk_buff *reorder_buf[]; 250aee5b8cfSFelix Fietkau }; 251aee5b8cfSFelix Fietkau 25288046b2cSFelix Fietkau #define MT_TX_CB_DMA_DONE BIT(0) 25388046b2cSFelix Fietkau #define MT_TX_CB_TXS_DONE BIT(1) 25488046b2cSFelix Fietkau #define MT_TX_CB_TXS_FAILED BIT(2) 25588046b2cSFelix Fietkau 2568548c6ebSFelix Fietkau #define MT_PACKET_ID_MASK GENMASK(6, 0) 257013b2dffSFelix Fietkau #define MT_PACKET_ID_NO_ACK 0 258013b2dffSFelix Fietkau #define MT_PACKET_ID_NO_SKB 1 259013b2dffSFelix Fietkau #define MT_PACKET_ID_FIRST 2 2608548c6ebSFelix Fietkau #define MT_PACKET_ID_HAS_RATE BIT(7) 26188046b2cSFelix Fietkau 26288046b2cSFelix Fietkau #define MT_TX_STATUS_SKB_TIMEOUT HZ 26388046b2cSFelix Fietkau 26488046b2cSFelix Fietkau struct mt76_tx_cb { 26588046b2cSFelix Fietkau unsigned long jiffies; 26688046b2cSFelix Fietkau u8 wcid; 26788046b2cSFelix Fietkau u8 pktid; 26888046b2cSFelix Fietkau u8 flags; 26988046b2cSFelix Fietkau }; 27088046b2cSFelix Fietkau 27117f1de56SFelix Fietkau enum { 27217f1de56SFelix Fietkau MT76_STATE_INITIALIZED, 27317f1de56SFelix Fietkau MT76_STATE_RUNNING, 27487e022deSStanislaw Gruszka MT76_STATE_MCU_RUNNING, 27517f1de56SFelix Fietkau MT76_SCANNING, 27617f1de56SFelix Fietkau MT76_RESET, 277b40b15e1SLorenzo Bianconi MT76_REMOVED, 278b40b15e1SLorenzo Bianconi MT76_READING_STATS, 27917f1de56SFelix Fietkau }; 28017f1de56SFelix Fietkau 28117f1de56SFelix Fietkau struct mt76_hw_cap { 28217f1de56SFelix Fietkau bool has_2ghz; 28317f1de56SFelix Fietkau bool has_5ghz; 28417f1de56SFelix Fietkau }; 28517f1de56SFelix Fietkau 2869ec0b821SFelix Fietkau #define MT_DRV_TXWI_NO_FREE BIT(0) 2879ec0b821SFelix Fietkau #define MT_DRV_TX_ALIGNED4_SKBS BIT(1) 2885ce09c1aSFelix Fietkau #define MT_DRV_SW_RX_AIRTIME BIT(2) 2896ca66722SLorenzo Bianconi 29017f1de56SFelix Fietkau struct mt76_driver_ops { 2919ec0b821SFelix Fietkau u32 drv_flags; 292ea565833SFelix Fietkau u32 survey_flags; 29317f1de56SFelix Fietkau u16 txwi_size; 29417f1de56SFelix Fietkau 29517f1de56SFelix Fietkau void (*update_survey)(struct mt76_dev *dev); 29617f1de56SFelix Fietkau 29717f1de56SFelix Fietkau int (*tx_prepare_skb)(struct mt76_dev *dev, void *txwi_ptr, 298cfaae9e6SLorenzo Bianconi enum mt76_txq_id qid, struct mt76_wcid *wcid, 299b5903c47SLorenzo Bianconi struct ieee80211_sta *sta, 300b5903c47SLorenzo Bianconi struct mt76_tx_info *tx_info); 30117f1de56SFelix Fietkau 302e226ba2eSLorenzo Bianconi void (*tx_complete_skb)(struct mt76_dev *dev, enum mt76_txq_id qid, 303e226ba2eSLorenzo Bianconi struct mt76_queue_entry *e); 30417f1de56SFelix Fietkau 305b40b15e1SLorenzo Bianconi bool (*tx_status_data)(struct mt76_dev *dev, u8 *update); 306b40b15e1SLorenzo Bianconi 30717f1de56SFelix Fietkau void (*rx_skb)(struct mt76_dev *dev, enum mt76_rxq_id q, 30817f1de56SFelix Fietkau struct sk_buff *skb); 30917f1de56SFelix Fietkau 31017f1de56SFelix Fietkau void (*rx_poll_complete)(struct mt76_dev *dev, enum mt76_rxq_id q); 311d71ef286SFelix Fietkau 312d71ef286SFelix Fietkau void (*sta_ps)(struct mt76_dev *dev, struct ieee80211_sta *sta, 313d71ef286SFelix Fietkau bool ps); 314e28487eaSFelix Fietkau 315e28487eaSFelix Fietkau int (*sta_add)(struct mt76_dev *dev, struct ieee80211_vif *vif, 316e28487eaSFelix Fietkau struct ieee80211_sta *sta); 317e28487eaSFelix Fietkau 3189c193de5SFelix Fietkau void (*sta_assoc)(struct mt76_dev *dev, struct ieee80211_vif *vif, 3199c193de5SFelix Fietkau struct ieee80211_sta *sta); 3209c193de5SFelix Fietkau 321e28487eaSFelix Fietkau void (*sta_remove)(struct mt76_dev *dev, struct ieee80211_vif *vif, 322e28487eaSFelix Fietkau struct ieee80211_sta *sta); 32317f1de56SFelix Fietkau }; 32417f1de56SFelix Fietkau 32517f1de56SFelix Fietkau struct mt76_channel_state { 32617f1de56SFelix Fietkau u64 cc_active; 32717f1de56SFelix Fietkau u64 cc_busy; 3286bfa6e38SLorenzo Bianconi u64 cc_rx; 3295ce09c1aSFelix Fietkau u64 cc_bss_rx; 330ea565833SFelix Fietkau u64 cc_tx; 331*e5051965SFelix Fietkau 332*e5051965SFelix Fietkau s8 noise; 33317f1de56SFelix Fietkau }; 33417f1de56SFelix Fietkau 33517f1de56SFelix Fietkau struct mt76_sband { 33617f1de56SFelix Fietkau struct ieee80211_supported_band sband; 33717f1de56SFelix Fietkau struct mt76_channel_state *chan; 33817f1de56SFelix Fietkau }; 33917f1de56SFelix Fietkau 340b6862effSLorenzo Bianconi struct mt76_rate_power { 341b6862effSLorenzo Bianconi union { 342b6862effSLorenzo Bianconi struct { 343b6862effSLorenzo Bianconi s8 cck[4]; 344b6862effSLorenzo Bianconi s8 ofdm[8]; 345b6862effSLorenzo Bianconi s8 stbc[10]; 346b6862effSLorenzo Bianconi s8 ht[16]; 347b6862effSLorenzo Bianconi s8 vht[10]; 348b6862effSLorenzo Bianconi }; 349b6862effSLorenzo Bianconi s8 all[48]; 350b6862effSLorenzo Bianconi }; 351b6862effSLorenzo Bianconi }; 352b6862effSLorenzo Bianconi 353b40b15e1SLorenzo Bianconi /* addr req mask */ 354b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_EEPROM BIT(31) 355b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_CFG BIT(30) 356b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_MASK (MT_VEND_TYPE_EEPROM | MT_VEND_TYPE_CFG) 357b40b15e1SLorenzo Bianconi 358b40b15e1SLorenzo Bianconi #define MT_VEND_ADDR(type, n) (MT_VEND_TYPE_##type | (n)) 359b40b15e1SLorenzo Bianconi enum mt_vendor_req { 360b40b15e1SLorenzo Bianconi MT_VEND_DEV_MODE = 0x1, 361b40b15e1SLorenzo Bianconi MT_VEND_WRITE = 0x2, 362b40b15e1SLorenzo Bianconi MT_VEND_MULTI_WRITE = 0x6, 363b40b15e1SLorenzo Bianconi MT_VEND_MULTI_READ = 0x7, 364b40b15e1SLorenzo Bianconi MT_VEND_READ_EEPROM = 0x9, 365b40b15e1SLorenzo Bianconi MT_VEND_WRITE_FCE = 0x42, 366b40b15e1SLorenzo Bianconi MT_VEND_WRITE_CFG = 0x46, 367b40b15e1SLorenzo Bianconi MT_VEND_READ_CFG = 0x47, 368b40b15e1SLorenzo Bianconi }; 369b40b15e1SLorenzo Bianconi 370b40b15e1SLorenzo Bianconi enum mt76u_in_ep { 371b40b15e1SLorenzo Bianconi MT_EP_IN_PKT_RX, 372b40b15e1SLorenzo Bianconi MT_EP_IN_CMD_RESP, 373b40b15e1SLorenzo Bianconi __MT_EP_IN_MAX, 374b40b15e1SLorenzo Bianconi }; 375b40b15e1SLorenzo Bianconi 376b40b15e1SLorenzo Bianconi enum mt76u_out_ep { 377b40b15e1SLorenzo Bianconi MT_EP_OUT_INBAND_CMD, 378b40b15e1SLorenzo Bianconi MT_EP_OUT_AC_BE, 37923cb16d2SLorenzo Bianconi MT_EP_OUT_AC_BK, 380b40b15e1SLorenzo Bianconi MT_EP_OUT_AC_VI, 381b40b15e1SLorenzo Bianconi MT_EP_OUT_AC_VO, 382b40b15e1SLorenzo Bianconi MT_EP_OUT_HCCA, 383b40b15e1SLorenzo Bianconi __MT_EP_OUT_MAX, 384b40b15e1SLorenzo Bianconi }; 385b40b15e1SLorenzo Bianconi 38614663f0cSLorenzo Bianconi #define MT_TX_SG_MAX_SIZE 8 38714663f0cSLorenzo Bianconi #define MT_RX_SG_MAX_SIZE 1 388b40b15e1SLorenzo Bianconi #define MT_NUM_TX_ENTRIES 256 389b40b15e1SLorenzo Bianconi #define MT_NUM_RX_ENTRIES 128 390b40b15e1SLorenzo Bianconi #define MCU_RESP_URB_SIZE 1024 391b40b15e1SLorenzo Bianconi struct mt76_usb { 392b40b15e1SLorenzo Bianconi struct mutex usb_ctrl_mtx; 3938f72e98eSStanislaw Gruszka __le32 reg_val; 394a6bfb6d1SStanislaw Gruszka u8 *data; 395a6bfb6d1SStanislaw Gruszka u16 data_len; 396b40b15e1SLorenzo Bianconi 397b40b15e1SLorenzo Bianconi struct tasklet_struct rx_tasklet; 398284efb47SLorenzo Bianconi struct workqueue_struct *stat_wq; 399284efb47SLorenzo Bianconi struct work_struct stat_work; 400b40b15e1SLorenzo Bianconi 401b40b15e1SLorenzo Bianconi u8 out_ep[__MT_EP_OUT_MAX]; 402b40b15e1SLorenzo Bianconi u8 in_ep[__MT_EP_IN_MAX]; 40363a7de5dSLorenzo Bianconi bool sg_en; 404b40b15e1SLorenzo Bianconi 405b40b15e1SLorenzo Bianconi struct mt76u_mcu { 406b40b15e1SLorenzo Bianconi struct mutex mutex; 407a18a494fSStanislaw Gruszka u8 *data; 408b40b15e1SLorenzo Bianconi u32 msg_seq; 409851ab66eSLorenzo Bianconi 410851ab66eSLorenzo Bianconi /* multiple reads */ 411851ab66eSLorenzo Bianconi struct mt76_reg_pair *rp; 412851ab66eSLorenzo Bianconi int rp_len; 413851ab66eSLorenzo Bianconi u32 base; 414851ab66eSLorenzo Bianconi bool burst; 415b40b15e1SLorenzo Bianconi } mcu; 416b40b15e1SLorenzo Bianconi }; 417b40b15e1SLorenzo Bianconi 418f7bbb80fSLorenzo Bianconi struct mt76_mmio { 419f7bbb80fSLorenzo Bianconi struct mt76e_mcu { 420f7bbb80fSLorenzo Bianconi struct mutex mutex; 421f7bbb80fSLorenzo Bianconi 422f7bbb80fSLorenzo Bianconi wait_queue_head_t wait; 423f7bbb80fSLorenzo Bianconi struct sk_buff_head res_q; 424f7bbb80fSLorenzo Bianconi 425f7bbb80fSLorenzo Bianconi u32 msg_seq; 426f7bbb80fSLorenzo Bianconi } mcu; 42727db1ad1SLorenzo Bianconi void __iomem *regs; 428957068c2SLorenzo Bianconi spinlock_t irq_lock; 429957068c2SLorenzo Bianconi u32 irqmask; 430f7bbb80fSLorenzo Bianconi }; 431f7bbb80fSLorenzo Bianconi 4325ce09c1aSFelix Fietkau struct mt76_rx_status { 4335ce09c1aSFelix Fietkau union { 4345ce09c1aSFelix Fietkau struct mt76_wcid *wcid; 4355ce09c1aSFelix Fietkau u8 wcid_idx; 4365ce09c1aSFelix Fietkau }; 4375ce09c1aSFelix Fietkau 4385ce09c1aSFelix Fietkau unsigned long reorder_time; 4395ce09c1aSFelix Fietkau 4405ce09c1aSFelix Fietkau u32 ampdu_ref; 4415ce09c1aSFelix Fietkau 4425ce09c1aSFelix Fietkau u8 iv[6]; 4435ce09c1aSFelix Fietkau 444bfc394ddSFelix Fietkau u8 ext_phy:1; 4455ce09c1aSFelix Fietkau u8 aggr:1; 4465ce09c1aSFelix Fietkau u8 tid; 4475ce09c1aSFelix Fietkau u16 seqno; 4485ce09c1aSFelix Fietkau 4495ce09c1aSFelix Fietkau u16 freq; 4505ce09c1aSFelix Fietkau u32 flag; 4515ce09c1aSFelix Fietkau u8 enc_flags; 4525ce09c1aSFelix Fietkau u8 encoding:2, bw:3; 4535ce09c1aSFelix Fietkau u8 rate_idx; 4545ce09c1aSFelix Fietkau u8 nss; 4555ce09c1aSFelix Fietkau u8 band; 4565ce09c1aSFelix Fietkau s8 signal; 4575ce09c1aSFelix Fietkau u8 chains; 4585ce09c1aSFelix Fietkau s8 chain_signal[IEEE80211_MAX_CHAINS]; 4595ce09c1aSFelix Fietkau }; 4605ce09c1aSFelix Fietkau 461ac24dd35SFelix Fietkau struct mt76_phy { 462ac24dd35SFelix Fietkau struct ieee80211_hw *hw; 463ac24dd35SFelix Fietkau struct mt76_dev *dev; 464a3d01038SFelix Fietkau void *priv; 46596747a51SFelix Fietkau 466011849e0SFelix Fietkau unsigned long state; 467011849e0SFelix Fietkau 46896747a51SFelix Fietkau struct cfg80211_chan_def chandef; 46996747a51SFelix Fietkau struct ieee80211_channel *main_chan; 47096747a51SFelix Fietkau 47196747a51SFelix Fietkau struct mt76_channel_state *chan_state; 47296747a51SFelix Fietkau ktime_t survey_time; 47396747a51SFelix Fietkau 47496747a51SFelix Fietkau struct mt76_sband sband_2g; 47596747a51SFelix Fietkau struct mt76_sband sband_5g; 476beaaeb6bSFelix Fietkau 477beaaeb6bSFelix Fietkau int txpower_cur; 478beaaeb6bSFelix Fietkau u8 antenna_mask; 479ac24dd35SFelix Fietkau }; 480ac24dd35SFelix Fietkau 48117f1de56SFelix Fietkau struct mt76_dev { 482ac24dd35SFelix Fietkau struct mt76_phy phy; /* must be first */ 483ac24dd35SFelix Fietkau 484bfc394ddSFelix Fietkau struct mt76_phy *phy2; 485bfc394ddSFelix Fietkau 48617f1de56SFelix Fietkau struct ieee80211_hw *hw; 48717f1de56SFelix Fietkau 48817f1de56SFelix Fietkau spinlock_t lock; 48917f1de56SFelix Fietkau spinlock_t cc_lock; 490108a4861SStanislaw Gruszka 4915ce09c1aSFelix Fietkau u32 cur_cc_bss_rx; 4925ce09c1aSFelix Fietkau 4935ce09c1aSFelix Fietkau struct mt76_rx_status rx_ampdu_status; 4945ce09c1aSFelix Fietkau u32 rx_ampdu_len; 4955ce09c1aSFelix Fietkau u32 rx_ampdu_ref; 4965ce09c1aSFelix Fietkau 497108a4861SStanislaw Gruszka struct mutex mutex; 498108a4861SStanislaw Gruszka 49917f1de56SFelix Fietkau const struct mt76_bus_ops *bus; 50017f1de56SFelix Fietkau const struct mt76_driver_ops *drv; 501db0f04f3SLorenzo Bianconi const struct mt76_mcu_ops *mcu_ops; 50217f1de56SFelix Fietkau struct device *dev; 50317f1de56SFelix Fietkau 50417f1de56SFelix Fietkau struct net_device napi_dev; 505c3d7c82aSFelix Fietkau spinlock_t rx_lock; 50617f1de56SFelix Fietkau struct napi_struct napi[__MT_RXQ_MAX]; 50717f1de56SFelix Fietkau struct sk_buff_head rx_skb[__MT_RXQ_MAX]; 50817f1de56SFelix Fietkau 50917f1de56SFelix Fietkau struct list_head txwi_cache; 5105a95ca41SFelix Fietkau struct mt76_sw_queue q_tx[2 * __MT_TXQ_MAX]; 51117f1de56SFelix Fietkau struct mt76_queue q_rx[__MT_RXQ_MAX]; 51217f1de56SFelix Fietkau const struct mt76_queue_ops *queue_ops; 513c1e0d2beSLorenzo Bianconi int tx_dma_idx[4]; 51417f1de56SFelix Fietkau 515a33b8ab8SFelix Fietkau struct tasklet_struct tx_tasklet; 5168402650aSLorenzo Bianconi struct napi_struct tx_napi; 51737426fb6SLorenzo Bianconi struct delayed_work mac_work; 518a33b8ab8SFelix Fietkau 51926e40d4cSFelix Fietkau wait_queue_head_t tx_wait; 52088046b2cSFelix Fietkau struct sk_buff_head status_list; 52126e40d4cSFelix Fietkau 52236404c06SStanislaw Gruszka unsigned long wcid_mask[MT76_N_WCIDS / BITS_PER_LONG]; 523426e8e41SFelix Fietkau unsigned long wcid_phy_mask[MT76_N_WCIDS / BITS_PER_LONG]; 52436404c06SStanislaw Gruszka 52536404c06SStanislaw Gruszka struct mt76_wcid global_wcid; 52636404c06SStanislaw Gruszka struct mt76_wcid __rcu *wcid[MT76_N_WCIDS]; 52736404c06SStanislaw Gruszka 52817f1de56SFelix Fietkau u8 macaddr[ETH_ALEN]; 52917f1de56SFelix Fietkau u32 rev; 53017f1de56SFelix Fietkau 531d7b47bbdSLorenzo Bianconi u32 aggr_stats[32]; 532d7b47bbdSLorenzo Bianconi 533dc6057f4SLorenzo Bianconi struct tasklet_struct pre_tbtt_tasklet; 5343041c445SLorenzo Bianconi int beacon_int; 535c8a04d98SLorenzo Bianconi u8 beacon_mask; 5363041c445SLorenzo Bianconi 53717f1de56SFelix Fietkau struct debugfs_blob_wrapper eeprom; 53817f1de56SFelix Fietkau struct debugfs_blob_wrapper otp; 53917f1de56SFelix Fietkau struct mt76_hw_cap cap; 54017f1de56SFelix Fietkau 541b6862effSLorenzo Bianconi struct mt76_rate_power rate_power; 542b6862effSLorenzo Bianconi 543d8b8890dSLorenzo Bianconi enum nl80211_dfs_regions region; 544d8b8890dSLorenzo Bianconi 54517f1de56SFelix Fietkau u32 debugfs_reg; 54617f1de56SFelix Fietkau 54717f1de56SFelix Fietkau struct led_classdev led_cdev; 54817f1de56SFelix Fietkau char led_name[32]; 54917f1de56SFelix Fietkau bool led_al; 55017f1de56SFelix Fietkau u8 led_pin; 551b40b15e1SLorenzo Bianconi 552e7173858SFelix Fietkau u8 csa_complete; 553e7173858SFelix Fietkau 554108a4861SStanislaw Gruszka u32 rxfilter; 555108a4861SStanislaw Gruszka 556f7bbb80fSLorenzo Bianconi union { 557f7bbb80fSLorenzo Bianconi struct mt76_mmio mmio; 558b40b15e1SLorenzo Bianconi struct mt76_usb usb; 55917f1de56SFelix Fietkau }; 560f7bbb80fSLorenzo Bianconi }; 56117f1de56SFelix Fietkau 56217f1de56SFelix Fietkau enum mt76_phy_type { 56317f1de56SFelix Fietkau MT_PHY_TYPE_CCK, 56417f1de56SFelix Fietkau MT_PHY_TYPE_OFDM, 56517f1de56SFelix Fietkau MT_PHY_TYPE_HT, 56617f1de56SFelix Fietkau MT_PHY_TYPE_HT_GF, 56717f1de56SFelix Fietkau MT_PHY_TYPE_VHT, 56817f1de56SFelix Fietkau }; 56917f1de56SFelix Fietkau 570d4131273SStanislaw Gruszka #define __mt76_rr(dev, ...) (dev)->bus->rr((dev), __VA_ARGS__) 571d4131273SStanislaw Gruszka #define __mt76_wr(dev, ...) (dev)->bus->wr((dev), __VA_ARGS__) 572d4131273SStanislaw Gruszka #define __mt76_rmw(dev, ...) (dev)->bus->rmw((dev), __VA_ARGS__) 57335e4ebeaSLorenzo Bianconi #define __mt76_wr_copy(dev, ...) (dev)->bus->write_copy((dev), __VA_ARGS__) 57435e4ebeaSLorenzo Bianconi #define __mt76_rr_copy(dev, ...) (dev)->bus->read_copy((dev), __VA_ARGS__) 575d4131273SStanislaw Gruszka 57622c575c4SStanislaw Gruszka #define __mt76_set(dev, offset, val) __mt76_rmw(dev, offset, 0, val) 57722c575c4SStanislaw Gruszka #define __mt76_clear(dev, offset, val) __mt76_rmw(dev, offset, val, 0) 57822c575c4SStanislaw Gruszka 57917f1de56SFelix Fietkau #define mt76_rr(dev, ...) (dev)->mt76.bus->rr(&((dev)->mt76), __VA_ARGS__) 58017f1de56SFelix Fietkau #define mt76_wr(dev, ...) (dev)->mt76.bus->wr(&((dev)->mt76), __VA_ARGS__) 58117f1de56SFelix Fietkau #define mt76_rmw(dev, ...) (dev)->mt76.bus->rmw(&((dev)->mt76), __VA_ARGS__) 58235e4ebeaSLorenzo Bianconi #define mt76_wr_copy(dev, ...) (dev)->mt76.bus->write_copy(&((dev)->mt76), __VA_ARGS__) 58335e4ebeaSLorenzo Bianconi #define mt76_rr_copy(dev, ...) (dev)->mt76.bus->read_copy(&((dev)->mt76), __VA_ARGS__) 5846da5a291SStanislaw Gruszka #define mt76_wr_rp(dev, ...) (dev)->mt76.bus->wr_rp(&((dev)->mt76), __VA_ARGS__) 5856da5a291SStanislaw Gruszka #define mt76_rd_rp(dev, ...) (dev)->mt76.bus->rd_rp(&((dev)->mt76), __VA_ARGS__) 58617f1de56SFelix Fietkau 587db0f04f3SLorenzo Bianconi #define mt76_mcu_send_msg(dev, ...) (dev)->mt76.mcu_ops->mcu_send_msg(&((dev)->mt76), __VA_ARGS__) 588cc173875SLorenzo Bianconi #define __mt76_mcu_send_msg(dev, ...) (dev)->mcu_ops->mcu_send_msg((dev), __VA_ARGS__) 589e2c2fd0fSLorenzo Bianconi #define mt76_mcu_restart(dev, ...) (dev)->mt76.mcu_ops->mcu_restart(&((dev)->mt76)) 590e2c2fd0fSLorenzo Bianconi #define __mt76_mcu_restart(dev, ...) (dev)->mcu_ops->mcu_restart((dev)) 591db0f04f3SLorenzo Bianconi 59217f1de56SFelix Fietkau #define mt76_set(dev, offset, val) mt76_rmw(dev, offset, 0, val) 59317f1de56SFelix Fietkau #define mt76_clear(dev, offset, val) mt76_rmw(dev, offset, val, 0) 59417f1de56SFelix Fietkau 59517f1de56SFelix Fietkau #define mt76_get_field(_dev, _reg, _field) \ 59617f1de56SFelix Fietkau FIELD_GET(_field, mt76_rr(dev, _reg)) 59717f1de56SFelix Fietkau 59817f1de56SFelix Fietkau #define mt76_rmw_field(_dev, _reg, _field, _val) \ 59917f1de56SFelix Fietkau mt76_rmw(_dev, _reg, _field, FIELD_PREP(_field, _val)) 60017f1de56SFelix Fietkau 60146436b5eSStanislaw Gruszka #define __mt76_rmw_field(_dev, _reg, _field, _val) \ 60246436b5eSStanislaw Gruszka __mt76_rmw(_dev, _reg, _field, FIELD_PREP(_field, _val)) 60346436b5eSStanislaw Gruszka 604ac24dd35SFelix Fietkau #define mt76_hw(dev) (dev)->mphy.hw 60517f1de56SFelix Fietkau 606426e8e41SFelix Fietkau static inline struct ieee80211_hw * 607426e8e41SFelix Fietkau mt76_wcid_hw(struct mt76_dev *dev, u8 wcid) 608426e8e41SFelix Fietkau { 609426e8e41SFelix Fietkau if (wcid <= MT76_N_WCIDS && 610426e8e41SFelix Fietkau mt76_wcid_mask_test(dev->wcid_phy_mask, wcid)) 611426e8e41SFelix Fietkau return dev->phy2->hw; 612426e8e41SFelix Fietkau 613426e8e41SFelix Fietkau return dev->phy.hw; 614426e8e41SFelix Fietkau } 615426e8e41SFelix Fietkau 61617f1de56SFelix Fietkau bool __mt76_poll(struct mt76_dev *dev, u32 offset, u32 mask, u32 val, 61717f1de56SFelix Fietkau int timeout); 61817f1de56SFelix Fietkau 61917f1de56SFelix Fietkau #define mt76_poll(dev, ...) __mt76_poll(&((dev)->mt76), __VA_ARGS__) 62017f1de56SFelix Fietkau 62117f1de56SFelix Fietkau bool __mt76_poll_msec(struct mt76_dev *dev, u32 offset, u32 mask, u32 val, 62217f1de56SFelix Fietkau int timeout); 62317f1de56SFelix Fietkau 62417f1de56SFelix Fietkau #define mt76_poll_msec(dev, ...) __mt76_poll_msec(&((dev)->mt76), __VA_ARGS__) 62517f1de56SFelix Fietkau 62617f1de56SFelix Fietkau void mt76_mmio_init(struct mt76_dev *dev, void __iomem *regs); 627f37f0550SLorenzo Bianconi void mt76_pci_disable_aspm(struct pci_dev *pdev); 62817f1de56SFelix Fietkau 62917f1de56SFelix Fietkau static inline u16 mt76_chip(struct mt76_dev *dev) 63017f1de56SFelix Fietkau { 63117f1de56SFelix Fietkau return dev->rev >> 16; 63217f1de56SFelix Fietkau } 63317f1de56SFelix Fietkau 63417f1de56SFelix Fietkau static inline u16 mt76_rev(struct mt76_dev *dev) 63517f1de56SFelix Fietkau { 63617f1de56SFelix Fietkau return dev->rev & 0xffff; 63717f1de56SFelix Fietkau } 63817f1de56SFelix Fietkau 63917f1de56SFelix Fietkau #define mt76xx_chip(dev) mt76_chip(&((dev)->mt76)) 64017f1de56SFelix Fietkau #define mt76xx_rev(dev) mt76_rev(&((dev)->mt76)) 64117f1de56SFelix Fietkau 642a23fde09SLorenzo Bianconi #define mt76_init_queues(dev) (dev)->mt76.queue_ops->init(&((dev)->mt76)) 643a23fde09SLorenzo Bianconi #define mt76_queue_alloc(dev, ...) (dev)->mt76.queue_ops->alloc(&((dev)->mt76), __VA_ARGS__) 6445ed31128SLorenzo Bianconi #define mt76_tx_queue_skb_raw(dev, ...) (dev)->mt76.queue_ops->tx_queue_skb_raw(&((dev)->mt76), __VA_ARGS__) 645eb9ca7ecSLorenzo Bianconi #define mt76_tx_queue_skb(dev, ...) (dev)->mt76.queue_ops->tx_queue_skb(&((dev)->mt76), __VA_ARGS__) 64617f1de56SFelix Fietkau #define mt76_queue_rx_reset(dev, ...) (dev)->mt76.queue_ops->rx_reset(&((dev)->mt76), __VA_ARGS__) 64717f1de56SFelix Fietkau #define mt76_queue_tx_cleanup(dev, ...) (dev)->mt76.queue_ops->tx_cleanup(&((dev)->mt76), __VA_ARGS__) 64817f1de56SFelix Fietkau #define mt76_queue_kick(dev, ...) (dev)->mt76.queue_ops->kick(&((dev)->mt76), __VA_ARGS__) 64917f1de56SFelix Fietkau 650c0f7b25aSLorenzo Bianconi struct mt76_dev *mt76_alloc_device(struct device *pdev, unsigned int size, 651c0f7b25aSLorenzo Bianconi const struct ieee80211_ops *ops, 652c0f7b25aSLorenzo Bianconi const struct mt76_driver_ops *drv_ops); 65317f1de56SFelix Fietkau int mt76_register_device(struct mt76_dev *dev, bool vht, 65417f1de56SFelix Fietkau struct ieee80211_rate *rates, int n_rates); 65517f1de56SFelix Fietkau void mt76_unregister_device(struct mt76_dev *dev); 656def34a2fSLorenzo Bianconi void mt76_free_device(struct mt76_dev *dev); 657c89d3625SFelix Fietkau void mt76_unregister_phy(struct mt76_phy *phy); 658c89d3625SFelix Fietkau 659c89d3625SFelix Fietkau struct mt76_phy *mt76_alloc_phy(struct mt76_dev *dev, unsigned int size, 660c89d3625SFelix Fietkau const struct ieee80211_ops *ops); 661c89d3625SFelix Fietkau int mt76_register_phy(struct mt76_phy *phy); 66217f1de56SFelix Fietkau 66317f1de56SFelix Fietkau struct dentry *mt76_register_debugfs(struct mt76_dev *dev); 6640b82a8e8SLorenzo Bianconi int mt76_queues_read(struct seq_file *s, void *data); 6658f410a8bSLorenzo Bianconi void mt76_seq_puts_array(struct seq_file *file, const char *str, 6668f410a8bSLorenzo Bianconi s8 *val, int len); 66717f1de56SFelix Fietkau 66817f1de56SFelix Fietkau int mt76_eeprom_init(struct mt76_dev *dev, int len); 66917f1de56SFelix Fietkau void mt76_eeprom_override(struct mt76_dev *dev); 67017f1de56SFelix Fietkau 671011849e0SFelix Fietkau static inline struct mt76_phy * 672011849e0SFelix Fietkau mt76_dev_phy(struct mt76_dev *dev, bool phy_ext) 673011849e0SFelix Fietkau { 674011849e0SFelix Fietkau if (phy_ext && dev->phy2) 675011849e0SFelix Fietkau return dev->phy2; 676011849e0SFelix Fietkau return &dev->phy; 677011849e0SFelix Fietkau } 678011849e0SFelix Fietkau 679bfc394ddSFelix Fietkau static inline struct ieee80211_hw * 680bfc394ddSFelix Fietkau mt76_phy_hw(struct mt76_dev *dev, bool phy_ext) 681bfc394ddSFelix Fietkau { 682011849e0SFelix Fietkau return mt76_dev_phy(dev, phy_ext)->hw; 683bfc394ddSFelix Fietkau } 684bfc394ddSFelix Fietkau 685f3950a41SLorenzo Bianconi static inline u8 * 686f3950a41SLorenzo Bianconi mt76_get_txwi_ptr(struct mt76_dev *dev, struct mt76_txwi_cache *t) 687f3950a41SLorenzo Bianconi { 688f3950a41SLorenzo Bianconi return (u8 *)t - dev->drv->txwi_size; 689f3950a41SLorenzo Bianconi } 690f3950a41SLorenzo Bianconi 691ee8aa945SLorenzo Bianconi /* increment with wrap-around */ 692ee8aa945SLorenzo Bianconi static inline int mt76_incr(int val, int size) 693ee8aa945SLorenzo Bianconi { 694ee8aa945SLorenzo Bianconi return (val + 1) & (size - 1); 695ee8aa945SLorenzo Bianconi } 696ee8aa945SLorenzo Bianconi 697ee8aa945SLorenzo Bianconi /* decrement with wrap-around */ 698ee8aa945SLorenzo Bianconi static inline int mt76_decr(int val, int size) 699ee8aa945SLorenzo Bianconi { 700ee8aa945SLorenzo Bianconi return (val - 1) & (size - 1); 701ee8aa945SLorenzo Bianconi } 702ee8aa945SLorenzo Bianconi 7031d0496c6SStanislaw Gruszka u8 mt76_ac_to_hwq(u8 ac); 704b40b15e1SLorenzo Bianconi 70517f1de56SFelix Fietkau static inline struct ieee80211_txq * 70617f1de56SFelix Fietkau mtxq_to_txq(struct mt76_txq *mtxq) 70717f1de56SFelix Fietkau { 70817f1de56SFelix Fietkau void *ptr = mtxq; 70917f1de56SFelix Fietkau 71017f1de56SFelix Fietkau return container_of(ptr, struct ieee80211_txq, drv_priv); 71117f1de56SFelix Fietkau } 71217f1de56SFelix Fietkau 7139c68a57bSFelix Fietkau static inline struct ieee80211_sta * 7149c68a57bSFelix Fietkau wcid_to_sta(struct mt76_wcid *wcid) 7159c68a57bSFelix Fietkau { 7169c68a57bSFelix Fietkau void *ptr = wcid; 7179c68a57bSFelix Fietkau 7189c68a57bSFelix Fietkau if (!wcid || !wcid->sta) 7199c68a57bSFelix Fietkau return NULL; 7209c68a57bSFelix Fietkau 7219c68a57bSFelix Fietkau return container_of(ptr, struct ieee80211_sta, drv_priv); 7229c68a57bSFelix Fietkau } 7239c68a57bSFelix Fietkau 72488046b2cSFelix Fietkau static inline struct mt76_tx_cb *mt76_tx_skb_cb(struct sk_buff *skb) 72588046b2cSFelix Fietkau { 72688046b2cSFelix Fietkau BUILD_BUG_ON(sizeof(struct mt76_tx_cb) > 72788046b2cSFelix Fietkau sizeof(IEEE80211_SKB_CB(skb)->status.status_driver_data)); 72888046b2cSFelix Fietkau return ((void *)IEEE80211_SKB_CB(skb)->status.status_driver_data); 72988046b2cSFelix Fietkau } 73088046b2cSFelix Fietkau 7313bb45b5fSLorenzo Bianconi static inline void mt76_insert_hdr_pad(struct sk_buff *skb) 7323bb45b5fSLorenzo Bianconi { 7333bb45b5fSLorenzo Bianconi int len = ieee80211_get_hdrlen_from_skb(skb); 7343bb45b5fSLorenzo Bianconi 7353bb45b5fSLorenzo Bianconi if (len % 4 == 0) 7363bb45b5fSLorenzo Bianconi return; 7373bb45b5fSLorenzo Bianconi 7383bb45b5fSLorenzo Bianconi skb_push(skb, 2); 7393bb45b5fSLorenzo Bianconi memmove(skb->data, skb->data + 2, len); 7403bb45b5fSLorenzo Bianconi 7413bb45b5fSLorenzo Bianconi skb->data[len] = 0; 7423bb45b5fSLorenzo Bianconi skb->data[len + 1] = 0; 7433bb45b5fSLorenzo Bianconi } 7443bb45b5fSLorenzo Bianconi 7458548c6ebSFelix Fietkau static inline bool mt76_is_skb_pktid(u8 pktid) 7468548c6ebSFelix Fietkau { 7478548c6ebSFelix Fietkau if (pktid & MT_PACKET_ID_HAS_RATE) 7488548c6ebSFelix Fietkau return false; 7498548c6ebSFelix Fietkau 7508548c6ebSFelix Fietkau return pktid >= MT_PACKET_ID_FIRST; 7518548c6ebSFelix Fietkau } 7528548c6ebSFelix Fietkau 75317f1de56SFelix Fietkau void mt76_rx(struct mt76_dev *dev, enum mt76_rxq_id q, struct sk_buff *skb); 7549fba6d07SFelix Fietkau void mt76_tx(struct mt76_phy *dev, struct ieee80211_sta *sta, 75517f1de56SFelix Fietkau struct mt76_wcid *wcid, struct sk_buff *skb); 75617f1de56SFelix Fietkau void mt76_txq_init(struct mt76_dev *dev, struct ieee80211_txq *txq); 75717f1de56SFelix Fietkau void mt76_txq_remove(struct mt76_dev *dev, struct ieee80211_txq *txq); 75817f1de56SFelix Fietkau void mt76_wake_tx_queue(struct ieee80211_hw *hw, struct ieee80211_txq *txq); 75917f1de56SFelix Fietkau void mt76_stop_tx_queues(struct mt76_dev *dev, struct ieee80211_sta *sta, 76017f1de56SFelix Fietkau bool send_bar); 7619fba6d07SFelix Fietkau void mt76_txq_schedule(struct mt76_phy *phy, enum mt76_txq_id qid); 7629fba6d07SFelix Fietkau void mt76_txq_schedule_all(struct mt76_phy *phy); 763c325c9c7SLorenzo Bianconi void mt76_tx_tasklet(unsigned long data); 76417f1de56SFelix Fietkau void mt76_release_buffered_frames(struct ieee80211_hw *hw, 76517f1de56SFelix Fietkau struct ieee80211_sta *sta, 76617f1de56SFelix Fietkau u16 tids, int nframes, 76717f1de56SFelix Fietkau enum ieee80211_frame_release_type reason, 76817f1de56SFelix Fietkau bool more_data); 7695a95ca41SFelix Fietkau bool mt76_has_tx_pending(struct mt76_phy *phy); 77096747a51SFelix Fietkau void mt76_set_channel(struct mt76_phy *phy); 7715ce09c1aSFelix Fietkau void mt76_update_survey(struct mt76_dev *dev); 77217f1de56SFelix Fietkau int mt76_get_survey(struct ieee80211_hw *hw, int idx, 77317f1de56SFelix Fietkau struct survey_info *survey); 7745ebdc3e0SLorenzo Bianconi void mt76_set_stream_caps(struct mt76_dev *dev, bool vht); 77517f1de56SFelix Fietkau 776aee5b8cfSFelix Fietkau int mt76_rx_aggr_start(struct mt76_dev *dev, struct mt76_wcid *wcid, u8 tid, 777aee5b8cfSFelix Fietkau u16 ssn, u8 size); 778aee5b8cfSFelix Fietkau void mt76_rx_aggr_stop(struct mt76_dev *dev, struct mt76_wcid *wcid, u8 tid); 779aee5b8cfSFelix Fietkau 78030ce7f44SFelix Fietkau void mt76_wcid_key_setup(struct mt76_dev *dev, struct mt76_wcid *wcid, 78130ce7f44SFelix Fietkau struct ieee80211_key_conf *key); 78279d1c94cSFelix Fietkau 78379d1c94cSFelix Fietkau void mt76_tx_status_lock(struct mt76_dev *dev, struct sk_buff_head *list) 78479d1c94cSFelix Fietkau __acquires(&dev->status_list.lock); 78579d1c94cSFelix Fietkau void mt76_tx_status_unlock(struct mt76_dev *dev, struct sk_buff_head *list) 78679d1c94cSFelix Fietkau __releases(&dev->status_list.lock); 78779d1c94cSFelix Fietkau 78888046b2cSFelix Fietkau int mt76_tx_status_skb_add(struct mt76_dev *dev, struct mt76_wcid *wcid, 78988046b2cSFelix Fietkau struct sk_buff *skb); 79088046b2cSFelix Fietkau struct sk_buff *mt76_tx_status_skb_get(struct mt76_dev *dev, 79179d1c94cSFelix Fietkau struct mt76_wcid *wcid, int pktid, 79279d1c94cSFelix Fietkau struct sk_buff_head *list); 79379d1c94cSFelix Fietkau void mt76_tx_status_skb_done(struct mt76_dev *dev, struct sk_buff *skb, 79479d1c94cSFelix Fietkau struct sk_buff_head *list); 79588046b2cSFelix Fietkau void mt76_tx_complete_skb(struct mt76_dev *dev, struct sk_buff *skb); 79679d1c94cSFelix Fietkau void mt76_tx_status_check(struct mt76_dev *dev, struct mt76_wcid *wcid, 79779d1c94cSFelix Fietkau bool flush); 798e28487eaSFelix Fietkau int mt76_sta_state(struct ieee80211_hw *hw, struct ieee80211_vif *vif, 799e28487eaSFelix Fietkau struct ieee80211_sta *sta, 800e28487eaSFelix Fietkau enum ieee80211_sta_state old_state, 801e28487eaSFelix Fietkau enum ieee80211_sta_state new_state); 80213f61dfcSLorenzo Bianconi void __mt76_sta_remove(struct mt76_dev *dev, struct ieee80211_vif *vif, 80313f61dfcSLorenzo Bianconi struct ieee80211_sta *sta); 80430ce7f44SFelix Fietkau 8058af63fedSFelix Fietkau int mt76_get_min_avg_rssi(struct mt76_dev *dev, bool ext_phy); 806ef13edc0SFelix Fietkau 8079313faacSFelix Fietkau int mt76_get_txpower(struct ieee80211_hw *hw, struct ieee80211_vif *vif, 8089313faacSFelix Fietkau int *dbm); 8099313faacSFelix Fietkau 810e7173858SFelix Fietkau void mt76_csa_check(struct mt76_dev *dev); 811e7173858SFelix Fietkau void mt76_csa_finish(struct mt76_dev *dev); 812e7173858SFelix Fietkau 813e49c76d4SLorenzo Bianconi int mt76_get_antenna(struct ieee80211_hw *hw, u32 *tx_ant, u32 *rx_ant); 81487d53103SStanislaw Gruszka int mt76_set_tim(struct ieee80211_hw *hw, struct ieee80211_sta *sta, bool set); 815eadfd98fSLorenzo Bianconi void mt76_insert_ccmp_hdr(struct sk_buff *skb, u8 key_id); 816d2679d65SLorenzo Bianconi int mt76_get_rate(struct mt76_dev *dev, 817d2679d65SLorenzo Bianconi struct ieee80211_supported_band *sband, 818d2679d65SLorenzo Bianconi int idx, bool cck); 8198b8ab5c2SLorenzo Bianconi void mt76_sw_scan(struct ieee80211_hw *hw, struct ieee80211_vif *vif, 8208b8ab5c2SLorenzo Bianconi const u8 *mac); 8218b8ab5c2SLorenzo Bianconi void mt76_sw_scan_complete(struct ieee80211_hw *hw, 8228b8ab5c2SLorenzo Bianconi struct ieee80211_vif *vif); 823355f8d00SFelix Fietkau u32 mt76_calc_tx_airtime(struct mt76_dev *dev, struct ieee80211_tx_info *info, 824355f8d00SFelix Fietkau int len); 82587d53103SStanislaw Gruszka 82617f1de56SFelix Fietkau /* internal */ 827e394b575SFelix Fietkau static inline struct ieee80211_hw * 828e394b575SFelix Fietkau mt76_tx_status_get_hw(struct mt76_dev *dev, struct sk_buff *skb) 829e394b575SFelix Fietkau { 830e394b575SFelix Fietkau struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb); 831e394b575SFelix Fietkau struct ieee80211_hw *hw = dev->phy.hw; 832e394b575SFelix Fietkau 833e394b575SFelix Fietkau if ((info->hw_queue & MT_TX_HW_QUEUE_EXT_PHY) && dev->phy2) 834e394b575SFelix Fietkau hw = dev->phy2->hw; 835e394b575SFelix Fietkau 836e394b575SFelix Fietkau info->hw_queue &= ~MT_TX_HW_QUEUE_EXT_PHY; 837e394b575SFelix Fietkau 838e394b575SFelix Fietkau return hw; 839e394b575SFelix Fietkau } 840e394b575SFelix Fietkau 84117f1de56SFelix Fietkau void mt76_tx_free(struct mt76_dev *dev); 842fcdd99ceSLorenzo Bianconi struct mt76_txwi_cache *mt76_get_txwi(struct mt76_dev *dev); 84317f1de56SFelix Fietkau void mt76_put_txwi(struct mt76_dev *dev, struct mt76_txwi_cache *t); 8449d9d738bSFelix Fietkau void mt76_rx_complete(struct mt76_dev *dev, struct sk_buff_head *frames, 84581e850efSLorenzo Bianconi struct napi_struct *napi); 84681e850efSLorenzo Bianconi void mt76_rx_poll_complete(struct mt76_dev *dev, enum mt76_rxq_id q, 84781e850efSLorenzo Bianconi struct napi_struct *napi); 848aee5b8cfSFelix Fietkau void mt76_rx_aggr_reorder(struct sk_buff *skb, struct sk_buff_head *frames); 8495ce09c1aSFelix Fietkau u32 mt76_calc_rx_airtime(struct mt76_dev *dev, struct mt76_rx_status *status, 8505ce09c1aSFelix Fietkau int len); 85117f1de56SFelix Fietkau 852b40b15e1SLorenzo Bianconi /* usb */ 853b40b15e1SLorenzo Bianconi static inline bool mt76u_urb_error(struct urb *urb) 854b40b15e1SLorenzo Bianconi { 855b40b15e1SLorenzo Bianconi return urb->status && 856b40b15e1SLorenzo Bianconi urb->status != -ECONNRESET && 857b40b15e1SLorenzo Bianconi urb->status != -ESHUTDOWN && 858b40b15e1SLorenzo Bianconi urb->status != -ENOENT; 859b40b15e1SLorenzo Bianconi } 860b40b15e1SLorenzo Bianconi 861b40b15e1SLorenzo Bianconi /* Map hardware queues to usb endpoints */ 862b40b15e1SLorenzo Bianconi static inline u8 q2ep(u8 qid) 863b40b15e1SLorenzo Bianconi { 864b40b15e1SLorenzo Bianconi /* TODO: take management packets to queue 5 */ 865b40b15e1SLorenzo Bianconi return qid + 1; 866b40b15e1SLorenzo Bianconi } 867b40b15e1SLorenzo Bianconi 8685de4db8fSStanislaw Gruszka static inline int 869b63aa031SStanislaw Gruszka mt76u_bulk_msg(struct mt76_dev *dev, void *data, int len, int *actual_len, 870b63aa031SStanislaw Gruszka int timeout) 8715de4db8fSStanislaw Gruszka { 87280df01f4SLorenzo Bianconi struct usb_interface *uintf = to_usb_interface(dev->dev); 87380df01f4SLorenzo Bianconi struct usb_device *udev = interface_to_usbdev(uintf); 8745de4db8fSStanislaw Gruszka struct mt76_usb *usb = &dev->usb; 8755de4db8fSStanislaw Gruszka unsigned int pipe; 8765de4db8fSStanislaw Gruszka 877b63aa031SStanislaw Gruszka if (actual_len) 878b63aa031SStanislaw Gruszka pipe = usb_rcvbulkpipe(udev, usb->in_ep[MT_EP_IN_CMD_RESP]); 879b63aa031SStanislaw Gruszka else 8805de4db8fSStanislaw Gruszka pipe = usb_sndbulkpipe(udev, usb->out_ep[MT_EP_OUT_INBAND_CMD]); 881b63aa031SStanislaw Gruszka 882b63aa031SStanislaw Gruszka return usb_bulk_msg(udev, pipe, data, len, actual_len, timeout); 8835de4db8fSStanislaw Gruszka } 8845de4db8fSStanislaw Gruszka 885b40b15e1SLorenzo Bianconi int mt76u_vendor_request(struct mt76_dev *dev, u8 req, 886b40b15e1SLorenzo Bianconi u8 req_type, u16 val, u16 offset, 887b40b15e1SLorenzo Bianconi void *buf, size_t len); 888b40b15e1SLorenzo Bianconi void mt76u_single_wr(struct mt76_dev *dev, const u8 req, 889b40b15e1SLorenzo Bianconi const u16 offset, const u32 val); 890b40b15e1SLorenzo Bianconi int mt76u_init(struct mt76_dev *dev, struct usb_interface *intf); 891284efb47SLorenzo Bianconi void mt76u_deinit(struct mt76_dev *dev); 892b40b15e1SLorenzo Bianconi int mt76u_alloc_queues(struct mt76_dev *dev); 89339d501d9SStanislaw Gruszka void mt76u_stop_tx(struct mt76_dev *dev); 89439d501d9SStanislaw Gruszka void mt76u_stop_rx(struct mt76_dev *dev); 89539d501d9SStanislaw Gruszka int mt76u_resume_rx(struct mt76_dev *dev); 896b40b15e1SLorenzo Bianconi void mt76u_queues_deinit(struct mt76_dev *dev); 897b40b15e1SLorenzo Bianconi 8989df0fab9SLorenzo Bianconi struct sk_buff * 8999df0fab9SLorenzo Bianconi mt76_mcu_msg_alloc(const void *data, int head_len, 9009df0fab9SLorenzo Bianconi int data_len, int tail_len); 901c07a49d4SLorenzo Bianconi void mt76_mcu_rx_event(struct mt76_dev *dev, struct sk_buff *skb); 902680abb25SLorenzo Bianconi struct sk_buff *mt76_mcu_get_response(struct mt76_dev *dev, 903680abb25SLorenzo Bianconi unsigned long expires); 9049df0fab9SLorenzo Bianconi 9059220f695SLorenzo Bianconi void mt76_set_irq_mask(struct mt76_dev *dev, u32 addr, u32 clear, u32 set); 9069220f695SLorenzo Bianconi 90717f1de56SFelix Fietkau #endif 908