xref: /linux/drivers/net/wireless/mediatek/mt76/mt76.h (revision dacf0acfe2ce8179d5b470f43099ce92213ede90)
10e3d6777SRyder Lee /* SPDX-License-Identifier: ISC */
217f1de56SFelix Fietkau /*
317f1de56SFelix Fietkau  * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name>
417f1de56SFelix Fietkau  */
517f1de56SFelix Fietkau 
617f1de56SFelix Fietkau #ifndef __MT76_H
717f1de56SFelix Fietkau #define __MT76_H
817f1de56SFelix Fietkau 
917f1de56SFelix Fietkau #include <linux/kernel.h>
1017f1de56SFelix Fietkau #include <linux/io.h>
1117f1de56SFelix Fietkau #include <linux/spinlock.h>
1217f1de56SFelix Fietkau #include <linux/skbuff.h>
1317f1de56SFelix Fietkau #include <linux/leds.h>
14b40b15e1SLorenzo Bianconi #include <linux/usb.h>
15ef13edc0SFelix Fietkau #include <linux/average.h>
1617f1de56SFelix Fietkau #include <net/mac80211.h>
1717f1de56SFelix Fietkau #include "util.h"
18f0efa862SFelix Fietkau #include "testmode.h"
1917f1de56SFelix Fietkau 
2017f1de56SFelix Fietkau #define MT_MCU_RING_SIZE	32
2117f1de56SFelix Fietkau #define MT_RX_BUF_SIZE		2048
222a92b08bSLorenzo Bianconi #define MT_SKB_HEAD_LEN		128
2317f1de56SFelix Fietkau 
24e1378e52SFelix Fietkau #define MT_MAX_NON_AQL_PKT	16
25e1378e52SFelix Fietkau #define MT_TXQ_FREE_THR		32
26e1378e52SFelix Fietkau 
27d089692bSLorenzo Bianconi #define MT76_TOKEN_FREE_THR	64
28d089692bSLorenzo Bianconi 
2917f1de56SFelix Fietkau struct mt76_dev;
3096747a51SFelix Fietkau struct mt76_phy;
31469d4818SLorenzo Bianconi struct mt76_wcid;
323ad08509SLorenzo Bianconi struct mt76s_intr;
3317f1de56SFelix Fietkau 
346da5a291SStanislaw Gruszka struct mt76_reg_pair {
356da5a291SStanislaw Gruszka 	u32 reg;
366da5a291SStanislaw Gruszka 	u32 value;
376da5a291SStanislaw Gruszka };
386da5a291SStanislaw Gruszka 
39c50479faSStanislaw Gruszka enum mt76_bus_type {
40c50479faSStanislaw Gruszka 	MT76_BUS_MMIO,
41c50479faSStanislaw Gruszka 	MT76_BUS_USB,
42d39b52e3SSean Wang 	MT76_BUS_SDIO,
43c50479faSStanislaw Gruszka };
44c50479faSStanislaw Gruszka 
4517f1de56SFelix Fietkau struct mt76_bus_ops {
4617f1de56SFelix Fietkau 	u32 (*rr)(struct mt76_dev *dev, u32 offset);
4717f1de56SFelix Fietkau 	void (*wr)(struct mt76_dev *dev, u32 offset, u32 val);
4817f1de56SFelix Fietkau 	u32 (*rmw)(struct mt76_dev *dev, u32 offset, u32 mask, u32 val);
4935e4ebeaSLorenzo Bianconi 	void (*write_copy)(struct mt76_dev *dev, u32 offset, const void *data,
5035e4ebeaSLorenzo Bianconi 			   int len);
5135e4ebeaSLorenzo Bianconi 	void (*read_copy)(struct mt76_dev *dev, u32 offset, void *data,
5217f1de56SFelix Fietkau 			  int len);
536da5a291SStanislaw Gruszka 	int (*wr_rp)(struct mt76_dev *dev, u32 base,
546da5a291SStanislaw Gruszka 		     const struct mt76_reg_pair *rp, int len);
556da5a291SStanislaw Gruszka 	int (*rd_rp)(struct mt76_dev *dev, u32 base,
566da5a291SStanislaw Gruszka 		     struct mt76_reg_pair *rp, int len);
57c50479faSStanislaw Gruszka 	enum mt76_bus_type type;
5817f1de56SFelix Fietkau };
5917f1de56SFelix Fietkau 
6061c51a74SLorenzo Bianconi #define mt76_is_usb(dev) ((dev)->bus->type == MT76_BUS_USB)
6161c51a74SLorenzo Bianconi #define mt76_is_mmio(dev) ((dev)->bus->type == MT76_BUS_MMIO)
62d39b52e3SSean Wang #define mt76_is_sdio(dev) ((dev)->bus->type == MT76_BUS_SDIO)
63c50479faSStanislaw Gruszka 
6417f1de56SFelix Fietkau enum mt76_txq_id {
6517f1de56SFelix Fietkau 	MT_TXQ_VO = IEEE80211_AC_VO,
6617f1de56SFelix Fietkau 	MT_TXQ_VI = IEEE80211_AC_VI,
6717f1de56SFelix Fietkau 	MT_TXQ_BE = IEEE80211_AC_BE,
6817f1de56SFelix Fietkau 	MT_TXQ_BK = IEEE80211_AC_BK,
6917f1de56SFelix Fietkau 	MT_TXQ_PSD,
7017f1de56SFelix Fietkau 	MT_TXQ_BEACON,
7117f1de56SFelix Fietkau 	MT_TXQ_CAB,
7217f1de56SFelix Fietkau 	__MT_TXQ_MAX
7317f1de56SFelix Fietkau };
7417f1de56SFelix Fietkau 
75b1cb42adSLorenzo Bianconi enum mt76_mcuq_id {
76e637763bSLorenzo Bianconi 	MT_MCUQ_WM,
77e637763bSLorenzo Bianconi 	MT_MCUQ_WA,
78e637763bSLorenzo Bianconi 	MT_MCUQ_FWDL,
79b1cb42adSLorenzo Bianconi 	__MT_MCUQ_MAX
80b1cb42adSLorenzo Bianconi };
81b1cb42adSLorenzo Bianconi 
8217f1de56SFelix Fietkau enum mt76_rxq_id {
8317f1de56SFelix Fietkau 	MT_RXQ_MAIN,
8417f1de56SFelix Fietkau 	MT_RXQ_MCU,
85d3377b78SRyder Lee 	MT_RXQ_MCU_WA,
864c430774SLorenzo Bianconi 	MT_RXQ_EXT,
8776027f40SFelix Fietkau 	MT_RXQ_EXT_WA,
8817f1de56SFelix Fietkau 	__MT_RXQ_MAX
8917f1de56SFelix Fietkau };
9017f1de56SFelix Fietkau 
91c368362cSRyder Lee enum mt76_cipher_type {
92c368362cSRyder Lee 	MT_CIPHER_NONE,
93c368362cSRyder Lee 	MT_CIPHER_WEP40,
94c368362cSRyder Lee 	MT_CIPHER_TKIP,
95c368362cSRyder Lee 	MT_CIPHER_TKIP_NO_MIC,
96c368362cSRyder Lee 	MT_CIPHER_AES_CCMP,
97c368362cSRyder Lee 	MT_CIPHER_WEP104,
98c368362cSRyder Lee 	MT_CIPHER_BIP_CMAC_128,
99c368362cSRyder Lee 	MT_CIPHER_WEP128,
100c368362cSRyder Lee 	MT_CIPHER_WAPI,
101c368362cSRyder Lee 	MT_CIPHER_CCMP_CCX,
102c368362cSRyder Lee 	MT_CIPHER_CCMP_256,
103c368362cSRyder Lee 	MT_CIPHER_GCMP,
104c368362cSRyder Lee 	MT_CIPHER_GCMP_256,
105c368362cSRyder Lee };
106c368362cSRyder Lee 
10717f1de56SFelix Fietkau struct mt76_queue_buf {
10817f1de56SFelix Fietkau 	dma_addr_t addr;
10927d5c528SFelix Fietkau 	u16 len;
11027d5c528SFelix Fietkau 	bool skip_unmap;
11117f1de56SFelix Fietkau };
11217f1de56SFelix Fietkau 
113b5903c47SLorenzo Bianconi struct mt76_tx_info {
114b5903c47SLorenzo Bianconi 	struct mt76_queue_buf buf[32];
115cfaae9e6SLorenzo Bianconi 	struct sk_buff *skb;
116b5903c47SLorenzo Bianconi 	int nbuf;
117b5903c47SLorenzo Bianconi 	u32 info;
118b5903c47SLorenzo Bianconi };
119b5903c47SLorenzo Bianconi 
12017f1de56SFelix Fietkau struct mt76_queue_entry {
12117f1de56SFelix Fietkau 	union {
12217f1de56SFelix Fietkau 		void *buf;
12317f1de56SFelix Fietkau 		struct sk_buff *skb;
12417f1de56SFelix Fietkau 	};
125b40b15e1SLorenzo Bianconi 	union {
12617f1de56SFelix Fietkau 		struct mt76_txwi_cache *txwi;
127d7d4ea9aSStanislaw Gruszka 		struct urb *urb;
128d39b52e3SSean Wang 		int buf_sz;
129b40b15e1SLorenzo Bianconi 	};
13075d4bf1fSFelix Fietkau 	u32 dma_addr[2];
13175d4bf1fSFelix Fietkau 	u16 dma_len[2];
132e1378e52SFelix Fietkau 	u16 wcid;
1337bd0650bSLorenzo Bianconi 	bool skip_buf0:1;
13427d5c528SFelix Fietkau 	bool skip_buf1:1;
1357bd0650bSLorenzo Bianconi 	bool done:1;
13617f1de56SFelix Fietkau };
13717f1de56SFelix Fietkau 
13817f1de56SFelix Fietkau struct mt76_queue_regs {
13917f1de56SFelix Fietkau 	u32 desc_base;
14017f1de56SFelix Fietkau 	u32 ring_size;
14117f1de56SFelix Fietkau 	u32 cpu_idx;
14217f1de56SFelix Fietkau 	u32 dma_idx;
14317f1de56SFelix Fietkau } __packed __aligned(4);
14417f1de56SFelix Fietkau 
14517f1de56SFelix Fietkau struct mt76_queue {
14617f1de56SFelix Fietkau 	struct mt76_queue_regs __iomem *regs;
14717f1de56SFelix Fietkau 
14817f1de56SFelix Fietkau 	spinlock_t lock;
1499716ef04SFelix Fietkau 	spinlock_t cleanup_lock;
15017f1de56SFelix Fietkau 	struct mt76_queue_entry *entry;
15117f1de56SFelix Fietkau 	struct mt76_desc *desc;
15217f1de56SFelix Fietkau 
153b40b15e1SLorenzo Bianconi 	u16 first;
15417f1de56SFelix Fietkau 	u16 head;
15517f1de56SFelix Fietkau 	u16 tail;
15617f1de56SFelix Fietkau 	int ndesc;
15717f1de56SFelix Fietkau 	int queued;
15817f1de56SFelix Fietkau 	int buf_size;
159cd44bc40SLorenzo Bianconi 	bool stopped;
16090d494c9SFelix Fietkau 	bool blocked;
16117f1de56SFelix Fietkau 
16217f1de56SFelix Fietkau 	u8 buf_offset;
16317f1de56SFelix Fietkau 	u8 hw_idx;
164b671da33SLorenzo Bianconi 	u8 qid;
16517f1de56SFelix Fietkau 
16617f1de56SFelix Fietkau 	dma_addr_t desc_dma;
16717f1de56SFelix Fietkau 	struct sk_buff *rx_head;
168c12128ceSFelix Fietkau 	struct page_frag_cache rx_page;
16917f1de56SFelix Fietkau };
17017f1de56SFelix Fietkau 
171db0f04f3SLorenzo Bianconi struct mt76_mcu_ops {
172bb31a80eSLorenzo Bianconi 	u32 headroom;
173bb31a80eSLorenzo Bianconi 	u32 tailroom;
174bb31a80eSLorenzo Bianconi 
175a74d6336SStanislaw Gruszka 	int (*mcu_send_msg)(struct mt76_dev *dev, int cmd, const void *data,
176a74d6336SStanislaw Gruszka 			    int len, bool wait_resp);
177f4d45fe2SLorenzo Bianconi 	int (*mcu_skb_send_msg)(struct mt76_dev *dev, struct sk_buff *skb,
178e452c6ebSFelix Fietkau 				int cmd, int *seq);
179f320d812SFelix Fietkau 	int (*mcu_parse_response)(struct mt76_dev *dev, int cmd,
180f320d812SFelix Fietkau 				  struct sk_buff *skb, int seq);
181d39b52e3SSean Wang 	u32 (*mcu_rr)(struct mt76_dev *dev, u32 offset);
182d39b52e3SSean Wang 	void (*mcu_wr)(struct mt76_dev *dev, u32 offset, u32 val);
1836da5a291SStanislaw Gruszka 	int (*mcu_wr_rp)(struct mt76_dev *dev, u32 base,
1846da5a291SStanislaw Gruszka 			 const struct mt76_reg_pair *rp, int len);
1856da5a291SStanislaw Gruszka 	int (*mcu_rd_rp)(struct mt76_dev *dev, u32 base,
1866da5a291SStanislaw Gruszka 			 struct mt76_reg_pair *rp, int len);
18700496042SFelix Fietkau 	int (*mcu_restart)(struct mt76_dev *dev);
188db0f04f3SLorenzo Bianconi };
189db0f04f3SLorenzo Bianconi 
19017f1de56SFelix Fietkau struct mt76_queue_ops {
191cb8ed33dSLorenzo Bianconi 	int (*init)(struct mt76_dev *dev,
192cb8ed33dSLorenzo Bianconi 		    int (*poll)(struct napi_struct *napi, int budget));
19317f1de56SFelix Fietkau 
194b1bfbe70SLorenzo Bianconi 	int (*alloc)(struct mt76_dev *dev, struct mt76_queue *q,
195b1bfbe70SLorenzo Bianconi 		     int idx, int n_desc, int bufsize,
196b1bfbe70SLorenzo Bianconi 		     u32 ring_base);
19717f1de56SFelix Fietkau 
19889870594SLorenzo Bianconi 	int (*tx_queue_skb)(struct mt76_dev *dev, struct mt76_queue *q,
199469d4818SLorenzo Bianconi 			    struct sk_buff *skb, struct mt76_wcid *wcid,
200469d4818SLorenzo Bianconi 			    struct ieee80211_sta *sta);
201469d4818SLorenzo Bianconi 
202d95093a1SLorenzo Bianconi 	int (*tx_queue_skb_raw)(struct mt76_dev *dev, struct mt76_queue *q,
2035ed31128SLorenzo Bianconi 				struct sk_buff *skb, u32 tx_info);
2045ed31128SLorenzo Bianconi 
20517f1de56SFelix Fietkau 	void *(*dequeue)(struct mt76_dev *dev, struct mt76_queue *q, bool flush,
20617f1de56SFelix Fietkau 			 int *len, u32 *info, bool *more);
20717f1de56SFelix Fietkau 
20817f1de56SFelix Fietkau 	void (*rx_reset)(struct mt76_dev *dev, enum mt76_rxq_id qid);
20917f1de56SFelix Fietkau 
210e5655492SLorenzo Bianconi 	void (*tx_cleanup)(struct mt76_dev *dev, struct mt76_queue *q,
21117f1de56SFelix Fietkau 			   bool flush);
21217f1de56SFelix Fietkau 
213c001df97SLorenzo Bianconi 	void (*rx_cleanup)(struct mt76_dev *dev, struct mt76_queue *q);
214c001df97SLorenzo Bianconi 
21517f1de56SFelix Fietkau 	void (*kick)(struct mt76_dev *dev, struct mt76_queue *q);
2163990465dSLorenzo Bianconi 
2173990465dSLorenzo Bianconi 	void (*reset_q)(struct mt76_dev *dev, struct mt76_queue *q);
21817f1de56SFelix Fietkau };
21917f1de56SFelix Fietkau 
220d71ef286SFelix Fietkau enum mt76_wcid_flags {
221d71ef286SFelix Fietkau 	MT_WCID_FLAG_CHECK_PS,
222d71ef286SFelix Fietkau 	MT_WCID_FLAG_PS,
223e151d71eSFelix Fietkau 	MT_WCID_FLAG_4ADDR,
22490e3abf0SFelix Fietkau 	MT_WCID_FLAG_HDR_TRANS,
225d71ef286SFelix Fietkau };
226d71ef286SFelix Fietkau 
22749e649c3SRyder Lee #define MT76_N_WCIDS 288
22836404c06SStanislaw Gruszka 
229e394b575SFelix Fietkau /* stored in ieee80211_tx_info::hw_queue */
230e394b575SFelix Fietkau #define MT_TX_HW_QUEUE_EXT_PHY		BIT(3)
231e394b575SFelix Fietkau 
232ef13edc0SFelix Fietkau DECLARE_EWMA(signal, 10, 8);
233ef13edc0SFelix Fietkau 
234db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_RATE		GENMASK(15, 0)
235db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_NSS		GENMASK(17, 16)
236db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_TXPWR_ADJ	GENMASK(25, 18)
237db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_SET		BIT(31)
238db9f11d3SFelix Fietkau 
23917f1de56SFelix Fietkau struct mt76_wcid {
240aee5b8cfSFelix Fietkau 	struct mt76_rx_tid __rcu *aggr[IEEE80211_NUM_TIDS];
241aee5b8cfSFelix Fietkau 
242e1378e52SFelix Fietkau 	atomic_t non_aql_packets;
243d71ef286SFelix Fietkau 	unsigned long flags;
244d71ef286SFelix Fietkau 
245ef13edc0SFelix Fietkau 	struct ewma_signal rssi;
246ef13edc0SFelix Fietkau 	int inactive_count;
247ef13edc0SFelix Fietkau 
2489908d98aSRyder Lee 	struct rate_info rate;
2499908d98aSRyder Lee 
25049e649c3SRyder Lee 	u16 idx;
25117f1de56SFelix Fietkau 	u8 hw_key_idx;
252730d6d0dSFelix Fietkau 	u8 hw_key_idx2;
25317f1de56SFelix Fietkau 
2549c68a57bSFelix Fietkau 	u8 sta:1;
255c7d2d631SFelix Fietkau 	u8 ext_phy:1;
256b443e55fSRyder Lee 	u8 amsdu:1;
2579c68a57bSFelix Fietkau 
25830ce7f44SFelix Fietkau 	u8 rx_check_pn;
259a1b0bbd4SXing Song 	u8 rx_key_pn[IEEE80211_NUM_TIDS + 1][6];
26001cfc1b4SLorenzo Bianconi 	u16 cipher;
26130ce7f44SFelix Fietkau 
262db9f11d3SFelix Fietkau 	u32 tx_info;
26323405236SFelix Fietkau 	bool sw_iv;
26488046b2cSFelix Fietkau 
265bd1e3e7bSLorenzo Bianconi 	struct list_head list;
266bd1e3e7bSLorenzo Bianconi 	struct idr pktid;
26717f1de56SFelix Fietkau };
26817f1de56SFelix Fietkau 
26917f1de56SFelix Fietkau struct mt76_txq {
27017f1de56SFelix Fietkau 	struct mt76_wcid *wcid;
27117f1de56SFelix Fietkau 
27217f1de56SFelix Fietkau 	u16 agg_ssn;
27317f1de56SFelix Fietkau 	bool send_bar;
27417f1de56SFelix Fietkau 	bool aggr;
27517f1de56SFelix Fietkau };
27617f1de56SFelix Fietkau 
27717f1de56SFelix Fietkau struct mt76_txwi_cache {
27817f1de56SFelix Fietkau 	struct list_head list;
279f3950a41SLorenzo Bianconi 	dma_addr_t dma_addr;
2806ca66722SLorenzo Bianconi 
2816ca66722SLorenzo Bianconi 	struct sk_buff *skb;
28217f1de56SFelix Fietkau };
28317f1de56SFelix Fietkau 
284aee5b8cfSFelix Fietkau struct mt76_rx_tid {
285aee5b8cfSFelix Fietkau 	struct rcu_head rcu_head;
286aee5b8cfSFelix Fietkau 
287aee5b8cfSFelix Fietkau 	struct mt76_dev *dev;
288aee5b8cfSFelix Fietkau 
289aee5b8cfSFelix Fietkau 	spinlock_t lock;
290aee5b8cfSFelix Fietkau 	struct delayed_work reorder_work;
291aee5b8cfSFelix Fietkau 
292aee5b8cfSFelix Fietkau 	u16 head;
2937c4f744dSRyder Lee 	u16 size;
2947c4f744dSRyder Lee 	u16 nframes;
295aee5b8cfSFelix Fietkau 
296e7ec563eSMarkus Theil 	u8 num;
297e7ec563eSMarkus Theil 
298aee5b8cfSFelix Fietkau 	u8 started:1, stopped:1, timer_pending:1;
299aee5b8cfSFelix Fietkau 
300aee5b8cfSFelix Fietkau 	struct sk_buff *reorder_buf[];
301aee5b8cfSFelix Fietkau };
302aee5b8cfSFelix Fietkau 
30388046b2cSFelix Fietkau #define MT_TX_CB_DMA_DONE		BIT(0)
30488046b2cSFelix Fietkau #define MT_TX_CB_TXS_DONE		BIT(1)
30588046b2cSFelix Fietkau #define MT_TX_CB_TXS_FAILED		BIT(2)
30688046b2cSFelix Fietkau 
3078548c6ebSFelix Fietkau #define MT_PACKET_ID_MASK		GENMASK(6, 0)
308013b2dffSFelix Fietkau #define MT_PACKET_ID_NO_ACK		0
309013b2dffSFelix Fietkau #define MT_PACKET_ID_NO_SKB		1
310013b2dffSFelix Fietkau #define MT_PACKET_ID_FIRST		2
3118548c6ebSFelix Fietkau #define MT_PACKET_ID_HAS_RATE		BIT(7)
312c4a784e3SLorenzo Bianconi /* This is timer for when to give up when waiting for TXS callback,
313c4a784e3SLorenzo Bianconi  * with starting time being the time at which the DMA_DONE callback
314c4a784e3SLorenzo Bianconi  * was seen (so, we know packet was processed then, it should not take
315c4a784e3SLorenzo Bianconi  * long after that for firmware to send the TXS callback if it is going
316c4a784e3SLorenzo Bianconi  * to do so.)
317c4a784e3SLorenzo Bianconi  */
318c4a784e3SLorenzo Bianconi #define MT_TX_STATUS_SKB_TIMEOUT	(HZ / 4)
31988046b2cSFelix Fietkau 
32088046b2cSFelix Fietkau struct mt76_tx_cb {
32188046b2cSFelix Fietkau 	unsigned long jiffies;
32249e649c3SRyder Lee 	u16 wcid;
32388046b2cSFelix Fietkau 	u8 pktid;
32488046b2cSFelix Fietkau 	u8 flags;
32588046b2cSFelix Fietkau };
32688046b2cSFelix Fietkau 
32717f1de56SFelix Fietkau enum {
32817f1de56SFelix Fietkau 	MT76_STATE_INITIALIZED,
32917f1de56SFelix Fietkau 	MT76_STATE_RUNNING,
33087e022deSStanislaw Gruszka 	MT76_STATE_MCU_RUNNING,
33117f1de56SFelix Fietkau 	MT76_SCANNING,
332fcdfc29eSLorenzo Bianconi 	MT76_HW_SCANNING,
33320305f98SLorenzo Bianconi 	MT76_HW_SCHED_SCANNING,
334fd6c2dfaSFelix Fietkau 	MT76_RESTART,
33517f1de56SFelix Fietkau 	MT76_RESET,
33661c4fa72SFelix Fietkau 	MT76_MCU_RESET,
337b40b15e1SLorenzo Bianconi 	MT76_REMOVED,
338b40b15e1SLorenzo Bianconi 	MT76_READING_STATS,
339eb99cc95SLorenzo Bianconi 	MT76_STATE_POWER_OFF,
340c6bf2010SLorenzo Bianconi 	MT76_STATE_SUSPEND,
3417307f296SLorenzo Bianconi 	MT76_STATE_ROC,
34208523a2aSLorenzo Bianconi 	MT76_STATE_PM,
34317f1de56SFelix Fietkau };
34417f1de56SFelix Fietkau 
34517f1de56SFelix Fietkau struct mt76_hw_cap {
34617f1de56SFelix Fietkau 	bool has_2ghz;
34717f1de56SFelix Fietkau 	bool has_5ghz;
348f7d2958cSLorenzo Bianconi 	bool has_6ghz;
34917f1de56SFelix Fietkau };
35017f1de56SFelix Fietkau 
3519ec0b821SFelix Fietkau #define MT_DRV_TXWI_NO_FREE		BIT(0)
3529ec0b821SFelix Fietkau #define MT_DRV_TX_ALIGNED4_SKBS		BIT(1)
3535ce09c1aSFelix Fietkau #define MT_DRV_SW_RX_AIRTIME		BIT(2)
35494d4d076SLorenzo Bianconi #define MT_DRV_RX_DMA_HDR		BIT(3)
355d3c82998SLorenzo Bianconi #define MT_DRV_HW_MGMT_TXQ		BIT(4)
3566ca66722SLorenzo Bianconi 
35717f1de56SFelix Fietkau struct mt76_driver_ops {
3589ec0b821SFelix Fietkau 	u32 drv_flags;
359ea565833SFelix Fietkau 	u32 survey_flags;
36017f1de56SFelix Fietkau 	u16 txwi_size;
361d089692bSLorenzo Bianconi 	u16 token_size;
36222b980baSFelix Fietkau 	u8 mcs_rates;
36317f1de56SFelix Fietkau 
364c560b137SRyder Lee 	void (*update_survey)(struct mt76_phy *phy);
36517f1de56SFelix Fietkau 
36617f1de56SFelix Fietkau 	int (*tx_prepare_skb)(struct mt76_dev *dev, void *txwi_ptr,
367cfaae9e6SLorenzo Bianconi 			      enum mt76_txq_id qid, struct mt76_wcid *wcid,
368b5903c47SLorenzo Bianconi 			      struct ieee80211_sta *sta,
369b5903c47SLorenzo Bianconi 			      struct mt76_tx_info *tx_info);
37017f1de56SFelix Fietkau 
371d80e52c7SFelix Fietkau 	void (*tx_complete_skb)(struct mt76_dev *dev,
372e226ba2eSLorenzo Bianconi 				struct mt76_queue_entry *e);
37317f1de56SFelix Fietkau 
374b40b15e1SLorenzo Bianconi 	bool (*tx_status_data)(struct mt76_dev *dev, u8 *update);
375b40b15e1SLorenzo Bianconi 
37617f1de56SFelix Fietkau 	void (*rx_skb)(struct mt76_dev *dev, enum mt76_rxq_id q,
37717f1de56SFelix Fietkau 		       struct sk_buff *skb);
37817f1de56SFelix Fietkau 
37917f1de56SFelix Fietkau 	void (*rx_poll_complete)(struct mt76_dev *dev, enum mt76_rxq_id q);
380d71ef286SFelix Fietkau 
381d71ef286SFelix Fietkau 	void (*sta_ps)(struct mt76_dev *dev, struct ieee80211_sta *sta,
382d71ef286SFelix Fietkau 		       bool ps);
383e28487eaSFelix Fietkau 
384e28487eaSFelix Fietkau 	int (*sta_add)(struct mt76_dev *dev, struct ieee80211_vif *vif,
385e28487eaSFelix Fietkau 		       struct ieee80211_sta *sta);
386e28487eaSFelix Fietkau 
3879c193de5SFelix Fietkau 	void (*sta_assoc)(struct mt76_dev *dev, struct ieee80211_vif *vif,
3889c193de5SFelix Fietkau 			  struct ieee80211_sta *sta);
3899c193de5SFelix Fietkau 
390e28487eaSFelix Fietkau 	void (*sta_remove)(struct mt76_dev *dev, struct ieee80211_vif *vif,
391e28487eaSFelix Fietkau 			   struct ieee80211_sta *sta);
39217f1de56SFelix Fietkau };
39317f1de56SFelix Fietkau 
39417f1de56SFelix Fietkau struct mt76_channel_state {
39517f1de56SFelix Fietkau 	u64 cc_active;
39617f1de56SFelix Fietkau 	u64 cc_busy;
3976bfa6e38SLorenzo Bianconi 	u64 cc_rx;
3985ce09c1aSFelix Fietkau 	u64 cc_bss_rx;
399ea565833SFelix Fietkau 	u64 cc_tx;
400e5051965SFelix Fietkau 
401e5051965SFelix Fietkau 	s8 noise;
40217f1de56SFelix Fietkau };
40317f1de56SFelix Fietkau 
40417f1de56SFelix Fietkau struct mt76_sband {
40517f1de56SFelix Fietkau 	struct ieee80211_supported_band sband;
40617f1de56SFelix Fietkau 	struct mt76_channel_state *chan;
40717f1de56SFelix Fietkau };
40817f1de56SFelix Fietkau 
409b6862effSLorenzo Bianconi struct mt76_rate_power {
410b6862effSLorenzo Bianconi 	union {
411b6862effSLorenzo Bianconi 		struct {
412b6862effSLorenzo Bianconi 			s8 cck[4];
413b6862effSLorenzo Bianconi 			s8 ofdm[8];
414b6862effSLorenzo Bianconi 			s8 stbc[10];
415b6862effSLorenzo Bianconi 			s8 ht[16];
416b6862effSLorenzo Bianconi 			s8 vht[10];
417b6862effSLorenzo Bianconi 		};
418b6862effSLorenzo Bianconi 		s8 all[48];
419b6862effSLorenzo Bianconi 	};
420b6862effSLorenzo Bianconi };
421b6862effSLorenzo Bianconi 
422b40b15e1SLorenzo Bianconi /* addr req mask */
423b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_EEPROM	BIT(31)
424b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_CFG	BIT(30)
425b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_MASK	(MT_VEND_TYPE_EEPROM | MT_VEND_TYPE_CFG)
426b40b15e1SLorenzo Bianconi 
427b40b15e1SLorenzo Bianconi #define MT_VEND_ADDR(type, n)	(MT_VEND_TYPE_##type | (n))
428b40b15e1SLorenzo Bianconi enum mt_vendor_req {
429b40b15e1SLorenzo Bianconi 	MT_VEND_DEV_MODE =	0x1,
430b40b15e1SLorenzo Bianconi 	MT_VEND_WRITE =		0x2,
4311e816c65SLorenzo Bianconi 	MT_VEND_POWER_ON =	0x4,
432b40b15e1SLorenzo Bianconi 	MT_VEND_MULTI_WRITE =	0x6,
433b40b15e1SLorenzo Bianconi 	MT_VEND_MULTI_READ =	0x7,
434b40b15e1SLorenzo Bianconi 	MT_VEND_READ_EEPROM =	0x9,
435b40b15e1SLorenzo Bianconi 	MT_VEND_WRITE_FCE =	0x42,
436b40b15e1SLorenzo Bianconi 	MT_VEND_WRITE_CFG =	0x46,
437b40b15e1SLorenzo Bianconi 	MT_VEND_READ_CFG =	0x47,
4381e816c65SLorenzo Bianconi 	MT_VEND_READ_EXT =	0x63,
4391e816c65SLorenzo Bianconi 	MT_VEND_WRITE_EXT =	0x66,
440d0846f08SSean Wang 	MT_VEND_FEATURE_SET =	0x91,
441b40b15e1SLorenzo Bianconi };
442b40b15e1SLorenzo Bianconi 
443b40b15e1SLorenzo Bianconi enum mt76u_in_ep {
444b40b15e1SLorenzo Bianconi 	MT_EP_IN_PKT_RX,
445b40b15e1SLorenzo Bianconi 	MT_EP_IN_CMD_RESP,
446b40b15e1SLorenzo Bianconi 	__MT_EP_IN_MAX,
447b40b15e1SLorenzo Bianconi };
448b40b15e1SLorenzo Bianconi 
449b40b15e1SLorenzo Bianconi enum mt76u_out_ep {
450b40b15e1SLorenzo Bianconi 	MT_EP_OUT_INBAND_CMD,
451b40b15e1SLorenzo Bianconi 	MT_EP_OUT_AC_BE,
45223cb16d2SLorenzo Bianconi 	MT_EP_OUT_AC_BK,
453b40b15e1SLorenzo Bianconi 	MT_EP_OUT_AC_VI,
454b40b15e1SLorenzo Bianconi 	MT_EP_OUT_AC_VO,
455b40b15e1SLorenzo Bianconi 	MT_EP_OUT_HCCA,
456b40b15e1SLorenzo Bianconi 	__MT_EP_OUT_MAX,
457b40b15e1SLorenzo Bianconi };
458b40b15e1SLorenzo Bianconi 
45909872957SLorenzo Bianconi struct mt76_mcu {
46009872957SLorenzo Bianconi 	struct mutex mutex;
46109872957SLorenzo Bianconi 	u32 msg_seq;
462e452c6ebSFelix Fietkau 	int timeout;
46309872957SLorenzo Bianconi 
46409872957SLorenzo Bianconi 	struct sk_buff_head res_q;
46509872957SLorenzo Bianconi 	wait_queue_head_t wait;
46609872957SLorenzo Bianconi };
46709872957SLorenzo Bianconi 
46814663f0cSLorenzo Bianconi #define MT_TX_SG_MAX_SIZE	8
469972c5981SSean Wang #define MT_RX_SG_MAX_SIZE	4
470b40b15e1SLorenzo Bianconi #define MT_NUM_TX_ENTRIES	256
471b40b15e1SLorenzo Bianconi #define MT_NUM_RX_ENTRIES	128
472b40b15e1SLorenzo Bianconi #define MCU_RESP_URB_SIZE	1024
473b40b15e1SLorenzo Bianconi struct mt76_usb {
474b40b15e1SLorenzo Bianconi 	struct mutex usb_ctrl_mtx;
475a6bfb6d1SStanislaw Gruszka 	u8 *data;
476a6bfb6d1SStanislaw Gruszka 	u16 data_len;
477b40b15e1SLorenzo Bianconi 
4789daf27e6SLorenzo Bianconi 	struct mt76_worker status_worker;
479be83a7e2SLorenzo Bianconi 	struct mt76_worker rx_worker;
4809daf27e6SLorenzo Bianconi 
481284efb47SLorenzo Bianconi 	struct work_struct stat_work;
482b40b15e1SLorenzo Bianconi 
483b40b15e1SLorenzo Bianconi 	u8 out_ep[__MT_EP_OUT_MAX];
484b40b15e1SLorenzo Bianconi 	u8 in_ep[__MT_EP_IN_MAX];
48563a7de5dSLorenzo Bianconi 	bool sg_en;
486b40b15e1SLorenzo Bianconi 
487b40b15e1SLorenzo Bianconi 	struct mt76u_mcu {
488a18a494fSStanislaw Gruszka 		u8 *data;
489851ab66eSLorenzo Bianconi 		/* multiple reads */
490851ab66eSLorenzo Bianconi 		struct mt76_reg_pair *rp;
491851ab66eSLorenzo Bianconi 		int rp_len;
492851ab66eSLorenzo Bianconi 		u32 base;
493851ab66eSLorenzo Bianconi 		bool burst;
494b40b15e1SLorenzo Bianconi 	} mcu;
495b40b15e1SLorenzo Bianconi };
496b40b15e1SLorenzo Bianconi 
4971522ff73SLorenzo Bianconi #define MT76S_XMIT_BUF_SZ	(16 * PAGE_SIZE)
498d39b52e3SSean Wang struct mt76_sdio {
499fefb584dSLorenzo Bianconi 	struct mt76_worker txrx_worker;
5006a618acbSLorenzo Bianconi 	struct mt76_worker status_worker;
5016a618acbSLorenzo Bianconi 	struct mt76_worker net_worker;
5026a618acbSLorenzo Bianconi 
503d74fda4cSLorenzo Bianconi 	struct work_struct stat_work;
504974327a4SLorenzo Bianconi 
505264b7b19SLorenzo Bianconi 	u8 *xmit_buf[IEEE80211_NUM_ACS + 2];
5061522ff73SLorenzo Bianconi 
507d39b52e3SSean Wang 	struct sdio_func *func;
508b4964908SSean Wang 	void *intr_data;
509*dacf0acfSSean Wang 	u8 hw_ver;
510d39b52e3SSean Wang 
511d39b52e3SSean Wang 	struct {
512d39b52e3SSean Wang 		int pse_data_quota;
513d39b52e3SSean Wang 		int ple_data_quota;
514d39b52e3SSean Wang 		int pse_mcu_quota;
515d39b52e3SSean Wang 		int deficit;
516d39b52e3SSean Wang 	} sched;
5173ad08509SLorenzo Bianconi 
5183ad08509SLorenzo Bianconi 	int (*parse_irq)(struct mt76_dev *dev, struct mt76s_intr *intr);
519d39b52e3SSean Wang };
520d39b52e3SSean Wang 
521f7bbb80fSLorenzo Bianconi struct mt76_mmio {
52227db1ad1SLorenzo Bianconi 	void __iomem *regs;
523957068c2SLorenzo Bianconi 	spinlock_t irq_lock;
524957068c2SLorenzo Bianconi 	u32 irqmask;
525f7bbb80fSLorenzo Bianconi };
526f7bbb80fSLorenzo Bianconi 
5275ce09c1aSFelix Fietkau struct mt76_rx_status {
5285ce09c1aSFelix Fietkau 	union {
5295ce09c1aSFelix Fietkau 		struct mt76_wcid *wcid;
53049e649c3SRyder Lee 		u16 wcid_idx;
5315ce09c1aSFelix Fietkau 	};
5325ce09c1aSFelix Fietkau 
5330fda6d7bSRyder Lee 	u32 reorder_time;
5345ce09c1aSFelix Fietkau 
5355ce09c1aSFelix Fietkau 	u32 ampdu_ref;
5360fda6d7bSRyder Lee 	u32 timestamp;
5375ce09c1aSFelix Fietkau 
5385ce09c1aSFelix Fietkau 	u8 iv[6];
5395ce09c1aSFelix Fietkau 
540bfc394ddSFelix Fietkau 	u8 ext_phy:1;
5415ce09c1aSFelix Fietkau 	u8 aggr:1;
542e195dad1SFelix Fietkau 	u8 qos_ctl;
5435ce09c1aSFelix Fietkau 	u16 seqno;
5445ce09c1aSFelix Fietkau 
5455ce09c1aSFelix Fietkau 	u16 freq;
5465ce09c1aSFelix Fietkau 	u32 flag;
5475ce09c1aSFelix Fietkau 	u8 enc_flags;
548af4a2f2fSRyder Lee 	u8 encoding:2, bw:3, he_ru:3;
549af4a2f2fSRyder Lee 	u8 he_gi:2, he_dcm:1;
550cc4b3c13SLorenzo Bianconi 	u8 amsdu:1, first_amsdu:1, last_amsdu:1;
5515ce09c1aSFelix Fietkau 	u8 rate_idx;
5525ce09c1aSFelix Fietkau 	u8 nss;
5535ce09c1aSFelix Fietkau 	u8 band;
5545ce09c1aSFelix Fietkau 	s8 signal;
5555ce09c1aSFelix Fietkau 	u8 chains;
5565ce09c1aSFelix Fietkau 	s8 chain_signal[IEEE80211_MAX_CHAINS];
5575ce09c1aSFelix Fietkau };
5585ce09c1aSFelix Fietkau 
559502604f5SYN Chen struct mt76_freq_range_power {
560502604f5SYN Chen 	const struct cfg80211_sar_freq_ranges *range;
561502604f5SYN Chen 	s8 power;
562502604f5SYN Chen };
563502604f5SYN Chen 
564f0efa862SFelix Fietkau struct mt76_testmode_ops {
565c918c74dSShayne Chen 	int (*set_state)(struct mt76_phy *phy, enum mt76_testmode_state state);
566c918c74dSShayne Chen 	int (*set_params)(struct mt76_phy *phy, struct nlattr **tb,
567f0efa862SFelix Fietkau 			  enum mt76_testmode_state new_state);
568c918c74dSShayne Chen 	int (*dump_stats)(struct mt76_phy *phy, struct sk_buff *msg);
569f0efa862SFelix Fietkau };
570f0efa862SFelix Fietkau 
571f0efa862SFelix Fietkau struct mt76_testmode_data {
572f0efa862SFelix Fietkau 	enum mt76_testmode_state state;
573f0efa862SFelix Fietkau 
574f0efa862SFelix Fietkau 	u32 param_set[DIV_ROUND_UP(NUM_MT76_TM_ATTRS, 32)];
575f0efa862SFelix Fietkau 	struct sk_buff *tx_skb;
576f0efa862SFelix Fietkau 
577f0efa862SFelix Fietkau 	u32 tx_count;
5782601dda8SShayne Chen 	u16 tx_mpdu_len;
579f0efa862SFelix Fietkau 
580f0efa862SFelix Fietkau 	u8 tx_rate_mode;
581f0efa862SFelix Fietkau 	u8 tx_rate_idx;
582f0efa862SFelix Fietkau 	u8 tx_rate_nss;
583f0efa862SFelix Fietkau 	u8 tx_rate_sgi;
584f0efa862SFelix Fietkau 	u8 tx_rate_ldpc;
5857f54c742SShayne Chen 	u8 tx_rate_stbc;
5861a38c2f5SShayne Chen 	u8 tx_ltf;
587f0efa862SFelix Fietkau 
588f0efa862SFelix Fietkau 	u8 tx_antenna_mask;
589fdc9c18eSShayne Chen 	u8 tx_spe_idx;
590f0efa862SFelix Fietkau 
591b8cbdb97SShayne Chen 	u8 tx_duty_cycle;
592b8cbdb97SShayne Chen 	u32 tx_time;
593b8cbdb97SShayne Chen 	u32 tx_ipg;
594b8cbdb97SShayne Chen 
595f0efa862SFelix Fietkau 	u32 freq_offset;
596f0efa862SFelix Fietkau 
597f0efa862SFelix Fietkau 	u8 tx_power[4];
598f0efa862SFelix Fietkau 	u8 tx_power_control;
599f0efa862SFelix Fietkau 
600f0efa862SFelix Fietkau 	u32 tx_pending;
601f0efa862SFelix Fietkau 	u32 tx_queued;
602ba459094SShayne Chen 	u16 tx_queued_limit;
603f0efa862SFelix Fietkau 	u32 tx_done;
604f0efa862SFelix Fietkau 	struct {
605f0efa862SFelix Fietkau 		u64 packets[__MT_RXQ_MAX];
606f0efa862SFelix Fietkau 		u64 fcs_error[__MT_RXQ_MAX];
607f0efa862SFelix Fietkau 	} rx_stats;
608f0efa862SFelix Fietkau };
609f0efa862SFelix Fietkau 
61085d96704SLorenzo Bianconi struct mt76_vif {
61185d96704SLorenzo Bianconi 	u8 idx;
61285d96704SLorenzo Bianconi 	u8 omac_idx;
61385d96704SLorenzo Bianconi 	u8 band_idx;
61485d96704SLorenzo Bianconi 	u8 wmm_idx;
61585d96704SLorenzo Bianconi 	u8 scan_seq_num;
61685d96704SLorenzo Bianconi };
61785d96704SLorenzo Bianconi 
618ac24dd35SFelix Fietkau struct mt76_phy {
619ac24dd35SFelix Fietkau 	struct ieee80211_hw *hw;
620ac24dd35SFelix Fietkau 	struct mt76_dev *dev;
621a3d01038SFelix Fietkau 	void *priv;
62296747a51SFelix Fietkau 
623011849e0SFelix Fietkau 	unsigned long state;
624011849e0SFelix Fietkau 
62591990519SLorenzo Bianconi 	struct mt76_queue *q_tx[__MT_TXQ_MAX];
62691990519SLorenzo Bianconi 
62796747a51SFelix Fietkau 	struct cfg80211_chan_def chandef;
62896747a51SFelix Fietkau 	struct ieee80211_channel *main_chan;
62996747a51SFelix Fietkau 
63096747a51SFelix Fietkau 	struct mt76_channel_state *chan_state;
63196747a51SFelix Fietkau 	ktime_t survey_time;
63296747a51SFelix Fietkau 
63348dbce5cSLorenzo Bianconi 	struct mt76_hw_cap cap;
63496747a51SFelix Fietkau 	struct mt76_sband sband_2g;
63596747a51SFelix Fietkau 	struct mt76_sband sband_5g;
636cee3fd29SLorenzo Bianconi 	struct mt76_sband sband_6g;
637beaaeb6bSFelix Fietkau 
63898df2baeSLorenzo Bianconi 	u8 macaddr[ETH_ALEN];
63998df2baeSLorenzo Bianconi 
640beaaeb6bSFelix Fietkau 	int txpower_cur;
641beaaeb6bSFelix Fietkau 	u8 antenna_mask;
642b9027e08SLorenzo Bianconi 	u16 chainmask;
643c918c74dSShayne Chen 
644c918c74dSShayne Chen #ifdef CONFIG_NL80211_TESTMODE
645c918c74dSShayne Chen 	struct mt76_testmode_data test;
646c918c74dSShayne Chen #endif
647a782f8bfSLorenzo Bianconi 
648a782f8bfSLorenzo Bianconi 	struct delayed_work mac_work;
649a782f8bfSLorenzo Bianconi 	u8 mac_work_count;
650cc4b3c13SLorenzo Bianconi 
651cc4b3c13SLorenzo Bianconi 	struct {
652cc4b3c13SLorenzo Bianconi 		struct sk_buff *head;
653cc4b3c13SLorenzo Bianconi 		struct sk_buff **tail;
654cc4b3c13SLorenzo Bianconi 		u16 seqno;
655cc4b3c13SLorenzo Bianconi 	} rx_amsdu[__MT_RXQ_MAX];
656502604f5SYN Chen 
657502604f5SYN Chen 	struct mt76_freq_range_power *frp;
658ac24dd35SFelix Fietkau };
659ac24dd35SFelix Fietkau 
66017f1de56SFelix Fietkau struct mt76_dev {
661ac24dd35SFelix Fietkau 	struct mt76_phy phy; /* must be first */
662ac24dd35SFelix Fietkau 
663bfc394ddSFelix Fietkau 	struct mt76_phy *phy2;
664bfc394ddSFelix Fietkau 
66517f1de56SFelix Fietkau 	struct ieee80211_hw *hw;
66617f1de56SFelix Fietkau 
66717f1de56SFelix Fietkau 	spinlock_t lock;
66817f1de56SFelix Fietkau 	spinlock_t cc_lock;
669108a4861SStanislaw Gruszka 
6705ce09c1aSFelix Fietkau 	u32 cur_cc_bss_rx;
6715ce09c1aSFelix Fietkau 
6725ce09c1aSFelix Fietkau 	struct mt76_rx_status rx_ampdu_status;
6735ce09c1aSFelix Fietkau 	u32 rx_ampdu_len;
6745ce09c1aSFelix Fietkau 	u32 rx_ampdu_ref;
6755ce09c1aSFelix Fietkau 
676108a4861SStanislaw Gruszka 	struct mutex mutex;
677108a4861SStanislaw Gruszka 
67817f1de56SFelix Fietkau 	const struct mt76_bus_ops *bus;
67917f1de56SFelix Fietkau 	const struct mt76_driver_ops *drv;
680db0f04f3SLorenzo Bianconi 	const struct mt76_mcu_ops *mcu_ops;
68117f1de56SFelix Fietkau 	struct device *dev;
68217f1de56SFelix Fietkau 
68309872957SLorenzo Bianconi 	struct mt76_mcu mcu;
68409872957SLorenzo Bianconi 
68517f1de56SFelix Fietkau 	struct net_device napi_dev;
686aa40528aSFelix Fietkau 	struct net_device tx_napi_dev;
687c3d7c82aSFelix Fietkau 	spinlock_t rx_lock;
68817f1de56SFelix Fietkau 	struct napi_struct napi[__MT_RXQ_MAX];
68917f1de56SFelix Fietkau 	struct sk_buff_head rx_skb[__MT_RXQ_MAX];
69017f1de56SFelix Fietkau 
69117f1de56SFelix Fietkau 	struct list_head txwi_cache;
692b1cb42adSLorenzo Bianconi 	struct mt76_queue *q_mcu[__MT_MCUQ_MAX];
69317f1de56SFelix Fietkau 	struct mt76_queue q_rx[__MT_RXQ_MAX];
69417f1de56SFelix Fietkau 	const struct mt76_queue_ops *queue_ops;
695c1e0d2beSLorenzo Bianconi 	int tx_dma_idx[4];
69617f1de56SFelix Fietkau 
697781eef5bSFelix Fietkau 	struct mt76_worker tx_worker;
6988402650aSLorenzo Bianconi 	struct napi_struct tx_napi;
699a33b8ab8SFelix Fietkau 
700b17aff33SLorenzo Bianconi 	spinlock_t token_lock;
701b17aff33SLorenzo Bianconi 	struct idr token;
702b17aff33SLorenzo Bianconi 	int token_count;
703b17aff33SLorenzo Bianconi 
70426e40d4cSFelix Fietkau 	wait_queue_head_t tx_wait;
705c34f1005SLorenzo Bianconi 	/* spinclock used to protect wcid pktid linked list */
706c34f1005SLorenzo Bianconi 	spinlock_t status_lock;
70726e40d4cSFelix Fietkau 
7085e616ad2SFelix Fietkau 	u32 wcid_mask[DIV_ROUND_UP(MT76_N_WCIDS, 32)];
7095e616ad2SFelix Fietkau 	u32 wcid_phy_mask[DIV_ROUND_UP(MT76_N_WCIDS, 32)];
71036404c06SStanislaw Gruszka 
7112ab33b8dSFelix Fietkau 	u32 vif_mask;
7122ab33b8dSFelix Fietkau 
71336404c06SStanislaw Gruszka 	struct mt76_wcid global_wcid;
71436404c06SStanislaw Gruszka 	struct mt76_wcid __rcu *wcid[MT76_N_WCIDS];
715bd1e3e7bSLorenzo Bianconi 	struct list_head wcid_list;
71636404c06SStanislaw Gruszka 
71717f1de56SFelix Fietkau 	u32 rev;
71817f1de56SFelix Fietkau 
719d7b47bbdSLorenzo Bianconi 	u32 aggr_stats[32];
720d7b47bbdSLorenzo Bianconi 
721dc6057f4SLorenzo Bianconi 	struct tasklet_struct pre_tbtt_tasklet;
7223041c445SLorenzo Bianconi 	int beacon_int;
723c8a04d98SLorenzo Bianconi 	u8 beacon_mask;
7243041c445SLorenzo Bianconi 
72517f1de56SFelix Fietkau 	struct debugfs_blob_wrapper eeprom;
72617f1de56SFelix Fietkau 	struct debugfs_blob_wrapper otp;
72717f1de56SFelix Fietkau 
728b6862effSLorenzo Bianconi 	struct mt76_rate_power rate_power;
729b6862effSLorenzo Bianconi 
7305b257371SLorenzo Bianconi 	char alpha2[3];
731d8b8890dSLorenzo Bianconi 	enum nl80211_dfs_regions region;
732d8b8890dSLorenzo Bianconi 
73317f1de56SFelix Fietkau 	u32 debugfs_reg;
73417f1de56SFelix Fietkau 
73517f1de56SFelix Fietkau 	struct led_classdev led_cdev;
73617f1de56SFelix Fietkau 	char led_name[32];
73717f1de56SFelix Fietkau 	bool led_al;
73817f1de56SFelix Fietkau 	u8 led_pin;
739b40b15e1SLorenzo Bianconi 
740e7173858SFelix Fietkau 	u8 csa_complete;
741e7173858SFelix Fietkau 
742108a4861SStanislaw Gruszka 	u32 rxfilter;
743108a4861SStanislaw Gruszka 
744f0efa862SFelix Fietkau #ifdef CONFIG_NL80211_TESTMODE
745f0efa862SFelix Fietkau 	const struct mt76_testmode_ops *test_ops;
746e7a6a044SShayne Chen 	struct {
747e7a6a044SShayne Chen 		const char *name;
748e7a6a044SShayne Chen 		u32 offset;
749e7a6a044SShayne Chen 	} test_mtd;
750f0efa862SFelix Fietkau #endif
751a86f1d01SLorenzo Bianconi 	struct workqueue_struct *wq;
752a86f1d01SLorenzo Bianconi 
753f7bbb80fSLorenzo Bianconi 	union {
754f7bbb80fSLorenzo Bianconi 		struct mt76_mmio mmio;
755b40b15e1SLorenzo Bianconi 		struct mt76_usb usb;
756d39b52e3SSean Wang 		struct mt76_sdio sdio;
75717f1de56SFelix Fietkau 	};
758f7bbb80fSLorenzo Bianconi };
75917f1de56SFelix Fietkau 
76022b980baSFelix Fietkau struct mt76_power_limits {
76122b980baSFelix Fietkau 	s8 cck[4];
76222b980baSFelix Fietkau 	s8 ofdm[8];
76322b980baSFelix Fietkau 	s8 mcs[4][10];
764a9627d99SShayne Chen 	s8 ru[7][12];
76522b980baSFelix Fietkau };
76622b980baSFelix Fietkau 
76717f1de56SFelix Fietkau enum mt76_phy_type {
76817f1de56SFelix Fietkau 	MT_PHY_TYPE_CCK,
76917f1de56SFelix Fietkau 	MT_PHY_TYPE_OFDM,
77017f1de56SFelix Fietkau 	MT_PHY_TYPE_HT,
77117f1de56SFelix Fietkau 	MT_PHY_TYPE_HT_GF,
77217f1de56SFelix Fietkau 	MT_PHY_TYPE_VHT,
773d3377b78SRyder Lee 	MT_PHY_TYPE_HE_SU = 8,
774d3377b78SRyder Lee 	MT_PHY_TYPE_HE_EXT_SU,
775d3377b78SRyder Lee 	MT_PHY_TYPE_HE_TB,
776d3377b78SRyder Lee 	MT_PHY_TYPE_HE_MU,
777c4c2a370SBen Greear 	__MT_PHY_TYPE_HE_MAX,
77817f1de56SFelix Fietkau };
77917f1de56SFelix Fietkau 
78054b8fdebSLorenzo Bianconi #define CCK_RATE(_idx, _rate) {					\
78154b8fdebSLorenzo Bianconi 	.bitrate = _rate,					\
78254b8fdebSLorenzo Bianconi 	.flags = IEEE80211_RATE_SHORT_PREAMBLE,			\
78354b8fdebSLorenzo Bianconi 	.hw_value = (MT_PHY_TYPE_CCK << 8) | (_idx),		\
78454b8fdebSLorenzo Bianconi 	.hw_value_short = (MT_PHY_TYPE_CCK << 8) | (4 + _idx),	\
78554b8fdebSLorenzo Bianconi }
78654b8fdebSLorenzo Bianconi 
78754b8fdebSLorenzo Bianconi #define OFDM_RATE(_idx, _rate) {				\
78854b8fdebSLorenzo Bianconi 	.bitrate = _rate,					\
78954b8fdebSLorenzo Bianconi 	.hw_value = (MT_PHY_TYPE_OFDM << 8) | (_idx),		\
79054b8fdebSLorenzo Bianconi 	.hw_value_short = (MT_PHY_TYPE_OFDM << 8) | (_idx),	\
79154b8fdebSLorenzo Bianconi }
79254b8fdebSLorenzo Bianconi 
79354b8fdebSLorenzo Bianconi extern struct ieee80211_rate mt76_rates[12];
794502604f5SYN Chen extern const struct cfg80211_sar_capa mt76_sar_capa;
79554b8fdebSLorenzo Bianconi 
796d4131273SStanislaw Gruszka #define __mt76_rr(dev, ...)	(dev)->bus->rr((dev), __VA_ARGS__)
797d4131273SStanislaw Gruszka #define __mt76_wr(dev, ...)	(dev)->bus->wr((dev), __VA_ARGS__)
798d4131273SStanislaw Gruszka #define __mt76_rmw(dev, ...)	(dev)->bus->rmw((dev), __VA_ARGS__)
79935e4ebeaSLorenzo Bianconi #define __mt76_wr_copy(dev, ...)	(dev)->bus->write_copy((dev), __VA_ARGS__)
80035e4ebeaSLorenzo Bianconi #define __mt76_rr_copy(dev, ...)	(dev)->bus->read_copy((dev), __VA_ARGS__)
801d4131273SStanislaw Gruszka 
80222c575c4SStanislaw Gruszka #define __mt76_set(dev, offset, val)	__mt76_rmw(dev, offset, 0, val)
80322c575c4SStanislaw Gruszka #define __mt76_clear(dev, offset, val)	__mt76_rmw(dev, offset, val, 0)
80422c575c4SStanislaw Gruszka 
80517f1de56SFelix Fietkau #define mt76_rr(dev, ...)	(dev)->mt76.bus->rr(&((dev)->mt76), __VA_ARGS__)
80617f1de56SFelix Fietkau #define mt76_wr(dev, ...)	(dev)->mt76.bus->wr(&((dev)->mt76), __VA_ARGS__)
80717f1de56SFelix Fietkau #define mt76_rmw(dev, ...)	(dev)->mt76.bus->rmw(&((dev)->mt76), __VA_ARGS__)
80835e4ebeaSLorenzo Bianconi #define mt76_wr_copy(dev, ...)	(dev)->mt76.bus->write_copy(&((dev)->mt76), __VA_ARGS__)
80935e4ebeaSLorenzo Bianconi #define mt76_rr_copy(dev, ...)	(dev)->mt76.bus->read_copy(&((dev)->mt76), __VA_ARGS__)
8106da5a291SStanislaw Gruszka #define mt76_wr_rp(dev, ...)	(dev)->mt76.bus->wr_rp(&((dev)->mt76), __VA_ARGS__)
8116da5a291SStanislaw Gruszka #define mt76_rd_rp(dev, ...)	(dev)->mt76.bus->rd_rp(&((dev)->mt76), __VA_ARGS__)
81217f1de56SFelix Fietkau 
813f4d45fe2SLorenzo Bianconi 
814e2c2fd0fSLorenzo Bianconi #define mt76_mcu_restart(dev, ...)	(dev)->mt76.mcu_ops->mcu_restart(&((dev)->mt76))
815e2c2fd0fSLorenzo Bianconi #define __mt76_mcu_restart(dev, ...)	(dev)->mcu_ops->mcu_restart((dev))
816db0f04f3SLorenzo Bianconi 
81717f1de56SFelix Fietkau #define mt76_set(dev, offset, val)	mt76_rmw(dev, offset, 0, val)
81817f1de56SFelix Fietkau #define mt76_clear(dev, offset, val)	mt76_rmw(dev, offset, val, 0)
81917f1de56SFelix Fietkau 
82017f1de56SFelix Fietkau #define mt76_get_field(_dev, _reg, _field)		\
82117f1de56SFelix Fietkau 	FIELD_GET(_field, mt76_rr(dev, _reg))
82217f1de56SFelix Fietkau 
82317f1de56SFelix Fietkau #define mt76_rmw_field(_dev, _reg, _field, _val)	\
82417f1de56SFelix Fietkau 	mt76_rmw(_dev, _reg, _field, FIELD_PREP(_field, _val))
82517f1de56SFelix Fietkau 
82646436b5eSStanislaw Gruszka #define __mt76_rmw_field(_dev, _reg, _field, _val)	\
82746436b5eSStanislaw Gruszka 	__mt76_rmw(_dev, _reg, _field, FIELD_PREP(_field, _val))
82846436b5eSStanislaw Gruszka 
829ac24dd35SFelix Fietkau #define mt76_hw(dev) (dev)->mphy.hw
83017f1de56SFelix Fietkau 
831426e8e41SFelix Fietkau static inline struct ieee80211_hw *
83249e649c3SRyder Lee mt76_wcid_hw(struct mt76_dev *dev, u16 wcid)
833426e8e41SFelix Fietkau {
834426e8e41SFelix Fietkau 	if (wcid <= MT76_N_WCIDS &&
835426e8e41SFelix Fietkau 	    mt76_wcid_mask_test(dev->wcid_phy_mask, wcid))
836426e8e41SFelix Fietkau 		return dev->phy2->hw;
837426e8e41SFelix Fietkau 
838426e8e41SFelix Fietkau 	return dev->phy.hw;
839426e8e41SFelix Fietkau }
840426e8e41SFelix Fietkau 
84117f1de56SFelix Fietkau bool __mt76_poll(struct mt76_dev *dev, u32 offset, u32 mask, u32 val,
84217f1de56SFelix Fietkau 		 int timeout);
84317f1de56SFelix Fietkau 
84417f1de56SFelix Fietkau #define mt76_poll(dev, ...) __mt76_poll(&((dev)->mt76), __VA_ARGS__)
84517f1de56SFelix Fietkau 
84617f1de56SFelix Fietkau bool __mt76_poll_msec(struct mt76_dev *dev, u32 offset, u32 mask, u32 val,
84717f1de56SFelix Fietkau 		      int timeout);
84817f1de56SFelix Fietkau 
84917f1de56SFelix Fietkau #define mt76_poll_msec(dev, ...) __mt76_poll_msec(&((dev)->mt76), __VA_ARGS__)
85017f1de56SFelix Fietkau 
85117f1de56SFelix Fietkau void mt76_mmio_init(struct mt76_dev *dev, void __iomem *regs);
852f37f0550SLorenzo Bianconi void mt76_pci_disable_aspm(struct pci_dev *pdev);
85317f1de56SFelix Fietkau 
85417f1de56SFelix Fietkau static inline u16 mt76_chip(struct mt76_dev *dev)
85517f1de56SFelix Fietkau {
85617f1de56SFelix Fietkau 	return dev->rev >> 16;
85717f1de56SFelix Fietkau }
85817f1de56SFelix Fietkau 
85917f1de56SFelix Fietkau static inline u16 mt76_rev(struct mt76_dev *dev)
86017f1de56SFelix Fietkau {
86117f1de56SFelix Fietkau 	return dev->rev & 0xffff;
86217f1de56SFelix Fietkau }
86317f1de56SFelix Fietkau 
86417f1de56SFelix Fietkau #define mt76xx_chip(dev) mt76_chip(&((dev)->mt76))
86517f1de56SFelix Fietkau #define mt76xx_rev(dev) mt76_rev(&((dev)->mt76))
86617f1de56SFelix Fietkau 
867cb8ed33dSLorenzo Bianconi #define mt76_init_queues(dev, ...)		(dev)->mt76.queue_ops->init(&((dev)->mt76), __VA_ARGS__)
868a23fde09SLorenzo Bianconi #define mt76_queue_alloc(dev, ...)	(dev)->mt76.queue_ops->alloc(&((dev)->mt76), __VA_ARGS__)
8695ed31128SLorenzo Bianconi #define mt76_tx_queue_skb_raw(dev, ...)	(dev)->mt76.queue_ops->tx_queue_skb_raw(&((dev)->mt76), __VA_ARGS__)
870eb9ca7ecSLorenzo Bianconi #define mt76_tx_queue_skb(dev, ...)	(dev)->mt76.queue_ops->tx_queue_skb(&((dev)->mt76), __VA_ARGS__)
87117f1de56SFelix Fietkau #define mt76_queue_rx_reset(dev, ...)	(dev)->mt76.queue_ops->rx_reset(&((dev)->mt76), __VA_ARGS__)
87217f1de56SFelix Fietkau #define mt76_queue_tx_cleanup(dev, ...)	(dev)->mt76.queue_ops->tx_cleanup(&((dev)->mt76), __VA_ARGS__)
873c001df97SLorenzo Bianconi #define mt76_queue_rx_cleanup(dev, ...)	(dev)->mt76.queue_ops->rx_cleanup(&((dev)->mt76), __VA_ARGS__)
87417f1de56SFelix Fietkau #define mt76_queue_kick(dev, ...)	(dev)->mt76.queue_ops->kick(&((dev)->mt76), __VA_ARGS__)
8753990465dSLorenzo Bianconi #define mt76_queue_reset(dev, ...)	(dev)->mt76.queue_ops->reset_q(&((dev)->mt76), __VA_ARGS__)
87617f1de56SFelix Fietkau 
877f473b42aSFelix Fietkau #define mt76_for_each_q_rx(dev, i)	\
878f473b42aSFelix Fietkau 	for (i = 0; i < ARRAY_SIZE((dev)->q_rx) && \
879f473b42aSFelix Fietkau 		    (dev)->q_rx[i].ndesc; i++)
880f473b42aSFelix Fietkau 
881c0f7b25aSLorenzo Bianconi struct mt76_dev *mt76_alloc_device(struct device *pdev, unsigned int size,
882c0f7b25aSLorenzo Bianconi 				   const struct ieee80211_ops *ops,
883c0f7b25aSLorenzo Bianconi 				   const struct mt76_driver_ops *drv_ops);
88417f1de56SFelix Fietkau int mt76_register_device(struct mt76_dev *dev, bool vht,
88517f1de56SFelix Fietkau 			 struct ieee80211_rate *rates, int n_rates);
88617f1de56SFelix Fietkau void mt76_unregister_device(struct mt76_dev *dev);
887def34a2fSLorenzo Bianconi void mt76_free_device(struct mt76_dev *dev);
888c89d3625SFelix Fietkau void mt76_unregister_phy(struct mt76_phy *phy);
889c89d3625SFelix Fietkau 
890c89d3625SFelix Fietkau struct mt76_phy *mt76_alloc_phy(struct mt76_dev *dev, unsigned int size,
891c89d3625SFelix Fietkau 				const struct ieee80211_ops *ops);
892db78a791SLorenzo Bianconi int mt76_register_phy(struct mt76_phy *phy, bool vht,
893db78a791SLorenzo Bianconi 		      struct ieee80211_rate *rates, int n_rates);
89417f1de56SFelix Fietkau 
8953263039dSLorenzo Bianconi struct dentry *mt76_register_debugfs_fops(struct mt76_phy *phy,
896f6e1f598SLorenzo Bianconi 					  const struct file_operations *ops);
897f6e1f598SLorenzo Bianconi static inline struct dentry *mt76_register_debugfs(struct mt76_dev *dev)
898f6e1f598SLorenzo Bianconi {
8993263039dSLorenzo Bianconi 	return mt76_register_debugfs_fops(&dev->phy, NULL);
900f6e1f598SLorenzo Bianconi }
901f6e1f598SLorenzo Bianconi 
9020b82a8e8SLorenzo Bianconi int mt76_queues_read(struct seq_file *s, void *data);
9038f410a8bSLorenzo Bianconi void mt76_seq_puts_array(struct seq_file *file, const char *str,
9048f410a8bSLorenzo Bianconi 			 s8 *val, int len);
90517f1de56SFelix Fietkau 
90617f1de56SFelix Fietkau int mt76_eeprom_init(struct mt76_dev *dev, int len);
90798df2baeSLorenzo Bianconi void mt76_eeprom_override(struct mt76_phy *phy);
908495184acSRyder Lee int mt76_get_of_eeprom(struct mt76_dev *dev, void *data, int offset, int len);
90917f1de56SFelix Fietkau 
910b1cb42adSLorenzo Bianconi struct mt76_queue *
911b1cb42adSLorenzo Bianconi mt76_init_queue(struct mt76_dev *dev, int qid, int idx, int n_desc,
912b1cb42adSLorenzo Bianconi 		int ring_base);
91333920b2bSRyder Lee u16 mt76_calculate_default_rate(struct mt76_phy *phy, int rateidx);
914b1cb42adSLorenzo Bianconi static inline int mt76_init_tx_queue(struct mt76_phy *phy, int qid, int idx,
915b1cb42adSLorenzo Bianconi 				     int n_desc, int ring_base)
916b1cb42adSLorenzo Bianconi {
917b1cb42adSLorenzo Bianconi 	struct mt76_queue *q;
918b1cb42adSLorenzo Bianconi 
919b1cb42adSLorenzo Bianconi 	q = mt76_init_queue(phy->dev, qid, idx, n_desc, ring_base);
920b1cb42adSLorenzo Bianconi 	if (IS_ERR(q))
921b1cb42adSLorenzo Bianconi 		return PTR_ERR(q);
922b1cb42adSLorenzo Bianconi 
923b1cb42adSLorenzo Bianconi 	q->qid = qid;
92491990519SLorenzo Bianconi 	phy->q_tx[qid] = q;
925b1cb42adSLorenzo Bianconi 
926b1cb42adSLorenzo Bianconi 	return 0;
927b1cb42adSLorenzo Bianconi }
928b1cb42adSLorenzo Bianconi 
929b1cb42adSLorenzo Bianconi static inline int mt76_init_mcu_queue(struct mt76_dev *dev, int qid, int idx,
930b1cb42adSLorenzo Bianconi 				      int n_desc, int ring_base)
931b1cb42adSLorenzo Bianconi {
932b1cb42adSLorenzo Bianconi 	struct mt76_queue *q;
933b1cb42adSLorenzo Bianconi 
934b1cb42adSLorenzo Bianconi 	q = mt76_init_queue(dev, qid, idx, n_desc, ring_base);
935b1cb42adSLorenzo Bianconi 	if (IS_ERR(q))
936b1cb42adSLorenzo Bianconi 		return PTR_ERR(q);
937b1cb42adSLorenzo Bianconi 
938e637763bSLorenzo Bianconi 	q->qid = __MT_TXQ_MAX + qid;
939b1cb42adSLorenzo Bianconi 	dev->q_mcu[qid] = q;
940b1cb42adSLorenzo Bianconi 
941b1cb42adSLorenzo Bianconi 	return 0;
942b1cb42adSLorenzo Bianconi }
943b671da33SLorenzo Bianconi 
944011849e0SFelix Fietkau static inline struct mt76_phy *
945011849e0SFelix Fietkau mt76_dev_phy(struct mt76_dev *dev, bool phy_ext)
946011849e0SFelix Fietkau {
947011849e0SFelix Fietkau 	if (phy_ext && dev->phy2)
948011849e0SFelix Fietkau 		return dev->phy2;
949011849e0SFelix Fietkau 	return &dev->phy;
950011849e0SFelix Fietkau }
951011849e0SFelix Fietkau 
952bfc394ddSFelix Fietkau static inline struct ieee80211_hw *
953bfc394ddSFelix Fietkau mt76_phy_hw(struct mt76_dev *dev, bool phy_ext)
954bfc394ddSFelix Fietkau {
955011849e0SFelix Fietkau 	return mt76_dev_phy(dev, phy_ext)->hw;
956bfc394ddSFelix Fietkau }
957bfc394ddSFelix Fietkau 
958f3950a41SLorenzo Bianconi static inline u8 *
959f3950a41SLorenzo Bianconi mt76_get_txwi_ptr(struct mt76_dev *dev, struct mt76_txwi_cache *t)
960f3950a41SLorenzo Bianconi {
961f3950a41SLorenzo Bianconi 	return (u8 *)t - dev->drv->txwi_size;
962f3950a41SLorenzo Bianconi }
963f3950a41SLorenzo Bianconi 
964ee8aa945SLorenzo Bianconi /* increment with wrap-around */
965ee8aa945SLorenzo Bianconi static inline int mt76_incr(int val, int size)
966ee8aa945SLorenzo Bianconi {
967ee8aa945SLorenzo Bianconi 	return (val + 1) & (size - 1);
968ee8aa945SLorenzo Bianconi }
969ee8aa945SLorenzo Bianconi 
970ee8aa945SLorenzo Bianconi /* decrement with wrap-around */
971ee8aa945SLorenzo Bianconi static inline int mt76_decr(int val, int size)
972ee8aa945SLorenzo Bianconi {
973ee8aa945SLorenzo Bianconi 	return (val - 1) & (size - 1);
974ee8aa945SLorenzo Bianconi }
975ee8aa945SLorenzo Bianconi 
9761d0496c6SStanislaw Gruszka u8 mt76_ac_to_hwq(u8 ac);
977b40b15e1SLorenzo Bianconi 
97817f1de56SFelix Fietkau static inline struct ieee80211_txq *
97917f1de56SFelix Fietkau mtxq_to_txq(struct mt76_txq *mtxq)
98017f1de56SFelix Fietkau {
98117f1de56SFelix Fietkau 	void *ptr = mtxq;
98217f1de56SFelix Fietkau 
98317f1de56SFelix Fietkau 	return container_of(ptr, struct ieee80211_txq, drv_priv);
98417f1de56SFelix Fietkau }
98517f1de56SFelix Fietkau 
9869c68a57bSFelix Fietkau static inline struct ieee80211_sta *
9879c68a57bSFelix Fietkau wcid_to_sta(struct mt76_wcid *wcid)
9889c68a57bSFelix Fietkau {
9899c68a57bSFelix Fietkau 	void *ptr = wcid;
9909c68a57bSFelix Fietkau 
9919c68a57bSFelix Fietkau 	if (!wcid || !wcid->sta)
9929c68a57bSFelix Fietkau 		return NULL;
9939c68a57bSFelix Fietkau 
9949c68a57bSFelix Fietkau 	return container_of(ptr, struct ieee80211_sta, drv_priv);
9959c68a57bSFelix Fietkau }
9969c68a57bSFelix Fietkau 
99788046b2cSFelix Fietkau static inline struct mt76_tx_cb *mt76_tx_skb_cb(struct sk_buff *skb)
99888046b2cSFelix Fietkau {
99988046b2cSFelix Fietkau 	BUILD_BUG_ON(sizeof(struct mt76_tx_cb) >
100088046b2cSFelix Fietkau 		     sizeof(IEEE80211_SKB_CB(skb)->status.status_driver_data));
100188046b2cSFelix Fietkau 	return ((void *)IEEE80211_SKB_CB(skb)->status.status_driver_data);
100288046b2cSFelix Fietkau }
100388046b2cSFelix Fietkau 
100477ae1d5eSRyder Lee static inline void *mt76_skb_get_hdr(struct sk_buff *skb)
100577ae1d5eSRyder Lee {
100677ae1d5eSRyder Lee 	struct mt76_rx_status mstat;
100777ae1d5eSRyder Lee 	u8 *data = skb->data;
100877ae1d5eSRyder Lee 
100977ae1d5eSRyder Lee 	/* Alignment concerns */
101077ae1d5eSRyder Lee 	BUILD_BUG_ON(sizeof(struct ieee80211_radiotap_he) % 4);
101177ae1d5eSRyder Lee 	BUILD_BUG_ON(sizeof(struct ieee80211_radiotap_he_mu) % 4);
101277ae1d5eSRyder Lee 
101377ae1d5eSRyder Lee 	mstat = *((struct mt76_rx_status *)skb->cb);
101477ae1d5eSRyder Lee 
101577ae1d5eSRyder Lee 	if (mstat.flag & RX_FLAG_RADIOTAP_HE)
101677ae1d5eSRyder Lee 		data += sizeof(struct ieee80211_radiotap_he);
101777ae1d5eSRyder Lee 	if (mstat.flag & RX_FLAG_RADIOTAP_HE_MU)
101877ae1d5eSRyder Lee 		data += sizeof(struct ieee80211_radiotap_he_mu);
101977ae1d5eSRyder Lee 
102077ae1d5eSRyder Lee 	return data;
102177ae1d5eSRyder Lee }
102277ae1d5eSRyder Lee 
10233bb45b5fSLorenzo Bianconi static inline void mt76_insert_hdr_pad(struct sk_buff *skb)
10243bb45b5fSLorenzo Bianconi {
10253bb45b5fSLorenzo Bianconi 	int len = ieee80211_get_hdrlen_from_skb(skb);
10263bb45b5fSLorenzo Bianconi 
10273bb45b5fSLorenzo Bianconi 	if (len % 4 == 0)
10283bb45b5fSLorenzo Bianconi 		return;
10293bb45b5fSLorenzo Bianconi 
10303bb45b5fSLorenzo Bianconi 	skb_push(skb, 2);
10313bb45b5fSLorenzo Bianconi 	memmove(skb->data, skb->data + 2, len);
10323bb45b5fSLorenzo Bianconi 
10333bb45b5fSLorenzo Bianconi 	skb->data[len] = 0;
10343bb45b5fSLorenzo Bianconi 	skb->data[len + 1] = 0;
10353bb45b5fSLorenzo Bianconi }
10363bb45b5fSLorenzo Bianconi 
10378548c6ebSFelix Fietkau static inline bool mt76_is_skb_pktid(u8 pktid)
10388548c6ebSFelix Fietkau {
10398548c6ebSFelix Fietkau 	if (pktid & MT_PACKET_ID_HAS_RATE)
10408548c6ebSFelix Fietkau 		return false;
10418548c6ebSFelix Fietkau 
10428548c6ebSFelix Fietkau 	return pktid >= MT_PACKET_ID_FIRST;
10438548c6ebSFelix Fietkau }
10448548c6ebSFelix Fietkau 
104507cda406SFelix Fietkau static inline u8 mt76_tx_power_nss_delta(u8 nss)
104607cda406SFelix Fietkau {
104707cda406SFelix Fietkau 	static const u8 nss_delta[4] = { 0, 6, 9, 12 };
104807cda406SFelix Fietkau 
104907cda406SFelix Fietkau 	return nss_delta[nss - 1];
105007cda406SFelix Fietkau }
105107cda406SFelix Fietkau 
1052c918c74dSShayne Chen static inline bool mt76_testmode_enabled(struct mt76_phy *phy)
1053f0efa862SFelix Fietkau {
1054f0efa862SFelix Fietkau #ifdef CONFIG_NL80211_TESTMODE
1055c918c74dSShayne Chen 	return phy->test.state != MT76_TM_STATE_OFF;
1056c918c74dSShayne Chen #else
1057c918c74dSShayne Chen 	return false;
1058c918c74dSShayne Chen #endif
1059c918c74dSShayne Chen }
1060c918c74dSShayne Chen 
1061c918c74dSShayne Chen static inline bool mt76_is_testmode_skb(struct mt76_dev *dev,
1062c918c74dSShayne Chen 					struct sk_buff *skb,
1063c918c74dSShayne Chen 					struct ieee80211_hw **hw)
1064c918c74dSShayne Chen {
1065c918c74dSShayne Chen #ifdef CONFIG_NL80211_TESTMODE
1066c918c74dSShayne Chen 	if (skb == dev->phy.test.tx_skb)
1067c918c74dSShayne Chen 		*hw = dev->phy.hw;
1068c918c74dSShayne Chen 	else if (dev->phy2 && skb == dev->phy2->test.tx_skb)
1069c918c74dSShayne Chen 		*hw = dev->phy2->hw;
1070c918c74dSShayne Chen 	else
1071c918c74dSShayne Chen 		return false;
1072c918c74dSShayne Chen 	return true;
1073f0efa862SFelix Fietkau #else
1074f0efa862SFelix Fietkau 	return false;
1075f0efa862SFelix Fietkau #endif
1076f0efa862SFelix Fietkau }
1077f0efa862SFelix Fietkau 
107817f1de56SFelix Fietkau void mt76_rx(struct mt76_dev *dev, enum mt76_rxq_id q, struct sk_buff *skb);
10799fba6d07SFelix Fietkau void mt76_tx(struct mt76_phy *dev, struct ieee80211_sta *sta,
108017f1de56SFelix Fietkau 	     struct mt76_wcid *wcid, struct sk_buff *skb);
108117f1de56SFelix Fietkau void mt76_wake_tx_queue(struct ieee80211_hw *hw, struct ieee80211_txq *txq);
108291990519SLorenzo Bianconi void mt76_stop_tx_queues(struct mt76_phy *phy, struct ieee80211_sta *sta,
108317f1de56SFelix Fietkau 			 bool send_bar);
1084c50d105aSFelix Fietkau void mt76_tx_check_agg_ssn(struct ieee80211_sta *sta, struct sk_buff *skb);
10859fba6d07SFelix Fietkau void mt76_txq_schedule(struct mt76_phy *phy, enum mt76_txq_id qid);
10869fba6d07SFelix Fietkau void mt76_txq_schedule_all(struct mt76_phy *phy);
1087335e97acSLorenzo Bianconi void mt76_tx_worker_run(struct mt76_dev *dev);
1088781eef5bSFelix Fietkau void mt76_tx_worker(struct mt76_worker *w);
108917f1de56SFelix Fietkau void mt76_release_buffered_frames(struct ieee80211_hw *hw,
109017f1de56SFelix Fietkau 				  struct ieee80211_sta *sta,
109117f1de56SFelix Fietkau 				  u16 tids, int nframes,
109217f1de56SFelix Fietkau 				  enum ieee80211_frame_release_type reason,
109317f1de56SFelix Fietkau 				  bool more_data);
10945a95ca41SFelix Fietkau bool mt76_has_tx_pending(struct mt76_phy *phy);
109596747a51SFelix Fietkau void mt76_set_channel(struct mt76_phy *phy);
1096c560b137SRyder Lee void mt76_update_survey(struct mt76_phy *phy);
109704414240SLorenzo Bianconi void mt76_update_survey_active_time(struct mt76_phy *phy, ktime_t time);
109817f1de56SFelix Fietkau int mt76_get_survey(struct ieee80211_hw *hw, int idx,
109917f1de56SFelix Fietkau 		    struct survey_info *survey);
1100bb3e3fecSRyder Lee void mt76_set_stream_caps(struct mt76_phy *phy, bool vht);
110117f1de56SFelix Fietkau 
1102aee5b8cfSFelix Fietkau int mt76_rx_aggr_start(struct mt76_dev *dev, struct mt76_wcid *wcid, u8 tid,
11037c4f744dSRyder Lee 		       u16 ssn, u16 size);
1104aee5b8cfSFelix Fietkau void mt76_rx_aggr_stop(struct mt76_dev *dev, struct mt76_wcid *wcid, u8 tid);
1105aee5b8cfSFelix Fietkau 
110630ce7f44SFelix Fietkau void mt76_wcid_key_setup(struct mt76_dev *dev, struct mt76_wcid *wcid,
110730ce7f44SFelix Fietkau 			 struct ieee80211_key_conf *key);
110879d1c94cSFelix Fietkau 
110979d1c94cSFelix Fietkau void mt76_tx_status_lock(struct mt76_dev *dev, struct sk_buff_head *list)
1110c34f1005SLorenzo Bianconi 			 __acquires(&dev->status_lock);
111179d1c94cSFelix Fietkau void mt76_tx_status_unlock(struct mt76_dev *dev, struct sk_buff_head *list)
1112c34f1005SLorenzo Bianconi 			   __releases(&dev->status_lock);
111379d1c94cSFelix Fietkau 
111488046b2cSFelix Fietkau int mt76_tx_status_skb_add(struct mt76_dev *dev, struct mt76_wcid *wcid,
111588046b2cSFelix Fietkau 			   struct sk_buff *skb);
111688046b2cSFelix Fietkau struct sk_buff *mt76_tx_status_skb_get(struct mt76_dev *dev,
111779d1c94cSFelix Fietkau 				       struct mt76_wcid *wcid, int pktid,
111879d1c94cSFelix Fietkau 				       struct sk_buff_head *list);
111979d1c94cSFelix Fietkau void mt76_tx_status_skb_done(struct mt76_dev *dev, struct sk_buff *skb,
112079d1c94cSFelix Fietkau 			     struct sk_buff_head *list);
11210fe88644SFelix Fietkau void __mt76_tx_complete_skb(struct mt76_dev *dev, u16 wcid, struct sk_buff *skb,
11220fe88644SFelix Fietkau 			    struct list_head *free_list);
11230fe88644SFelix Fietkau static inline void
11240fe88644SFelix Fietkau mt76_tx_complete_skb(struct mt76_dev *dev, u16 wcid, struct sk_buff *skb)
11250fe88644SFelix Fietkau {
11260fe88644SFelix Fietkau     __mt76_tx_complete_skb(dev, wcid, skb, NULL);
11270fe88644SFelix Fietkau }
11280fe88644SFelix Fietkau 
1129c02f86eeSLorenzo Bianconi void mt76_tx_status_check(struct mt76_dev *dev, bool flush);
1130e28487eaSFelix Fietkau int mt76_sta_state(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
1131e28487eaSFelix Fietkau 		   struct ieee80211_sta *sta,
1132e28487eaSFelix Fietkau 		   enum ieee80211_sta_state old_state,
1133e28487eaSFelix Fietkau 		   enum ieee80211_sta_state new_state);
113413f61dfcSLorenzo Bianconi void __mt76_sta_remove(struct mt76_dev *dev, struct ieee80211_vif *vif,
113513f61dfcSLorenzo Bianconi 		       struct ieee80211_sta *sta);
113643ba1922SFelix Fietkau void mt76_sta_pre_rcu_remove(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
113743ba1922SFelix Fietkau 			     struct ieee80211_sta *sta);
113830ce7f44SFelix Fietkau 
11398af63fedSFelix Fietkau int mt76_get_min_avg_rssi(struct mt76_dev *dev, bool ext_phy);
1140ef13edc0SFelix Fietkau 
11419313faacSFelix Fietkau int mt76_get_txpower(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
11429313faacSFelix Fietkau 		     int *dbm);
11439313faacSFelix Fietkau 
1144e7173858SFelix Fietkau void mt76_csa_check(struct mt76_dev *dev);
1145e7173858SFelix Fietkau void mt76_csa_finish(struct mt76_dev *dev);
1146e7173858SFelix Fietkau 
1147e49c76d4SLorenzo Bianconi int mt76_get_antenna(struct ieee80211_hw *hw, u32 *tx_ant, u32 *rx_ant);
114887d53103SStanislaw Gruszka int mt76_set_tim(struct ieee80211_hw *hw, struct ieee80211_sta *sta, bool set);
1149eadfd98fSLorenzo Bianconi void mt76_insert_ccmp_hdr(struct sk_buff *skb, u8 key_id);
1150d2679d65SLorenzo Bianconi int mt76_get_rate(struct mt76_dev *dev,
1151d2679d65SLorenzo Bianconi 		  struct ieee80211_supported_band *sband,
1152d2679d65SLorenzo Bianconi 		  int idx, bool cck);
11538b8ab5c2SLorenzo Bianconi void mt76_sw_scan(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
11548b8ab5c2SLorenzo Bianconi 		  const u8 *mac);
11558b8ab5c2SLorenzo Bianconi void mt76_sw_scan_complete(struct ieee80211_hw *hw,
11568b8ab5c2SLorenzo Bianconi 			   struct ieee80211_vif *vif);
1157f0efa862SFelix Fietkau int mt76_testmode_cmd(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
1158f0efa862SFelix Fietkau 		      void *data, int len);
1159f0efa862SFelix Fietkau int mt76_testmode_dump(struct ieee80211_hw *hw, struct sk_buff *skb,
1160f0efa862SFelix Fietkau 		       struct netlink_callback *cb, void *data, int len);
1161c918c74dSShayne Chen int mt76_testmode_set_state(struct mt76_phy *phy, enum mt76_testmode_state state);
11622601dda8SShayne Chen int mt76_testmode_alloc_skb(struct mt76_phy *phy, u32 len);
1163f0efa862SFelix Fietkau 
1164c918c74dSShayne Chen static inline void mt76_testmode_reset(struct mt76_phy *phy, bool disable)
1165f0efa862SFelix Fietkau {
1166f0efa862SFelix Fietkau #ifdef CONFIG_NL80211_TESTMODE
1167f0efa862SFelix Fietkau 	enum mt76_testmode_state state = MT76_TM_STATE_IDLE;
1168f0efa862SFelix Fietkau 
1169c918c74dSShayne Chen 	if (disable || phy->test.state == MT76_TM_STATE_OFF)
1170f0efa862SFelix Fietkau 		state = MT76_TM_STATE_OFF;
1171f0efa862SFelix Fietkau 
1172c918c74dSShayne Chen 	mt76_testmode_set_state(phy, state);
1173f0efa862SFelix Fietkau #endif
1174f0efa862SFelix Fietkau }
1175f0efa862SFelix Fietkau 
117687d53103SStanislaw Gruszka 
117717f1de56SFelix Fietkau /* internal */
1178e394b575SFelix Fietkau static inline struct ieee80211_hw *
1179e394b575SFelix Fietkau mt76_tx_status_get_hw(struct mt76_dev *dev, struct sk_buff *skb)
1180e394b575SFelix Fietkau {
1181e394b575SFelix Fietkau 	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1182e394b575SFelix Fietkau 	struct ieee80211_hw *hw = dev->phy.hw;
1183e394b575SFelix Fietkau 
1184e394b575SFelix Fietkau 	if ((info->hw_queue & MT_TX_HW_QUEUE_EXT_PHY) && dev->phy2)
1185e394b575SFelix Fietkau 		hw = dev->phy2->hw;
1186e394b575SFelix Fietkau 
1187e394b575SFelix Fietkau 	info->hw_queue &= ~MT_TX_HW_QUEUE_EXT_PHY;
1188e394b575SFelix Fietkau 
1189e394b575SFelix Fietkau 	return hw;
1190e394b575SFelix Fietkau }
1191e394b575SFelix Fietkau 
119217f1de56SFelix Fietkau void mt76_put_txwi(struct mt76_dev *dev, struct mt76_txwi_cache *t);
11939d9d738bSFelix Fietkau void mt76_rx_complete(struct mt76_dev *dev, struct sk_buff_head *frames,
119481e850efSLorenzo Bianconi 		      struct napi_struct *napi);
119581e850efSLorenzo Bianconi void mt76_rx_poll_complete(struct mt76_dev *dev, enum mt76_rxq_id q,
119681e850efSLorenzo Bianconi 			   struct napi_struct *napi);
1197aee5b8cfSFelix Fietkau void mt76_rx_aggr_reorder(struct sk_buff *skb, struct sk_buff_head *frames);
1198c918c74dSShayne Chen void mt76_testmode_tx_pending(struct mt76_phy *phy);
1199fe5b5ab5SFelix Fietkau void mt76_queue_tx_complete(struct mt76_dev *dev, struct mt76_queue *q,
1200fe5b5ab5SFelix Fietkau 			    struct mt76_queue_entry *e);
120117f1de56SFelix Fietkau 
1202b40b15e1SLorenzo Bianconi /* usb */
1203b40b15e1SLorenzo Bianconi static inline bool mt76u_urb_error(struct urb *urb)
1204b40b15e1SLorenzo Bianconi {
1205b40b15e1SLorenzo Bianconi 	return urb->status &&
1206b40b15e1SLorenzo Bianconi 	       urb->status != -ECONNRESET &&
1207b40b15e1SLorenzo Bianconi 	       urb->status != -ESHUTDOWN &&
1208b40b15e1SLorenzo Bianconi 	       urb->status != -ENOENT;
1209b40b15e1SLorenzo Bianconi }
1210b40b15e1SLorenzo Bianconi 
1211b40b15e1SLorenzo Bianconi /* Map hardware queues to usb endpoints */
1212b40b15e1SLorenzo Bianconi static inline u8 q2ep(u8 qid)
1213b40b15e1SLorenzo Bianconi {
1214b40b15e1SLorenzo Bianconi 	/* TODO: take management packets to queue 5 */
1215b40b15e1SLorenzo Bianconi 	return qid + 1;
1216b40b15e1SLorenzo Bianconi }
1217b40b15e1SLorenzo Bianconi 
12185de4db8fSStanislaw Gruszka static inline int
1219b63aa031SStanislaw Gruszka mt76u_bulk_msg(struct mt76_dev *dev, void *data, int len, int *actual_len,
12203bcd979cSLorenzo Bianconi 	       int timeout, int ep)
12215de4db8fSStanislaw Gruszka {
122280df01f4SLorenzo Bianconi 	struct usb_interface *uintf = to_usb_interface(dev->dev);
122380df01f4SLorenzo Bianconi 	struct usb_device *udev = interface_to_usbdev(uintf);
12245de4db8fSStanislaw Gruszka 	struct mt76_usb *usb = &dev->usb;
12255de4db8fSStanislaw Gruszka 	unsigned int pipe;
12265de4db8fSStanislaw Gruszka 
1227b63aa031SStanislaw Gruszka 	if (actual_len)
12283bcd979cSLorenzo Bianconi 		pipe = usb_rcvbulkpipe(udev, usb->in_ep[ep]);
1229b63aa031SStanislaw Gruszka 	else
12303bcd979cSLorenzo Bianconi 		pipe = usb_sndbulkpipe(udev, usb->out_ep[ep]);
1231b63aa031SStanislaw Gruszka 
1232b63aa031SStanislaw Gruszka 	return usb_bulk_msg(udev, pipe, data, len, actual_len, timeout);
12335de4db8fSStanislaw Gruszka }
12345de4db8fSStanislaw Gruszka 
1235e98e6df6SLorenzo Bianconi int mt76_skb_adjust_pad(struct sk_buff *skb, int pad);
1236b40b15e1SLorenzo Bianconi int mt76u_vendor_request(struct mt76_dev *dev, u8 req,
1237b40b15e1SLorenzo Bianconi 			 u8 req_type, u16 val, u16 offset,
1238b40b15e1SLorenzo Bianconi 			 void *buf, size_t len);
1239b40b15e1SLorenzo Bianconi void mt76u_single_wr(struct mt76_dev *dev, const u8 req,
1240b40b15e1SLorenzo Bianconi 		     const u16 offset, const u32 val);
12411e816c65SLorenzo Bianconi int mt76u_init(struct mt76_dev *dev, struct usb_interface *intf,
12421e816c65SLorenzo Bianconi 	       bool ext);
124394e1cfa8SLorenzo Bianconi int mt76u_alloc_mcu_queue(struct mt76_dev *dev);
1244b40b15e1SLorenzo Bianconi int mt76u_alloc_queues(struct mt76_dev *dev);
124539d501d9SStanislaw Gruszka void mt76u_stop_tx(struct mt76_dev *dev);
124639d501d9SStanislaw Gruszka void mt76u_stop_rx(struct mt76_dev *dev);
124739d501d9SStanislaw Gruszka int mt76u_resume_rx(struct mt76_dev *dev);
1248b40b15e1SLorenzo Bianconi void mt76u_queues_deinit(struct mt76_dev *dev);
1249b40b15e1SLorenzo Bianconi 
1250d39b52e3SSean Wang int mt76s_init(struct mt76_dev *dev, struct sdio_func *func,
1251d39b52e3SSean Wang 	       const struct mt76_bus_ops *bus_ops);
1252d512b008SLorenzo Bianconi int mt76s_alloc_rx_queue(struct mt76_dev *dev, enum mt76_rxq_id qid);
1253d512b008SLorenzo Bianconi int mt76s_alloc_tx(struct mt76_dev *dev);
1254d39b52e3SSean Wang void mt76s_deinit(struct mt76_dev *dev);
1255764dee47SLorenzo Bianconi void mt76s_sdio_irq(struct sdio_func *func);
1256764dee47SLorenzo Bianconi void mt76s_txrx_worker(struct mt76_sdio *sdio);
1257*dacf0acfSSean Wang int mt76s_hw_init(struct mt76_dev *dev, struct sdio_func *func,
1258*dacf0acfSSean Wang 		  int hw_ver);
1259764dee47SLorenzo Bianconi u32 mt76s_rr(struct mt76_dev *dev, u32 offset);
1260764dee47SLorenzo Bianconi void mt76s_wr(struct mt76_dev *dev, u32 offset, u32 val);
1261764dee47SLorenzo Bianconi u32 mt76s_rmw(struct mt76_dev *dev, u32 offset, u32 mask, u32 val);
1262764dee47SLorenzo Bianconi u32 mt76s_read_pcr(struct mt76_dev *dev);
1263764dee47SLorenzo Bianconi void mt76s_write_copy(struct mt76_dev *dev, u32 offset,
1264764dee47SLorenzo Bianconi 		      const void *data, int len);
1265764dee47SLorenzo Bianconi void mt76s_read_copy(struct mt76_dev *dev, u32 offset,
1266764dee47SLorenzo Bianconi 		     void *data, int len);
1267764dee47SLorenzo Bianconi int mt76s_wr_rp(struct mt76_dev *dev, u32 base,
1268764dee47SLorenzo Bianconi 		const struct mt76_reg_pair *data,
1269764dee47SLorenzo Bianconi 		int len);
1270764dee47SLorenzo Bianconi int mt76s_rd_rp(struct mt76_dev *dev, u32 base,
1271764dee47SLorenzo Bianconi 		struct mt76_reg_pair *data, int len);
1272d39b52e3SSean Wang 
12739df0fab9SLorenzo Bianconi struct sk_buff *
1274bb31a80eSLorenzo Bianconi mt76_mcu_msg_alloc(struct mt76_dev *dev, const void *data,
1275bb31a80eSLorenzo Bianconi 		   int data_len);
1276c07a49d4SLorenzo Bianconi void mt76_mcu_rx_event(struct mt76_dev *dev, struct sk_buff *skb);
1277680abb25SLorenzo Bianconi struct sk_buff *mt76_mcu_get_response(struct mt76_dev *dev,
1278680abb25SLorenzo Bianconi 				      unsigned long expires);
1279ae5ad627SFelix Fietkau int mt76_mcu_send_and_get_msg(struct mt76_dev *dev, int cmd, const void *data,
1280ae5ad627SFelix Fietkau 			      int len, bool wait_resp, struct sk_buff **ret);
1281ae5ad627SFelix Fietkau int mt76_mcu_skb_send_and_get_msg(struct mt76_dev *dev, struct sk_buff *skb,
1282ae5ad627SFelix Fietkau 				  int cmd, bool wait_resp, struct sk_buff **ret);
1283215a2efaSLorenzo Bianconi int __mt76_mcu_send_firmware(struct mt76_dev *dev, int cmd, const void *data,
1284215a2efaSLorenzo Bianconi 			     int len, int max_len);
1285215a2efaSLorenzo Bianconi static inline int
1286215a2efaSLorenzo Bianconi mt76_mcu_send_firmware(struct mt76_dev *dev, int cmd, const void *data,
1287215a2efaSLorenzo Bianconi 		       int len)
1288215a2efaSLorenzo Bianconi {
12895b8f1840SSean Wang 	int max_len = 4096 - dev->mcu_ops->headroom;
12905b8f1840SSean Wang 
12915b8f1840SSean Wang 	return __mt76_mcu_send_firmware(dev, cmd, data, len, max_len);
1292215a2efaSLorenzo Bianconi }
1293215a2efaSLorenzo Bianconi 
1294ae5ad627SFelix Fietkau static inline int
1295ae5ad627SFelix Fietkau mt76_mcu_send_msg(struct mt76_dev *dev, int cmd, const void *data, int len,
1296ae5ad627SFelix Fietkau 		  bool wait_resp)
1297ae5ad627SFelix Fietkau {
1298ae5ad627SFelix Fietkau 	return mt76_mcu_send_and_get_msg(dev, cmd, data, len, wait_resp, NULL);
1299ae5ad627SFelix Fietkau }
1300ae5ad627SFelix Fietkau 
1301ae5ad627SFelix Fietkau static inline int
1302ae5ad627SFelix Fietkau mt76_mcu_skb_send_msg(struct mt76_dev *dev, struct sk_buff *skb, int cmd,
1303ae5ad627SFelix Fietkau 		      bool wait_resp)
1304ae5ad627SFelix Fietkau {
1305ae5ad627SFelix Fietkau 	return mt76_mcu_skb_send_and_get_msg(dev, skb, cmd, wait_resp, NULL);
1306ae5ad627SFelix Fietkau }
13079df0fab9SLorenzo Bianconi 
13089220f695SLorenzo Bianconi void mt76_set_irq_mask(struct mt76_dev *dev, u32 addr, u32 clear, u32 set);
13099220f695SLorenzo Bianconi 
131022b980baSFelix Fietkau s8 mt76_get_rate_power_limits(struct mt76_phy *phy,
131122b980baSFelix Fietkau 			      struct ieee80211_channel *chan,
131222b980baSFelix Fietkau 			      struct mt76_power_limits *dest,
131322b980baSFelix Fietkau 			      s8 target_power);
131422b980baSFelix Fietkau 
1315d089692bSLorenzo Bianconi struct mt76_txwi_cache *
1316d089692bSLorenzo Bianconi mt76_token_release(struct mt76_dev *dev, int token, bool *wake);
1317d089692bSLorenzo Bianconi int mt76_token_consume(struct mt76_dev *dev, struct mt76_txwi_cache **ptxwi);
1318d089692bSLorenzo Bianconi void __mt76_set_tx_blocked(struct mt76_dev *dev, bool blocked);
1319d089692bSLorenzo Bianconi 
1320d089692bSLorenzo Bianconi static inline void mt76_set_tx_blocked(struct mt76_dev *dev, bool blocked)
1321d089692bSLorenzo Bianconi {
1322d089692bSLorenzo Bianconi 	spin_lock_bh(&dev->token_lock);
1323d089692bSLorenzo Bianconi 	__mt76_set_tx_blocked(dev, blocked);
1324d089692bSLorenzo Bianconi 	spin_unlock_bh(&dev->token_lock);
1325d089692bSLorenzo Bianconi }
1326d089692bSLorenzo Bianconi 
1327d089692bSLorenzo Bianconi static inline int
1328d089692bSLorenzo Bianconi mt76_token_get(struct mt76_dev *dev, struct mt76_txwi_cache **ptxwi)
1329d089692bSLorenzo Bianconi {
1330d089692bSLorenzo Bianconi 	int token;
1331d089692bSLorenzo Bianconi 
1332d089692bSLorenzo Bianconi 	spin_lock_bh(&dev->token_lock);
1333d089692bSLorenzo Bianconi 	token = idr_alloc(&dev->token, *ptxwi, 0, dev->drv->token_size,
1334d089692bSLorenzo Bianconi 			  GFP_ATOMIC);
1335d089692bSLorenzo Bianconi 	spin_unlock_bh(&dev->token_lock);
1336d089692bSLorenzo Bianconi 
1337d089692bSLorenzo Bianconi 	return token;
1338d089692bSLorenzo Bianconi }
1339d089692bSLorenzo Bianconi 
1340d089692bSLorenzo Bianconi static inline struct mt76_txwi_cache *
1341d089692bSLorenzo Bianconi mt76_token_put(struct mt76_dev *dev, int token)
1342d089692bSLorenzo Bianconi {
1343d089692bSLorenzo Bianconi 	struct mt76_txwi_cache *txwi;
1344d089692bSLorenzo Bianconi 
1345d089692bSLorenzo Bianconi 	spin_lock_bh(&dev->token_lock);
1346d089692bSLorenzo Bianconi 	txwi = idr_remove(&dev->token, token);
1347d089692bSLorenzo Bianconi 	spin_unlock_bh(&dev->token_lock);
1348d089692bSLorenzo Bianconi 
1349d089692bSLorenzo Bianconi 	return txwi;
1350d089692bSLorenzo Bianconi }
135190052b84SLorenzo Bianconi 
1352bd1e3e7bSLorenzo Bianconi static inline void mt76_packet_id_init(struct mt76_wcid *wcid)
135390052b84SLorenzo Bianconi {
1354bd1e3e7bSLorenzo Bianconi 	INIT_LIST_HEAD(&wcid->list);
1355bd1e3e7bSLorenzo Bianconi 	idr_init(&wcid->pktid);
135690052b84SLorenzo Bianconi }
1357bd1e3e7bSLorenzo Bianconi 
1358bd1e3e7bSLorenzo Bianconi static inline void
1359bd1e3e7bSLorenzo Bianconi mt76_packet_id_flush(struct mt76_dev *dev, struct mt76_wcid *wcid)
1360bd1e3e7bSLorenzo Bianconi {
1361bd1e3e7bSLorenzo Bianconi 	struct sk_buff_head list;
1362bd1e3e7bSLorenzo Bianconi 
1363bd1e3e7bSLorenzo Bianconi 	mt76_tx_status_lock(dev, &list);
1364bd1e3e7bSLorenzo Bianconi 	mt76_tx_status_skb_get(dev, wcid, -1, &list);
1365bd1e3e7bSLorenzo Bianconi 	mt76_tx_status_unlock(dev, &list);
1366bd1e3e7bSLorenzo Bianconi 
1367bd1e3e7bSLorenzo Bianconi 	idr_destroy(&wcid->pktid);
1368bd1e3e7bSLorenzo Bianconi }
1369bd1e3e7bSLorenzo Bianconi 
137017f1de56SFelix Fietkau #endif
1371