117f1de56SFelix Fietkau /* 217f1de56SFelix Fietkau * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name> 317f1de56SFelix Fietkau * 417f1de56SFelix Fietkau * Permission to use, copy, modify, and/or distribute this software for any 517f1de56SFelix Fietkau * purpose with or without fee is hereby granted, provided that the above 617f1de56SFelix Fietkau * copyright notice and this permission notice appear in all copies. 717f1de56SFelix Fietkau * 817f1de56SFelix Fietkau * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 917f1de56SFelix Fietkau * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 1017f1de56SFelix Fietkau * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 1117f1de56SFelix Fietkau * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 1217f1de56SFelix Fietkau * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 1317f1de56SFelix Fietkau * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 1417f1de56SFelix Fietkau * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 1517f1de56SFelix Fietkau */ 1617f1de56SFelix Fietkau 1717f1de56SFelix Fietkau #ifndef __MT76_H 1817f1de56SFelix Fietkau #define __MT76_H 1917f1de56SFelix Fietkau 2017f1de56SFelix Fietkau #include <linux/kernel.h> 2117f1de56SFelix Fietkau #include <linux/io.h> 2217f1de56SFelix Fietkau #include <linux/spinlock.h> 2317f1de56SFelix Fietkau #include <linux/skbuff.h> 2417f1de56SFelix Fietkau #include <linux/leds.h> 25b40b15e1SLorenzo Bianconi #include <linux/usb.h> 26ef13edc0SFelix Fietkau #include <linux/average.h> 2717f1de56SFelix Fietkau #include <net/mac80211.h> 2817f1de56SFelix Fietkau #include "util.h" 2917f1de56SFelix Fietkau 3017f1de56SFelix Fietkau #define MT_TX_RING_SIZE 256 3117f1de56SFelix Fietkau #define MT_MCU_RING_SIZE 32 3217f1de56SFelix Fietkau #define MT_RX_BUF_SIZE 2048 3317f1de56SFelix Fietkau 3417f1de56SFelix Fietkau struct mt76_dev; 35469d4818SLorenzo Bianconi struct mt76_wcid; 3617f1de56SFelix Fietkau 376da5a291SStanislaw Gruszka struct mt76_reg_pair { 386da5a291SStanislaw Gruszka u32 reg; 396da5a291SStanislaw Gruszka u32 value; 406da5a291SStanislaw Gruszka }; 416da5a291SStanislaw Gruszka 42c50479faSStanislaw Gruszka enum mt76_bus_type { 43c50479faSStanislaw Gruszka MT76_BUS_MMIO, 44c50479faSStanislaw Gruszka MT76_BUS_USB, 45c50479faSStanislaw Gruszka }; 46c50479faSStanislaw Gruszka 4717f1de56SFelix Fietkau struct mt76_bus_ops { 4817f1de56SFelix Fietkau u32 (*rr)(struct mt76_dev *dev, u32 offset); 4917f1de56SFelix Fietkau void (*wr)(struct mt76_dev *dev, u32 offset, u32 val); 5017f1de56SFelix Fietkau u32 (*rmw)(struct mt76_dev *dev, u32 offset, u32 mask, u32 val); 5117f1de56SFelix Fietkau void (*copy)(struct mt76_dev *dev, u32 offset, const void *data, 5217f1de56SFelix Fietkau int len); 536da5a291SStanislaw Gruszka int (*wr_rp)(struct mt76_dev *dev, u32 base, 546da5a291SStanislaw Gruszka const struct mt76_reg_pair *rp, int len); 556da5a291SStanislaw Gruszka int (*rd_rp)(struct mt76_dev *dev, u32 base, 566da5a291SStanislaw Gruszka struct mt76_reg_pair *rp, int len); 57c50479faSStanislaw Gruszka enum mt76_bus_type type; 5817f1de56SFelix Fietkau }; 5917f1de56SFelix Fietkau 60c50479faSStanislaw Gruszka #define mt76_is_usb(dev) ((dev)->mt76.bus->type == MT76_BUS_USB) 61c50479faSStanislaw Gruszka #define mt76_is_mmio(dev) ((dev)->mt76.bus->type == MT76_BUS_MMIO) 62c50479faSStanislaw Gruszka 6317f1de56SFelix Fietkau enum mt76_txq_id { 6417f1de56SFelix Fietkau MT_TXQ_VO = IEEE80211_AC_VO, 6517f1de56SFelix Fietkau MT_TXQ_VI = IEEE80211_AC_VI, 6617f1de56SFelix Fietkau MT_TXQ_BE = IEEE80211_AC_BE, 6717f1de56SFelix Fietkau MT_TXQ_BK = IEEE80211_AC_BK, 6817f1de56SFelix Fietkau MT_TXQ_PSD, 6917f1de56SFelix Fietkau MT_TXQ_MCU, 7017f1de56SFelix Fietkau MT_TXQ_BEACON, 7117f1de56SFelix Fietkau MT_TXQ_CAB, 7204b8e659SRyder Lee MT_TXQ_FWDL, 7317f1de56SFelix Fietkau __MT_TXQ_MAX 7417f1de56SFelix Fietkau }; 7517f1de56SFelix Fietkau 7617f1de56SFelix Fietkau enum mt76_rxq_id { 7717f1de56SFelix Fietkau MT_RXQ_MAIN, 7817f1de56SFelix Fietkau MT_RXQ_MCU, 7917f1de56SFelix Fietkau __MT_RXQ_MAX 8017f1de56SFelix Fietkau }; 8117f1de56SFelix Fietkau 8217f1de56SFelix Fietkau struct mt76_queue_buf { 8317f1de56SFelix Fietkau dma_addr_t addr; 8417f1de56SFelix Fietkau int len; 8517f1de56SFelix Fietkau }; 8617f1de56SFelix Fietkau 87b5903c47SLorenzo Bianconi struct mt76_tx_info { 88b5903c47SLorenzo Bianconi struct mt76_queue_buf buf[32]; 89cfaae9e6SLorenzo Bianconi struct sk_buff *skb; 90b5903c47SLorenzo Bianconi int nbuf; 91b5903c47SLorenzo Bianconi u32 info; 92b5903c47SLorenzo Bianconi }; 93b5903c47SLorenzo Bianconi 9417f1de56SFelix Fietkau struct mt76_queue_entry { 9517f1de56SFelix Fietkau union { 9617f1de56SFelix Fietkau void *buf; 9717f1de56SFelix Fietkau struct sk_buff *skb; 9817f1de56SFelix Fietkau }; 99b40b15e1SLorenzo Bianconi union { 10017f1de56SFelix Fietkau struct mt76_txwi_cache *txwi; 101d7d4ea9aSStanislaw Gruszka struct urb *urb; 102b40b15e1SLorenzo Bianconi }; 103d290c121SLorenzo Bianconi enum mt76_txq_id qid; 10417f1de56SFelix Fietkau bool schedule; 105279ade99SStanislaw Gruszka bool done; 10617f1de56SFelix Fietkau }; 10717f1de56SFelix Fietkau 10817f1de56SFelix Fietkau struct mt76_queue_regs { 10917f1de56SFelix Fietkau u32 desc_base; 11017f1de56SFelix Fietkau u32 ring_size; 11117f1de56SFelix Fietkau u32 cpu_idx; 11217f1de56SFelix Fietkau u32 dma_idx; 11317f1de56SFelix Fietkau } __packed __aligned(4); 11417f1de56SFelix Fietkau 11517f1de56SFelix Fietkau struct mt76_queue { 11617f1de56SFelix Fietkau struct mt76_queue_regs __iomem *regs; 11717f1de56SFelix Fietkau 11817f1de56SFelix Fietkau spinlock_t lock; 11917f1de56SFelix Fietkau struct mt76_queue_entry *entry; 12017f1de56SFelix Fietkau struct mt76_desc *desc; 12117f1de56SFelix Fietkau 122b40b15e1SLorenzo Bianconi u16 first; 12317f1de56SFelix Fietkau u16 head; 12417f1de56SFelix Fietkau u16 tail; 12517f1de56SFelix Fietkau int ndesc; 12617f1de56SFelix Fietkau int queued; 12717f1de56SFelix Fietkau int buf_size; 128cd44bc40SLorenzo Bianconi bool stopped; 12917f1de56SFelix Fietkau 13017f1de56SFelix Fietkau u8 buf_offset; 13117f1de56SFelix Fietkau u8 hw_idx; 13217f1de56SFelix Fietkau 13317f1de56SFelix Fietkau dma_addr_t desc_dma; 13417f1de56SFelix Fietkau struct sk_buff *rx_head; 135c12128ceSFelix Fietkau struct page_frag_cache rx_page; 13617f1de56SFelix Fietkau }; 13717f1de56SFelix Fietkau 138af005f26SLorenzo Bianconi struct mt76_sw_queue { 139af005f26SLorenzo Bianconi struct mt76_queue *q; 140af005f26SLorenzo Bianconi 141af005f26SLorenzo Bianconi struct list_head swq; 142af005f26SLorenzo Bianconi int swq_queued; 143af005f26SLorenzo Bianconi }; 144af005f26SLorenzo Bianconi 145db0f04f3SLorenzo Bianconi struct mt76_mcu_ops { 146a74d6336SStanislaw Gruszka int (*mcu_send_msg)(struct mt76_dev *dev, int cmd, const void *data, 147a74d6336SStanislaw Gruszka int len, bool wait_resp); 1486da5a291SStanislaw Gruszka int (*mcu_wr_rp)(struct mt76_dev *dev, u32 base, 1496da5a291SStanislaw Gruszka const struct mt76_reg_pair *rp, int len); 1506da5a291SStanislaw Gruszka int (*mcu_rd_rp)(struct mt76_dev *dev, u32 base, 1516da5a291SStanislaw Gruszka struct mt76_reg_pair *rp, int len); 15200496042SFelix Fietkau int (*mcu_restart)(struct mt76_dev *dev); 153db0f04f3SLorenzo Bianconi }; 154db0f04f3SLorenzo Bianconi 15517f1de56SFelix Fietkau struct mt76_queue_ops { 15617f1de56SFelix Fietkau int (*init)(struct mt76_dev *dev); 15717f1de56SFelix Fietkau 158b1bfbe70SLorenzo Bianconi int (*alloc)(struct mt76_dev *dev, struct mt76_queue *q, 159b1bfbe70SLorenzo Bianconi int idx, int n_desc, int bufsize, 160b1bfbe70SLorenzo Bianconi u32 ring_base); 16117f1de56SFelix Fietkau 16217f1de56SFelix Fietkau int (*add_buf)(struct mt76_dev *dev, struct mt76_queue *q, 16317f1de56SFelix Fietkau struct mt76_queue_buf *buf, int nbufs, u32 info, 16417f1de56SFelix Fietkau struct sk_buff *skb, void *txwi); 16517f1de56SFelix Fietkau 16689a37842SLorenzo Bianconi int (*tx_queue_skb)(struct mt76_dev *dev, enum mt76_txq_id qid, 167469d4818SLorenzo Bianconi struct sk_buff *skb, struct mt76_wcid *wcid, 168469d4818SLorenzo Bianconi struct ieee80211_sta *sta); 169469d4818SLorenzo Bianconi 1705ed31128SLorenzo Bianconi int (*tx_queue_skb_raw)(struct mt76_dev *dev, enum mt76_txq_id qid, 1715ed31128SLorenzo Bianconi struct sk_buff *skb, u32 tx_info); 1725ed31128SLorenzo Bianconi 17317f1de56SFelix Fietkau void *(*dequeue)(struct mt76_dev *dev, struct mt76_queue *q, bool flush, 17417f1de56SFelix Fietkau int *len, u32 *info, bool *more); 17517f1de56SFelix Fietkau 17617f1de56SFelix Fietkau void (*rx_reset)(struct mt76_dev *dev, enum mt76_rxq_id qid); 17717f1de56SFelix Fietkau 17817f1de56SFelix Fietkau void (*tx_cleanup)(struct mt76_dev *dev, enum mt76_txq_id qid, 17917f1de56SFelix Fietkau bool flush); 18017f1de56SFelix Fietkau 18117f1de56SFelix Fietkau void (*kick)(struct mt76_dev *dev, struct mt76_queue *q); 18217f1de56SFelix Fietkau }; 18317f1de56SFelix Fietkau 184d71ef286SFelix Fietkau enum mt76_wcid_flags { 185d71ef286SFelix Fietkau MT_WCID_FLAG_CHECK_PS, 186d71ef286SFelix Fietkau MT_WCID_FLAG_PS, 187d71ef286SFelix Fietkau }; 188d71ef286SFelix Fietkau 18936404c06SStanislaw Gruszka #define MT76_N_WCIDS 128 19036404c06SStanislaw Gruszka 191ef13edc0SFelix Fietkau DECLARE_EWMA(signal, 10, 8); 192ef13edc0SFelix Fietkau 193db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_RATE GENMASK(15, 0) 194db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_NSS GENMASK(17, 16) 195db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_TXPWR_ADJ GENMASK(25, 18) 196db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_SET BIT(31) 197db9f11d3SFelix Fietkau 19817f1de56SFelix Fietkau struct mt76_wcid { 199aee5b8cfSFelix Fietkau struct mt76_rx_tid __rcu *aggr[IEEE80211_NUM_TIDS]; 200aee5b8cfSFelix Fietkau 201aee5b8cfSFelix Fietkau struct work_struct aggr_work; 202aee5b8cfSFelix Fietkau 203d71ef286SFelix Fietkau unsigned long flags; 204d71ef286SFelix Fietkau 205ef13edc0SFelix Fietkau struct ewma_signal rssi; 206ef13edc0SFelix Fietkau int inactive_count; 207ef13edc0SFelix Fietkau 20817f1de56SFelix Fietkau u8 idx; 20917f1de56SFelix Fietkau u8 hw_key_idx; 21017f1de56SFelix Fietkau 2119c68a57bSFelix Fietkau u8 sta:1; 2129c68a57bSFelix Fietkau 21330ce7f44SFelix Fietkau u8 rx_check_pn; 21430ce7f44SFelix Fietkau u8 rx_key_pn[IEEE80211_NUM_TIDS][6]; 21530ce7f44SFelix Fietkau 216db9f11d3SFelix Fietkau u32 tx_info; 21723405236SFelix Fietkau bool sw_iv; 21888046b2cSFelix Fietkau 21988046b2cSFelix Fietkau u8 packet_id; 22017f1de56SFelix Fietkau }; 22117f1de56SFelix Fietkau 22217f1de56SFelix Fietkau struct mt76_txq { 223af005f26SLorenzo Bianconi struct mt76_sw_queue *swq; 22417f1de56SFelix Fietkau struct mt76_wcid *wcid; 22517f1de56SFelix Fietkau 22617f1de56SFelix Fietkau struct sk_buff_head retry_q; 22717f1de56SFelix Fietkau 22817f1de56SFelix Fietkau u16 agg_ssn; 22917f1de56SFelix Fietkau bool send_bar; 23017f1de56SFelix Fietkau bool aggr; 23117f1de56SFelix Fietkau }; 23217f1de56SFelix Fietkau 23317f1de56SFelix Fietkau struct mt76_txwi_cache { 23417f1de56SFelix Fietkau struct list_head list; 235f3950a41SLorenzo Bianconi dma_addr_t dma_addr; 2366ca66722SLorenzo Bianconi 2376ca66722SLorenzo Bianconi struct sk_buff *skb; 23817f1de56SFelix Fietkau }; 23917f1de56SFelix Fietkau 240aee5b8cfSFelix Fietkau struct mt76_rx_tid { 241aee5b8cfSFelix Fietkau struct rcu_head rcu_head; 242aee5b8cfSFelix Fietkau 243aee5b8cfSFelix Fietkau struct mt76_dev *dev; 244aee5b8cfSFelix Fietkau 245aee5b8cfSFelix Fietkau spinlock_t lock; 246aee5b8cfSFelix Fietkau struct delayed_work reorder_work; 247aee5b8cfSFelix Fietkau 248aee5b8cfSFelix Fietkau u16 head; 249aee5b8cfSFelix Fietkau u8 size; 250aee5b8cfSFelix Fietkau u8 nframes; 251aee5b8cfSFelix Fietkau 252aee5b8cfSFelix Fietkau u8 started:1, stopped:1, timer_pending:1; 253aee5b8cfSFelix Fietkau 254aee5b8cfSFelix Fietkau struct sk_buff *reorder_buf[]; 255aee5b8cfSFelix Fietkau }; 256aee5b8cfSFelix Fietkau 25788046b2cSFelix Fietkau #define MT_TX_CB_DMA_DONE BIT(0) 25888046b2cSFelix Fietkau #define MT_TX_CB_TXS_DONE BIT(1) 25988046b2cSFelix Fietkau #define MT_TX_CB_TXS_FAILED BIT(2) 26088046b2cSFelix Fietkau 2618548c6ebSFelix Fietkau #define MT_PACKET_ID_MASK GENMASK(6, 0) 262013b2dffSFelix Fietkau #define MT_PACKET_ID_NO_ACK 0 263013b2dffSFelix Fietkau #define MT_PACKET_ID_NO_SKB 1 264013b2dffSFelix Fietkau #define MT_PACKET_ID_FIRST 2 2658548c6ebSFelix Fietkau #define MT_PACKET_ID_HAS_RATE BIT(7) 26688046b2cSFelix Fietkau 26788046b2cSFelix Fietkau #define MT_TX_STATUS_SKB_TIMEOUT HZ 26888046b2cSFelix Fietkau 26988046b2cSFelix Fietkau struct mt76_tx_cb { 27088046b2cSFelix Fietkau unsigned long jiffies; 27188046b2cSFelix Fietkau u8 wcid; 27288046b2cSFelix Fietkau u8 pktid; 27388046b2cSFelix Fietkau u8 flags; 27488046b2cSFelix Fietkau }; 27588046b2cSFelix Fietkau 27617f1de56SFelix Fietkau enum { 27717f1de56SFelix Fietkau MT76_STATE_INITIALIZED, 27817f1de56SFelix Fietkau MT76_STATE_RUNNING, 27987e022deSStanislaw Gruszka MT76_STATE_MCU_RUNNING, 28017f1de56SFelix Fietkau MT76_SCANNING, 28117f1de56SFelix Fietkau MT76_RESET, 28289bc67e3SFelix Fietkau MT76_OFFCHANNEL, 283b40b15e1SLorenzo Bianconi MT76_REMOVED, 284b40b15e1SLorenzo Bianconi MT76_READING_STATS, 28517f1de56SFelix Fietkau }; 28617f1de56SFelix Fietkau 28717f1de56SFelix Fietkau struct mt76_hw_cap { 28817f1de56SFelix Fietkau bool has_2ghz; 28917f1de56SFelix Fietkau bool has_5ghz; 29017f1de56SFelix Fietkau }; 29117f1de56SFelix Fietkau 2926ca66722SLorenzo Bianconi #define MT_TXWI_NO_FREE BIT(0) 2936ca66722SLorenzo Bianconi 29417f1de56SFelix Fietkau struct mt76_driver_ops { 29566105538SLorenzo Bianconi bool tx_aligned4_skbs; 2966ca66722SLorenzo Bianconi u32 txwi_flags; 29717f1de56SFelix Fietkau u16 txwi_size; 29817f1de56SFelix Fietkau 29917f1de56SFelix Fietkau void (*update_survey)(struct mt76_dev *dev); 30017f1de56SFelix Fietkau 30117f1de56SFelix Fietkau int (*tx_prepare_skb)(struct mt76_dev *dev, void *txwi_ptr, 302cfaae9e6SLorenzo Bianconi enum mt76_txq_id qid, struct mt76_wcid *wcid, 303b5903c47SLorenzo Bianconi struct ieee80211_sta *sta, 304b5903c47SLorenzo Bianconi struct mt76_tx_info *tx_info); 30517f1de56SFelix Fietkau 306e226ba2eSLorenzo Bianconi void (*tx_complete_skb)(struct mt76_dev *dev, enum mt76_txq_id qid, 307e226ba2eSLorenzo Bianconi struct mt76_queue_entry *e); 30817f1de56SFelix Fietkau 309b40b15e1SLorenzo Bianconi bool (*tx_status_data)(struct mt76_dev *dev, u8 *update); 310b40b15e1SLorenzo Bianconi 31117f1de56SFelix Fietkau void (*rx_skb)(struct mt76_dev *dev, enum mt76_rxq_id q, 31217f1de56SFelix Fietkau struct sk_buff *skb); 31317f1de56SFelix Fietkau 31417f1de56SFelix Fietkau void (*rx_poll_complete)(struct mt76_dev *dev, enum mt76_rxq_id q); 315d71ef286SFelix Fietkau 316d71ef286SFelix Fietkau void (*sta_ps)(struct mt76_dev *dev, struct ieee80211_sta *sta, 317d71ef286SFelix Fietkau bool ps); 318e28487eaSFelix Fietkau 319e28487eaSFelix Fietkau int (*sta_add)(struct mt76_dev *dev, struct ieee80211_vif *vif, 320e28487eaSFelix Fietkau struct ieee80211_sta *sta); 321e28487eaSFelix Fietkau 3229c193de5SFelix Fietkau void (*sta_assoc)(struct mt76_dev *dev, struct ieee80211_vif *vif, 3239c193de5SFelix Fietkau struct ieee80211_sta *sta); 3249c193de5SFelix Fietkau 325e28487eaSFelix Fietkau void (*sta_remove)(struct mt76_dev *dev, struct ieee80211_vif *vif, 326e28487eaSFelix Fietkau struct ieee80211_sta *sta); 32717f1de56SFelix Fietkau }; 32817f1de56SFelix Fietkau 32917f1de56SFelix Fietkau struct mt76_channel_state { 33017f1de56SFelix Fietkau u64 cc_active; 33117f1de56SFelix Fietkau u64 cc_busy; 33217f1de56SFelix Fietkau }; 33317f1de56SFelix Fietkau 33417f1de56SFelix Fietkau struct mt76_sband { 33517f1de56SFelix Fietkau struct ieee80211_supported_band sband; 33617f1de56SFelix Fietkau struct mt76_channel_state *chan; 33717f1de56SFelix Fietkau }; 33817f1de56SFelix Fietkau 339b6862effSLorenzo Bianconi struct mt76_rate_power { 340b6862effSLorenzo Bianconi union { 341b6862effSLorenzo Bianconi struct { 342b6862effSLorenzo Bianconi s8 cck[4]; 343b6862effSLorenzo Bianconi s8 ofdm[8]; 344b6862effSLorenzo Bianconi s8 stbc[10]; 345b6862effSLorenzo Bianconi s8 ht[16]; 346b6862effSLorenzo Bianconi s8 vht[10]; 347b6862effSLorenzo Bianconi }; 348b6862effSLorenzo Bianconi s8 all[48]; 349b6862effSLorenzo Bianconi }; 350b6862effSLorenzo Bianconi }; 351b6862effSLorenzo Bianconi 352b40b15e1SLorenzo Bianconi /* addr req mask */ 353b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_EEPROM BIT(31) 354b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_CFG BIT(30) 355b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_MASK (MT_VEND_TYPE_EEPROM | MT_VEND_TYPE_CFG) 356b40b15e1SLorenzo Bianconi 357b40b15e1SLorenzo Bianconi #define MT_VEND_ADDR(type, n) (MT_VEND_TYPE_##type | (n)) 358b40b15e1SLorenzo Bianconi enum mt_vendor_req { 359b40b15e1SLorenzo Bianconi MT_VEND_DEV_MODE = 0x1, 360b40b15e1SLorenzo Bianconi MT_VEND_WRITE = 0x2, 361b40b15e1SLorenzo Bianconi MT_VEND_MULTI_WRITE = 0x6, 362b40b15e1SLorenzo Bianconi MT_VEND_MULTI_READ = 0x7, 363b40b15e1SLorenzo Bianconi MT_VEND_READ_EEPROM = 0x9, 364b40b15e1SLorenzo Bianconi MT_VEND_WRITE_FCE = 0x42, 365b40b15e1SLorenzo Bianconi MT_VEND_WRITE_CFG = 0x46, 366b40b15e1SLorenzo Bianconi MT_VEND_READ_CFG = 0x47, 367b40b15e1SLorenzo Bianconi }; 368b40b15e1SLorenzo Bianconi 369b40b15e1SLorenzo Bianconi enum mt76u_in_ep { 370b40b15e1SLorenzo Bianconi MT_EP_IN_PKT_RX, 371b40b15e1SLorenzo Bianconi MT_EP_IN_CMD_RESP, 372b40b15e1SLorenzo Bianconi __MT_EP_IN_MAX, 373b40b15e1SLorenzo Bianconi }; 374b40b15e1SLorenzo Bianconi 375b40b15e1SLorenzo Bianconi enum mt76u_out_ep { 376b40b15e1SLorenzo Bianconi MT_EP_OUT_INBAND_CMD, 377b40b15e1SLorenzo Bianconi MT_EP_OUT_AC_BK, 378b40b15e1SLorenzo Bianconi MT_EP_OUT_AC_BE, 379b40b15e1SLorenzo Bianconi MT_EP_OUT_AC_VI, 380b40b15e1SLorenzo Bianconi MT_EP_OUT_AC_VO, 381b40b15e1SLorenzo Bianconi MT_EP_OUT_HCCA, 382b40b15e1SLorenzo Bianconi __MT_EP_OUT_MAX, 383b40b15e1SLorenzo Bianconi }; 384b40b15e1SLorenzo Bianconi 38514663f0cSLorenzo Bianconi #define MT_TX_SG_MAX_SIZE 8 38614663f0cSLorenzo Bianconi #define MT_RX_SG_MAX_SIZE 1 387b40b15e1SLorenzo Bianconi #define MT_NUM_TX_ENTRIES 256 388b40b15e1SLorenzo Bianconi #define MT_NUM_RX_ENTRIES 128 389b40b15e1SLorenzo Bianconi #define MCU_RESP_URB_SIZE 1024 390b40b15e1SLorenzo Bianconi struct mt76_usb { 391b40b15e1SLorenzo Bianconi struct mutex usb_ctrl_mtx; 392b40b15e1SLorenzo Bianconi u8 data[32]; 393b40b15e1SLorenzo Bianconi 394b40b15e1SLorenzo Bianconi struct tasklet_struct rx_tasklet; 395b40b15e1SLorenzo Bianconi struct delayed_work stat_work; 396b40b15e1SLorenzo Bianconi 397b40b15e1SLorenzo Bianconi u8 out_ep[__MT_EP_OUT_MAX]; 398b40b15e1SLorenzo Bianconi u16 out_max_packet; 399b40b15e1SLorenzo Bianconi u8 in_ep[__MT_EP_IN_MAX]; 400b40b15e1SLorenzo Bianconi u16 in_max_packet; 40163a7de5dSLorenzo Bianconi bool sg_en; 402b40b15e1SLorenzo Bianconi 403b40b15e1SLorenzo Bianconi struct mt76u_mcu { 404b40b15e1SLorenzo Bianconi struct mutex mutex; 405a18a494fSStanislaw Gruszka u8 *data; 406b40b15e1SLorenzo Bianconi u32 msg_seq; 407851ab66eSLorenzo Bianconi 408851ab66eSLorenzo Bianconi /* multiple reads */ 409851ab66eSLorenzo Bianconi struct mt76_reg_pair *rp; 410851ab66eSLorenzo Bianconi int rp_len; 411851ab66eSLorenzo Bianconi u32 base; 412851ab66eSLorenzo Bianconi bool burst; 413b40b15e1SLorenzo Bianconi } mcu; 414b40b15e1SLorenzo Bianconi }; 415b40b15e1SLorenzo Bianconi 416f7bbb80fSLorenzo Bianconi struct mt76_mmio { 417f7bbb80fSLorenzo Bianconi struct mt76e_mcu { 418f7bbb80fSLorenzo Bianconi struct mutex mutex; 419f7bbb80fSLorenzo Bianconi 420f7bbb80fSLorenzo Bianconi wait_queue_head_t wait; 421f7bbb80fSLorenzo Bianconi struct sk_buff_head res_q; 422f7bbb80fSLorenzo Bianconi 423f7bbb80fSLorenzo Bianconi u32 msg_seq; 424f7bbb80fSLorenzo Bianconi } mcu; 42527db1ad1SLorenzo Bianconi void __iomem *regs; 426957068c2SLorenzo Bianconi spinlock_t irq_lock; 427957068c2SLorenzo Bianconi u32 irqmask; 428f7bbb80fSLorenzo Bianconi }; 429f7bbb80fSLorenzo Bianconi 43017f1de56SFelix Fietkau struct mt76_dev { 43117f1de56SFelix Fietkau struct ieee80211_hw *hw; 43217f1de56SFelix Fietkau struct cfg80211_chan_def chandef; 43317f1de56SFelix Fietkau struct ieee80211_channel *main_chan; 43417f1de56SFelix Fietkau 43517f1de56SFelix Fietkau spinlock_t lock; 43617f1de56SFelix Fietkau spinlock_t cc_lock; 437108a4861SStanislaw Gruszka 438108a4861SStanislaw Gruszka struct mutex mutex; 439108a4861SStanislaw Gruszka 44017f1de56SFelix Fietkau const struct mt76_bus_ops *bus; 44117f1de56SFelix Fietkau const struct mt76_driver_ops *drv; 442db0f04f3SLorenzo Bianconi const struct mt76_mcu_ops *mcu_ops; 44317f1de56SFelix Fietkau struct device *dev; 44417f1de56SFelix Fietkau 44517f1de56SFelix Fietkau struct net_device napi_dev; 446c3d7c82aSFelix Fietkau spinlock_t rx_lock; 44717f1de56SFelix Fietkau struct napi_struct napi[__MT_RXQ_MAX]; 44817f1de56SFelix Fietkau struct sk_buff_head rx_skb[__MT_RXQ_MAX]; 44917f1de56SFelix Fietkau 45017f1de56SFelix Fietkau struct list_head txwi_cache; 451af005f26SLorenzo Bianconi struct mt76_sw_queue q_tx[__MT_TXQ_MAX]; 45217f1de56SFelix Fietkau struct mt76_queue q_rx[__MT_RXQ_MAX]; 45317f1de56SFelix Fietkau const struct mt76_queue_ops *queue_ops; 454c1e0d2beSLorenzo Bianconi int tx_dma_idx[4]; 45517f1de56SFelix Fietkau 456a33b8ab8SFelix Fietkau struct tasklet_struct tx_tasklet; 4578402650aSLorenzo Bianconi struct napi_struct tx_napi; 45837426fb6SLorenzo Bianconi struct delayed_work mac_work; 459a33b8ab8SFelix Fietkau 46026e40d4cSFelix Fietkau wait_queue_head_t tx_wait; 46188046b2cSFelix Fietkau struct sk_buff_head status_list; 46226e40d4cSFelix Fietkau 46336404c06SStanislaw Gruszka unsigned long wcid_mask[MT76_N_WCIDS / BITS_PER_LONG]; 46436404c06SStanislaw Gruszka 46536404c06SStanislaw Gruszka struct mt76_wcid global_wcid; 46636404c06SStanislaw Gruszka struct mt76_wcid __rcu *wcid[MT76_N_WCIDS]; 46736404c06SStanislaw Gruszka 46817f1de56SFelix Fietkau u8 macaddr[ETH_ALEN]; 46917f1de56SFelix Fietkau u32 rev; 47017f1de56SFelix Fietkau unsigned long state; 47117f1de56SFelix Fietkau 47224114a5fSLorenzo Bianconi u8 antenna_mask; 4736034b2b0SLorenzo Bianconi u16 chainmask; 47424114a5fSLorenzo Bianconi 475dc6057f4SLorenzo Bianconi struct tasklet_struct pre_tbtt_tasklet; 4763041c445SLorenzo Bianconi int beacon_int; 477c8a04d98SLorenzo Bianconi u8 beacon_mask; 4783041c445SLorenzo Bianconi 47917f1de56SFelix Fietkau struct mt76_sband sband_2g; 48017f1de56SFelix Fietkau struct mt76_sband sband_5g; 48117f1de56SFelix Fietkau struct debugfs_blob_wrapper eeprom; 48217f1de56SFelix Fietkau struct debugfs_blob_wrapper otp; 48317f1de56SFelix Fietkau struct mt76_hw_cap cap; 48417f1de56SFelix Fietkau 485b6862effSLorenzo Bianconi struct mt76_rate_power rate_power; 486b6862effSLorenzo Bianconi int txpower_conf; 487b6862effSLorenzo Bianconi int txpower_cur; 488b6862effSLorenzo Bianconi 489*d8b8890dSLorenzo Bianconi enum nl80211_dfs_regions region; 490*d8b8890dSLorenzo Bianconi 49117f1de56SFelix Fietkau u32 debugfs_reg; 49217f1de56SFelix Fietkau 49317f1de56SFelix Fietkau struct led_classdev led_cdev; 49417f1de56SFelix Fietkau char led_name[32]; 49517f1de56SFelix Fietkau bool led_al; 49617f1de56SFelix Fietkau u8 led_pin; 497b40b15e1SLorenzo Bianconi 498e7173858SFelix Fietkau u8 csa_complete; 499e7173858SFelix Fietkau 500108a4861SStanislaw Gruszka u32 rxfilter; 501108a4861SStanislaw Gruszka 502f7bbb80fSLorenzo Bianconi union { 503f7bbb80fSLorenzo Bianconi struct mt76_mmio mmio; 504b40b15e1SLorenzo Bianconi struct mt76_usb usb; 50517f1de56SFelix Fietkau }; 506f7bbb80fSLorenzo Bianconi }; 50717f1de56SFelix Fietkau 50817f1de56SFelix Fietkau enum mt76_phy_type { 50917f1de56SFelix Fietkau MT_PHY_TYPE_CCK, 51017f1de56SFelix Fietkau MT_PHY_TYPE_OFDM, 51117f1de56SFelix Fietkau MT_PHY_TYPE_HT, 51217f1de56SFelix Fietkau MT_PHY_TYPE_HT_GF, 51317f1de56SFelix Fietkau MT_PHY_TYPE_VHT, 51417f1de56SFelix Fietkau }; 51517f1de56SFelix Fietkau 5164e34249eSFelix Fietkau struct mt76_rx_status { 5179c68a57bSFelix Fietkau struct mt76_wcid *wcid; 518aee5b8cfSFelix Fietkau 519aee5b8cfSFelix Fietkau unsigned long reorder_time; 520aee5b8cfSFelix Fietkau 52130ce7f44SFelix Fietkau u8 iv[6]; 52230ce7f44SFelix Fietkau 52330ce7f44SFelix Fietkau u8 aggr:1; 524aee5b8cfSFelix Fietkau u8 tid; 525aee5b8cfSFelix Fietkau u16 seqno; 526aee5b8cfSFelix Fietkau 5274e34249eSFelix Fietkau u16 freq; 52830ce7f44SFelix Fietkau u32 flag; 5294e34249eSFelix Fietkau u8 enc_flags; 5304e34249eSFelix Fietkau u8 encoding:2, bw:3; 5314e34249eSFelix Fietkau u8 rate_idx; 5324e34249eSFelix Fietkau u8 nss; 5334e34249eSFelix Fietkau u8 band; 5349cf67ec7SFelix Fietkau s8 signal; 5354e34249eSFelix Fietkau u8 chains; 5364e34249eSFelix Fietkau s8 chain_signal[IEEE80211_MAX_CHAINS]; 5374e34249eSFelix Fietkau }; 5384e34249eSFelix Fietkau 539d4131273SStanislaw Gruszka #define __mt76_rr(dev, ...) (dev)->bus->rr((dev), __VA_ARGS__) 540d4131273SStanislaw Gruszka #define __mt76_wr(dev, ...) (dev)->bus->wr((dev), __VA_ARGS__) 541d4131273SStanislaw Gruszka #define __mt76_rmw(dev, ...) (dev)->bus->rmw((dev), __VA_ARGS__) 542d4131273SStanislaw Gruszka #define __mt76_wr_copy(dev, ...) (dev)->bus->copy((dev), __VA_ARGS__) 543d4131273SStanislaw Gruszka 54422c575c4SStanislaw Gruszka #define __mt76_set(dev, offset, val) __mt76_rmw(dev, offset, 0, val) 54522c575c4SStanislaw Gruszka #define __mt76_clear(dev, offset, val) __mt76_rmw(dev, offset, val, 0) 54622c575c4SStanislaw Gruszka 54717f1de56SFelix Fietkau #define mt76_rr(dev, ...) (dev)->mt76.bus->rr(&((dev)->mt76), __VA_ARGS__) 54817f1de56SFelix Fietkau #define mt76_wr(dev, ...) (dev)->mt76.bus->wr(&((dev)->mt76), __VA_ARGS__) 54917f1de56SFelix Fietkau #define mt76_rmw(dev, ...) (dev)->mt76.bus->rmw(&((dev)->mt76), __VA_ARGS__) 55017f1de56SFelix Fietkau #define mt76_wr_copy(dev, ...) (dev)->mt76.bus->copy(&((dev)->mt76), __VA_ARGS__) 5516da5a291SStanislaw Gruszka #define mt76_wr_rp(dev, ...) (dev)->mt76.bus->wr_rp(&((dev)->mt76), __VA_ARGS__) 5526da5a291SStanislaw Gruszka #define mt76_rd_rp(dev, ...) (dev)->mt76.bus->rd_rp(&((dev)->mt76), __VA_ARGS__) 55317f1de56SFelix Fietkau 554db0f04f3SLorenzo Bianconi #define mt76_mcu_send_msg(dev, ...) (dev)->mt76.mcu_ops->mcu_send_msg(&((dev)->mt76), __VA_ARGS__) 555cc173875SLorenzo Bianconi #define __mt76_mcu_send_msg(dev, ...) (dev)->mcu_ops->mcu_send_msg((dev), __VA_ARGS__) 556e2c2fd0fSLorenzo Bianconi #define mt76_mcu_restart(dev, ...) (dev)->mt76.mcu_ops->mcu_restart(&((dev)->mt76)) 557e2c2fd0fSLorenzo Bianconi #define __mt76_mcu_restart(dev, ...) (dev)->mcu_ops->mcu_restart((dev)) 558db0f04f3SLorenzo Bianconi 55917f1de56SFelix Fietkau #define mt76_set(dev, offset, val) mt76_rmw(dev, offset, 0, val) 56017f1de56SFelix Fietkau #define mt76_clear(dev, offset, val) mt76_rmw(dev, offset, val, 0) 56117f1de56SFelix Fietkau 56217f1de56SFelix Fietkau #define mt76_get_field(_dev, _reg, _field) \ 56317f1de56SFelix Fietkau FIELD_GET(_field, mt76_rr(dev, _reg)) 56417f1de56SFelix Fietkau 56517f1de56SFelix Fietkau #define mt76_rmw_field(_dev, _reg, _field, _val) \ 56617f1de56SFelix Fietkau mt76_rmw(_dev, _reg, _field, FIELD_PREP(_field, _val)) 56717f1de56SFelix Fietkau 56846436b5eSStanislaw Gruszka #define __mt76_rmw_field(_dev, _reg, _field, _val) \ 56946436b5eSStanislaw Gruszka __mt76_rmw(_dev, _reg, _field, FIELD_PREP(_field, _val)) 57046436b5eSStanislaw Gruszka 57117f1de56SFelix Fietkau #define mt76_hw(dev) (dev)->mt76.hw 57217f1de56SFelix Fietkau 57317f1de56SFelix Fietkau bool __mt76_poll(struct mt76_dev *dev, u32 offset, u32 mask, u32 val, 57417f1de56SFelix Fietkau int timeout); 57517f1de56SFelix Fietkau 57617f1de56SFelix Fietkau #define mt76_poll(dev, ...) __mt76_poll(&((dev)->mt76), __VA_ARGS__) 57717f1de56SFelix Fietkau 57817f1de56SFelix Fietkau bool __mt76_poll_msec(struct mt76_dev *dev, u32 offset, u32 mask, u32 val, 57917f1de56SFelix Fietkau int timeout); 58017f1de56SFelix Fietkau 58117f1de56SFelix Fietkau #define mt76_poll_msec(dev, ...) __mt76_poll_msec(&((dev)->mt76), __VA_ARGS__) 58217f1de56SFelix Fietkau 58317f1de56SFelix Fietkau void mt76_mmio_init(struct mt76_dev *dev, void __iomem *regs); 58417f1de56SFelix Fietkau 58517f1de56SFelix Fietkau static inline u16 mt76_chip(struct mt76_dev *dev) 58617f1de56SFelix Fietkau { 58717f1de56SFelix Fietkau return dev->rev >> 16; 58817f1de56SFelix Fietkau } 58917f1de56SFelix Fietkau 59017f1de56SFelix Fietkau static inline u16 mt76_rev(struct mt76_dev *dev) 59117f1de56SFelix Fietkau { 59217f1de56SFelix Fietkau return dev->rev & 0xffff; 59317f1de56SFelix Fietkau } 59417f1de56SFelix Fietkau 59517f1de56SFelix Fietkau #define mt76xx_chip(dev) mt76_chip(&((dev)->mt76)) 59617f1de56SFelix Fietkau #define mt76xx_rev(dev) mt76_rev(&((dev)->mt76)) 59717f1de56SFelix Fietkau 598a23fde09SLorenzo Bianconi #define mt76_init_queues(dev) (dev)->mt76.queue_ops->init(&((dev)->mt76)) 599a23fde09SLorenzo Bianconi #define mt76_queue_alloc(dev, ...) (dev)->mt76.queue_ops->alloc(&((dev)->mt76), __VA_ARGS__) 6005ed31128SLorenzo Bianconi #define mt76_tx_queue_skb_raw(dev, ...) (dev)->mt76.queue_ops->tx_queue_skb_raw(&((dev)->mt76), __VA_ARGS__) 601eb9ca7ecSLorenzo Bianconi #define mt76_tx_queue_skb(dev, ...) (dev)->mt76.queue_ops->tx_queue_skb(&((dev)->mt76), __VA_ARGS__) 60217f1de56SFelix Fietkau #define mt76_queue_rx_reset(dev, ...) (dev)->mt76.queue_ops->rx_reset(&((dev)->mt76), __VA_ARGS__) 60317f1de56SFelix Fietkau #define mt76_queue_tx_cleanup(dev, ...) (dev)->mt76.queue_ops->tx_cleanup(&((dev)->mt76), __VA_ARGS__) 60417f1de56SFelix Fietkau #define mt76_queue_kick(dev, ...) (dev)->mt76.queue_ops->kick(&((dev)->mt76), __VA_ARGS__) 60517f1de56SFelix Fietkau 60617f1de56SFelix Fietkau static inline struct mt76_channel_state * 60717f1de56SFelix Fietkau mt76_channel_state(struct mt76_dev *dev, struct ieee80211_channel *c) 60817f1de56SFelix Fietkau { 60917f1de56SFelix Fietkau struct mt76_sband *msband; 61017f1de56SFelix Fietkau int idx; 61117f1de56SFelix Fietkau 61217f1de56SFelix Fietkau if (c->band == NL80211_BAND_2GHZ) 61317f1de56SFelix Fietkau msband = &dev->sband_2g; 61417f1de56SFelix Fietkau else 61517f1de56SFelix Fietkau msband = &dev->sband_5g; 61617f1de56SFelix Fietkau 61717f1de56SFelix Fietkau idx = c - &msband->sband.channels[0]; 61817f1de56SFelix Fietkau return &msband->chan[idx]; 61917f1de56SFelix Fietkau } 62017f1de56SFelix Fietkau 621c0f7b25aSLorenzo Bianconi struct mt76_dev *mt76_alloc_device(struct device *pdev, unsigned int size, 622c0f7b25aSLorenzo Bianconi const struct ieee80211_ops *ops, 623c0f7b25aSLorenzo Bianconi const struct mt76_driver_ops *drv_ops); 62417f1de56SFelix Fietkau int mt76_register_device(struct mt76_dev *dev, bool vht, 62517f1de56SFelix Fietkau struct ieee80211_rate *rates, int n_rates); 62617f1de56SFelix Fietkau void mt76_unregister_device(struct mt76_dev *dev); 627def34a2fSLorenzo Bianconi void mt76_free_device(struct mt76_dev *dev); 62817f1de56SFelix Fietkau 62917f1de56SFelix Fietkau struct dentry *mt76_register_debugfs(struct mt76_dev *dev); 6308f410a8bSLorenzo Bianconi void mt76_seq_puts_array(struct seq_file *file, const char *str, 6318f410a8bSLorenzo Bianconi s8 *val, int len); 63217f1de56SFelix Fietkau 63317f1de56SFelix Fietkau int mt76_eeprom_init(struct mt76_dev *dev, int len); 63417f1de56SFelix Fietkau void mt76_eeprom_override(struct mt76_dev *dev); 63517f1de56SFelix Fietkau 636f3950a41SLorenzo Bianconi static inline u8 * 637f3950a41SLorenzo Bianconi mt76_get_txwi_ptr(struct mt76_dev *dev, struct mt76_txwi_cache *t) 638f3950a41SLorenzo Bianconi { 639f3950a41SLorenzo Bianconi return (u8 *)t - dev->drv->txwi_size; 640f3950a41SLorenzo Bianconi } 641f3950a41SLorenzo Bianconi 642ee8aa945SLorenzo Bianconi /* increment with wrap-around */ 643ee8aa945SLorenzo Bianconi static inline int mt76_incr(int val, int size) 644ee8aa945SLorenzo Bianconi { 645ee8aa945SLorenzo Bianconi return (val + 1) & (size - 1); 646ee8aa945SLorenzo Bianconi } 647ee8aa945SLorenzo Bianconi 648ee8aa945SLorenzo Bianconi /* decrement with wrap-around */ 649ee8aa945SLorenzo Bianconi static inline int mt76_decr(int val, int size) 650ee8aa945SLorenzo Bianconi { 651ee8aa945SLorenzo Bianconi return (val - 1) & (size - 1); 652ee8aa945SLorenzo Bianconi } 653ee8aa945SLorenzo Bianconi 6541d0496c6SStanislaw Gruszka u8 mt76_ac_to_hwq(u8 ac); 655b40b15e1SLorenzo Bianconi 65617f1de56SFelix Fietkau static inline struct ieee80211_txq * 65717f1de56SFelix Fietkau mtxq_to_txq(struct mt76_txq *mtxq) 65817f1de56SFelix Fietkau { 65917f1de56SFelix Fietkau void *ptr = mtxq; 66017f1de56SFelix Fietkau 66117f1de56SFelix Fietkau return container_of(ptr, struct ieee80211_txq, drv_priv); 66217f1de56SFelix Fietkau } 66317f1de56SFelix Fietkau 6649c68a57bSFelix Fietkau static inline struct ieee80211_sta * 6659c68a57bSFelix Fietkau wcid_to_sta(struct mt76_wcid *wcid) 6669c68a57bSFelix Fietkau { 6679c68a57bSFelix Fietkau void *ptr = wcid; 6689c68a57bSFelix Fietkau 6699c68a57bSFelix Fietkau if (!wcid || !wcid->sta) 6709c68a57bSFelix Fietkau return NULL; 6719c68a57bSFelix Fietkau 6729c68a57bSFelix Fietkau return container_of(ptr, struct ieee80211_sta, drv_priv); 6739c68a57bSFelix Fietkau } 6749c68a57bSFelix Fietkau 67588046b2cSFelix Fietkau static inline struct mt76_tx_cb *mt76_tx_skb_cb(struct sk_buff *skb) 67688046b2cSFelix Fietkau { 67788046b2cSFelix Fietkau BUILD_BUG_ON(sizeof(struct mt76_tx_cb) > 67888046b2cSFelix Fietkau sizeof(IEEE80211_SKB_CB(skb)->status.status_driver_data)); 67988046b2cSFelix Fietkau return ((void *) IEEE80211_SKB_CB(skb)->status.status_driver_data); 68088046b2cSFelix Fietkau } 68188046b2cSFelix Fietkau 6823bb45b5fSLorenzo Bianconi static inline void mt76_insert_hdr_pad(struct sk_buff *skb) 6833bb45b5fSLorenzo Bianconi { 6843bb45b5fSLorenzo Bianconi int len = ieee80211_get_hdrlen_from_skb(skb); 6853bb45b5fSLorenzo Bianconi 6863bb45b5fSLorenzo Bianconi if (len % 4 == 0) 6873bb45b5fSLorenzo Bianconi return; 6883bb45b5fSLorenzo Bianconi 6893bb45b5fSLorenzo Bianconi skb_push(skb, 2); 6903bb45b5fSLorenzo Bianconi memmove(skb->data, skb->data + 2, len); 6913bb45b5fSLorenzo Bianconi 6923bb45b5fSLorenzo Bianconi skb->data[len] = 0; 6933bb45b5fSLorenzo Bianconi skb->data[len + 1] = 0; 6943bb45b5fSLorenzo Bianconi } 6953bb45b5fSLorenzo Bianconi 6968548c6ebSFelix Fietkau static inline bool mt76_is_skb_pktid(u8 pktid) 6978548c6ebSFelix Fietkau { 6988548c6ebSFelix Fietkau if (pktid & MT_PACKET_ID_HAS_RATE) 6998548c6ebSFelix Fietkau return false; 7008548c6ebSFelix Fietkau 7018548c6ebSFelix Fietkau return pktid >= MT_PACKET_ID_FIRST; 7028548c6ebSFelix Fietkau } 7038548c6ebSFelix Fietkau 70417f1de56SFelix Fietkau void mt76_rx(struct mt76_dev *dev, enum mt76_rxq_id q, struct sk_buff *skb); 70517f1de56SFelix Fietkau void mt76_tx(struct mt76_dev *dev, struct ieee80211_sta *sta, 70617f1de56SFelix Fietkau struct mt76_wcid *wcid, struct sk_buff *skb); 70717f1de56SFelix Fietkau void mt76_txq_init(struct mt76_dev *dev, struct ieee80211_txq *txq); 70817f1de56SFelix Fietkau void mt76_txq_remove(struct mt76_dev *dev, struct ieee80211_txq *txq); 70917f1de56SFelix Fietkau void mt76_wake_tx_queue(struct ieee80211_hw *hw, struct ieee80211_txq *txq); 71017f1de56SFelix Fietkau void mt76_stop_tx_queues(struct mt76_dev *dev, struct ieee80211_sta *sta, 71117f1de56SFelix Fietkau bool send_bar); 71290fdc171SFelix Fietkau void mt76_txq_schedule(struct mt76_dev *dev, enum mt76_txq_id qid); 71317f1de56SFelix Fietkau void mt76_txq_schedule_all(struct mt76_dev *dev); 71417f1de56SFelix Fietkau void mt76_release_buffered_frames(struct ieee80211_hw *hw, 71517f1de56SFelix Fietkau struct ieee80211_sta *sta, 71617f1de56SFelix Fietkau u16 tids, int nframes, 71717f1de56SFelix Fietkau enum ieee80211_frame_release_type reason, 71817f1de56SFelix Fietkau bool more_data); 71939d501d9SStanislaw Gruszka bool mt76_has_tx_pending(struct mt76_dev *dev); 72017f1de56SFelix Fietkau void mt76_set_channel(struct mt76_dev *dev); 72117f1de56SFelix Fietkau int mt76_get_survey(struct ieee80211_hw *hw, int idx, 72217f1de56SFelix Fietkau struct survey_info *survey); 7235ebdc3e0SLorenzo Bianconi void mt76_set_stream_caps(struct mt76_dev *dev, bool vht); 72417f1de56SFelix Fietkau 725aee5b8cfSFelix Fietkau int mt76_rx_aggr_start(struct mt76_dev *dev, struct mt76_wcid *wcid, u8 tid, 726aee5b8cfSFelix Fietkau u16 ssn, u8 size); 727aee5b8cfSFelix Fietkau void mt76_rx_aggr_stop(struct mt76_dev *dev, struct mt76_wcid *wcid, u8 tid); 728aee5b8cfSFelix Fietkau 72930ce7f44SFelix Fietkau void mt76_wcid_key_setup(struct mt76_dev *dev, struct mt76_wcid *wcid, 73030ce7f44SFelix Fietkau struct ieee80211_key_conf *key); 73179d1c94cSFelix Fietkau 73279d1c94cSFelix Fietkau void mt76_tx_status_lock(struct mt76_dev *dev, struct sk_buff_head *list) 73379d1c94cSFelix Fietkau __acquires(&dev->status_list.lock); 73479d1c94cSFelix Fietkau void mt76_tx_status_unlock(struct mt76_dev *dev, struct sk_buff_head *list) 73579d1c94cSFelix Fietkau __releases(&dev->status_list.lock); 73679d1c94cSFelix Fietkau 73788046b2cSFelix Fietkau int mt76_tx_status_skb_add(struct mt76_dev *dev, struct mt76_wcid *wcid, 73888046b2cSFelix Fietkau struct sk_buff *skb); 73988046b2cSFelix Fietkau struct sk_buff *mt76_tx_status_skb_get(struct mt76_dev *dev, 74079d1c94cSFelix Fietkau struct mt76_wcid *wcid, int pktid, 74179d1c94cSFelix Fietkau struct sk_buff_head *list); 74279d1c94cSFelix Fietkau void mt76_tx_status_skb_done(struct mt76_dev *dev, struct sk_buff *skb, 74379d1c94cSFelix Fietkau struct sk_buff_head *list); 74488046b2cSFelix Fietkau void mt76_tx_complete_skb(struct mt76_dev *dev, struct sk_buff *skb); 74579d1c94cSFelix Fietkau void mt76_tx_status_check(struct mt76_dev *dev, struct mt76_wcid *wcid, 74679d1c94cSFelix Fietkau bool flush); 747e28487eaSFelix Fietkau int mt76_sta_state(struct ieee80211_hw *hw, struct ieee80211_vif *vif, 748e28487eaSFelix Fietkau struct ieee80211_sta *sta, 749e28487eaSFelix Fietkau enum ieee80211_sta_state old_state, 750e28487eaSFelix Fietkau enum ieee80211_sta_state new_state); 75113f61dfcSLorenzo Bianconi void __mt76_sta_remove(struct mt76_dev *dev, struct ieee80211_vif *vif, 75213f61dfcSLorenzo Bianconi struct ieee80211_sta *sta); 75330ce7f44SFelix Fietkau 75482e1dd0fSStanislaw Gruszka struct ieee80211_sta *mt76_rx_convert(struct sk_buff *skb); 75582e1dd0fSStanislaw Gruszka 756ef13edc0SFelix Fietkau int mt76_get_min_avg_rssi(struct mt76_dev *dev); 757ef13edc0SFelix Fietkau 7589313faacSFelix Fietkau int mt76_get_txpower(struct ieee80211_hw *hw, struct ieee80211_vif *vif, 7599313faacSFelix Fietkau int *dbm); 7609313faacSFelix Fietkau 761e7173858SFelix Fietkau void mt76_csa_check(struct mt76_dev *dev); 762e7173858SFelix Fietkau void mt76_csa_finish(struct mt76_dev *dev); 763e7173858SFelix Fietkau 76487d53103SStanislaw Gruszka int mt76_set_tim(struct ieee80211_hw *hw, struct ieee80211_sta *sta, bool set); 765eadfd98fSLorenzo Bianconi void mt76_insert_ccmp_hdr(struct sk_buff *skb, u8 key_id); 766d2679d65SLorenzo Bianconi int mt76_get_rate(struct mt76_dev *dev, 767d2679d65SLorenzo Bianconi struct ieee80211_supported_band *sband, 768d2679d65SLorenzo Bianconi int idx, bool cck); 76987d53103SStanislaw Gruszka 77017f1de56SFelix Fietkau /* internal */ 77117f1de56SFelix Fietkau void mt76_tx_free(struct mt76_dev *dev); 772fcdd99ceSLorenzo Bianconi struct mt76_txwi_cache *mt76_get_txwi(struct mt76_dev *dev); 77317f1de56SFelix Fietkau void mt76_put_txwi(struct mt76_dev *dev, struct mt76_txwi_cache *t); 7749d9d738bSFelix Fietkau void mt76_rx_complete(struct mt76_dev *dev, struct sk_buff_head *frames, 77581e850efSLorenzo Bianconi struct napi_struct *napi); 77681e850efSLorenzo Bianconi void mt76_rx_poll_complete(struct mt76_dev *dev, enum mt76_rxq_id q, 77781e850efSLorenzo Bianconi struct napi_struct *napi); 778aee5b8cfSFelix Fietkau void mt76_rx_aggr_reorder(struct sk_buff *skb, struct sk_buff_head *frames); 77917f1de56SFelix Fietkau 780b40b15e1SLorenzo Bianconi /* usb */ 781b40b15e1SLorenzo Bianconi static inline bool mt76u_urb_error(struct urb *urb) 782b40b15e1SLorenzo Bianconi { 783b40b15e1SLorenzo Bianconi return urb->status && 784b40b15e1SLorenzo Bianconi urb->status != -ECONNRESET && 785b40b15e1SLorenzo Bianconi urb->status != -ESHUTDOWN && 786b40b15e1SLorenzo Bianconi urb->status != -ENOENT; 787b40b15e1SLorenzo Bianconi } 788b40b15e1SLorenzo Bianconi 789b40b15e1SLorenzo Bianconi /* Map hardware queues to usb endpoints */ 790b40b15e1SLorenzo Bianconi static inline u8 q2ep(u8 qid) 791b40b15e1SLorenzo Bianconi { 792b40b15e1SLorenzo Bianconi /* TODO: take management packets to queue 5 */ 793b40b15e1SLorenzo Bianconi return qid + 1; 794b40b15e1SLorenzo Bianconi } 795b40b15e1SLorenzo Bianconi 7965de4db8fSStanislaw Gruszka static inline int 797b63aa031SStanislaw Gruszka mt76u_bulk_msg(struct mt76_dev *dev, void *data, int len, int *actual_len, 798b63aa031SStanislaw Gruszka int timeout) 7995de4db8fSStanislaw Gruszka { 800112f980aSStanislaw Gruszka struct usb_device *udev = to_usb_device(dev->dev); 8015de4db8fSStanislaw Gruszka struct mt76_usb *usb = &dev->usb; 8025de4db8fSStanislaw Gruszka unsigned int pipe; 8035de4db8fSStanislaw Gruszka 804b63aa031SStanislaw Gruszka if (actual_len) 805b63aa031SStanislaw Gruszka pipe = usb_rcvbulkpipe(udev, usb->in_ep[MT_EP_IN_CMD_RESP]); 806b63aa031SStanislaw Gruszka else 8075de4db8fSStanislaw Gruszka pipe = usb_sndbulkpipe(udev, usb->out_ep[MT_EP_OUT_INBAND_CMD]); 808b63aa031SStanislaw Gruszka 809b63aa031SStanislaw Gruszka return usb_bulk_msg(udev, pipe, data, len, actual_len, timeout); 8105de4db8fSStanislaw Gruszka } 8115de4db8fSStanislaw Gruszka 812b40b15e1SLorenzo Bianconi int mt76u_vendor_request(struct mt76_dev *dev, u8 req, 813b40b15e1SLorenzo Bianconi u8 req_type, u16 val, u16 offset, 814b40b15e1SLorenzo Bianconi void *buf, size_t len); 815b40b15e1SLorenzo Bianconi void mt76u_single_wr(struct mt76_dev *dev, const u8 req, 816b40b15e1SLorenzo Bianconi const u16 offset, const u32 val); 817b40b15e1SLorenzo Bianconi int mt76u_init(struct mt76_dev *dev, struct usb_interface *intf); 818b40b15e1SLorenzo Bianconi int mt76u_alloc_queues(struct mt76_dev *dev); 81939d501d9SStanislaw Gruszka void mt76u_stop_tx(struct mt76_dev *dev); 82039d501d9SStanislaw Gruszka void mt76u_stop_rx(struct mt76_dev *dev); 82139d501d9SStanislaw Gruszka int mt76u_resume_rx(struct mt76_dev *dev); 822b40b15e1SLorenzo Bianconi void mt76u_queues_deinit(struct mt76_dev *dev); 823b40b15e1SLorenzo Bianconi 8249df0fab9SLorenzo Bianconi struct sk_buff * 8259df0fab9SLorenzo Bianconi mt76_mcu_msg_alloc(const void *data, int head_len, 8269df0fab9SLorenzo Bianconi int data_len, int tail_len); 827c07a49d4SLorenzo Bianconi void mt76_mcu_rx_event(struct mt76_dev *dev, struct sk_buff *skb); 828680abb25SLorenzo Bianconi struct sk_buff *mt76_mcu_get_response(struct mt76_dev *dev, 829680abb25SLorenzo Bianconi unsigned long expires); 8309df0fab9SLorenzo Bianconi 8319220f695SLorenzo Bianconi void mt76_set_irq_mask(struct mt76_dev *dev, u32 addr, u32 clear, u32 set); 8329220f695SLorenzo Bianconi 83317f1de56SFelix Fietkau #endif 834