xref: /linux/drivers/net/wireless/mediatek/mt76/mt76.h (revision c50d105aa7b289fd07f87a18642c261b31b7b5f5)
10e3d6777SRyder Lee /* SPDX-License-Identifier: ISC */
217f1de56SFelix Fietkau /*
317f1de56SFelix Fietkau  * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name>
417f1de56SFelix Fietkau  */
517f1de56SFelix Fietkau 
617f1de56SFelix Fietkau #ifndef __MT76_H
717f1de56SFelix Fietkau #define __MT76_H
817f1de56SFelix Fietkau 
917f1de56SFelix Fietkau #include <linux/kernel.h>
1017f1de56SFelix Fietkau #include <linux/io.h>
1117f1de56SFelix Fietkau #include <linux/spinlock.h>
1217f1de56SFelix Fietkau #include <linux/skbuff.h>
1317f1de56SFelix Fietkau #include <linux/leds.h>
14b40b15e1SLorenzo Bianconi #include <linux/usb.h>
15ef13edc0SFelix Fietkau #include <linux/average.h>
1617f1de56SFelix Fietkau #include <net/mac80211.h>
1717f1de56SFelix Fietkau #include "util.h"
18f0efa862SFelix Fietkau #include "testmode.h"
1917f1de56SFelix Fietkau 
2017f1de56SFelix Fietkau #define MT_TX_RING_SIZE     256
2117f1de56SFelix Fietkau #define MT_MCU_RING_SIZE    32
2217f1de56SFelix Fietkau #define MT_RX_BUF_SIZE      2048
232a92b08bSLorenzo Bianconi #define MT_SKB_HEAD_LEN     128
2417f1de56SFelix Fietkau 
2517f1de56SFelix Fietkau struct mt76_dev;
2696747a51SFelix Fietkau struct mt76_phy;
27469d4818SLorenzo Bianconi struct mt76_wcid;
2817f1de56SFelix Fietkau 
296da5a291SStanislaw Gruszka struct mt76_reg_pair {
306da5a291SStanislaw Gruszka 	u32 reg;
316da5a291SStanislaw Gruszka 	u32 value;
326da5a291SStanislaw Gruszka };
336da5a291SStanislaw Gruszka 
34c50479faSStanislaw Gruszka enum mt76_bus_type {
35c50479faSStanislaw Gruszka 	MT76_BUS_MMIO,
36c50479faSStanislaw Gruszka 	MT76_BUS_USB,
37d39b52e3SSean Wang 	MT76_BUS_SDIO,
38c50479faSStanislaw Gruszka };
39c50479faSStanislaw Gruszka 
4017f1de56SFelix Fietkau struct mt76_bus_ops {
4117f1de56SFelix Fietkau 	u32 (*rr)(struct mt76_dev *dev, u32 offset);
4217f1de56SFelix Fietkau 	void (*wr)(struct mt76_dev *dev, u32 offset, u32 val);
4317f1de56SFelix Fietkau 	u32 (*rmw)(struct mt76_dev *dev, u32 offset, u32 mask, u32 val);
4435e4ebeaSLorenzo Bianconi 	void (*write_copy)(struct mt76_dev *dev, u32 offset, const void *data,
4535e4ebeaSLorenzo Bianconi 			   int len);
4635e4ebeaSLorenzo Bianconi 	void (*read_copy)(struct mt76_dev *dev, u32 offset, void *data,
4717f1de56SFelix Fietkau 			  int len);
486da5a291SStanislaw Gruszka 	int (*wr_rp)(struct mt76_dev *dev, u32 base,
496da5a291SStanislaw Gruszka 		     const struct mt76_reg_pair *rp, int len);
506da5a291SStanislaw Gruszka 	int (*rd_rp)(struct mt76_dev *dev, u32 base,
516da5a291SStanislaw Gruszka 		     struct mt76_reg_pair *rp, int len);
52c50479faSStanislaw Gruszka 	enum mt76_bus_type type;
5317f1de56SFelix Fietkau };
5417f1de56SFelix Fietkau 
5561c51a74SLorenzo Bianconi #define mt76_is_usb(dev) ((dev)->bus->type == MT76_BUS_USB)
5661c51a74SLorenzo Bianconi #define mt76_is_mmio(dev) ((dev)->bus->type == MT76_BUS_MMIO)
57d39b52e3SSean Wang #define mt76_is_sdio(dev) ((dev)->bus->type == MT76_BUS_SDIO)
58c50479faSStanislaw Gruszka 
5917f1de56SFelix Fietkau enum mt76_txq_id {
6017f1de56SFelix Fietkau 	MT_TXQ_VO = IEEE80211_AC_VO,
6117f1de56SFelix Fietkau 	MT_TXQ_VI = IEEE80211_AC_VI,
6217f1de56SFelix Fietkau 	MT_TXQ_BE = IEEE80211_AC_BE,
6317f1de56SFelix Fietkau 	MT_TXQ_BK = IEEE80211_AC_BK,
6417f1de56SFelix Fietkau 	MT_TXQ_PSD,
6517f1de56SFelix Fietkau 	MT_TXQ_MCU,
66d3377b78SRyder Lee 	MT_TXQ_MCU_WA,
6717f1de56SFelix Fietkau 	MT_TXQ_BEACON,
6817f1de56SFelix Fietkau 	MT_TXQ_CAB,
6904b8e659SRyder Lee 	MT_TXQ_FWDL,
7017f1de56SFelix Fietkau 	__MT_TXQ_MAX
7117f1de56SFelix Fietkau };
7217f1de56SFelix Fietkau 
7317f1de56SFelix Fietkau enum mt76_rxq_id {
7417f1de56SFelix Fietkau 	MT_RXQ_MAIN,
7517f1de56SFelix Fietkau 	MT_RXQ_MCU,
76d3377b78SRyder Lee 	MT_RXQ_MCU_WA,
7717f1de56SFelix Fietkau 	__MT_RXQ_MAX
7817f1de56SFelix Fietkau };
7917f1de56SFelix Fietkau 
8017f1de56SFelix Fietkau struct mt76_queue_buf {
8117f1de56SFelix Fietkau 	dma_addr_t addr;
8227d5c528SFelix Fietkau 	u16 len;
8327d5c528SFelix Fietkau 	bool skip_unmap;
8417f1de56SFelix Fietkau };
8517f1de56SFelix Fietkau 
86b5903c47SLorenzo Bianconi struct mt76_tx_info {
87b5903c47SLorenzo Bianconi 	struct mt76_queue_buf buf[32];
88cfaae9e6SLorenzo Bianconi 	struct sk_buff *skb;
89b5903c47SLorenzo Bianconi 	int nbuf;
90b5903c47SLorenzo Bianconi 	u32 info;
91b5903c47SLorenzo Bianconi };
92b5903c47SLorenzo Bianconi 
9317f1de56SFelix Fietkau struct mt76_queue_entry {
9417f1de56SFelix Fietkau 	union {
9517f1de56SFelix Fietkau 		void *buf;
9617f1de56SFelix Fietkau 		struct sk_buff *skb;
9717f1de56SFelix Fietkau 	};
98b40b15e1SLorenzo Bianconi 	union {
9917f1de56SFelix Fietkau 		struct mt76_txwi_cache *txwi;
100d7d4ea9aSStanislaw Gruszka 		struct urb *urb;
101d39b52e3SSean Wang 		int buf_sz;
102b40b15e1SLorenzo Bianconi 	};
103d290c121SLorenzo Bianconi 	enum mt76_txq_id qid;
1047bd0650bSLorenzo Bianconi 	bool skip_buf0:1;
10527d5c528SFelix Fietkau 	bool skip_buf1:1;
1067bd0650bSLorenzo Bianconi 	bool schedule:1;
1077bd0650bSLorenzo Bianconi 	bool done:1;
10817f1de56SFelix Fietkau };
10917f1de56SFelix Fietkau 
11017f1de56SFelix Fietkau struct mt76_queue_regs {
11117f1de56SFelix Fietkau 	u32 desc_base;
11217f1de56SFelix Fietkau 	u32 ring_size;
11317f1de56SFelix Fietkau 	u32 cpu_idx;
11417f1de56SFelix Fietkau 	u32 dma_idx;
11517f1de56SFelix Fietkau } __packed __aligned(4);
11617f1de56SFelix Fietkau 
11717f1de56SFelix Fietkau struct mt76_queue {
11817f1de56SFelix Fietkau 	struct mt76_queue_regs __iomem *regs;
11917f1de56SFelix Fietkau 
12017f1de56SFelix Fietkau 	spinlock_t lock;
12117f1de56SFelix Fietkau 	struct mt76_queue_entry *entry;
12217f1de56SFelix Fietkau 	struct mt76_desc *desc;
12317f1de56SFelix Fietkau 
124b40b15e1SLorenzo Bianconi 	u16 first;
12517f1de56SFelix Fietkau 	u16 head;
12617f1de56SFelix Fietkau 	u16 tail;
12717f1de56SFelix Fietkau 	int ndesc;
12817f1de56SFelix Fietkau 	int queued;
12917f1de56SFelix Fietkau 	int buf_size;
130cd44bc40SLorenzo Bianconi 	bool stopped;
13117f1de56SFelix Fietkau 
13217f1de56SFelix Fietkau 	u8 buf_offset;
13317f1de56SFelix Fietkau 	u8 hw_idx;
13417f1de56SFelix Fietkau 
13517f1de56SFelix Fietkau 	dma_addr_t desc_dma;
13617f1de56SFelix Fietkau 	struct sk_buff *rx_head;
137c12128ceSFelix Fietkau 	struct page_frag_cache rx_page;
13817f1de56SFelix Fietkau };
13917f1de56SFelix Fietkau 
140af005f26SLorenzo Bianconi struct mt76_sw_queue {
141af005f26SLorenzo Bianconi 	struct mt76_queue *q;
142af005f26SLorenzo Bianconi 
143af005f26SLorenzo Bianconi 	struct list_head swq;
144af005f26SLorenzo Bianconi 	int swq_queued;
145af005f26SLorenzo Bianconi };
146af005f26SLorenzo Bianconi 
147db0f04f3SLorenzo Bianconi struct mt76_mcu_ops {
148bb31a80eSLorenzo Bianconi 	u32 headroom;
149bb31a80eSLorenzo Bianconi 	u32 tailroom;
150bb31a80eSLorenzo Bianconi 
151a74d6336SStanislaw Gruszka 	int (*mcu_send_msg)(struct mt76_dev *dev, int cmd, const void *data,
152a74d6336SStanislaw Gruszka 			    int len, bool wait_resp);
153f4d45fe2SLorenzo Bianconi 	int (*mcu_skb_send_msg)(struct mt76_dev *dev, struct sk_buff *skb,
154f4d45fe2SLorenzo Bianconi 				int cmd, bool wait_resp);
155d39b52e3SSean Wang 	u32 (*mcu_rr)(struct mt76_dev *dev, u32 offset);
156d39b52e3SSean Wang 	void (*mcu_wr)(struct mt76_dev *dev, u32 offset, u32 val);
1576da5a291SStanislaw Gruszka 	int (*mcu_wr_rp)(struct mt76_dev *dev, u32 base,
1586da5a291SStanislaw Gruszka 			 const struct mt76_reg_pair *rp, int len);
1596da5a291SStanislaw Gruszka 	int (*mcu_rd_rp)(struct mt76_dev *dev, u32 base,
1606da5a291SStanislaw Gruszka 			 struct mt76_reg_pair *rp, int len);
16100496042SFelix Fietkau 	int (*mcu_restart)(struct mt76_dev *dev);
162db0f04f3SLorenzo Bianconi };
163db0f04f3SLorenzo Bianconi 
16417f1de56SFelix Fietkau struct mt76_queue_ops {
16517f1de56SFelix Fietkau 	int (*init)(struct mt76_dev *dev);
16617f1de56SFelix Fietkau 
167b1bfbe70SLorenzo Bianconi 	int (*alloc)(struct mt76_dev *dev, struct mt76_queue *q,
168b1bfbe70SLorenzo Bianconi 		     int idx, int n_desc, int bufsize,
169b1bfbe70SLorenzo Bianconi 		     u32 ring_base);
17017f1de56SFelix Fietkau 
17189a37842SLorenzo Bianconi 	int (*tx_queue_skb)(struct mt76_dev *dev, enum mt76_txq_id qid,
172469d4818SLorenzo Bianconi 			    struct sk_buff *skb, struct mt76_wcid *wcid,
173469d4818SLorenzo Bianconi 			    struct ieee80211_sta *sta);
174469d4818SLorenzo Bianconi 
1755ed31128SLorenzo Bianconi 	int (*tx_queue_skb_raw)(struct mt76_dev *dev, enum mt76_txq_id qid,
1765ed31128SLorenzo Bianconi 				struct sk_buff *skb, u32 tx_info);
1775ed31128SLorenzo Bianconi 
17817f1de56SFelix Fietkau 	void *(*dequeue)(struct mt76_dev *dev, struct mt76_queue *q, bool flush,
17917f1de56SFelix Fietkau 			 int *len, u32 *info, bool *more);
18017f1de56SFelix Fietkau 
18117f1de56SFelix Fietkau 	void (*rx_reset)(struct mt76_dev *dev, enum mt76_rxq_id qid);
18217f1de56SFelix Fietkau 
18317f1de56SFelix Fietkau 	void (*tx_cleanup)(struct mt76_dev *dev, enum mt76_txq_id qid,
18417f1de56SFelix Fietkau 			   bool flush);
18517f1de56SFelix Fietkau 
18617f1de56SFelix Fietkau 	void (*kick)(struct mt76_dev *dev, struct mt76_queue *q);
18717f1de56SFelix Fietkau };
18817f1de56SFelix Fietkau 
189d71ef286SFelix Fietkau enum mt76_wcid_flags {
190d71ef286SFelix Fietkau 	MT_WCID_FLAG_CHECK_PS,
191d71ef286SFelix Fietkau 	MT_WCID_FLAG_PS,
192d71ef286SFelix Fietkau };
193d71ef286SFelix Fietkau 
19449e649c3SRyder Lee #define MT76_N_WCIDS 288
19536404c06SStanislaw Gruszka 
196e394b575SFelix Fietkau /* stored in ieee80211_tx_info::hw_queue */
197e394b575SFelix Fietkau #define MT_TX_HW_QUEUE_EXT_PHY		BIT(3)
198e394b575SFelix Fietkau 
199ef13edc0SFelix Fietkau DECLARE_EWMA(signal, 10, 8);
200ef13edc0SFelix Fietkau 
201db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_RATE		GENMASK(15, 0)
202db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_NSS		GENMASK(17, 16)
203db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_TXPWR_ADJ	GENMASK(25, 18)
204db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_SET		BIT(31)
205db9f11d3SFelix Fietkau 
20617f1de56SFelix Fietkau struct mt76_wcid {
207aee5b8cfSFelix Fietkau 	struct mt76_rx_tid __rcu *aggr[IEEE80211_NUM_TIDS];
208aee5b8cfSFelix Fietkau 
209d71ef286SFelix Fietkau 	unsigned long flags;
210d71ef286SFelix Fietkau 
211ef13edc0SFelix Fietkau 	struct ewma_signal rssi;
212ef13edc0SFelix Fietkau 	int inactive_count;
213ef13edc0SFelix Fietkau 
21449e649c3SRyder Lee 	u16 idx;
21517f1de56SFelix Fietkau 	u8 hw_key_idx;
21617f1de56SFelix Fietkau 
2179c68a57bSFelix Fietkau 	u8 sta:1;
218c7d2d631SFelix Fietkau 	u8 ext_phy:1;
2199c68a57bSFelix Fietkau 
22030ce7f44SFelix Fietkau 	u8 rx_check_pn;
22130ce7f44SFelix Fietkau 	u8 rx_key_pn[IEEE80211_NUM_TIDS][6];
22201cfc1b4SLorenzo Bianconi 	u16 cipher;
22330ce7f44SFelix Fietkau 
224db9f11d3SFelix Fietkau 	u32 tx_info;
22523405236SFelix Fietkau 	bool sw_iv;
22688046b2cSFelix Fietkau 
22788046b2cSFelix Fietkau 	u8 packet_id;
22817f1de56SFelix Fietkau };
22917f1de56SFelix Fietkau 
23017f1de56SFelix Fietkau struct mt76_txq {
231af005f26SLorenzo Bianconi 	struct mt76_sw_queue *swq;
23217f1de56SFelix Fietkau 	struct mt76_wcid *wcid;
23317f1de56SFelix Fietkau 
23417f1de56SFelix Fietkau 	struct sk_buff_head retry_q;
23517f1de56SFelix Fietkau 
23617f1de56SFelix Fietkau 	u16 agg_ssn;
23717f1de56SFelix Fietkau 	bool send_bar;
23817f1de56SFelix Fietkau 	bool aggr;
23917f1de56SFelix Fietkau };
24017f1de56SFelix Fietkau 
24117f1de56SFelix Fietkau struct mt76_txwi_cache {
24217f1de56SFelix Fietkau 	struct list_head list;
243f3950a41SLorenzo Bianconi 	dma_addr_t dma_addr;
2446ca66722SLorenzo Bianconi 
2456ca66722SLorenzo Bianconi 	struct sk_buff *skb;
24617f1de56SFelix Fietkau };
24717f1de56SFelix Fietkau 
248aee5b8cfSFelix Fietkau struct mt76_rx_tid {
249aee5b8cfSFelix Fietkau 	struct rcu_head rcu_head;
250aee5b8cfSFelix Fietkau 
251aee5b8cfSFelix Fietkau 	struct mt76_dev *dev;
252aee5b8cfSFelix Fietkau 
253aee5b8cfSFelix Fietkau 	spinlock_t lock;
254aee5b8cfSFelix Fietkau 	struct delayed_work reorder_work;
255aee5b8cfSFelix Fietkau 
256aee5b8cfSFelix Fietkau 	u16 head;
2577c4f744dSRyder Lee 	u16 size;
2587c4f744dSRyder Lee 	u16 nframes;
259aee5b8cfSFelix Fietkau 
260e7ec563eSMarkus Theil 	u8 num;
261e7ec563eSMarkus Theil 
262aee5b8cfSFelix Fietkau 	u8 started:1, stopped:1, timer_pending:1;
263aee5b8cfSFelix Fietkau 
264aee5b8cfSFelix Fietkau 	struct sk_buff *reorder_buf[];
265aee5b8cfSFelix Fietkau };
266aee5b8cfSFelix Fietkau 
26788046b2cSFelix Fietkau #define MT_TX_CB_DMA_DONE		BIT(0)
26888046b2cSFelix Fietkau #define MT_TX_CB_TXS_DONE		BIT(1)
26988046b2cSFelix Fietkau #define MT_TX_CB_TXS_FAILED		BIT(2)
27088046b2cSFelix Fietkau 
2718548c6ebSFelix Fietkau #define MT_PACKET_ID_MASK		GENMASK(6, 0)
272013b2dffSFelix Fietkau #define MT_PACKET_ID_NO_ACK		0
273013b2dffSFelix Fietkau #define MT_PACKET_ID_NO_SKB		1
274013b2dffSFelix Fietkau #define MT_PACKET_ID_FIRST		2
2758548c6ebSFelix Fietkau #define MT_PACKET_ID_HAS_RATE		BIT(7)
27688046b2cSFelix Fietkau 
27788046b2cSFelix Fietkau #define MT_TX_STATUS_SKB_TIMEOUT	HZ
27888046b2cSFelix Fietkau 
27988046b2cSFelix Fietkau struct mt76_tx_cb {
28088046b2cSFelix Fietkau 	unsigned long jiffies;
28149e649c3SRyder Lee 	u16 wcid;
28288046b2cSFelix Fietkau 	u8 pktid;
28388046b2cSFelix Fietkau 	u8 flags;
28488046b2cSFelix Fietkau };
28588046b2cSFelix Fietkau 
28617f1de56SFelix Fietkau enum {
28717f1de56SFelix Fietkau 	MT76_STATE_INITIALIZED,
28817f1de56SFelix Fietkau 	MT76_STATE_RUNNING,
28987e022deSStanislaw Gruszka 	MT76_STATE_MCU_RUNNING,
29017f1de56SFelix Fietkau 	MT76_SCANNING,
291fcdfc29eSLorenzo Bianconi 	MT76_HW_SCANNING,
29220305f98SLorenzo Bianconi 	MT76_HW_SCHED_SCANNING,
293fd6c2dfaSFelix Fietkau 	MT76_RESTART,
29417f1de56SFelix Fietkau 	MT76_RESET,
29561c4fa72SFelix Fietkau 	MT76_MCU_RESET,
296b40b15e1SLorenzo Bianconi 	MT76_REMOVED,
297b40b15e1SLorenzo Bianconi 	MT76_READING_STATS,
298eb99cc95SLorenzo Bianconi 	MT76_STATE_POWER_OFF,
299c6bf2010SLorenzo Bianconi 	MT76_STATE_SUSPEND,
3007307f296SLorenzo Bianconi 	MT76_STATE_ROC,
30108523a2aSLorenzo Bianconi 	MT76_STATE_PM,
30217f1de56SFelix Fietkau };
30317f1de56SFelix Fietkau 
30417f1de56SFelix Fietkau struct mt76_hw_cap {
30517f1de56SFelix Fietkau 	bool has_2ghz;
30617f1de56SFelix Fietkau 	bool has_5ghz;
30717f1de56SFelix Fietkau };
30817f1de56SFelix Fietkau 
3099ec0b821SFelix Fietkau #define MT_DRV_TXWI_NO_FREE		BIT(0)
3109ec0b821SFelix Fietkau #define MT_DRV_TX_ALIGNED4_SKBS		BIT(1)
3115ce09c1aSFelix Fietkau #define MT_DRV_SW_RX_AIRTIME		BIT(2)
31294d4d076SLorenzo Bianconi #define MT_DRV_RX_DMA_HDR		BIT(3)
313d3c82998SLorenzo Bianconi #define MT_DRV_HW_MGMT_TXQ		BIT(4)
3146ca66722SLorenzo Bianconi 
31517f1de56SFelix Fietkau struct mt76_driver_ops {
3169ec0b821SFelix Fietkau 	u32 drv_flags;
317ea565833SFelix Fietkau 	u32 survey_flags;
31817f1de56SFelix Fietkau 	u16 txwi_size;
31917f1de56SFelix Fietkau 
32017f1de56SFelix Fietkau 	void (*update_survey)(struct mt76_dev *dev);
32117f1de56SFelix Fietkau 
32217f1de56SFelix Fietkau 	int (*tx_prepare_skb)(struct mt76_dev *dev, void *txwi_ptr,
323cfaae9e6SLorenzo Bianconi 			      enum mt76_txq_id qid, struct mt76_wcid *wcid,
324b5903c47SLorenzo Bianconi 			      struct ieee80211_sta *sta,
325b5903c47SLorenzo Bianconi 			      struct mt76_tx_info *tx_info);
32617f1de56SFelix Fietkau 
327e226ba2eSLorenzo Bianconi 	void (*tx_complete_skb)(struct mt76_dev *dev, enum mt76_txq_id qid,
328e226ba2eSLorenzo Bianconi 				struct mt76_queue_entry *e);
32917f1de56SFelix Fietkau 
330b40b15e1SLorenzo Bianconi 	bool (*tx_status_data)(struct mt76_dev *dev, u8 *update);
331b40b15e1SLorenzo Bianconi 
33217f1de56SFelix Fietkau 	void (*rx_skb)(struct mt76_dev *dev, enum mt76_rxq_id q,
33317f1de56SFelix Fietkau 		       struct sk_buff *skb);
33417f1de56SFelix Fietkau 
33517f1de56SFelix Fietkau 	void (*rx_poll_complete)(struct mt76_dev *dev, enum mt76_rxq_id q);
336d71ef286SFelix Fietkau 
337d71ef286SFelix Fietkau 	void (*sta_ps)(struct mt76_dev *dev, struct ieee80211_sta *sta,
338d71ef286SFelix Fietkau 		       bool ps);
339e28487eaSFelix Fietkau 
340e28487eaSFelix Fietkau 	int (*sta_add)(struct mt76_dev *dev, struct ieee80211_vif *vif,
341e28487eaSFelix Fietkau 		       struct ieee80211_sta *sta);
342e28487eaSFelix Fietkau 
3439c193de5SFelix Fietkau 	void (*sta_assoc)(struct mt76_dev *dev, struct ieee80211_vif *vif,
3449c193de5SFelix Fietkau 			  struct ieee80211_sta *sta);
3459c193de5SFelix Fietkau 
346e28487eaSFelix Fietkau 	void (*sta_remove)(struct mt76_dev *dev, struct ieee80211_vif *vif,
347e28487eaSFelix Fietkau 			   struct ieee80211_sta *sta);
34817f1de56SFelix Fietkau };
34917f1de56SFelix Fietkau 
35017f1de56SFelix Fietkau struct mt76_channel_state {
35117f1de56SFelix Fietkau 	u64 cc_active;
35217f1de56SFelix Fietkau 	u64 cc_busy;
3536bfa6e38SLorenzo Bianconi 	u64 cc_rx;
3545ce09c1aSFelix Fietkau 	u64 cc_bss_rx;
355ea565833SFelix Fietkau 	u64 cc_tx;
356e5051965SFelix Fietkau 
357e5051965SFelix Fietkau 	s8 noise;
35817f1de56SFelix Fietkau };
35917f1de56SFelix Fietkau 
36017f1de56SFelix Fietkau struct mt76_sband {
36117f1de56SFelix Fietkau 	struct ieee80211_supported_band sband;
36217f1de56SFelix Fietkau 	struct mt76_channel_state *chan;
36317f1de56SFelix Fietkau };
36417f1de56SFelix Fietkau 
365b6862effSLorenzo Bianconi struct mt76_rate_power {
366b6862effSLorenzo Bianconi 	union {
367b6862effSLorenzo Bianconi 		struct {
368b6862effSLorenzo Bianconi 			s8 cck[4];
369b6862effSLorenzo Bianconi 			s8 ofdm[8];
370b6862effSLorenzo Bianconi 			s8 stbc[10];
371b6862effSLorenzo Bianconi 			s8 ht[16];
372b6862effSLorenzo Bianconi 			s8 vht[10];
373b6862effSLorenzo Bianconi 		};
374b6862effSLorenzo Bianconi 		s8 all[48];
375b6862effSLorenzo Bianconi 	};
376b6862effSLorenzo Bianconi };
377b6862effSLorenzo Bianconi 
378b40b15e1SLorenzo Bianconi /* addr req mask */
379b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_EEPROM	BIT(31)
380b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_CFG	BIT(30)
381b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_MASK	(MT_VEND_TYPE_EEPROM | MT_VEND_TYPE_CFG)
382b40b15e1SLorenzo Bianconi 
383b40b15e1SLorenzo Bianconi #define MT_VEND_ADDR(type, n)	(MT_VEND_TYPE_##type | (n))
384b40b15e1SLorenzo Bianconi enum mt_vendor_req {
385b40b15e1SLorenzo Bianconi 	MT_VEND_DEV_MODE =	0x1,
386b40b15e1SLorenzo Bianconi 	MT_VEND_WRITE =		0x2,
3871e816c65SLorenzo Bianconi 	MT_VEND_POWER_ON =	0x4,
388b40b15e1SLorenzo Bianconi 	MT_VEND_MULTI_WRITE =	0x6,
389b40b15e1SLorenzo Bianconi 	MT_VEND_MULTI_READ =	0x7,
390b40b15e1SLorenzo Bianconi 	MT_VEND_READ_EEPROM =	0x9,
391b40b15e1SLorenzo Bianconi 	MT_VEND_WRITE_FCE =	0x42,
392b40b15e1SLorenzo Bianconi 	MT_VEND_WRITE_CFG =	0x46,
393b40b15e1SLorenzo Bianconi 	MT_VEND_READ_CFG =	0x47,
3941e816c65SLorenzo Bianconi 	MT_VEND_READ_EXT =	0x63,
3951e816c65SLorenzo Bianconi 	MT_VEND_WRITE_EXT =	0x66,
396d0846f08SSean Wang 	MT_VEND_FEATURE_SET =	0x91,
397b40b15e1SLorenzo Bianconi };
398b40b15e1SLorenzo Bianconi 
399b40b15e1SLorenzo Bianconi enum mt76u_in_ep {
400b40b15e1SLorenzo Bianconi 	MT_EP_IN_PKT_RX,
401b40b15e1SLorenzo Bianconi 	MT_EP_IN_CMD_RESP,
402b40b15e1SLorenzo Bianconi 	__MT_EP_IN_MAX,
403b40b15e1SLorenzo Bianconi };
404b40b15e1SLorenzo Bianconi 
405b40b15e1SLorenzo Bianconi enum mt76u_out_ep {
406b40b15e1SLorenzo Bianconi 	MT_EP_OUT_INBAND_CMD,
407b40b15e1SLorenzo Bianconi 	MT_EP_OUT_AC_BE,
40823cb16d2SLorenzo Bianconi 	MT_EP_OUT_AC_BK,
409b40b15e1SLorenzo Bianconi 	MT_EP_OUT_AC_VI,
410b40b15e1SLorenzo Bianconi 	MT_EP_OUT_AC_VO,
411b40b15e1SLorenzo Bianconi 	MT_EP_OUT_HCCA,
412b40b15e1SLorenzo Bianconi 	__MT_EP_OUT_MAX,
413b40b15e1SLorenzo Bianconi };
414b40b15e1SLorenzo Bianconi 
41509872957SLorenzo Bianconi struct mt76_mcu {
41609872957SLorenzo Bianconi 	struct mutex mutex;
41709872957SLorenzo Bianconi 	u32 msg_seq;
41809872957SLorenzo Bianconi 
41909872957SLorenzo Bianconi 	struct sk_buff_head res_q;
42009872957SLorenzo Bianconi 	wait_queue_head_t wait;
42109872957SLorenzo Bianconi };
42209872957SLorenzo Bianconi 
42314663f0cSLorenzo Bianconi #define MT_TX_SG_MAX_SIZE	8
424972c5981SSean Wang #define MT_RX_SG_MAX_SIZE	4
425b40b15e1SLorenzo Bianconi #define MT_NUM_TX_ENTRIES	256
426b40b15e1SLorenzo Bianconi #define MT_NUM_RX_ENTRIES	128
427b40b15e1SLorenzo Bianconi #define MCU_RESP_URB_SIZE	1024
428b40b15e1SLorenzo Bianconi struct mt76_usb {
429b40b15e1SLorenzo Bianconi 	struct mutex usb_ctrl_mtx;
430a6bfb6d1SStanislaw Gruszka 	u8 *data;
431a6bfb6d1SStanislaw Gruszka 	u16 data_len;
432b40b15e1SLorenzo Bianconi 
433b40b15e1SLorenzo Bianconi 	struct tasklet_struct rx_tasklet;
434284efb47SLorenzo Bianconi 	struct work_struct stat_work;
435b40b15e1SLorenzo Bianconi 
436b40b15e1SLorenzo Bianconi 	u8 out_ep[__MT_EP_OUT_MAX];
437b40b15e1SLorenzo Bianconi 	u8 in_ep[__MT_EP_IN_MAX];
43863a7de5dSLorenzo Bianconi 	bool sg_en;
439b40b15e1SLorenzo Bianconi 
440b40b15e1SLorenzo Bianconi 	struct mt76u_mcu {
441a18a494fSStanislaw Gruszka 		u8 *data;
442851ab66eSLorenzo Bianconi 		/* multiple reads */
443851ab66eSLorenzo Bianconi 		struct mt76_reg_pair *rp;
444851ab66eSLorenzo Bianconi 		int rp_len;
445851ab66eSLorenzo Bianconi 		u32 base;
446851ab66eSLorenzo Bianconi 		bool burst;
447b40b15e1SLorenzo Bianconi 	} mcu;
448b40b15e1SLorenzo Bianconi };
449b40b15e1SLorenzo Bianconi 
450d39b52e3SSean Wang struct mt76_sdio {
451974327a4SLorenzo Bianconi 	struct workqueue_struct *txrx_wq;
4524d59f8c9SLorenzo Bianconi 	struct {
4534d59f8c9SLorenzo Bianconi 		struct work_struct xmit_work;
4544d59f8c9SLorenzo Bianconi 		struct work_struct status_work;
4554d59f8c9SLorenzo Bianconi 	} tx;
4564d59f8c9SLorenzo Bianconi 	struct {
4574d59f8c9SLorenzo Bianconi 		struct work_struct recv_work;
4584d59f8c9SLorenzo Bianconi 		struct work_struct net_work;
4594d59f8c9SLorenzo Bianconi 	} rx;
460d74fda4cSLorenzo Bianconi 
461d74fda4cSLorenzo Bianconi 	struct work_struct stat_work;
462974327a4SLorenzo Bianconi 
463d39b52e3SSean Wang 	struct sdio_func *func;
464d39b52e3SSean Wang 
465d39b52e3SSean Wang 	struct {
466d39b52e3SSean Wang 		struct mutex lock;
467d39b52e3SSean Wang 		int pse_data_quota;
468d39b52e3SSean Wang 		int ple_data_quota;
469d39b52e3SSean Wang 		int pse_mcu_quota;
470d39b52e3SSean Wang 		int deficit;
471d39b52e3SSean Wang 	} sched;
472d39b52e3SSean Wang };
473d39b52e3SSean Wang 
474f7bbb80fSLorenzo Bianconi struct mt76_mmio {
47527db1ad1SLorenzo Bianconi 	void __iomem *regs;
476957068c2SLorenzo Bianconi 	spinlock_t irq_lock;
477957068c2SLorenzo Bianconi 	u32 irqmask;
478f7bbb80fSLorenzo Bianconi };
479f7bbb80fSLorenzo Bianconi 
4805ce09c1aSFelix Fietkau struct mt76_rx_status {
4815ce09c1aSFelix Fietkau 	union {
4825ce09c1aSFelix Fietkau 		struct mt76_wcid *wcid;
48349e649c3SRyder Lee 		u16 wcid_idx;
4845ce09c1aSFelix Fietkau 	};
4855ce09c1aSFelix Fietkau 
4865ce09c1aSFelix Fietkau 	unsigned long reorder_time;
4875ce09c1aSFelix Fietkau 
4885ce09c1aSFelix Fietkau 	u32 ampdu_ref;
4895ce09c1aSFelix Fietkau 
4905ce09c1aSFelix Fietkau 	u8 iv[6];
4915ce09c1aSFelix Fietkau 
492bfc394ddSFelix Fietkau 	u8 ext_phy:1;
4935ce09c1aSFelix Fietkau 	u8 aggr:1;
4945ce09c1aSFelix Fietkau 	u8 tid;
4955ce09c1aSFelix Fietkau 	u16 seqno;
4965ce09c1aSFelix Fietkau 
4975ce09c1aSFelix Fietkau 	u16 freq;
4985ce09c1aSFelix Fietkau 	u32 flag;
4995ce09c1aSFelix Fietkau 	u8 enc_flags;
500af4a2f2fSRyder Lee 	u8 encoding:2, bw:3, he_ru:3;
501af4a2f2fSRyder Lee 	u8 he_gi:2, he_dcm:1;
5025ce09c1aSFelix Fietkau 	u8 rate_idx;
5035ce09c1aSFelix Fietkau 	u8 nss;
5045ce09c1aSFelix Fietkau 	u8 band;
5055ce09c1aSFelix Fietkau 	s8 signal;
5065ce09c1aSFelix Fietkau 	u8 chains;
5075ce09c1aSFelix Fietkau 	s8 chain_signal[IEEE80211_MAX_CHAINS];
5085ce09c1aSFelix Fietkau };
5095ce09c1aSFelix Fietkau 
510f0efa862SFelix Fietkau struct mt76_testmode_ops {
511f0efa862SFelix Fietkau 	int (*set_state)(struct mt76_dev *dev, enum mt76_testmode_state state);
512f0efa862SFelix Fietkau 	int (*set_params)(struct mt76_dev *dev, struct nlattr **tb,
513f0efa862SFelix Fietkau 			  enum mt76_testmode_state new_state);
514f0efa862SFelix Fietkau 	int (*dump_stats)(struct mt76_dev *dev, struct sk_buff *msg);
515f0efa862SFelix Fietkau };
516f0efa862SFelix Fietkau 
517f0efa862SFelix Fietkau struct mt76_testmode_data {
518f0efa862SFelix Fietkau 	enum mt76_testmode_state state;
519f0efa862SFelix Fietkau 
520f0efa862SFelix Fietkau 	u32 param_set[DIV_ROUND_UP(NUM_MT76_TM_ATTRS, 32)];
521f0efa862SFelix Fietkau 	struct sk_buff *tx_skb;
522f0efa862SFelix Fietkau 
523f0efa862SFelix Fietkau 	u32 tx_count;
524f0efa862SFelix Fietkau 	u16 tx_msdu_len;
525f0efa862SFelix Fietkau 
526f0efa862SFelix Fietkau 	u8 tx_rate_mode;
527f0efa862SFelix Fietkau 	u8 tx_rate_idx;
528f0efa862SFelix Fietkau 	u8 tx_rate_nss;
529f0efa862SFelix Fietkau 	u8 tx_rate_sgi;
530f0efa862SFelix Fietkau 	u8 tx_rate_ldpc;
531f0efa862SFelix Fietkau 
532f0efa862SFelix Fietkau 	u8 tx_antenna_mask;
533f0efa862SFelix Fietkau 
534f0efa862SFelix Fietkau 	u32 freq_offset;
535f0efa862SFelix Fietkau 
536f0efa862SFelix Fietkau 	u8 tx_power[4];
537f0efa862SFelix Fietkau 	u8 tx_power_control;
538f0efa862SFelix Fietkau 
539f0efa862SFelix Fietkau 	const char *mtd_name;
540f0efa862SFelix Fietkau 	u32 mtd_offset;
541f0efa862SFelix Fietkau 
542f0efa862SFelix Fietkau 	u32 tx_pending;
543f0efa862SFelix Fietkau 	u32 tx_queued;
544f0efa862SFelix Fietkau 	u32 tx_done;
545f0efa862SFelix Fietkau 	struct {
546f0efa862SFelix Fietkau 		u64 packets[__MT_RXQ_MAX];
547f0efa862SFelix Fietkau 		u64 fcs_error[__MT_RXQ_MAX];
548f0efa862SFelix Fietkau 	} rx_stats;
549f0efa862SFelix Fietkau };
550f0efa862SFelix Fietkau 
551ac24dd35SFelix Fietkau struct mt76_phy {
552ac24dd35SFelix Fietkau 	struct ieee80211_hw *hw;
553ac24dd35SFelix Fietkau 	struct mt76_dev *dev;
554a3d01038SFelix Fietkau 	void *priv;
55596747a51SFelix Fietkau 
556011849e0SFelix Fietkau 	unsigned long state;
557011849e0SFelix Fietkau 
55896747a51SFelix Fietkau 	struct cfg80211_chan_def chandef;
55996747a51SFelix Fietkau 	struct ieee80211_channel *main_chan;
56096747a51SFelix Fietkau 
56196747a51SFelix Fietkau 	struct mt76_channel_state *chan_state;
56296747a51SFelix Fietkau 	ktime_t survey_time;
56396747a51SFelix Fietkau 
56496747a51SFelix Fietkau 	struct mt76_sband sband_2g;
56596747a51SFelix Fietkau 	struct mt76_sband sband_5g;
566beaaeb6bSFelix Fietkau 
567beffe070SFelix Fietkau 	u32 vif_mask;
568beffe070SFelix Fietkau 
569beaaeb6bSFelix Fietkau 	int txpower_cur;
570beaaeb6bSFelix Fietkau 	u8 antenna_mask;
571ac24dd35SFelix Fietkau };
572ac24dd35SFelix Fietkau 
57317f1de56SFelix Fietkau struct mt76_dev {
574ac24dd35SFelix Fietkau 	struct mt76_phy phy; /* must be first */
575ac24dd35SFelix Fietkau 
576bfc394ddSFelix Fietkau 	struct mt76_phy *phy2;
577bfc394ddSFelix Fietkau 
57817f1de56SFelix Fietkau 	struct ieee80211_hw *hw;
57917f1de56SFelix Fietkau 
58017f1de56SFelix Fietkau 	spinlock_t lock;
58117f1de56SFelix Fietkau 	spinlock_t cc_lock;
582108a4861SStanislaw Gruszka 
5835ce09c1aSFelix Fietkau 	u32 cur_cc_bss_rx;
5845ce09c1aSFelix Fietkau 
5855ce09c1aSFelix Fietkau 	struct mt76_rx_status rx_ampdu_status;
5865ce09c1aSFelix Fietkau 	u32 rx_ampdu_len;
5875ce09c1aSFelix Fietkau 	u32 rx_ampdu_ref;
5885ce09c1aSFelix Fietkau 
589108a4861SStanislaw Gruszka 	struct mutex mutex;
590108a4861SStanislaw Gruszka 
59117f1de56SFelix Fietkau 	const struct mt76_bus_ops *bus;
59217f1de56SFelix Fietkau 	const struct mt76_driver_ops *drv;
593db0f04f3SLorenzo Bianconi 	const struct mt76_mcu_ops *mcu_ops;
59417f1de56SFelix Fietkau 	struct device *dev;
59517f1de56SFelix Fietkau 
59609872957SLorenzo Bianconi 	struct mt76_mcu mcu;
59709872957SLorenzo Bianconi 
59817f1de56SFelix Fietkau 	struct net_device napi_dev;
599c3d7c82aSFelix Fietkau 	spinlock_t rx_lock;
60017f1de56SFelix Fietkau 	struct napi_struct napi[__MT_RXQ_MAX];
60117f1de56SFelix Fietkau 	struct sk_buff_head rx_skb[__MT_RXQ_MAX];
60217f1de56SFelix Fietkau 
60317f1de56SFelix Fietkau 	struct list_head txwi_cache;
6045a95ca41SFelix Fietkau 	struct mt76_sw_queue q_tx[2 * __MT_TXQ_MAX];
60517f1de56SFelix Fietkau 	struct mt76_queue q_rx[__MT_RXQ_MAX];
60617f1de56SFelix Fietkau 	const struct mt76_queue_ops *queue_ops;
607c1e0d2beSLorenzo Bianconi 	int tx_dma_idx[4];
60817f1de56SFelix Fietkau 
609a33b8ab8SFelix Fietkau 	struct tasklet_struct tx_tasklet;
6108402650aSLorenzo Bianconi 	struct napi_struct tx_napi;
61137426fb6SLorenzo Bianconi 	struct delayed_work mac_work;
612a33b8ab8SFelix Fietkau 
61326e40d4cSFelix Fietkau 	wait_queue_head_t tx_wait;
61488046b2cSFelix Fietkau 	struct sk_buff_head status_list;
61526e40d4cSFelix Fietkau 
6165e616ad2SFelix Fietkau 	u32 wcid_mask[DIV_ROUND_UP(MT76_N_WCIDS, 32)];
6175e616ad2SFelix Fietkau 	u32 wcid_phy_mask[DIV_ROUND_UP(MT76_N_WCIDS, 32)];
61836404c06SStanislaw Gruszka 
61936404c06SStanislaw Gruszka 	struct mt76_wcid global_wcid;
62036404c06SStanislaw Gruszka 	struct mt76_wcid __rcu *wcid[MT76_N_WCIDS];
62136404c06SStanislaw Gruszka 
62217f1de56SFelix Fietkau 	u8 macaddr[ETH_ALEN];
62317f1de56SFelix Fietkau 	u32 rev;
62417f1de56SFelix Fietkau 
625d7b47bbdSLorenzo Bianconi 	u32 aggr_stats[32];
626d7b47bbdSLorenzo Bianconi 
627dc6057f4SLorenzo Bianconi 	struct tasklet_struct pre_tbtt_tasklet;
6283041c445SLorenzo Bianconi 	int beacon_int;
629c8a04d98SLorenzo Bianconi 	u8 beacon_mask;
6303041c445SLorenzo Bianconi 
63117f1de56SFelix Fietkau 	struct debugfs_blob_wrapper eeprom;
63217f1de56SFelix Fietkau 	struct debugfs_blob_wrapper otp;
63317f1de56SFelix Fietkau 	struct mt76_hw_cap cap;
63417f1de56SFelix Fietkau 
635b6862effSLorenzo Bianconi 	struct mt76_rate_power rate_power;
636b6862effSLorenzo Bianconi 
637d8b8890dSLorenzo Bianconi 	enum nl80211_dfs_regions region;
638d8b8890dSLorenzo Bianconi 
63917f1de56SFelix Fietkau 	u32 debugfs_reg;
64017f1de56SFelix Fietkau 
64117f1de56SFelix Fietkau 	struct led_classdev led_cdev;
64217f1de56SFelix Fietkau 	char led_name[32];
64317f1de56SFelix Fietkau 	bool led_al;
64417f1de56SFelix Fietkau 	u8 led_pin;
645b40b15e1SLorenzo Bianconi 
646e7173858SFelix Fietkau 	u8 csa_complete;
647e7173858SFelix Fietkau 
648108a4861SStanislaw Gruszka 	u32 rxfilter;
649108a4861SStanislaw Gruszka 
650f0efa862SFelix Fietkau #ifdef CONFIG_NL80211_TESTMODE
651f0efa862SFelix Fietkau 	const struct mt76_testmode_ops *test_ops;
652f0efa862SFelix Fietkau 	struct mt76_testmode_data test;
653f0efa862SFelix Fietkau #endif
654f0efa862SFelix Fietkau 
655a86f1d01SLorenzo Bianconi 	struct workqueue_struct *wq;
656a86f1d01SLorenzo Bianconi 
657f7bbb80fSLorenzo Bianconi 	union {
658f7bbb80fSLorenzo Bianconi 		struct mt76_mmio mmio;
659b40b15e1SLorenzo Bianconi 		struct mt76_usb usb;
660d39b52e3SSean Wang 		struct mt76_sdio sdio;
66117f1de56SFelix Fietkau 	};
662f7bbb80fSLorenzo Bianconi };
66317f1de56SFelix Fietkau 
66417f1de56SFelix Fietkau enum mt76_phy_type {
66517f1de56SFelix Fietkau 	MT_PHY_TYPE_CCK,
66617f1de56SFelix Fietkau 	MT_PHY_TYPE_OFDM,
66717f1de56SFelix Fietkau 	MT_PHY_TYPE_HT,
66817f1de56SFelix Fietkau 	MT_PHY_TYPE_HT_GF,
66917f1de56SFelix Fietkau 	MT_PHY_TYPE_VHT,
670d3377b78SRyder Lee 	MT_PHY_TYPE_HE_SU = 8,
671d3377b78SRyder Lee 	MT_PHY_TYPE_HE_EXT_SU,
672d3377b78SRyder Lee 	MT_PHY_TYPE_HE_TB,
673d3377b78SRyder Lee 	MT_PHY_TYPE_HE_MU,
67417f1de56SFelix Fietkau };
67517f1de56SFelix Fietkau 
676d4131273SStanislaw Gruszka #define __mt76_rr(dev, ...)	(dev)->bus->rr((dev), __VA_ARGS__)
677d4131273SStanislaw Gruszka #define __mt76_wr(dev, ...)	(dev)->bus->wr((dev), __VA_ARGS__)
678d4131273SStanislaw Gruszka #define __mt76_rmw(dev, ...)	(dev)->bus->rmw((dev), __VA_ARGS__)
67935e4ebeaSLorenzo Bianconi #define __mt76_wr_copy(dev, ...)	(dev)->bus->write_copy((dev), __VA_ARGS__)
68035e4ebeaSLorenzo Bianconi #define __mt76_rr_copy(dev, ...)	(dev)->bus->read_copy((dev), __VA_ARGS__)
681d4131273SStanislaw Gruszka 
68222c575c4SStanislaw Gruszka #define __mt76_set(dev, offset, val)	__mt76_rmw(dev, offset, 0, val)
68322c575c4SStanislaw Gruszka #define __mt76_clear(dev, offset, val)	__mt76_rmw(dev, offset, val, 0)
68422c575c4SStanislaw Gruszka 
68517f1de56SFelix Fietkau #define mt76_rr(dev, ...)	(dev)->mt76.bus->rr(&((dev)->mt76), __VA_ARGS__)
68617f1de56SFelix Fietkau #define mt76_wr(dev, ...)	(dev)->mt76.bus->wr(&((dev)->mt76), __VA_ARGS__)
68717f1de56SFelix Fietkau #define mt76_rmw(dev, ...)	(dev)->mt76.bus->rmw(&((dev)->mt76), __VA_ARGS__)
68835e4ebeaSLorenzo Bianconi #define mt76_wr_copy(dev, ...)	(dev)->mt76.bus->write_copy(&((dev)->mt76), __VA_ARGS__)
68935e4ebeaSLorenzo Bianconi #define mt76_rr_copy(dev, ...)	(dev)->mt76.bus->read_copy(&((dev)->mt76), __VA_ARGS__)
6906da5a291SStanislaw Gruszka #define mt76_wr_rp(dev, ...)	(dev)->mt76.bus->wr_rp(&((dev)->mt76), __VA_ARGS__)
6916da5a291SStanislaw Gruszka #define mt76_rd_rp(dev, ...)	(dev)->mt76.bus->rd_rp(&((dev)->mt76), __VA_ARGS__)
69217f1de56SFelix Fietkau 
693db0f04f3SLorenzo Bianconi #define mt76_mcu_send_msg(dev, ...)	(dev)->mt76.mcu_ops->mcu_send_msg(&((dev)->mt76), __VA_ARGS__)
694f4d45fe2SLorenzo Bianconi 
695cc173875SLorenzo Bianconi #define __mt76_mcu_send_msg(dev, ...)	(dev)->mcu_ops->mcu_send_msg((dev), __VA_ARGS__)
696f4d45fe2SLorenzo Bianconi #define __mt76_mcu_skb_send_msg(dev, ...)	(dev)->mcu_ops->mcu_skb_send_msg((dev), __VA_ARGS__)
697e2c2fd0fSLorenzo Bianconi #define mt76_mcu_restart(dev, ...)	(dev)->mt76.mcu_ops->mcu_restart(&((dev)->mt76))
698e2c2fd0fSLorenzo Bianconi #define __mt76_mcu_restart(dev, ...)	(dev)->mcu_ops->mcu_restart((dev))
699db0f04f3SLorenzo Bianconi 
70017f1de56SFelix Fietkau #define mt76_set(dev, offset, val)	mt76_rmw(dev, offset, 0, val)
70117f1de56SFelix Fietkau #define mt76_clear(dev, offset, val)	mt76_rmw(dev, offset, val, 0)
70217f1de56SFelix Fietkau 
70317f1de56SFelix Fietkau #define mt76_get_field(_dev, _reg, _field)		\
70417f1de56SFelix Fietkau 	FIELD_GET(_field, mt76_rr(dev, _reg))
70517f1de56SFelix Fietkau 
70617f1de56SFelix Fietkau #define mt76_rmw_field(_dev, _reg, _field, _val)	\
70717f1de56SFelix Fietkau 	mt76_rmw(_dev, _reg, _field, FIELD_PREP(_field, _val))
70817f1de56SFelix Fietkau 
70946436b5eSStanislaw Gruszka #define __mt76_rmw_field(_dev, _reg, _field, _val)	\
71046436b5eSStanislaw Gruszka 	__mt76_rmw(_dev, _reg, _field, FIELD_PREP(_field, _val))
71146436b5eSStanislaw Gruszka 
712ac24dd35SFelix Fietkau #define mt76_hw(dev) (dev)->mphy.hw
71317f1de56SFelix Fietkau 
714426e8e41SFelix Fietkau static inline struct ieee80211_hw *
71549e649c3SRyder Lee mt76_wcid_hw(struct mt76_dev *dev, u16 wcid)
716426e8e41SFelix Fietkau {
717426e8e41SFelix Fietkau 	if (wcid <= MT76_N_WCIDS &&
718426e8e41SFelix Fietkau 	    mt76_wcid_mask_test(dev->wcid_phy_mask, wcid))
719426e8e41SFelix Fietkau 		return dev->phy2->hw;
720426e8e41SFelix Fietkau 
721426e8e41SFelix Fietkau 	return dev->phy.hw;
722426e8e41SFelix Fietkau }
723426e8e41SFelix Fietkau 
72417f1de56SFelix Fietkau bool __mt76_poll(struct mt76_dev *dev, u32 offset, u32 mask, u32 val,
72517f1de56SFelix Fietkau 		 int timeout);
72617f1de56SFelix Fietkau 
72717f1de56SFelix Fietkau #define mt76_poll(dev, ...) __mt76_poll(&((dev)->mt76), __VA_ARGS__)
72817f1de56SFelix Fietkau 
72917f1de56SFelix Fietkau bool __mt76_poll_msec(struct mt76_dev *dev, u32 offset, u32 mask, u32 val,
73017f1de56SFelix Fietkau 		      int timeout);
73117f1de56SFelix Fietkau 
73217f1de56SFelix Fietkau #define mt76_poll_msec(dev, ...) __mt76_poll_msec(&((dev)->mt76), __VA_ARGS__)
73317f1de56SFelix Fietkau 
73417f1de56SFelix Fietkau void mt76_mmio_init(struct mt76_dev *dev, void __iomem *regs);
735f37f0550SLorenzo Bianconi void mt76_pci_disable_aspm(struct pci_dev *pdev);
73617f1de56SFelix Fietkau 
73717f1de56SFelix Fietkau static inline u16 mt76_chip(struct mt76_dev *dev)
73817f1de56SFelix Fietkau {
73917f1de56SFelix Fietkau 	return dev->rev >> 16;
74017f1de56SFelix Fietkau }
74117f1de56SFelix Fietkau 
74217f1de56SFelix Fietkau static inline u16 mt76_rev(struct mt76_dev *dev)
74317f1de56SFelix Fietkau {
74417f1de56SFelix Fietkau 	return dev->rev & 0xffff;
74517f1de56SFelix Fietkau }
74617f1de56SFelix Fietkau 
74717f1de56SFelix Fietkau #define mt76xx_chip(dev) mt76_chip(&((dev)->mt76))
74817f1de56SFelix Fietkau #define mt76xx_rev(dev) mt76_rev(&((dev)->mt76))
74917f1de56SFelix Fietkau 
750a23fde09SLorenzo Bianconi #define mt76_init_queues(dev)		(dev)->mt76.queue_ops->init(&((dev)->mt76))
751a23fde09SLorenzo Bianconi #define mt76_queue_alloc(dev, ...)	(dev)->mt76.queue_ops->alloc(&((dev)->mt76), __VA_ARGS__)
7525ed31128SLorenzo Bianconi #define mt76_tx_queue_skb_raw(dev, ...)	(dev)->mt76.queue_ops->tx_queue_skb_raw(&((dev)->mt76), __VA_ARGS__)
753eb9ca7ecSLorenzo Bianconi #define mt76_tx_queue_skb(dev, ...)	(dev)->mt76.queue_ops->tx_queue_skb(&((dev)->mt76), __VA_ARGS__)
75417f1de56SFelix Fietkau #define mt76_queue_rx_reset(dev, ...)	(dev)->mt76.queue_ops->rx_reset(&((dev)->mt76), __VA_ARGS__)
75517f1de56SFelix Fietkau #define mt76_queue_tx_cleanup(dev, ...)	(dev)->mt76.queue_ops->tx_cleanup(&((dev)->mt76), __VA_ARGS__)
75617f1de56SFelix Fietkau #define mt76_queue_kick(dev, ...)	(dev)->mt76.queue_ops->kick(&((dev)->mt76), __VA_ARGS__)
75717f1de56SFelix Fietkau 
758f473b42aSFelix Fietkau #define mt76_for_each_q_rx(dev, i)	\
759f473b42aSFelix Fietkau 	for (i = 0; i < ARRAY_SIZE((dev)->q_rx) && \
760f473b42aSFelix Fietkau 		    (dev)->q_rx[i].ndesc; i++)
761f473b42aSFelix Fietkau 
762c0f7b25aSLorenzo Bianconi struct mt76_dev *mt76_alloc_device(struct device *pdev, unsigned int size,
763c0f7b25aSLorenzo Bianconi 				   const struct ieee80211_ops *ops,
764c0f7b25aSLorenzo Bianconi 				   const struct mt76_driver_ops *drv_ops);
76517f1de56SFelix Fietkau int mt76_register_device(struct mt76_dev *dev, bool vht,
76617f1de56SFelix Fietkau 			 struct ieee80211_rate *rates, int n_rates);
76717f1de56SFelix Fietkau void mt76_unregister_device(struct mt76_dev *dev);
768def34a2fSLorenzo Bianconi void mt76_free_device(struct mt76_dev *dev);
769c89d3625SFelix Fietkau void mt76_unregister_phy(struct mt76_phy *phy);
770c89d3625SFelix Fietkau 
771c89d3625SFelix Fietkau struct mt76_phy *mt76_alloc_phy(struct mt76_dev *dev, unsigned int size,
772c89d3625SFelix Fietkau 				const struct ieee80211_ops *ops);
773c89d3625SFelix Fietkau int mt76_register_phy(struct mt76_phy *phy);
77417f1de56SFelix Fietkau 
77517f1de56SFelix Fietkau struct dentry *mt76_register_debugfs(struct mt76_dev *dev);
7760b82a8e8SLorenzo Bianconi int mt76_queues_read(struct seq_file *s, void *data);
7778f410a8bSLorenzo Bianconi void mt76_seq_puts_array(struct seq_file *file, const char *str,
7788f410a8bSLorenzo Bianconi 			 s8 *val, int len);
77917f1de56SFelix Fietkau 
78017f1de56SFelix Fietkau int mt76_eeprom_init(struct mt76_dev *dev, int len);
78117f1de56SFelix Fietkau void mt76_eeprom_override(struct mt76_dev *dev);
78217f1de56SFelix Fietkau 
783011849e0SFelix Fietkau static inline struct mt76_phy *
784011849e0SFelix Fietkau mt76_dev_phy(struct mt76_dev *dev, bool phy_ext)
785011849e0SFelix Fietkau {
786011849e0SFelix Fietkau 	if (phy_ext && dev->phy2)
787011849e0SFelix Fietkau 		return dev->phy2;
788011849e0SFelix Fietkau 	return &dev->phy;
789011849e0SFelix Fietkau }
790011849e0SFelix Fietkau 
791bfc394ddSFelix Fietkau static inline struct ieee80211_hw *
792bfc394ddSFelix Fietkau mt76_phy_hw(struct mt76_dev *dev, bool phy_ext)
793bfc394ddSFelix Fietkau {
794011849e0SFelix Fietkau 	return mt76_dev_phy(dev, phy_ext)->hw;
795bfc394ddSFelix Fietkau }
796bfc394ddSFelix Fietkau 
797f3950a41SLorenzo Bianconi static inline u8 *
798f3950a41SLorenzo Bianconi mt76_get_txwi_ptr(struct mt76_dev *dev, struct mt76_txwi_cache *t)
799f3950a41SLorenzo Bianconi {
800f3950a41SLorenzo Bianconi 	return (u8 *)t - dev->drv->txwi_size;
801f3950a41SLorenzo Bianconi }
802f3950a41SLorenzo Bianconi 
803ee8aa945SLorenzo Bianconi /* increment with wrap-around */
804ee8aa945SLorenzo Bianconi static inline int mt76_incr(int val, int size)
805ee8aa945SLorenzo Bianconi {
806ee8aa945SLorenzo Bianconi 	return (val + 1) & (size - 1);
807ee8aa945SLorenzo Bianconi }
808ee8aa945SLorenzo Bianconi 
809ee8aa945SLorenzo Bianconi /* decrement with wrap-around */
810ee8aa945SLorenzo Bianconi static inline int mt76_decr(int val, int size)
811ee8aa945SLorenzo Bianconi {
812ee8aa945SLorenzo Bianconi 	return (val - 1) & (size - 1);
813ee8aa945SLorenzo Bianconi }
814ee8aa945SLorenzo Bianconi 
8151d0496c6SStanislaw Gruszka u8 mt76_ac_to_hwq(u8 ac);
816b40b15e1SLorenzo Bianconi 
81717f1de56SFelix Fietkau static inline struct ieee80211_txq *
81817f1de56SFelix Fietkau mtxq_to_txq(struct mt76_txq *mtxq)
81917f1de56SFelix Fietkau {
82017f1de56SFelix Fietkau 	void *ptr = mtxq;
82117f1de56SFelix Fietkau 
82217f1de56SFelix Fietkau 	return container_of(ptr, struct ieee80211_txq, drv_priv);
82317f1de56SFelix Fietkau }
82417f1de56SFelix Fietkau 
8259c68a57bSFelix Fietkau static inline struct ieee80211_sta *
8269c68a57bSFelix Fietkau wcid_to_sta(struct mt76_wcid *wcid)
8279c68a57bSFelix Fietkau {
8289c68a57bSFelix Fietkau 	void *ptr = wcid;
8299c68a57bSFelix Fietkau 
8309c68a57bSFelix Fietkau 	if (!wcid || !wcid->sta)
8319c68a57bSFelix Fietkau 		return NULL;
8329c68a57bSFelix Fietkau 
8339c68a57bSFelix Fietkau 	return container_of(ptr, struct ieee80211_sta, drv_priv);
8349c68a57bSFelix Fietkau }
8359c68a57bSFelix Fietkau 
83688046b2cSFelix Fietkau static inline struct mt76_tx_cb *mt76_tx_skb_cb(struct sk_buff *skb)
83788046b2cSFelix Fietkau {
83888046b2cSFelix Fietkau 	BUILD_BUG_ON(sizeof(struct mt76_tx_cb) >
83988046b2cSFelix Fietkau 		     sizeof(IEEE80211_SKB_CB(skb)->status.status_driver_data));
84088046b2cSFelix Fietkau 	return ((void *)IEEE80211_SKB_CB(skb)->status.status_driver_data);
84188046b2cSFelix Fietkau }
84288046b2cSFelix Fietkau 
84377ae1d5eSRyder Lee static inline void *mt76_skb_get_hdr(struct sk_buff *skb)
84477ae1d5eSRyder Lee {
84577ae1d5eSRyder Lee 	struct mt76_rx_status mstat;
84677ae1d5eSRyder Lee 	u8 *data = skb->data;
84777ae1d5eSRyder Lee 
84877ae1d5eSRyder Lee 	/* Alignment concerns */
84977ae1d5eSRyder Lee 	BUILD_BUG_ON(sizeof(struct ieee80211_radiotap_he) % 4);
85077ae1d5eSRyder Lee 	BUILD_BUG_ON(sizeof(struct ieee80211_radiotap_he_mu) % 4);
85177ae1d5eSRyder Lee 
85277ae1d5eSRyder Lee 	mstat = *((struct mt76_rx_status *)skb->cb);
85377ae1d5eSRyder Lee 
85477ae1d5eSRyder Lee 	if (mstat.flag & RX_FLAG_RADIOTAP_HE)
85577ae1d5eSRyder Lee 		data += sizeof(struct ieee80211_radiotap_he);
85677ae1d5eSRyder Lee 	if (mstat.flag & RX_FLAG_RADIOTAP_HE_MU)
85777ae1d5eSRyder Lee 		data += sizeof(struct ieee80211_radiotap_he_mu);
85877ae1d5eSRyder Lee 
85977ae1d5eSRyder Lee 	return data;
86077ae1d5eSRyder Lee }
86177ae1d5eSRyder Lee 
8623bb45b5fSLorenzo Bianconi static inline void mt76_insert_hdr_pad(struct sk_buff *skb)
8633bb45b5fSLorenzo Bianconi {
8643bb45b5fSLorenzo Bianconi 	int len = ieee80211_get_hdrlen_from_skb(skb);
8653bb45b5fSLorenzo Bianconi 
8663bb45b5fSLorenzo Bianconi 	if (len % 4 == 0)
8673bb45b5fSLorenzo Bianconi 		return;
8683bb45b5fSLorenzo Bianconi 
8693bb45b5fSLorenzo Bianconi 	skb_push(skb, 2);
8703bb45b5fSLorenzo Bianconi 	memmove(skb->data, skb->data + 2, len);
8713bb45b5fSLorenzo Bianconi 
8723bb45b5fSLorenzo Bianconi 	skb->data[len] = 0;
8733bb45b5fSLorenzo Bianconi 	skb->data[len + 1] = 0;
8743bb45b5fSLorenzo Bianconi }
8753bb45b5fSLorenzo Bianconi 
8768548c6ebSFelix Fietkau static inline bool mt76_is_skb_pktid(u8 pktid)
8778548c6ebSFelix Fietkau {
8788548c6ebSFelix Fietkau 	if (pktid & MT_PACKET_ID_HAS_RATE)
8798548c6ebSFelix Fietkau 		return false;
8808548c6ebSFelix Fietkau 
8818548c6ebSFelix Fietkau 	return pktid >= MT_PACKET_ID_FIRST;
8828548c6ebSFelix Fietkau }
8838548c6ebSFelix Fietkau 
88407cda406SFelix Fietkau static inline u8 mt76_tx_power_nss_delta(u8 nss)
88507cda406SFelix Fietkau {
88607cda406SFelix Fietkau 	static const u8 nss_delta[4] = { 0, 6, 9, 12 };
88707cda406SFelix Fietkau 
88807cda406SFelix Fietkau 	return nss_delta[nss - 1];
88907cda406SFelix Fietkau }
89007cda406SFelix Fietkau 
891f0efa862SFelix Fietkau static inline bool mt76_testmode_enabled(struct mt76_dev *dev)
892f0efa862SFelix Fietkau {
893f0efa862SFelix Fietkau #ifdef CONFIG_NL80211_TESTMODE
894f0efa862SFelix Fietkau 	return dev->test.state != MT76_TM_STATE_OFF;
895f0efa862SFelix Fietkau #else
896f0efa862SFelix Fietkau 	return false;
897f0efa862SFelix Fietkau #endif
898f0efa862SFelix Fietkau }
899f0efa862SFelix Fietkau 
90017f1de56SFelix Fietkau void mt76_rx(struct mt76_dev *dev, enum mt76_rxq_id q, struct sk_buff *skb);
9019fba6d07SFelix Fietkau void mt76_tx(struct mt76_phy *dev, struct ieee80211_sta *sta,
90217f1de56SFelix Fietkau 	     struct mt76_wcid *wcid, struct sk_buff *skb);
90317f1de56SFelix Fietkau void mt76_txq_init(struct mt76_dev *dev, struct ieee80211_txq *txq);
90417f1de56SFelix Fietkau void mt76_txq_remove(struct mt76_dev *dev, struct ieee80211_txq *txq);
90517f1de56SFelix Fietkau void mt76_wake_tx_queue(struct ieee80211_hw *hw, struct ieee80211_txq *txq);
90617f1de56SFelix Fietkau void mt76_stop_tx_queues(struct mt76_dev *dev, struct ieee80211_sta *sta,
90717f1de56SFelix Fietkau 			 bool send_bar);
908c50d105aSFelix Fietkau void mt76_tx_check_agg_ssn(struct ieee80211_sta *sta, struct sk_buff *skb);
9099fba6d07SFelix Fietkau void mt76_txq_schedule(struct mt76_phy *phy, enum mt76_txq_id qid);
9109fba6d07SFelix Fietkau void mt76_txq_schedule_all(struct mt76_phy *phy);
911c325c9c7SLorenzo Bianconi void mt76_tx_tasklet(unsigned long data);
91217f1de56SFelix Fietkau void mt76_release_buffered_frames(struct ieee80211_hw *hw,
91317f1de56SFelix Fietkau 				  struct ieee80211_sta *sta,
91417f1de56SFelix Fietkau 				  u16 tids, int nframes,
91517f1de56SFelix Fietkau 				  enum ieee80211_frame_release_type reason,
91617f1de56SFelix Fietkau 				  bool more_data);
9175a95ca41SFelix Fietkau bool mt76_has_tx_pending(struct mt76_phy *phy);
91896747a51SFelix Fietkau void mt76_set_channel(struct mt76_phy *phy);
9195ce09c1aSFelix Fietkau void mt76_update_survey(struct mt76_dev *dev);
92004414240SLorenzo Bianconi void mt76_update_survey_active_time(struct mt76_phy *phy, ktime_t time);
92117f1de56SFelix Fietkau int mt76_get_survey(struct ieee80211_hw *hw, int idx,
92217f1de56SFelix Fietkau 		    struct survey_info *survey);
923bb3e3fecSRyder Lee void mt76_set_stream_caps(struct mt76_phy *phy, bool vht);
92417f1de56SFelix Fietkau 
925aee5b8cfSFelix Fietkau int mt76_rx_aggr_start(struct mt76_dev *dev, struct mt76_wcid *wcid, u8 tid,
9267c4f744dSRyder Lee 		       u16 ssn, u16 size);
927aee5b8cfSFelix Fietkau void mt76_rx_aggr_stop(struct mt76_dev *dev, struct mt76_wcid *wcid, u8 tid);
928aee5b8cfSFelix Fietkau 
92930ce7f44SFelix Fietkau void mt76_wcid_key_setup(struct mt76_dev *dev, struct mt76_wcid *wcid,
93030ce7f44SFelix Fietkau 			 struct ieee80211_key_conf *key);
93179d1c94cSFelix Fietkau 
93279d1c94cSFelix Fietkau void mt76_tx_status_lock(struct mt76_dev *dev, struct sk_buff_head *list)
93379d1c94cSFelix Fietkau 			 __acquires(&dev->status_list.lock);
93479d1c94cSFelix Fietkau void mt76_tx_status_unlock(struct mt76_dev *dev, struct sk_buff_head *list)
93579d1c94cSFelix Fietkau 			   __releases(&dev->status_list.lock);
93679d1c94cSFelix Fietkau 
93788046b2cSFelix Fietkau int mt76_tx_status_skb_add(struct mt76_dev *dev, struct mt76_wcid *wcid,
93888046b2cSFelix Fietkau 			   struct sk_buff *skb);
93988046b2cSFelix Fietkau struct sk_buff *mt76_tx_status_skb_get(struct mt76_dev *dev,
94079d1c94cSFelix Fietkau 				       struct mt76_wcid *wcid, int pktid,
94179d1c94cSFelix Fietkau 				       struct sk_buff_head *list);
94279d1c94cSFelix Fietkau void mt76_tx_status_skb_done(struct mt76_dev *dev, struct sk_buff *skb,
94379d1c94cSFelix Fietkau 			     struct sk_buff_head *list);
94488046b2cSFelix Fietkau void mt76_tx_complete_skb(struct mt76_dev *dev, struct sk_buff *skb);
94579d1c94cSFelix Fietkau void mt76_tx_status_check(struct mt76_dev *dev, struct mt76_wcid *wcid,
94679d1c94cSFelix Fietkau 			  bool flush);
947e28487eaSFelix Fietkau int mt76_sta_state(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
948e28487eaSFelix Fietkau 		   struct ieee80211_sta *sta,
949e28487eaSFelix Fietkau 		   enum ieee80211_sta_state old_state,
950e28487eaSFelix Fietkau 		   enum ieee80211_sta_state new_state);
95113f61dfcSLorenzo Bianconi void __mt76_sta_remove(struct mt76_dev *dev, struct ieee80211_vif *vif,
95213f61dfcSLorenzo Bianconi 		       struct ieee80211_sta *sta);
95343ba1922SFelix Fietkau void mt76_sta_pre_rcu_remove(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
95443ba1922SFelix Fietkau 			     struct ieee80211_sta *sta);
95530ce7f44SFelix Fietkau 
9568af63fedSFelix Fietkau int mt76_get_min_avg_rssi(struct mt76_dev *dev, bool ext_phy);
957ef13edc0SFelix Fietkau 
9589313faacSFelix Fietkau int mt76_get_txpower(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
9599313faacSFelix Fietkau 		     int *dbm);
9609313faacSFelix Fietkau 
961e7173858SFelix Fietkau void mt76_csa_check(struct mt76_dev *dev);
962e7173858SFelix Fietkau void mt76_csa_finish(struct mt76_dev *dev);
963e7173858SFelix Fietkau 
964e49c76d4SLorenzo Bianconi int mt76_get_antenna(struct ieee80211_hw *hw, u32 *tx_ant, u32 *rx_ant);
96587d53103SStanislaw Gruszka int mt76_set_tim(struct ieee80211_hw *hw, struct ieee80211_sta *sta, bool set);
966eadfd98fSLorenzo Bianconi void mt76_insert_ccmp_hdr(struct sk_buff *skb, u8 key_id);
967d2679d65SLorenzo Bianconi int mt76_get_rate(struct mt76_dev *dev,
968d2679d65SLorenzo Bianconi 		  struct ieee80211_supported_band *sband,
969d2679d65SLorenzo Bianconi 		  int idx, bool cck);
9708b8ab5c2SLorenzo Bianconi void mt76_sw_scan(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
9718b8ab5c2SLorenzo Bianconi 		  const u8 *mac);
9728b8ab5c2SLorenzo Bianconi void mt76_sw_scan_complete(struct ieee80211_hw *hw,
9738b8ab5c2SLorenzo Bianconi 			   struct ieee80211_vif *vif);
974f0efa862SFelix Fietkau int mt76_testmode_cmd(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
975f0efa862SFelix Fietkau 		      void *data, int len);
976f0efa862SFelix Fietkau int mt76_testmode_dump(struct ieee80211_hw *hw, struct sk_buff *skb,
977f0efa862SFelix Fietkau 		       struct netlink_callback *cb, void *data, int len);
978f0efa862SFelix Fietkau int mt76_testmode_set_state(struct mt76_dev *dev, enum mt76_testmode_state state);
979f0efa862SFelix Fietkau 
980f0efa862SFelix Fietkau static inline void mt76_testmode_reset(struct mt76_dev *dev, bool disable)
981f0efa862SFelix Fietkau {
982f0efa862SFelix Fietkau #ifdef CONFIG_NL80211_TESTMODE
983f0efa862SFelix Fietkau 	enum mt76_testmode_state state = MT76_TM_STATE_IDLE;
984f0efa862SFelix Fietkau 
985f0efa862SFelix Fietkau 	if (disable || dev->test.state == MT76_TM_STATE_OFF)
986f0efa862SFelix Fietkau 		state = MT76_TM_STATE_OFF;
987f0efa862SFelix Fietkau 
988f0efa862SFelix Fietkau 	mt76_testmode_set_state(dev, state);
989f0efa862SFelix Fietkau #endif
990f0efa862SFelix Fietkau }
991f0efa862SFelix Fietkau 
99287d53103SStanislaw Gruszka 
99317f1de56SFelix Fietkau /* internal */
994e394b575SFelix Fietkau static inline struct ieee80211_hw *
995e394b575SFelix Fietkau mt76_tx_status_get_hw(struct mt76_dev *dev, struct sk_buff *skb)
996e394b575SFelix Fietkau {
997e394b575SFelix Fietkau 	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
998e394b575SFelix Fietkau 	struct ieee80211_hw *hw = dev->phy.hw;
999e394b575SFelix Fietkau 
1000e394b575SFelix Fietkau 	if ((info->hw_queue & MT_TX_HW_QUEUE_EXT_PHY) && dev->phy2)
1001e394b575SFelix Fietkau 		hw = dev->phy2->hw;
1002e394b575SFelix Fietkau 
1003e394b575SFelix Fietkau 	info->hw_queue &= ~MT_TX_HW_QUEUE_EXT_PHY;
1004e394b575SFelix Fietkau 
1005e394b575SFelix Fietkau 	return hw;
1006e394b575SFelix Fietkau }
1007e394b575SFelix Fietkau 
100817f1de56SFelix Fietkau void mt76_tx_free(struct mt76_dev *dev);
1009fcdd99ceSLorenzo Bianconi struct mt76_txwi_cache *mt76_get_txwi(struct mt76_dev *dev);
101017f1de56SFelix Fietkau void mt76_put_txwi(struct mt76_dev *dev, struct mt76_txwi_cache *t);
10119d9d738bSFelix Fietkau void mt76_rx_complete(struct mt76_dev *dev, struct sk_buff_head *frames,
101281e850efSLorenzo Bianconi 		      struct napi_struct *napi);
101381e850efSLorenzo Bianconi void mt76_rx_poll_complete(struct mt76_dev *dev, enum mt76_rxq_id q,
101481e850efSLorenzo Bianconi 			   struct napi_struct *napi);
1015aee5b8cfSFelix Fietkau void mt76_rx_aggr_reorder(struct sk_buff *skb, struct sk_buff_head *frames);
1016f0efa862SFelix Fietkau void mt76_testmode_tx_pending(struct mt76_dev *dev);
101717f1de56SFelix Fietkau 
1018b40b15e1SLorenzo Bianconi /* usb */
1019b40b15e1SLorenzo Bianconi static inline bool mt76u_urb_error(struct urb *urb)
1020b40b15e1SLorenzo Bianconi {
1021b40b15e1SLorenzo Bianconi 	return urb->status &&
1022b40b15e1SLorenzo Bianconi 	       urb->status != -ECONNRESET &&
1023b40b15e1SLorenzo Bianconi 	       urb->status != -ESHUTDOWN &&
1024b40b15e1SLorenzo Bianconi 	       urb->status != -ENOENT;
1025b40b15e1SLorenzo Bianconi }
1026b40b15e1SLorenzo Bianconi 
1027b40b15e1SLorenzo Bianconi /* Map hardware queues to usb endpoints */
1028b40b15e1SLorenzo Bianconi static inline u8 q2ep(u8 qid)
1029b40b15e1SLorenzo Bianconi {
1030b40b15e1SLorenzo Bianconi 	/* TODO: take management packets to queue 5 */
1031b40b15e1SLorenzo Bianconi 	return qid + 1;
1032b40b15e1SLorenzo Bianconi }
1033b40b15e1SLorenzo Bianconi 
10345de4db8fSStanislaw Gruszka static inline int
1035b63aa031SStanislaw Gruszka mt76u_bulk_msg(struct mt76_dev *dev, void *data, int len, int *actual_len,
10363bcd979cSLorenzo Bianconi 	       int timeout, int ep)
10375de4db8fSStanislaw Gruszka {
103880df01f4SLorenzo Bianconi 	struct usb_interface *uintf = to_usb_interface(dev->dev);
103980df01f4SLorenzo Bianconi 	struct usb_device *udev = interface_to_usbdev(uintf);
10405de4db8fSStanislaw Gruszka 	struct mt76_usb *usb = &dev->usb;
10415de4db8fSStanislaw Gruszka 	unsigned int pipe;
10425de4db8fSStanislaw Gruszka 
1043b63aa031SStanislaw Gruszka 	if (actual_len)
10443bcd979cSLorenzo Bianconi 		pipe = usb_rcvbulkpipe(udev, usb->in_ep[ep]);
1045b63aa031SStanislaw Gruszka 	else
10463bcd979cSLorenzo Bianconi 		pipe = usb_sndbulkpipe(udev, usb->out_ep[ep]);
1047b63aa031SStanislaw Gruszka 
1048b63aa031SStanislaw Gruszka 	return usb_bulk_msg(udev, pipe, data, len, actual_len, timeout);
10495de4db8fSStanislaw Gruszka }
10505de4db8fSStanislaw Gruszka 
105175b10f0cSLorenzo Bianconi int mt76_skb_adjust_pad(struct sk_buff *skb);
1052b40b15e1SLorenzo Bianconi int mt76u_vendor_request(struct mt76_dev *dev, u8 req,
1053b40b15e1SLorenzo Bianconi 			 u8 req_type, u16 val, u16 offset,
1054b40b15e1SLorenzo Bianconi 			 void *buf, size_t len);
1055b40b15e1SLorenzo Bianconi void mt76u_single_wr(struct mt76_dev *dev, const u8 req,
1056b40b15e1SLorenzo Bianconi 		     const u16 offset, const u32 val);
10571e816c65SLorenzo Bianconi int mt76u_init(struct mt76_dev *dev, struct usb_interface *intf,
10581e816c65SLorenzo Bianconi 	       bool ext);
105994e1cfa8SLorenzo Bianconi int mt76u_alloc_mcu_queue(struct mt76_dev *dev);
1060b40b15e1SLorenzo Bianconi int mt76u_alloc_queues(struct mt76_dev *dev);
106139d501d9SStanislaw Gruszka void mt76u_stop_tx(struct mt76_dev *dev);
106239d501d9SStanislaw Gruszka void mt76u_stop_rx(struct mt76_dev *dev);
106339d501d9SStanislaw Gruszka int mt76u_resume_rx(struct mt76_dev *dev);
1064b40b15e1SLorenzo Bianconi void mt76u_queues_deinit(struct mt76_dev *dev);
1065b40b15e1SLorenzo Bianconi 
1066d39b52e3SSean Wang int mt76s_init(struct mt76_dev *dev, struct sdio_func *func,
1067d39b52e3SSean Wang 	       const struct mt76_bus_ops *bus_ops);
1068d39b52e3SSean Wang int mt76s_alloc_queues(struct mt76_dev *dev);
1069d39b52e3SSean Wang void mt76s_stop_txrx(struct mt76_dev *dev);
1070d39b52e3SSean Wang void mt76s_deinit(struct mt76_dev *dev);
1071d39b52e3SSean Wang 
10729df0fab9SLorenzo Bianconi struct sk_buff *
1073bb31a80eSLorenzo Bianconi mt76_mcu_msg_alloc(struct mt76_dev *dev, const void *data,
1074bb31a80eSLorenzo Bianconi 		   int data_len);
1075c07a49d4SLorenzo Bianconi void mt76_mcu_rx_event(struct mt76_dev *dev, struct sk_buff *skb);
1076680abb25SLorenzo Bianconi struct sk_buff *mt76_mcu_get_response(struct mt76_dev *dev,
1077680abb25SLorenzo Bianconi 				      unsigned long expires);
10789df0fab9SLorenzo Bianconi 
10799220f695SLorenzo Bianconi void mt76_set_irq_mask(struct mt76_dev *dev, u32 addr, u32 clear, u32 set);
10809220f695SLorenzo Bianconi 
108117f1de56SFelix Fietkau #endif
1082