117f1de56SFelix Fietkau /* 217f1de56SFelix Fietkau * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name> 317f1de56SFelix Fietkau * 417f1de56SFelix Fietkau * Permission to use, copy, modify, and/or distribute this software for any 517f1de56SFelix Fietkau * purpose with or without fee is hereby granted, provided that the above 617f1de56SFelix Fietkau * copyright notice and this permission notice appear in all copies. 717f1de56SFelix Fietkau * 817f1de56SFelix Fietkau * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 917f1de56SFelix Fietkau * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 1017f1de56SFelix Fietkau * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 1117f1de56SFelix Fietkau * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 1217f1de56SFelix Fietkau * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 1317f1de56SFelix Fietkau * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 1417f1de56SFelix Fietkau * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 1517f1de56SFelix Fietkau */ 1617f1de56SFelix Fietkau 1717f1de56SFelix Fietkau #ifndef __MT76_H 1817f1de56SFelix Fietkau #define __MT76_H 1917f1de56SFelix Fietkau 2017f1de56SFelix Fietkau #include <linux/kernel.h> 2117f1de56SFelix Fietkau #include <linux/io.h> 2217f1de56SFelix Fietkau #include <linux/spinlock.h> 2317f1de56SFelix Fietkau #include <linux/skbuff.h> 2417f1de56SFelix Fietkau #include <linux/leds.h> 25b40b15e1SLorenzo Bianconi #include <linux/usb.h> 26ef13edc0SFelix Fietkau #include <linux/average.h> 2717f1de56SFelix Fietkau #include <net/mac80211.h> 2817f1de56SFelix Fietkau #include "util.h" 2917f1de56SFelix Fietkau 3017f1de56SFelix Fietkau #define MT_TX_RING_SIZE 256 3117f1de56SFelix Fietkau #define MT_MCU_RING_SIZE 32 3217f1de56SFelix Fietkau #define MT_RX_BUF_SIZE 2048 3317f1de56SFelix Fietkau 3417f1de56SFelix Fietkau struct mt76_dev; 35469d4818SLorenzo Bianconi struct mt76_wcid; 3617f1de56SFelix Fietkau 376da5a291SStanislaw Gruszka struct mt76_reg_pair { 386da5a291SStanislaw Gruszka u32 reg; 396da5a291SStanislaw Gruszka u32 value; 406da5a291SStanislaw Gruszka }; 416da5a291SStanislaw Gruszka 42c50479faSStanislaw Gruszka enum mt76_bus_type { 43c50479faSStanislaw Gruszka MT76_BUS_MMIO, 44c50479faSStanislaw Gruszka MT76_BUS_USB, 45c50479faSStanislaw Gruszka }; 46c50479faSStanislaw Gruszka 4717f1de56SFelix Fietkau struct mt76_bus_ops { 4817f1de56SFelix Fietkau u32 (*rr)(struct mt76_dev *dev, u32 offset); 4917f1de56SFelix Fietkau void (*wr)(struct mt76_dev *dev, u32 offset, u32 val); 5017f1de56SFelix Fietkau u32 (*rmw)(struct mt76_dev *dev, u32 offset, u32 mask, u32 val); 5117f1de56SFelix Fietkau void (*copy)(struct mt76_dev *dev, u32 offset, const void *data, 5217f1de56SFelix Fietkau int len); 536da5a291SStanislaw Gruszka int (*wr_rp)(struct mt76_dev *dev, u32 base, 546da5a291SStanislaw Gruszka const struct mt76_reg_pair *rp, int len); 556da5a291SStanislaw Gruszka int (*rd_rp)(struct mt76_dev *dev, u32 base, 566da5a291SStanislaw Gruszka struct mt76_reg_pair *rp, int len); 57c50479faSStanislaw Gruszka enum mt76_bus_type type; 5817f1de56SFelix Fietkau }; 5917f1de56SFelix Fietkau 60c50479faSStanislaw Gruszka #define mt76_is_usb(dev) ((dev)->mt76.bus->type == MT76_BUS_USB) 61c50479faSStanislaw Gruszka #define mt76_is_mmio(dev) ((dev)->mt76.bus->type == MT76_BUS_MMIO) 62c50479faSStanislaw Gruszka 6317f1de56SFelix Fietkau enum mt76_txq_id { 6417f1de56SFelix Fietkau MT_TXQ_VO = IEEE80211_AC_VO, 6517f1de56SFelix Fietkau MT_TXQ_VI = IEEE80211_AC_VI, 6617f1de56SFelix Fietkau MT_TXQ_BE = IEEE80211_AC_BE, 6717f1de56SFelix Fietkau MT_TXQ_BK = IEEE80211_AC_BK, 6817f1de56SFelix Fietkau MT_TXQ_PSD, 6917f1de56SFelix Fietkau MT_TXQ_MCU, 7017f1de56SFelix Fietkau MT_TXQ_BEACON, 7117f1de56SFelix Fietkau MT_TXQ_CAB, 7217f1de56SFelix Fietkau __MT_TXQ_MAX 7317f1de56SFelix Fietkau }; 7417f1de56SFelix Fietkau 7517f1de56SFelix Fietkau enum mt76_rxq_id { 7617f1de56SFelix Fietkau MT_RXQ_MAIN, 7717f1de56SFelix Fietkau MT_RXQ_MCU, 7817f1de56SFelix Fietkau __MT_RXQ_MAX 7917f1de56SFelix Fietkau }; 8017f1de56SFelix Fietkau 8117f1de56SFelix Fietkau struct mt76_queue_buf { 8217f1de56SFelix Fietkau dma_addr_t addr; 8317f1de56SFelix Fietkau int len; 8417f1de56SFelix Fietkau }; 8517f1de56SFelix Fietkau 86b5903c47SLorenzo Bianconi struct mt76_tx_info { 87b5903c47SLorenzo Bianconi struct mt76_queue_buf buf[32]; 88b5903c47SLorenzo Bianconi int nbuf; 89b5903c47SLorenzo Bianconi u32 info; 90b5903c47SLorenzo Bianconi }; 91b5903c47SLorenzo Bianconi 9217f1de56SFelix Fietkau struct mt76_queue_entry { 9317f1de56SFelix Fietkau union { 9417f1de56SFelix Fietkau void *buf; 9517f1de56SFelix Fietkau struct sk_buff *skb; 9617f1de56SFelix Fietkau }; 97b40b15e1SLorenzo Bianconi union { 9817f1de56SFelix Fietkau struct mt76_txwi_cache *txwi; 99d7d4ea9aSStanislaw Gruszka struct urb *urb; 100b40b15e1SLorenzo Bianconi }; 101d290c121SLorenzo Bianconi enum mt76_txq_id qid; 10217f1de56SFelix Fietkau bool schedule; 103279ade99SStanislaw Gruszka bool done; 10417f1de56SFelix Fietkau }; 10517f1de56SFelix Fietkau 10617f1de56SFelix Fietkau struct mt76_queue_regs { 10717f1de56SFelix Fietkau u32 desc_base; 10817f1de56SFelix Fietkau u32 ring_size; 10917f1de56SFelix Fietkau u32 cpu_idx; 11017f1de56SFelix Fietkau u32 dma_idx; 11117f1de56SFelix Fietkau } __packed __aligned(4); 11217f1de56SFelix Fietkau 11317f1de56SFelix Fietkau struct mt76_queue { 11417f1de56SFelix Fietkau struct mt76_queue_regs __iomem *regs; 11517f1de56SFelix Fietkau 11617f1de56SFelix Fietkau spinlock_t lock; 11717f1de56SFelix Fietkau struct mt76_queue_entry *entry; 11817f1de56SFelix Fietkau struct mt76_desc *desc; 11917f1de56SFelix Fietkau 120b40b15e1SLorenzo Bianconi u16 first; 12117f1de56SFelix Fietkau u16 head; 12217f1de56SFelix Fietkau u16 tail; 12317f1de56SFelix Fietkau int ndesc; 12417f1de56SFelix Fietkau int queued; 12517f1de56SFelix Fietkau int buf_size; 126cd44bc40SLorenzo Bianconi bool stopped; 12717f1de56SFelix Fietkau 12817f1de56SFelix Fietkau u8 buf_offset; 12917f1de56SFelix Fietkau u8 hw_idx; 13017f1de56SFelix Fietkau 13117f1de56SFelix Fietkau dma_addr_t desc_dma; 13217f1de56SFelix Fietkau struct sk_buff *rx_head; 133c12128ceSFelix Fietkau struct page_frag_cache rx_page; 13417f1de56SFelix Fietkau }; 13517f1de56SFelix Fietkau 136af005f26SLorenzo Bianconi struct mt76_sw_queue { 137af005f26SLorenzo Bianconi struct mt76_queue *q; 138af005f26SLorenzo Bianconi 139af005f26SLorenzo Bianconi struct list_head swq; 140af005f26SLorenzo Bianconi int swq_queued; 141af005f26SLorenzo Bianconi }; 142af005f26SLorenzo Bianconi 143db0f04f3SLorenzo Bianconi struct mt76_mcu_ops { 144a74d6336SStanislaw Gruszka int (*mcu_send_msg)(struct mt76_dev *dev, int cmd, const void *data, 145a74d6336SStanislaw Gruszka int len, bool wait_resp); 1466da5a291SStanislaw Gruszka int (*mcu_wr_rp)(struct mt76_dev *dev, u32 base, 1476da5a291SStanislaw Gruszka const struct mt76_reg_pair *rp, int len); 1486da5a291SStanislaw Gruszka int (*mcu_rd_rp)(struct mt76_dev *dev, u32 base, 1496da5a291SStanislaw Gruszka struct mt76_reg_pair *rp, int len); 15000496042SFelix Fietkau int (*mcu_restart)(struct mt76_dev *dev); 151db0f04f3SLorenzo Bianconi }; 152db0f04f3SLorenzo Bianconi 15317f1de56SFelix Fietkau struct mt76_queue_ops { 15417f1de56SFelix Fietkau int (*init)(struct mt76_dev *dev); 15517f1de56SFelix Fietkau 156b1bfbe70SLorenzo Bianconi int (*alloc)(struct mt76_dev *dev, struct mt76_queue *q, 157b1bfbe70SLorenzo Bianconi int idx, int n_desc, int bufsize, 158b1bfbe70SLorenzo Bianconi u32 ring_base); 15917f1de56SFelix Fietkau 16017f1de56SFelix Fietkau int (*add_buf)(struct mt76_dev *dev, struct mt76_queue *q, 16117f1de56SFelix Fietkau struct mt76_queue_buf *buf, int nbufs, u32 info, 16217f1de56SFelix Fietkau struct sk_buff *skb, void *txwi); 16317f1de56SFelix Fietkau 16489a37842SLorenzo Bianconi int (*tx_queue_skb)(struct mt76_dev *dev, enum mt76_txq_id qid, 165469d4818SLorenzo Bianconi struct sk_buff *skb, struct mt76_wcid *wcid, 166469d4818SLorenzo Bianconi struct ieee80211_sta *sta); 167469d4818SLorenzo Bianconi 1685ed31128SLorenzo Bianconi int (*tx_queue_skb_raw)(struct mt76_dev *dev, enum mt76_txq_id qid, 1695ed31128SLorenzo Bianconi struct sk_buff *skb, u32 tx_info); 1705ed31128SLorenzo Bianconi 17117f1de56SFelix Fietkau void *(*dequeue)(struct mt76_dev *dev, struct mt76_queue *q, bool flush, 17217f1de56SFelix Fietkau int *len, u32 *info, bool *more); 17317f1de56SFelix Fietkau 17417f1de56SFelix Fietkau void (*rx_reset)(struct mt76_dev *dev, enum mt76_rxq_id qid); 17517f1de56SFelix Fietkau 17617f1de56SFelix Fietkau void (*tx_cleanup)(struct mt76_dev *dev, enum mt76_txq_id qid, 17717f1de56SFelix Fietkau bool flush); 17817f1de56SFelix Fietkau 17917f1de56SFelix Fietkau void (*kick)(struct mt76_dev *dev, struct mt76_queue *q); 18017f1de56SFelix Fietkau }; 18117f1de56SFelix Fietkau 182d71ef286SFelix Fietkau enum mt76_wcid_flags { 183d71ef286SFelix Fietkau MT_WCID_FLAG_CHECK_PS, 184d71ef286SFelix Fietkau MT_WCID_FLAG_PS, 185d71ef286SFelix Fietkau }; 186d71ef286SFelix Fietkau 18736404c06SStanislaw Gruszka #define MT76_N_WCIDS 128 18836404c06SStanislaw Gruszka 189ef13edc0SFelix Fietkau DECLARE_EWMA(signal, 10, 8); 190ef13edc0SFelix Fietkau 19117f1de56SFelix Fietkau struct mt76_wcid { 192aee5b8cfSFelix Fietkau struct mt76_rx_tid __rcu *aggr[IEEE80211_NUM_TIDS]; 193aee5b8cfSFelix Fietkau 194aee5b8cfSFelix Fietkau struct work_struct aggr_work; 195aee5b8cfSFelix Fietkau 196d71ef286SFelix Fietkau unsigned long flags; 197d71ef286SFelix Fietkau 198ef13edc0SFelix Fietkau struct ewma_signal rssi; 199ef13edc0SFelix Fietkau int inactive_count; 200ef13edc0SFelix Fietkau 20117f1de56SFelix Fietkau u8 idx; 20217f1de56SFelix Fietkau u8 hw_key_idx; 20317f1de56SFelix Fietkau 2049c68a57bSFelix Fietkau u8 sta:1; 2059c68a57bSFelix Fietkau 20630ce7f44SFelix Fietkau u8 rx_check_pn; 20730ce7f44SFelix Fietkau u8 rx_key_pn[IEEE80211_NUM_TIDS][6]; 20830ce7f44SFelix Fietkau 20917f1de56SFelix Fietkau __le16 tx_rate; 21017f1de56SFelix Fietkau bool tx_rate_set; 21117f1de56SFelix Fietkau u8 tx_rate_nss; 21217f1de56SFelix Fietkau s8 max_txpwr_adj; 21323405236SFelix Fietkau bool sw_iv; 21488046b2cSFelix Fietkau 21588046b2cSFelix Fietkau u8 packet_id; 21617f1de56SFelix Fietkau }; 21717f1de56SFelix Fietkau 21817f1de56SFelix Fietkau struct mt76_txq { 219af005f26SLorenzo Bianconi struct mt76_sw_queue *swq; 22017f1de56SFelix Fietkau struct mt76_wcid *wcid; 22117f1de56SFelix Fietkau 22217f1de56SFelix Fietkau struct sk_buff_head retry_q; 22317f1de56SFelix Fietkau 22417f1de56SFelix Fietkau u16 agg_ssn; 22517f1de56SFelix Fietkau bool send_bar; 22617f1de56SFelix Fietkau bool aggr; 22717f1de56SFelix Fietkau }; 22817f1de56SFelix Fietkau 22917f1de56SFelix Fietkau struct mt76_txwi_cache { 23017f1de56SFelix Fietkau u32 txwi[8]; 23117f1de56SFelix Fietkau dma_addr_t dma_addr; 23217f1de56SFelix Fietkau struct list_head list; 23317f1de56SFelix Fietkau }; 23417f1de56SFelix Fietkau 235aee5b8cfSFelix Fietkau 236aee5b8cfSFelix Fietkau struct mt76_rx_tid { 237aee5b8cfSFelix Fietkau struct rcu_head rcu_head; 238aee5b8cfSFelix Fietkau 239aee5b8cfSFelix Fietkau struct mt76_dev *dev; 240aee5b8cfSFelix Fietkau 241aee5b8cfSFelix Fietkau spinlock_t lock; 242aee5b8cfSFelix Fietkau struct delayed_work reorder_work; 243aee5b8cfSFelix Fietkau 244aee5b8cfSFelix Fietkau u16 head; 245aee5b8cfSFelix Fietkau u8 size; 246aee5b8cfSFelix Fietkau u8 nframes; 247aee5b8cfSFelix Fietkau 248aee5b8cfSFelix Fietkau u8 started:1, stopped:1, timer_pending:1; 249aee5b8cfSFelix Fietkau 250aee5b8cfSFelix Fietkau struct sk_buff *reorder_buf[]; 251aee5b8cfSFelix Fietkau }; 252aee5b8cfSFelix Fietkau 25388046b2cSFelix Fietkau #define MT_TX_CB_DMA_DONE BIT(0) 25488046b2cSFelix Fietkau #define MT_TX_CB_TXS_DONE BIT(1) 25588046b2cSFelix Fietkau #define MT_TX_CB_TXS_FAILED BIT(2) 25688046b2cSFelix Fietkau 25788046b2cSFelix Fietkau #define MT_PACKET_ID_MASK GENMASK(7, 0) 258013b2dffSFelix Fietkau #define MT_PACKET_ID_NO_ACK 0 259013b2dffSFelix Fietkau #define MT_PACKET_ID_NO_SKB 1 260013b2dffSFelix Fietkau #define MT_PACKET_ID_FIRST 2 26188046b2cSFelix Fietkau 26288046b2cSFelix Fietkau #define MT_TX_STATUS_SKB_TIMEOUT HZ 26388046b2cSFelix Fietkau 26488046b2cSFelix Fietkau struct mt76_tx_cb { 26588046b2cSFelix Fietkau unsigned long jiffies; 26688046b2cSFelix Fietkau u8 wcid; 26788046b2cSFelix Fietkau u8 pktid; 26888046b2cSFelix Fietkau u8 flags; 26988046b2cSFelix Fietkau }; 27088046b2cSFelix Fietkau 27117f1de56SFelix Fietkau enum { 27217f1de56SFelix Fietkau MT76_STATE_INITIALIZED, 27317f1de56SFelix Fietkau MT76_STATE_RUNNING, 27487e022deSStanislaw Gruszka MT76_STATE_MCU_RUNNING, 27517f1de56SFelix Fietkau MT76_SCANNING, 27617f1de56SFelix Fietkau MT76_RESET, 27789bc67e3SFelix Fietkau MT76_OFFCHANNEL, 278b40b15e1SLorenzo Bianconi MT76_REMOVED, 279b40b15e1SLorenzo Bianconi MT76_READING_STATS, 28017f1de56SFelix Fietkau }; 28117f1de56SFelix Fietkau 28217f1de56SFelix Fietkau struct mt76_hw_cap { 28317f1de56SFelix Fietkau bool has_2ghz; 28417f1de56SFelix Fietkau bool has_5ghz; 28517f1de56SFelix Fietkau }; 28617f1de56SFelix Fietkau 28717f1de56SFelix Fietkau struct mt76_driver_ops { 28866105538SLorenzo Bianconi bool tx_aligned4_skbs; 28917f1de56SFelix Fietkau u16 txwi_size; 29017f1de56SFelix Fietkau 29117f1de56SFelix Fietkau void (*update_survey)(struct mt76_dev *dev); 29217f1de56SFelix Fietkau 29317f1de56SFelix Fietkau int (*tx_prepare_skb)(struct mt76_dev *dev, void *txwi_ptr, 294300832adSLorenzo Bianconi struct sk_buff *skb, enum mt76_txq_id qid, 29517f1de56SFelix Fietkau struct mt76_wcid *wcid, 296b5903c47SLorenzo Bianconi struct ieee80211_sta *sta, 297b5903c47SLorenzo Bianconi struct mt76_tx_info *tx_info); 29817f1de56SFelix Fietkau 299e226ba2eSLorenzo Bianconi void (*tx_complete_skb)(struct mt76_dev *dev, enum mt76_txq_id qid, 300e226ba2eSLorenzo Bianconi struct mt76_queue_entry *e); 30117f1de56SFelix Fietkau 302b40b15e1SLorenzo Bianconi bool (*tx_status_data)(struct mt76_dev *dev, u8 *update); 303b40b15e1SLorenzo Bianconi 30417f1de56SFelix Fietkau void (*rx_skb)(struct mt76_dev *dev, enum mt76_rxq_id q, 30517f1de56SFelix Fietkau struct sk_buff *skb); 30617f1de56SFelix Fietkau 30717f1de56SFelix Fietkau void (*rx_poll_complete)(struct mt76_dev *dev, enum mt76_rxq_id q); 308d71ef286SFelix Fietkau 309d71ef286SFelix Fietkau void (*sta_ps)(struct mt76_dev *dev, struct ieee80211_sta *sta, 310d71ef286SFelix Fietkau bool ps); 311e28487eaSFelix Fietkau 312e28487eaSFelix Fietkau int (*sta_add)(struct mt76_dev *dev, struct ieee80211_vif *vif, 313e28487eaSFelix Fietkau struct ieee80211_sta *sta); 314e28487eaSFelix Fietkau 3159c193de5SFelix Fietkau void (*sta_assoc)(struct mt76_dev *dev, struct ieee80211_vif *vif, 3169c193de5SFelix Fietkau struct ieee80211_sta *sta); 3179c193de5SFelix Fietkau 318e28487eaSFelix Fietkau void (*sta_remove)(struct mt76_dev *dev, struct ieee80211_vif *vif, 319e28487eaSFelix Fietkau struct ieee80211_sta *sta); 32017f1de56SFelix Fietkau }; 32117f1de56SFelix Fietkau 32217f1de56SFelix Fietkau struct mt76_channel_state { 32317f1de56SFelix Fietkau u64 cc_active; 32417f1de56SFelix Fietkau u64 cc_busy; 32517f1de56SFelix Fietkau }; 32617f1de56SFelix Fietkau 32717f1de56SFelix Fietkau struct mt76_sband { 32817f1de56SFelix Fietkau struct ieee80211_supported_band sband; 32917f1de56SFelix Fietkau struct mt76_channel_state *chan; 33017f1de56SFelix Fietkau }; 33117f1de56SFelix Fietkau 332b6862effSLorenzo Bianconi struct mt76_rate_power { 333b6862effSLorenzo Bianconi union { 334b6862effSLorenzo Bianconi struct { 335b6862effSLorenzo Bianconi s8 cck[4]; 336b6862effSLorenzo Bianconi s8 ofdm[8]; 337b6862effSLorenzo Bianconi s8 stbc[10]; 338b6862effSLorenzo Bianconi s8 ht[16]; 339b6862effSLorenzo Bianconi s8 vht[10]; 340b6862effSLorenzo Bianconi }; 341b6862effSLorenzo Bianconi s8 all[48]; 342b6862effSLorenzo Bianconi }; 343b6862effSLorenzo Bianconi }; 344b6862effSLorenzo Bianconi 345b40b15e1SLorenzo Bianconi /* addr req mask */ 346b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_EEPROM BIT(31) 347b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_CFG BIT(30) 348b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_MASK (MT_VEND_TYPE_EEPROM | MT_VEND_TYPE_CFG) 349b40b15e1SLorenzo Bianconi 350b40b15e1SLorenzo Bianconi #define MT_VEND_ADDR(type, n) (MT_VEND_TYPE_##type | (n)) 351b40b15e1SLorenzo Bianconi enum mt_vendor_req { 352b40b15e1SLorenzo Bianconi MT_VEND_DEV_MODE = 0x1, 353b40b15e1SLorenzo Bianconi MT_VEND_WRITE = 0x2, 354b40b15e1SLorenzo Bianconi MT_VEND_MULTI_WRITE = 0x6, 355b40b15e1SLorenzo Bianconi MT_VEND_MULTI_READ = 0x7, 356b40b15e1SLorenzo Bianconi MT_VEND_READ_EEPROM = 0x9, 357b40b15e1SLorenzo Bianconi MT_VEND_WRITE_FCE = 0x42, 358b40b15e1SLorenzo Bianconi MT_VEND_WRITE_CFG = 0x46, 359b40b15e1SLorenzo Bianconi MT_VEND_READ_CFG = 0x47, 360b40b15e1SLorenzo Bianconi }; 361b40b15e1SLorenzo Bianconi 362b40b15e1SLorenzo Bianconi enum mt76u_in_ep { 363b40b15e1SLorenzo Bianconi MT_EP_IN_PKT_RX, 364b40b15e1SLorenzo Bianconi MT_EP_IN_CMD_RESP, 365b40b15e1SLorenzo Bianconi __MT_EP_IN_MAX, 366b40b15e1SLorenzo Bianconi }; 367b40b15e1SLorenzo Bianconi 368b40b15e1SLorenzo Bianconi enum mt76u_out_ep { 369b40b15e1SLorenzo Bianconi MT_EP_OUT_INBAND_CMD, 370b40b15e1SLorenzo Bianconi MT_EP_OUT_AC_BK, 371b40b15e1SLorenzo Bianconi MT_EP_OUT_AC_BE, 372b40b15e1SLorenzo Bianconi MT_EP_OUT_AC_VI, 373b40b15e1SLorenzo Bianconi MT_EP_OUT_AC_VO, 374b40b15e1SLorenzo Bianconi MT_EP_OUT_HCCA, 375b40b15e1SLorenzo Bianconi __MT_EP_OUT_MAX, 376b40b15e1SLorenzo Bianconi }; 377b40b15e1SLorenzo Bianconi 378b40b15e1SLorenzo Bianconi #define MT_SG_MAX_SIZE 8 379b40b15e1SLorenzo Bianconi #define MT_NUM_TX_ENTRIES 256 380b40b15e1SLorenzo Bianconi #define MT_NUM_RX_ENTRIES 128 381b40b15e1SLorenzo Bianconi #define MCU_RESP_URB_SIZE 1024 382b40b15e1SLorenzo Bianconi struct mt76_usb { 383b40b15e1SLorenzo Bianconi struct mutex usb_ctrl_mtx; 384b40b15e1SLorenzo Bianconi u8 data[32]; 385b40b15e1SLorenzo Bianconi 386b40b15e1SLorenzo Bianconi struct tasklet_struct rx_tasklet; 387b40b15e1SLorenzo Bianconi struct tasklet_struct tx_tasklet; 388b40b15e1SLorenzo Bianconi struct delayed_work stat_work; 389b40b15e1SLorenzo Bianconi 390b40b15e1SLorenzo Bianconi u8 out_ep[__MT_EP_OUT_MAX]; 391b40b15e1SLorenzo Bianconi u16 out_max_packet; 392b40b15e1SLorenzo Bianconi u8 in_ep[__MT_EP_IN_MAX]; 393b40b15e1SLorenzo Bianconi u16 in_max_packet; 39463a7de5dSLorenzo Bianconi bool sg_en; 395b40b15e1SLorenzo Bianconi 396b40b15e1SLorenzo Bianconi struct mt76u_mcu { 397b40b15e1SLorenzo Bianconi struct mutex mutex; 398a18a494fSStanislaw Gruszka u8 *data; 399b40b15e1SLorenzo Bianconi u32 msg_seq; 400851ab66eSLorenzo Bianconi 401851ab66eSLorenzo Bianconi /* multiple reads */ 402851ab66eSLorenzo Bianconi struct mt76_reg_pair *rp; 403851ab66eSLorenzo Bianconi int rp_len; 404851ab66eSLorenzo Bianconi u32 base; 405851ab66eSLorenzo Bianconi bool burst; 406b40b15e1SLorenzo Bianconi } mcu; 407b40b15e1SLorenzo Bianconi }; 408b40b15e1SLorenzo Bianconi 409f7bbb80fSLorenzo Bianconi struct mt76_mmio { 410f7bbb80fSLorenzo Bianconi struct mt76e_mcu { 411f7bbb80fSLorenzo Bianconi struct mutex mutex; 412f7bbb80fSLorenzo Bianconi 413f7bbb80fSLorenzo Bianconi wait_queue_head_t wait; 414f7bbb80fSLorenzo Bianconi struct sk_buff_head res_q; 415f7bbb80fSLorenzo Bianconi 416f7bbb80fSLorenzo Bianconi u32 msg_seq; 417f7bbb80fSLorenzo Bianconi } mcu; 41827db1ad1SLorenzo Bianconi void __iomem *regs; 419957068c2SLorenzo Bianconi spinlock_t irq_lock; 420957068c2SLorenzo Bianconi u32 irqmask; 421f7bbb80fSLorenzo Bianconi }; 422f7bbb80fSLorenzo Bianconi 42317f1de56SFelix Fietkau struct mt76_dev { 42417f1de56SFelix Fietkau struct ieee80211_hw *hw; 42517f1de56SFelix Fietkau struct cfg80211_chan_def chandef; 42617f1de56SFelix Fietkau struct ieee80211_channel *main_chan; 42717f1de56SFelix Fietkau 42817f1de56SFelix Fietkau spinlock_t lock; 42917f1de56SFelix Fietkau spinlock_t cc_lock; 430108a4861SStanislaw Gruszka 431108a4861SStanislaw Gruszka struct mutex mutex; 432108a4861SStanislaw Gruszka 43317f1de56SFelix Fietkau const struct mt76_bus_ops *bus; 43417f1de56SFelix Fietkau const struct mt76_driver_ops *drv; 435db0f04f3SLorenzo Bianconi const struct mt76_mcu_ops *mcu_ops; 43617f1de56SFelix Fietkau struct device *dev; 43717f1de56SFelix Fietkau 43817f1de56SFelix Fietkau struct net_device napi_dev; 439c3d7c82aSFelix Fietkau spinlock_t rx_lock; 44017f1de56SFelix Fietkau struct napi_struct napi[__MT_RXQ_MAX]; 44117f1de56SFelix Fietkau struct sk_buff_head rx_skb[__MT_RXQ_MAX]; 44217f1de56SFelix Fietkau 44317f1de56SFelix Fietkau struct list_head txwi_cache; 444af005f26SLorenzo Bianconi struct mt76_sw_queue q_tx[__MT_TXQ_MAX]; 44517f1de56SFelix Fietkau struct mt76_queue q_rx[__MT_RXQ_MAX]; 44617f1de56SFelix Fietkau const struct mt76_queue_ops *queue_ops; 447c1e0d2beSLorenzo Bianconi int tx_dma_idx[4]; 44817f1de56SFelix Fietkau 44926e40d4cSFelix Fietkau wait_queue_head_t tx_wait; 45088046b2cSFelix Fietkau struct sk_buff_head status_list; 45126e40d4cSFelix Fietkau 45236404c06SStanislaw Gruszka unsigned long wcid_mask[MT76_N_WCIDS / BITS_PER_LONG]; 45336404c06SStanislaw Gruszka 45436404c06SStanislaw Gruszka struct mt76_wcid global_wcid; 45536404c06SStanislaw Gruszka struct mt76_wcid __rcu *wcid[MT76_N_WCIDS]; 45636404c06SStanislaw Gruszka 45717f1de56SFelix Fietkau u8 macaddr[ETH_ALEN]; 45817f1de56SFelix Fietkau u32 rev; 45917f1de56SFelix Fietkau unsigned long state; 46017f1de56SFelix Fietkau 46124114a5fSLorenzo Bianconi u8 antenna_mask; 4626034b2b0SLorenzo Bianconi u16 chainmask; 46324114a5fSLorenzo Bianconi 46417f1de56SFelix Fietkau struct mt76_sband sband_2g; 46517f1de56SFelix Fietkau struct mt76_sband sband_5g; 46617f1de56SFelix Fietkau struct debugfs_blob_wrapper eeprom; 46717f1de56SFelix Fietkau struct debugfs_blob_wrapper otp; 46817f1de56SFelix Fietkau struct mt76_hw_cap cap; 46917f1de56SFelix Fietkau 470b6862effSLorenzo Bianconi struct mt76_rate_power rate_power; 471b6862effSLorenzo Bianconi int txpower_conf; 472b6862effSLorenzo Bianconi int txpower_cur; 473b6862effSLorenzo Bianconi 47417f1de56SFelix Fietkau u32 debugfs_reg; 47517f1de56SFelix Fietkau 47617f1de56SFelix Fietkau struct led_classdev led_cdev; 47717f1de56SFelix Fietkau char led_name[32]; 47817f1de56SFelix Fietkau bool led_al; 47917f1de56SFelix Fietkau u8 led_pin; 480b40b15e1SLorenzo Bianconi 481e7173858SFelix Fietkau u8 csa_complete; 482e7173858SFelix Fietkau 483108a4861SStanislaw Gruszka u32 rxfilter; 484108a4861SStanislaw Gruszka 485f7bbb80fSLorenzo Bianconi union { 486f7bbb80fSLorenzo Bianconi struct mt76_mmio mmio; 487b40b15e1SLorenzo Bianconi struct mt76_usb usb; 48817f1de56SFelix Fietkau }; 489f7bbb80fSLorenzo Bianconi }; 49017f1de56SFelix Fietkau 49117f1de56SFelix Fietkau enum mt76_phy_type { 49217f1de56SFelix Fietkau MT_PHY_TYPE_CCK, 49317f1de56SFelix Fietkau MT_PHY_TYPE_OFDM, 49417f1de56SFelix Fietkau MT_PHY_TYPE_HT, 49517f1de56SFelix Fietkau MT_PHY_TYPE_HT_GF, 49617f1de56SFelix Fietkau MT_PHY_TYPE_VHT, 49717f1de56SFelix Fietkau }; 49817f1de56SFelix Fietkau 4994e34249eSFelix Fietkau struct mt76_rx_status { 5009c68a57bSFelix Fietkau struct mt76_wcid *wcid; 501aee5b8cfSFelix Fietkau 502aee5b8cfSFelix Fietkau unsigned long reorder_time; 503aee5b8cfSFelix Fietkau 50430ce7f44SFelix Fietkau u8 iv[6]; 50530ce7f44SFelix Fietkau 50630ce7f44SFelix Fietkau u8 aggr:1; 507aee5b8cfSFelix Fietkau u8 tid; 508aee5b8cfSFelix Fietkau u16 seqno; 509aee5b8cfSFelix Fietkau 5104e34249eSFelix Fietkau u16 freq; 51130ce7f44SFelix Fietkau u32 flag; 5124e34249eSFelix Fietkau u8 enc_flags; 5134e34249eSFelix Fietkau u8 encoding:2, bw:3; 5144e34249eSFelix Fietkau u8 rate_idx; 5154e34249eSFelix Fietkau u8 nss; 5164e34249eSFelix Fietkau u8 band; 5179cf67ec7SFelix Fietkau s8 signal; 5184e34249eSFelix Fietkau u8 chains; 5194e34249eSFelix Fietkau s8 chain_signal[IEEE80211_MAX_CHAINS]; 5204e34249eSFelix Fietkau }; 5214e34249eSFelix Fietkau 522d4131273SStanislaw Gruszka #define __mt76_rr(dev, ...) (dev)->bus->rr((dev), __VA_ARGS__) 523d4131273SStanislaw Gruszka #define __mt76_wr(dev, ...) (dev)->bus->wr((dev), __VA_ARGS__) 524d4131273SStanislaw Gruszka #define __mt76_rmw(dev, ...) (dev)->bus->rmw((dev), __VA_ARGS__) 525d4131273SStanislaw Gruszka #define __mt76_wr_copy(dev, ...) (dev)->bus->copy((dev), __VA_ARGS__) 526d4131273SStanislaw Gruszka 52722c575c4SStanislaw Gruszka #define __mt76_set(dev, offset, val) __mt76_rmw(dev, offset, 0, val) 52822c575c4SStanislaw Gruszka #define __mt76_clear(dev, offset, val) __mt76_rmw(dev, offset, val, 0) 52922c575c4SStanislaw Gruszka 53017f1de56SFelix Fietkau #define mt76_rr(dev, ...) (dev)->mt76.bus->rr(&((dev)->mt76), __VA_ARGS__) 53117f1de56SFelix Fietkau #define mt76_wr(dev, ...) (dev)->mt76.bus->wr(&((dev)->mt76), __VA_ARGS__) 53217f1de56SFelix Fietkau #define mt76_rmw(dev, ...) (dev)->mt76.bus->rmw(&((dev)->mt76), __VA_ARGS__) 53317f1de56SFelix Fietkau #define mt76_wr_copy(dev, ...) (dev)->mt76.bus->copy(&((dev)->mt76), __VA_ARGS__) 5346da5a291SStanislaw Gruszka #define mt76_wr_rp(dev, ...) (dev)->mt76.bus->wr_rp(&((dev)->mt76), __VA_ARGS__) 5356da5a291SStanislaw Gruszka #define mt76_rd_rp(dev, ...) (dev)->mt76.bus->rd_rp(&((dev)->mt76), __VA_ARGS__) 53617f1de56SFelix Fietkau 537db0f04f3SLorenzo Bianconi #define mt76_mcu_send_msg(dev, ...) (dev)->mt76.mcu_ops->mcu_send_msg(&((dev)->mt76), __VA_ARGS__) 538db0f04f3SLorenzo Bianconi 53917f1de56SFelix Fietkau #define mt76_set(dev, offset, val) mt76_rmw(dev, offset, 0, val) 54017f1de56SFelix Fietkau #define mt76_clear(dev, offset, val) mt76_rmw(dev, offset, val, 0) 54117f1de56SFelix Fietkau 54217f1de56SFelix Fietkau #define mt76_get_field(_dev, _reg, _field) \ 54317f1de56SFelix Fietkau FIELD_GET(_field, mt76_rr(dev, _reg)) 54417f1de56SFelix Fietkau 54517f1de56SFelix Fietkau #define mt76_rmw_field(_dev, _reg, _field, _val) \ 54617f1de56SFelix Fietkau mt76_rmw(_dev, _reg, _field, FIELD_PREP(_field, _val)) 54717f1de56SFelix Fietkau 54846436b5eSStanislaw Gruszka #define __mt76_rmw_field(_dev, _reg, _field, _val) \ 54946436b5eSStanislaw Gruszka __mt76_rmw(_dev, _reg, _field, FIELD_PREP(_field, _val)) 55046436b5eSStanislaw Gruszka 55117f1de56SFelix Fietkau #define mt76_hw(dev) (dev)->mt76.hw 55217f1de56SFelix Fietkau 55317f1de56SFelix Fietkau bool __mt76_poll(struct mt76_dev *dev, u32 offset, u32 mask, u32 val, 55417f1de56SFelix Fietkau int timeout); 55517f1de56SFelix Fietkau 55617f1de56SFelix Fietkau #define mt76_poll(dev, ...) __mt76_poll(&((dev)->mt76), __VA_ARGS__) 55717f1de56SFelix Fietkau 55817f1de56SFelix Fietkau bool __mt76_poll_msec(struct mt76_dev *dev, u32 offset, u32 mask, u32 val, 55917f1de56SFelix Fietkau int timeout); 56017f1de56SFelix Fietkau 56117f1de56SFelix Fietkau #define mt76_poll_msec(dev, ...) __mt76_poll_msec(&((dev)->mt76), __VA_ARGS__) 56217f1de56SFelix Fietkau 56317f1de56SFelix Fietkau void mt76_mmio_init(struct mt76_dev *dev, void __iomem *regs); 56417f1de56SFelix Fietkau 56517f1de56SFelix Fietkau static inline u16 mt76_chip(struct mt76_dev *dev) 56617f1de56SFelix Fietkau { 56717f1de56SFelix Fietkau return dev->rev >> 16; 56817f1de56SFelix Fietkau } 56917f1de56SFelix Fietkau 57017f1de56SFelix Fietkau static inline u16 mt76_rev(struct mt76_dev *dev) 57117f1de56SFelix Fietkau { 57217f1de56SFelix Fietkau return dev->rev & 0xffff; 57317f1de56SFelix Fietkau } 57417f1de56SFelix Fietkau 57517f1de56SFelix Fietkau #define mt76xx_chip(dev) mt76_chip(&((dev)->mt76)) 57617f1de56SFelix Fietkau #define mt76xx_rev(dev) mt76_rev(&((dev)->mt76)) 57717f1de56SFelix Fietkau 578a23fde09SLorenzo Bianconi #define mt76_init_queues(dev) (dev)->mt76.queue_ops->init(&((dev)->mt76)) 579a23fde09SLorenzo Bianconi #define mt76_queue_alloc(dev, ...) (dev)->mt76.queue_ops->alloc(&((dev)->mt76), __VA_ARGS__) 5805ed31128SLorenzo Bianconi #define mt76_tx_queue_skb_raw(dev, ...) (dev)->mt76.queue_ops->tx_queue_skb_raw(&((dev)->mt76), __VA_ARGS__) 581eb9ca7ecSLorenzo Bianconi #define mt76_tx_queue_skb(dev, ...) (dev)->mt76.queue_ops->tx_queue_skb(&((dev)->mt76), __VA_ARGS__) 58217f1de56SFelix Fietkau #define mt76_queue_rx_reset(dev, ...) (dev)->mt76.queue_ops->rx_reset(&((dev)->mt76), __VA_ARGS__) 58317f1de56SFelix Fietkau #define mt76_queue_tx_cleanup(dev, ...) (dev)->mt76.queue_ops->tx_cleanup(&((dev)->mt76), __VA_ARGS__) 58417f1de56SFelix Fietkau #define mt76_queue_kick(dev, ...) (dev)->mt76.queue_ops->kick(&((dev)->mt76), __VA_ARGS__) 58517f1de56SFelix Fietkau 58617f1de56SFelix Fietkau static inline struct mt76_channel_state * 58717f1de56SFelix Fietkau mt76_channel_state(struct mt76_dev *dev, struct ieee80211_channel *c) 58817f1de56SFelix Fietkau { 58917f1de56SFelix Fietkau struct mt76_sband *msband; 59017f1de56SFelix Fietkau int idx; 59117f1de56SFelix Fietkau 59217f1de56SFelix Fietkau if (c->band == NL80211_BAND_2GHZ) 59317f1de56SFelix Fietkau msband = &dev->sband_2g; 59417f1de56SFelix Fietkau else 59517f1de56SFelix Fietkau msband = &dev->sband_5g; 59617f1de56SFelix Fietkau 59717f1de56SFelix Fietkau idx = c - &msband->sband.channels[0]; 59817f1de56SFelix Fietkau return &msband->chan[idx]; 59917f1de56SFelix Fietkau } 60017f1de56SFelix Fietkau 601c0f7b25aSLorenzo Bianconi struct mt76_dev *mt76_alloc_device(struct device *pdev, unsigned int size, 602c0f7b25aSLorenzo Bianconi const struct ieee80211_ops *ops, 603c0f7b25aSLorenzo Bianconi const struct mt76_driver_ops *drv_ops); 60417f1de56SFelix Fietkau int mt76_register_device(struct mt76_dev *dev, bool vht, 60517f1de56SFelix Fietkau struct ieee80211_rate *rates, int n_rates); 60617f1de56SFelix Fietkau void mt76_unregister_device(struct mt76_dev *dev); 607def34a2fSLorenzo Bianconi void mt76_free_device(struct mt76_dev *dev); 60817f1de56SFelix Fietkau 60917f1de56SFelix Fietkau struct dentry *mt76_register_debugfs(struct mt76_dev *dev); 6108f410a8bSLorenzo Bianconi void mt76_seq_puts_array(struct seq_file *file, const char *str, 6118f410a8bSLorenzo Bianconi s8 *val, int len); 61217f1de56SFelix Fietkau 61317f1de56SFelix Fietkau int mt76_eeprom_init(struct mt76_dev *dev, int len); 61417f1de56SFelix Fietkau void mt76_eeprom_override(struct mt76_dev *dev); 61517f1de56SFelix Fietkau 616ee8aa945SLorenzo Bianconi /* increment with wrap-around */ 617ee8aa945SLorenzo Bianconi static inline int mt76_incr(int val, int size) 618ee8aa945SLorenzo Bianconi { 619ee8aa945SLorenzo Bianconi return (val + 1) & (size - 1); 620ee8aa945SLorenzo Bianconi } 621ee8aa945SLorenzo Bianconi 622ee8aa945SLorenzo Bianconi /* decrement with wrap-around */ 623ee8aa945SLorenzo Bianconi static inline int mt76_decr(int val, int size) 624ee8aa945SLorenzo Bianconi { 625ee8aa945SLorenzo Bianconi return (val - 1) & (size - 1); 626ee8aa945SLorenzo Bianconi } 627ee8aa945SLorenzo Bianconi 6281d0496c6SStanislaw Gruszka u8 mt76_ac_to_hwq(u8 ac); 629b40b15e1SLorenzo Bianconi 63017f1de56SFelix Fietkau static inline struct ieee80211_txq * 63117f1de56SFelix Fietkau mtxq_to_txq(struct mt76_txq *mtxq) 63217f1de56SFelix Fietkau { 63317f1de56SFelix Fietkau void *ptr = mtxq; 63417f1de56SFelix Fietkau 63517f1de56SFelix Fietkau return container_of(ptr, struct ieee80211_txq, drv_priv); 63617f1de56SFelix Fietkau } 63717f1de56SFelix Fietkau 6389c68a57bSFelix Fietkau static inline struct ieee80211_sta * 6399c68a57bSFelix Fietkau wcid_to_sta(struct mt76_wcid *wcid) 6409c68a57bSFelix Fietkau { 6419c68a57bSFelix Fietkau void *ptr = wcid; 6429c68a57bSFelix Fietkau 6439c68a57bSFelix Fietkau if (!wcid || !wcid->sta) 6449c68a57bSFelix Fietkau return NULL; 6459c68a57bSFelix Fietkau 6469c68a57bSFelix Fietkau return container_of(ptr, struct ieee80211_sta, drv_priv); 6479c68a57bSFelix Fietkau } 6489c68a57bSFelix Fietkau 64988046b2cSFelix Fietkau static inline struct mt76_tx_cb *mt76_tx_skb_cb(struct sk_buff *skb) 65088046b2cSFelix Fietkau { 65188046b2cSFelix Fietkau BUILD_BUG_ON(sizeof(struct mt76_tx_cb) > 65288046b2cSFelix Fietkau sizeof(IEEE80211_SKB_CB(skb)->status.status_driver_data)); 65388046b2cSFelix Fietkau return ((void *) IEEE80211_SKB_CB(skb)->status.status_driver_data); 65488046b2cSFelix Fietkau } 65588046b2cSFelix Fietkau 6563bb45b5fSLorenzo Bianconi static inline void mt76_insert_hdr_pad(struct sk_buff *skb) 6573bb45b5fSLorenzo Bianconi { 6583bb45b5fSLorenzo Bianconi int len = ieee80211_get_hdrlen_from_skb(skb); 6593bb45b5fSLorenzo Bianconi 6603bb45b5fSLorenzo Bianconi if (len % 4 == 0) 6613bb45b5fSLorenzo Bianconi return; 6623bb45b5fSLorenzo Bianconi 6633bb45b5fSLorenzo Bianconi skb_push(skb, 2); 6643bb45b5fSLorenzo Bianconi memmove(skb->data, skb->data + 2, len); 6653bb45b5fSLorenzo Bianconi 6663bb45b5fSLorenzo Bianconi skb->data[len] = 0; 6673bb45b5fSLorenzo Bianconi skb->data[len + 1] = 0; 6683bb45b5fSLorenzo Bianconi } 6693bb45b5fSLorenzo Bianconi 67017f1de56SFelix Fietkau void mt76_rx(struct mt76_dev *dev, enum mt76_rxq_id q, struct sk_buff *skb); 67117f1de56SFelix Fietkau void mt76_tx(struct mt76_dev *dev, struct ieee80211_sta *sta, 67217f1de56SFelix Fietkau struct mt76_wcid *wcid, struct sk_buff *skb); 67317f1de56SFelix Fietkau void mt76_txq_init(struct mt76_dev *dev, struct ieee80211_txq *txq); 67417f1de56SFelix Fietkau void mt76_txq_remove(struct mt76_dev *dev, struct ieee80211_txq *txq); 67517f1de56SFelix Fietkau void mt76_wake_tx_queue(struct ieee80211_hw *hw, struct ieee80211_txq *txq); 67617f1de56SFelix Fietkau void mt76_stop_tx_queues(struct mt76_dev *dev, struct ieee80211_sta *sta, 67717f1de56SFelix Fietkau bool send_bar); 678*90fdc171SFelix Fietkau void mt76_txq_schedule(struct mt76_dev *dev, enum mt76_txq_id qid); 67917f1de56SFelix Fietkau void mt76_txq_schedule_all(struct mt76_dev *dev); 68017f1de56SFelix Fietkau void mt76_release_buffered_frames(struct ieee80211_hw *hw, 68117f1de56SFelix Fietkau struct ieee80211_sta *sta, 68217f1de56SFelix Fietkau u16 tids, int nframes, 68317f1de56SFelix Fietkau enum ieee80211_frame_release_type reason, 68417f1de56SFelix Fietkau bool more_data); 68517f1de56SFelix Fietkau void mt76_set_channel(struct mt76_dev *dev); 68617f1de56SFelix Fietkau int mt76_get_survey(struct ieee80211_hw *hw, int idx, 68717f1de56SFelix Fietkau struct survey_info *survey); 6885ebdc3e0SLorenzo Bianconi void mt76_set_stream_caps(struct mt76_dev *dev, bool vht); 68917f1de56SFelix Fietkau 690aee5b8cfSFelix Fietkau int mt76_rx_aggr_start(struct mt76_dev *dev, struct mt76_wcid *wcid, u8 tid, 691aee5b8cfSFelix Fietkau u16 ssn, u8 size); 692aee5b8cfSFelix Fietkau void mt76_rx_aggr_stop(struct mt76_dev *dev, struct mt76_wcid *wcid, u8 tid); 693aee5b8cfSFelix Fietkau 69430ce7f44SFelix Fietkau void mt76_wcid_key_setup(struct mt76_dev *dev, struct mt76_wcid *wcid, 69530ce7f44SFelix Fietkau struct ieee80211_key_conf *key); 69679d1c94cSFelix Fietkau 69779d1c94cSFelix Fietkau void mt76_tx_status_lock(struct mt76_dev *dev, struct sk_buff_head *list) 69879d1c94cSFelix Fietkau __acquires(&dev->status_list.lock); 69979d1c94cSFelix Fietkau void mt76_tx_status_unlock(struct mt76_dev *dev, struct sk_buff_head *list) 70079d1c94cSFelix Fietkau __releases(&dev->status_list.lock); 70179d1c94cSFelix Fietkau 70288046b2cSFelix Fietkau int mt76_tx_status_skb_add(struct mt76_dev *dev, struct mt76_wcid *wcid, 70388046b2cSFelix Fietkau struct sk_buff *skb); 70488046b2cSFelix Fietkau struct sk_buff *mt76_tx_status_skb_get(struct mt76_dev *dev, 70579d1c94cSFelix Fietkau struct mt76_wcid *wcid, int pktid, 70679d1c94cSFelix Fietkau struct sk_buff_head *list); 70779d1c94cSFelix Fietkau void mt76_tx_status_skb_done(struct mt76_dev *dev, struct sk_buff *skb, 70879d1c94cSFelix Fietkau struct sk_buff_head *list); 70988046b2cSFelix Fietkau void mt76_tx_complete_skb(struct mt76_dev *dev, struct sk_buff *skb); 71079d1c94cSFelix Fietkau void mt76_tx_status_check(struct mt76_dev *dev, struct mt76_wcid *wcid, 71179d1c94cSFelix Fietkau bool flush); 712e28487eaSFelix Fietkau int mt76_sta_state(struct ieee80211_hw *hw, struct ieee80211_vif *vif, 713e28487eaSFelix Fietkau struct ieee80211_sta *sta, 714e28487eaSFelix Fietkau enum ieee80211_sta_state old_state, 715e28487eaSFelix Fietkau enum ieee80211_sta_state new_state); 71613f61dfcSLorenzo Bianconi void __mt76_sta_remove(struct mt76_dev *dev, struct ieee80211_vif *vif, 71713f61dfcSLorenzo Bianconi struct ieee80211_sta *sta); 71830ce7f44SFelix Fietkau 71982e1dd0fSStanislaw Gruszka struct ieee80211_sta *mt76_rx_convert(struct sk_buff *skb); 72082e1dd0fSStanislaw Gruszka 721ef13edc0SFelix Fietkau int mt76_get_min_avg_rssi(struct mt76_dev *dev); 722ef13edc0SFelix Fietkau 7239313faacSFelix Fietkau int mt76_get_txpower(struct ieee80211_hw *hw, struct ieee80211_vif *vif, 7249313faacSFelix Fietkau int *dbm); 7259313faacSFelix Fietkau 726e7173858SFelix Fietkau void mt76_csa_check(struct mt76_dev *dev); 727e7173858SFelix Fietkau void mt76_csa_finish(struct mt76_dev *dev); 728e7173858SFelix Fietkau 72987d53103SStanislaw Gruszka int mt76_set_tim(struct ieee80211_hw *hw, struct ieee80211_sta *sta, bool set); 73087d53103SStanislaw Gruszka 73117f1de56SFelix Fietkau /* internal */ 73217f1de56SFelix Fietkau void mt76_tx_free(struct mt76_dev *dev); 733fcdd99ceSLorenzo Bianconi struct mt76_txwi_cache *mt76_get_txwi(struct mt76_dev *dev); 73417f1de56SFelix Fietkau void mt76_put_txwi(struct mt76_dev *dev, struct mt76_txwi_cache *t); 7359d9d738bSFelix Fietkau void mt76_rx_complete(struct mt76_dev *dev, struct sk_buff_head *frames, 73681e850efSLorenzo Bianconi struct napi_struct *napi); 73781e850efSLorenzo Bianconi void mt76_rx_poll_complete(struct mt76_dev *dev, enum mt76_rxq_id q, 73881e850efSLorenzo Bianconi struct napi_struct *napi); 739aee5b8cfSFelix Fietkau void mt76_rx_aggr_reorder(struct sk_buff *skb, struct sk_buff_head *frames); 74017f1de56SFelix Fietkau 741b40b15e1SLorenzo Bianconi /* usb */ 742b40b15e1SLorenzo Bianconi static inline bool mt76u_urb_error(struct urb *urb) 743b40b15e1SLorenzo Bianconi { 744b40b15e1SLorenzo Bianconi return urb->status && 745b40b15e1SLorenzo Bianconi urb->status != -ECONNRESET && 746b40b15e1SLorenzo Bianconi urb->status != -ESHUTDOWN && 747b40b15e1SLorenzo Bianconi urb->status != -ENOENT; 748b40b15e1SLorenzo Bianconi } 749b40b15e1SLorenzo Bianconi 750b40b15e1SLorenzo Bianconi /* Map hardware queues to usb endpoints */ 751b40b15e1SLorenzo Bianconi static inline u8 q2ep(u8 qid) 752b40b15e1SLorenzo Bianconi { 753b40b15e1SLorenzo Bianconi /* TODO: take management packets to queue 5 */ 754b40b15e1SLorenzo Bianconi return qid + 1; 755b40b15e1SLorenzo Bianconi } 756b40b15e1SLorenzo Bianconi 7575de4db8fSStanislaw Gruszka static inline int 758b63aa031SStanislaw Gruszka mt76u_bulk_msg(struct mt76_dev *dev, void *data, int len, int *actual_len, 759b63aa031SStanislaw Gruszka int timeout) 7605de4db8fSStanislaw Gruszka { 761112f980aSStanislaw Gruszka struct usb_device *udev = to_usb_device(dev->dev); 7625de4db8fSStanislaw Gruszka struct mt76_usb *usb = &dev->usb; 7635de4db8fSStanislaw Gruszka unsigned int pipe; 7645de4db8fSStanislaw Gruszka 765b63aa031SStanislaw Gruszka if (actual_len) 766b63aa031SStanislaw Gruszka pipe = usb_rcvbulkpipe(udev, usb->in_ep[MT_EP_IN_CMD_RESP]); 767b63aa031SStanislaw Gruszka else 7685de4db8fSStanislaw Gruszka pipe = usb_sndbulkpipe(udev, usb->out_ep[MT_EP_OUT_INBAND_CMD]); 769b63aa031SStanislaw Gruszka 770b63aa031SStanislaw Gruszka return usb_bulk_msg(udev, pipe, data, len, actual_len, timeout); 7715de4db8fSStanislaw Gruszka } 7725de4db8fSStanislaw Gruszka 773b40b15e1SLorenzo Bianconi int mt76u_vendor_request(struct mt76_dev *dev, u8 req, 774b40b15e1SLorenzo Bianconi u8 req_type, u16 val, u16 offset, 775b40b15e1SLorenzo Bianconi void *buf, size_t len); 776b40b15e1SLorenzo Bianconi void mt76u_single_wr(struct mt76_dev *dev, const u8 req, 777b40b15e1SLorenzo Bianconi const u16 offset, const u32 val); 778b40b15e1SLorenzo Bianconi int mt76u_init(struct mt76_dev *dev, struct usb_interface *intf); 779b40b15e1SLorenzo Bianconi int mt76u_submit_rx_buffers(struct mt76_dev *dev); 780b40b15e1SLorenzo Bianconi int mt76u_alloc_queues(struct mt76_dev *dev); 781b40b15e1SLorenzo Bianconi void mt76u_stop_queues(struct mt76_dev *dev); 782b40b15e1SLorenzo Bianconi void mt76u_stop_stat_wk(struct mt76_dev *dev); 783b40b15e1SLorenzo Bianconi void mt76u_queues_deinit(struct mt76_dev *dev); 784b40b15e1SLorenzo Bianconi 7859df0fab9SLorenzo Bianconi struct sk_buff * 7869df0fab9SLorenzo Bianconi mt76_mcu_msg_alloc(const void *data, int head_len, 7879df0fab9SLorenzo Bianconi int data_len, int tail_len); 788c07a49d4SLorenzo Bianconi void mt76_mcu_rx_event(struct mt76_dev *dev, struct sk_buff *skb); 789680abb25SLorenzo Bianconi struct sk_buff *mt76_mcu_get_response(struct mt76_dev *dev, 790680abb25SLorenzo Bianconi unsigned long expires); 7919df0fab9SLorenzo Bianconi 7929220f695SLorenzo Bianconi void mt76_set_irq_mask(struct mt76_dev *dev, u32 addr, u32 clear, u32 set); 7939220f695SLorenzo Bianconi 79417f1de56SFelix Fietkau #endif 795