10e3d6777SRyder Lee /* SPDX-License-Identifier: ISC */ 217f1de56SFelix Fietkau /* 317f1de56SFelix Fietkau * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name> 417f1de56SFelix Fietkau */ 517f1de56SFelix Fietkau 617f1de56SFelix Fietkau #ifndef __MT76_H 717f1de56SFelix Fietkau #define __MT76_H 817f1de56SFelix Fietkau 917f1de56SFelix Fietkau #include <linux/kernel.h> 1017f1de56SFelix Fietkau #include <linux/io.h> 1117f1de56SFelix Fietkau #include <linux/spinlock.h> 1217f1de56SFelix Fietkau #include <linux/skbuff.h> 1317f1de56SFelix Fietkau #include <linux/leds.h> 14b40b15e1SLorenzo Bianconi #include <linux/usb.h> 15ef13edc0SFelix Fietkau #include <linux/average.h> 1617f1de56SFelix Fietkau #include <net/mac80211.h> 1717f1de56SFelix Fietkau #include "util.h" 1817f1de56SFelix Fietkau 1917f1de56SFelix Fietkau #define MT_TX_RING_SIZE 256 2017f1de56SFelix Fietkau #define MT_MCU_RING_SIZE 32 2117f1de56SFelix Fietkau #define MT_RX_BUF_SIZE 2048 222a92b08bSLorenzo Bianconi #define MT_SKB_HEAD_LEN 128 2317f1de56SFelix Fietkau 2417f1de56SFelix Fietkau struct mt76_dev; 25469d4818SLorenzo Bianconi struct mt76_wcid; 2617f1de56SFelix Fietkau 276da5a291SStanislaw Gruszka struct mt76_reg_pair { 286da5a291SStanislaw Gruszka u32 reg; 296da5a291SStanislaw Gruszka u32 value; 306da5a291SStanislaw Gruszka }; 316da5a291SStanislaw Gruszka 32c50479faSStanislaw Gruszka enum mt76_bus_type { 33c50479faSStanislaw Gruszka MT76_BUS_MMIO, 34c50479faSStanislaw Gruszka MT76_BUS_USB, 35c50479faSStanislaw Gruszka }; 36c50479faSStanislaw Gruszka 3717f1de56SFelix Fietkau struct mt76_bus_ops { 3817f1de56SFelix Fietkau u32 (*rr)(struct mt76_dev *dev, u32 offset); 3917f1de56SFelix Fietkau void (*wr)(struct mt76_dev *dev, u32 offset, u32 val); 4017f1de56SFelix Fietkau u32 (*rmw)(struct mt76_dev *dev, u32 offset, u32 mask, u32 val); 4135e4ebeaSLorenzo Bianconi void (*write_copy)(struct mt76_dev *dev, u32 offset, const void *data, 4235e4ebeaSLorenzo Bianconi int len); 4335e4ebeaSLorenzo Bianconi void (*read_copy)(struct mt76_dev *dev, u32 offset, void *data, 4417f1de56SFelix Fietkau int len); 456da5a291SStanislaw Gruszka int (*wr_rp)(struct mt76_dev *dev, u32 base, 466da5a291SStanislaw Gruszka const struct mt76_reg_pair *rp, int len); 476da5a291SStanislaw Gruszka int (*rd_rp)(struct mt76_dev *dev, u32 base, 486da5a291SStanislaw Gruszka struct mt76_reg_pair *rp, int len); 49c50479faSStanislaw Gruszka enum mt76_bus_type type; 5017f1de56SFelix Fietkau }; 5117f1de56SFelix Fietkau 52c50479faSStanislaw Gruszka #define mt76_is_usb(dev) ((dev)->mt76.bus->type == MT76_BUS_USB) 53c50479faSStanislaw Gruszka #define mt76_is_mmio(dev) ((dev)->mt76.bus->type == MT76_BUS_MMIO) 54c50479faSStanislaw Gruszka 5517f1de56SFelix Fietkau enum mt76_txq_id { 5617f1de56SFelix Fietkau MT_TXQ_VO = IEEE80211_AC_VO, 5717f1de56SFelix Fietkau MT_TXQ_VI = IEEE80211_AC_VI, 5817f1de56SFelix Fietkau MT_TXQ_BE = IEEE80211_AC_BE, 5917f1de56SFelix Fietkau MT_TXQ_BK = IEEE80211_AC_BK, 6017f1de56SFelix Fietkau MT_TXQ_PSD, 6117f1de56SFelix Fietkau MT_TXQ_MCU, 6217f1de56SFelix Fietkau MT_TXQ_BEACON, 6317f1de56SFelix Fietkau MT_TXQ_CAB, 6404b8e659SRyder Lee MT_TXQ_FWDL, 6517f1de56SFelix Fietkau __MT_TXQ_MAX 6617f1de56SFelix Fietkau }; 6717f1de56SFelix Fietkau 6817f1de56SFelix Fietkau enum mt76_rxq_id { 6917f1de56SFelix Fietkau MT_RXQ_MAIN, 7017f1de56SFelix Fietkau MT_RXQ_MCU, 7117f1de56SFelix Fietkau __MT_RXQ_MAX 7217f1de56SFelix Fietkau }; 7317f1de56SFelix Fietkau 7417f1de56SFelix Fietkau struct mt76_queue_buf { 7517f1de56SFelix Fietkau dma_addr_t addr; 7617f1de56SFelix Fietkau int len; 7717f1de56SFelix Fietkau }; 7817f1de56SFelix Fietkau 79b5903c47SLorenzo Bianconi struct mt76_tx_info { 80b5903c47SLorenzo Bianconi struct mt76_queue_buf buf[32]; 81cfaae9e6SLorenzo Bianconi struct sk_buff *skb; 82b5903c47SLorenzo Bianconi int nbuf; 83b5903c47SLorenzo Bianconi u32 info; 84b5903c47SLorenzo Bianconi }; 85b5903c47SLorenzo Bianconi 8617f1de56SFelix Fietkau struct mt76_queue_entry { 8717f1de56SFelix Fietkau union { 8817f1de56SFelix Fietkau void *buf; 8917f1de56SFelix Fietkau struct sk_buff *skb; 9017f1de56SFelix Fietkau }; 91b40b15e1SLorenzo Bianconi union { 9217f1de56SFelix Fietkau struct mt76_txwi_cache *txwi; 93d7d4ea9aSStanislaw Gruszka struct urb *urb; 94b40b15e1SLorenzo Bianconi }; 95d290c121SLorenzo Bianconi enum mt76_txq_id qid; 96*7bd0650bSLorenzo Bianconi bool skip_buf0:1; 97*7bd0650bSLorenzo Bianconi bool schedule:1; 98*7bd0650bSLorenzo Bianconi bool done:1; 9917f1de56SFelix Fietkau }; 10017f1de56SFelix Fietkau 10117f1de56SFelix Fietkau struct mt76_queue_regs { 10217f1de56SFelix Fietkau u32 desc_base; 10317f1de56SFelix Fietkau u32 ring_size; 10417f1de56SFelix Fietkau u32 cpu_idx; 10517f1de56SFelix Fietkau u32 dma_idx; 10617f1de56SFelix Fietkau } __packed __aligned(4); 10717f1de56SFelix Fietkau 10817f1de56SFelix Fietkau struct mt76_queue { 10917f1de56SFelix Fietkau struct mt76_queue_regs __iomem *regs; 11017f1de56SFelix Fietkau 11117f1de56SFelix Fietkau spinlock_t lock; 11217f1de56SFelix Fietkau struct mt76_queue_entry *entry; 11317f1de56SFelix Fietkau struct mt76_desc *desc; 11417f1de56SFelix Fietkau 115b40b15e1SLorenzo Bianconi u16 first; 11617f1de56SFelix Fietkau u16 head; 11717f1de56SFelix Fietkau u16 tail; 11817f1de56SFelix Fietkau int ndesc; 11917f1de56SFelix Fietkau int queued; 12017f1de56SFelix Fietkau int buf_size; 121cd44bc40SLorenzo Bianconi bool stopped; 12217f1de56SFelix Fietkau 12317f1de56SFelix Fietkau u8 buf_offset; 12417f1de56SFelix Fietkau u8 hw_idx; 12517f1de56SFelix Fietkau 12617f1de56SFelix Fietkau dma_addr_t desc_dma; 12717f1de56SFelix Fietkau struct sk_buff *rx_head; 128c12128ceSFelix Fietkau struct page_frag_cache rx_page; 12917f1de56SFelix Fietkau }; 13017f1de56SFelix Fietkau 131af005f26SLorenzo Bianconi struct mt76_sw_queue { 132af005f26SLorenzo Bianconi struct mt76_queue *q; 133af005f26SLorenzo Bianconi 134af005f26SLorenzo Bianconi struct list_head swq; 135af005f26SLorenzo Bianconi int swq_queued; 136af005f26SLorenzo Bianconi }; 137af005f26SLorenzo Bianconi 138db0f04f3SLorenzo Bianconi struct mt76_mcu_ops { 139a74d6336SStanislaw Gruszka int (*mcu_send_msg)(struct mt76_dev *dev, int cmd, const void *data, 140a74d6336SStanislaw Gruszka int len, bool wait_resp); 1416da5a291SStanislaw Gruszka int (*mcu_wr_rp)(struct mt76_dev *dev, u32 base, 1426da5a291SStanislaw Gruszka const struct mt76_reg_pair *rp, int len); 1436da5a291SStanislaw Gruszka int (*mcu_rd_rp)(struct mt76_dev *dev, u32 base, 1446da5a291SStanislaw Gruszka struct mt76_reg_pair *rp, int len); 14500496042SFelix Fietkau int (*mcu_restart)(struct mt76_dev *dev); 146db0f04f3SLorenzo Bianconi }; 147db0f04f3SLorenzo Bianconi 14817f1de56SFelix Fietkau struct mt76_queue_ops { 14917f1de56SFelix Fietkau int (*init)(struct mt76_dev *dev); 15017f1de56SFelix Fietkau 151b1bfbe70SLorenzo Bianconi int (*alloc)(struct mt76_dev *dev, struct mt76_queue *q, 152b1bfbe70SLorenzo Bianconi int idx, int n_desc, int bufsize, 153b1bfbe70SLorenzo Bianconi u32 ring_base); 15417f1de56SFelix Fietkau 15517f1de56SFelix Fietkau int (*add_buf)(struct mt76_dev *dev, struct mt76_queue *q, 15617f1de56SFelix Fietkau struct mt76_queue_buf *buf, int nbufs, u32 info, 15717f1de56SFelix Fietkau struct sk_buff *skb, void *txwi); 15817f1de56SFelix Fietkau 15989a37842SLorenzo Bianconi int (*tx_queue_skb)(struct mt76_dev *dev, enum mt76_txq_id qid, 160469d4818SLorenzo Bianconi struct sk_buff *skb, struct mt76_wcid *wcid, 161469d4818SLorenzo Bianconi struct ieee80211_sta *sta); 162469d4818SLorenzo Bianconi 1635ed31128SLorenzo Bianconi int (*tx_queue_skb_raw)(struct mt76_dev *dev, enum mt76_txq_id qid, 1645ed31128SLorenzo Bianconi struct sk_buff *skb, u32 tx_info); 1655ed31128SLorenzo Bianconi 16617f1de56SFelix Fietkau void *(*dequeue)(struct mt76_dev *dev, struct mt76_queue *q, bool flush, 16717f1de56SFelix Fietkau int *len, u32 *info, bool *more); 16817f1de56SFelix Fietkau 16917f1de56SFelix Fietkau void (*rx_reset)(struct mt76_dev *dev, enum mt76_rxq_id qid); 17017f1de56SFelix Fietkau 17117f1de56SFelix Fietkau void (*tx_cleanup)(struct mt76_dev *dev, enum mt76_txq_id qid, 17217f1de56SFelix Fietkau bool flush); 17317f1de56SFelix Fietkau 17417f1de56SFelix Fietkau void (*kick)(struct mt76_dev *dev, struct mt76_queue *q); 17517f1de56SFelix Fietkau }; 17617f1de56SFelix Fietkau 177d71ef286SFelix Fietkau enum mt76_wcid_flags { 178d71ef286SFelix Fietkau MT_WCID_FLAG_CHECK_PS, 179d71ef286SFelix Fietkau MT_WCID_FLAG_PS, 180d71ef286SFelix Fietkau }; 181d71ef286SFelix Fietkau 18236404c06SStanislaw Gruszka #define MT76_N_WCIDS 128 18336404c06SStanislaw Gruszka 184ef13edc0SFelix Fietkau DECLARE_EWMA(signal, 10, 8); 185ef13edc0SFelix Fietkau 186db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_RATE GENMASK(15, 0) 187db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_NSS GENMASK(17, 16) 188db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_TXPWR_ADJ GENMASK(25, 18) 189db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_SET BIT(31) 190db9f11d3SFelix Fietkau 19117f1de56SFelix Fietkau struct mt76_wcid { 192aee5b8cfSFelix Fietkau struct mt76_rx_tid __rcu *aggr[IEEE80211_NUM_TIDS]; 193aee5b8cfSFelix Fietkau 194aee5b8cfSFelix Fietkau struct work_struct aggr_work; 195aee5b8cfSFelix Fietkau 196d71ef286SFelix Fietkau unsigned long flags; 197d71ef286SFelix Fietkau 198ef13edc0SFelix Fietkau struct ewma_signal rssi; 199ef13edc0SFelix Fietkau int inactive_count; 200ef13edc0SFelix Fietkau 20117f1de56SFelix Fietkau u8 idx; 20217f1de56SFelix Fietkau u8 hw_key_idx; 20317f1de56SFelix Fietkau 2049c68a57bSFelix Fietkau u8 sta:1; 2059c68a57bSFelix Fietkau 20630ce7f44SFelix Fietkau u8 rx_check_pn; 20730ce7f44SFelix Fietkau u8 rx_key_pn[IEEE80211_NUM_TIDS][6]; 20801cfc1b4SLorenzo Bianconi u16 cipher; 20930ce7f44SFelix Fietkau 210db9f11d3SFelix Fietkau u32 tx_info; 21123405236SFelix Fietkau bool sw_iv; 21288046b2cSFelix Fietkau 21388046b2cSFelix Fietkau u8 packet_id; 21417f1de56SFelix Fietkau }; 21517f1de56SFelix Fietkau 21617f1de56SFelix Fietkau struct mt76_txq { 217af005f26SLorenzo Bianconi struct mt76_sw_queue *swq; 21817f1de56SFelix Fietkau struct mt76_wcid *wcid; 21917f1de56SFelix Fietkau 22017f1de56SFelix Fietkau struct sk_buff_head retry_q; 22117f1de56SFelix Fietkau 22217f1de56SFelix Fietkau u16 agg_ssn; 22317f1de56SFelix Fietkau bool send_bar; 22417f1de56SFelix Fietkau bool aggr; 22517f1de56SFelix Fietkau }; 22617f1de56SFelix Fietkau 22717f1de56SFelix Fietkau struct mt76_txwi_cache { 22817f1de56SFelix Fietkau struct list_head list; 229f3950a41SLorenzo Bianconi dma_addr_t dma_addr; 2306ca66722SLorenzo Bianconi 2316ca66722SLorenzo Bianconi struct sk_buff *skb; 23217f1de56SFelix Fietkau }; 23317f1de56SFelix Fietkau 234aee5b8cfSFelix Fietkau struct mt76_rx_tid { 235aee5b8cfSFelix Fietkau struct rcu_head rcu_head; 236aee5b8cfSFelix Fietkau 237aee5b8cfSFelix Fietkau struct mt76_dev *dev; 238aee5b8cfSFelix Fietkau 239aee5b8cfSFelix Fietkau spinlock_t lock; 240aee5b8cfSFelix Fietkau struct delayed_work reorder_work; 241aee5b8cfSFelix Fietkau 242aee5b8cfSFelix Fietkau u16 head; 243aee5b8cfSFelix Fietkau u8 size; 244aee5b8cfSFelix Fietkau u8 nframes; 245aee5b8cfSFelix Fietkau 246aee5b8cfSFelix Fietkau u8 started:1, stopped:1, timer_pending:1; 247aee5b8cfSFelix Fietkau 248aee5b8cfSFelix Fietkau struct sk_buff *reorder_buf[]; 249aee5b8cfSFelix Fietkau }; 250aee5b8cfSFelix Fietkau 25188046b2cSFelix Fietkau #define MT_TX_CB_DMA_DONE BIT(0) 25288046b2cSFelix Fietkau #define MT_TX_CB_TXS_DONE BIT(1) 25388046b2cSFelix Fietkau #define MT_TX_CB_TXS_FAILED BIT(2) 25488046b2cSFelix Fietkau 2558548c6ebSFelix Fietkau #define MT_PACKET_ID_MASK GENMASK(6, 0) 256013b2dffSFelix Fietkau #define MT_PACKET_ID_NO_ACK 0 257013b2dffSFelix Fietkau #define MT_PACKET_ID_NO_SKB 1 258013b2dffSFelix Fietkau #define MT_PACKET_ID_FIRST 2 2598548c6ebSFelix Fietkau #define MT_PACKET_ID_HAS_RATE BIT(7) 26088046b2cSFelix Fietkau 26188046b2cSFelix Fietkau #define MT_TX_STATUS_SKB_TIMEOUT HZ 26288046b2cSFelix Fietkau 26388046b2cSFelix Fietkau struct mt76_tx_cb { 26488046b2cSFelix Fietkau unsigned long jiffies; 26588046b2cSFelix Fietkau u8 wcid; 26688046b2cSFelix Fietkau u8 pktid; 26788046b2cSFelix Fietkau u8 flags; 26888046b2cSFelix Fietkau }; 26988046b2cSFelix Fietkau 27017f1de56SFelix Fietkau enum { 27117f1de56SFelix Fietkau MT76_STATE_INITIALIZED, 27217f1de56SFelix Fietkau MT76_STATE_RUNNING, 27387e022deSStanislaw Gruszka MT76_STATE_MCU_RUNNING, 27417f1de56SFelix Fietkau MT76_SCANNING, 27517f1de56SFelix Fietkau MT76_RESET, 276b40b15e1SLorenzo Bianconi MT76_REMOVED, 277b40b15e1SLorenzo Bianconi MT76_READING_STATS, 27817f1de56SFelix Fietkau }; 27917f1de56SFelix Fietkau 28017f1de56SFelix Fietkau struct mt76_hw_cap { 28117f1de56SFelix Fietkau bool has_2ghz; 28217f1de56SFelix Fietkau bool has_5ghz; 28317f1de56SFelix Fietkau }; 28417f1de56SFelix Fietkau 2856ca66722SLorenzo Bianconi #define MT_TXWI_NO_FREE BIT(0) 2866ca66722SLorenzo Bianconi 28717f1de56SFelix Fietkau struct mt76_driver_ops { 28866105538SLorenzo Bianconi bool tx_aligned4_skbs; 2896ca66722SLorenzo Bianconi u32 txwi_flags; 29017f1de56SFelix Fietkau u16 txwi_size; 29117f1de56SFelix Fietkau 29217f1de56SFelix Fietkau void (*update_survey)(struct mt76_dev *dev); 29317f1de56SFelix Fietkau 29417f1de56SFelix Fietkau int (*tx_prepare_skb)(struct mt76_dev *dev, void *txwi_ptr, 295cfaae9e6SLorenzo Bianconi enum mt76_txq_id qid, struct mt76_wcid *wcid, 296b5903c47SLorenzo Bianconi struct ieee80211_sta *sta, 297b5903c47SLorenzo Bianconi struct mt76_tx_info *tx_info); 29817f1de56SFelix Fietkau 299e226ba2eSLorenzo Bianconi void (*tx_complete_skb)(struct mt76_dev *dev, enum mt76_txq_id qid, 300e226ba2eSLorenzo Bianconi struct mt76_queue_entry *e); 30117f1de56SFelix Fietkau 302b40b15e1SLorenzo Bianconi bool (*tx_status_data)(struct mt76_dev *dev, u8 *update); 303b40b15e1SLorenzo Bianconi 30417f1de56SFelix Fietkau void (*rx_skb)(struct mt76_dev *dev, enum mt76_rxq_id q, 30517f1de56SFelix Fietkau struct sk_buff *skb); 30617f1de56SFelix Fietkau 30717f1de56SFelix Fietkau void (*rx_poll_complete)(struct mt76_dev *dev, enum mt76_rxq_id q); 308d71ef286SFelix Fietkau 309d71ef286SFelix Fietkau void (*sta_ps)(struct mt76_dev *dev, struct ieee80211_sta *sta, 310d71ef286SFelix Fietkau bool ps); 311e28487eaSFelix Fietkau 312e28487eaSFelix Fietkau int (*sta_add)(struct mt76_dev *dev, struct ieee80211_vif *vif, 313e28487eaSFelix Fietkau struct ieee80211_sta *sta); 314e28487eaSFelix Fietkau 3159c193de5SFelix Fietkau void (*sta_assoc)(struct mt76_dev *dev, struct ieee80211_vif *vif, 3169c193de5SFelix Fietkau struct ieee80211_sta *sta); 3179c193de5SFelix Fietkau 318e28487eaSFelix Fietkau void (*sta_remove)(struct mt76_dev *dev, struct ieee80211_vif *vif, 319e28487eaSFelix Fietkau struct ieee80211_sta *sta); 32017f1de56SFelix Fietkau }; 32117f1de56SFelix Fietkau 32217f1de56SFelix Fietkau struct mt76_channel_state { 32317f1de56SFelix Fietkau u64 cc_active; 32417f1de56SFelix Fietkau u64 cc_busy; 32517f1de56SFelix Fietkau }; 32617f1de56SFelix Fietkau 32717f1de56SFelix Fietkau struct mt76_sband { 32817f1de56SFelix Fietkau struct ieee80211_supported_band sband; 32917f1de56SFelix Fietkau struct mt76_channel_state *chan; 33017f1de56SFelix Fietkau }; 33117f1de56SFelix Fietkau 332b6862effSLorenzo Bianconi struct mt76_rate_power { 333b6862effSLorenzo Bianconi union { 334b6862effSLorenzo Bianconi struct { 335b6862effSLorenzo Bianconi s8 cck[4]; 336b6862effSLorenzo Bianconi s8 ofdm[8]; 337b6862effSLorenzo Bianconi s8 stbc[10]; 338b6862effSLorenzo Bianconi s8 ht[16]; 339b6862effSLorenzo Bianconi s8 vht[10]; 340b6862effSLorenzo Bianconi }; 341b6862effSLorenzo Bianconi s8 all[48]; 342b6862effSLorenzo Bianconi }; 343b6862effSLorenzo Bianconi }; 344b6862effSLorenzo Bianconi 345b40b15e1SLorenzo Bianconi /* addr req mask */ 346b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_EEPROM BIT(31) 347b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_CFG BIT(30) 348b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_MASK (MT_VEND_TYPE_EEPROM | MT_VEND_TYPE_CFG) 349b40b15e1SLorenzo Bianconi 350b40b15e1SLorenzo Bianconi #define MT_VEND_ADDR(type, n) (MT_VEND_TYPE_##type | (n)) 351b40b15e1SLorenzo Bianconi enum mt_vendor_req { 352b40b15e1SLorenzo Bianconi MT_VEND_DEV_MODE = 0x1, 353b40b15e1SLorenzo Bianconi MT_VEND_WRITE = 0x2, 354b40b15e1SLorenzo Bianconi MT_VEND_MULTI_WRITE = 0x6, 355b40b15e1SLorenzo Bianconi MT_VEND_MULTI_READ = 0x7, 356b40b15e1SLorenzo Bianconi MT_VEND_READ_EEPROM = 0x9, 357b40b15e1SLorenzo Bianconi MT_VEND_WRITE_FCE = 0x42, 358b40b15e1SLorenzo Bianconi MT_VEND_WRITE_CFG = 0x46, 359b40b15e1SLorenzo Bianconi MT_VEND_READ_CFG = 0x47, 360b40b15e1SLorenzo Bianconi }; 361b40b15e1SLorenzo Bianconi 362b40b15e1SLorenzo Bianconi enum mt76u_in_ep { 363b40b15e1SLorenzo Bianconi MT_EP_IN_PKT_RX, 364b40b15e1SLorenzo Bianconi MT_EP_IN_CMD_RESP, 365b40b15e1SLorenzo Bianconi __MT_EP_IN_MAX, 366b40b15e1SLorenzo Bianconi }; 367b40b15e1SLorenzo Bianconi 368b40b15e1SLorenzo Bianconi enum mt76u_out_ep { 369b40b15e1SLorenzo Bianconi MT_EP_OUT_INBAND_CMD, 370b40b15e1SLorenzo Bianconi MT_EP_OUT_AC_BK, 371b40b15e1SLorenzo Bianconi MT_EP_OUT_AC_BE, 372b40b15e1SLorenzo Bianconi MT_EP_OUT_AC_VI, 373b40b15e1SLorenzo Bianconi MT_EP_OUT_AC_VO, 374b40b15e1SLorenzo Bianconi MT_EP_OUT_HCCA, 375b40b15e1SLorenzo Bianconi __MT_EP_OUT_MAX, 376b40b15e1SLorenzo Bianconi }; 377b40b15e1SLorenzo Bianconi 37814663f0cSLorenzo Bianconi #define MT_TX_SG_MAX_SIZE 8 37914663f0cSLorenzo Bianconi #define MT_RX_SG_MAX_SIZE 1 380b40b15e1SLorenzo Bianconi #define MT_NUM_TX_ENTRIES 256 381b40b15e1SLorenzo Bianconi #define MT_NUM_RX_ENTRIES 128 382b40b15e1SLorenzo Bianconi #define MCU_RESP_URB_SIZE 1024 383b40b15e1SLorenzo Bianconi struct mt76_usb { 384b40b15e1SLorenzo Bianconi struct mutex usb_ctrl_mtx; 3858f72e98eSStanislaw Gruszka union { 386b40b15e1SLorenzo Bianconi u8 data[32]; 3878f72e98eSStanislaw Gruszka __le32 reg_val; 3888f72e98eSStanislaw Gruszka }; 389b40b15e1SLorenzo Bianconi 390b40b15e1SLorenzo Bianconi struct tasklet_struct rx_tasklet; 391b40b15e1SLorenzo Bianconi struct delayed_work stat_work; 392b40b15e1SLorenzo Bianconi 393b40b15e1SLorenzo Bianconi u8 out_ep[__MT_EP_OUT_MAX]; 394b40b15e1SLorenzo Bianconi u8 in_ep[__MT_EP_IN_MAX]; 39563a7de5dSLorenzo Bianconi bool sg_en; 396b40b15e1SLorenzo Bianconi 397b40b15e1SLorenzo Bianconi struct mt76u_mcu { 398b40b15e1SLorenzo Bianconi struct mutex mutex; 399a18a494fSStanislaw Gruszka u8 *data; 400b40b15e1SLorenzo Bianconi u32 msg_seq; 401851ab66eSLorenzo Bianconi 402851ab66eSLorenzo Bianconi /* multiple reads */ 403851ab66eSLorenzo Bianconi struct mt76_reg_pair *rp; 404851ab66eSLorenzo Bianconi int rp_len; 405851ab66eSLorenzo Bianconi u32 base; 406851ab66eSLorenzo Bianconi bool burst; 407b40b15e1SLorenzo Bianconi } mcu; 408b40b15e1SLorenzo Bianconi }; 409b40b15e1SLorenzo Bianconi 410f7bbb80fSLorenzo Bianconi struct mt76_mmio { 411f7bbb80fSLorenzo Bianconi struct mt76e_mcu { 412f7bbb80fSLorenzo Bianconi struct mutex mutex; 413f7bbb80fSLorenzo Bianconi 414f7bbb80fSLorenzo Bianconi wait_queue_head_t wait; 415f7bbb80fSLorenzo Bianconi struct sk_buff_head res_q; 416f7bbb80fSLorenzo Bianconi 417f7bbb80fSLorenzo Bianconi u32 msg_seq; 418f7bbb80fSLorenzo Bianconi } mcu; 41927db1ad1SLorenzo Bianconi void __iomem *regs; 420957068c2SLorenzo Bianconi spinlock_t irq_lock; 421957068c2SLorenzo Bianconi u32 irqmask; 422f7bbb80fSLorenzo Bianconi }; 423f7bbb80fSLorenzo Bianconi 42417f1de56SFelix Fietkau struct mt76_dev { 42517f1de56SFelix Fietkau struct ieee80211_hw *hw; 42617f1de56SFelix Fietkau struct cfg80211_chan_def chandef; 42717f1de56SFelix Fietkau struct ieee80211_channel *main_chan; 42817f1de56SFelix Fietkau 42917f1de56SFelix Fietkau spinlock_t lock; 43017f1de56SFelix Fietkau spinlock_t cc_lock; 431108a4861SStanislaw Gruszka 432108a4861SStanislaw Gruszka struct mutex mutex; 433108a4861SStanislaw Gruszka 43417f1de56SFelix Fietkau const struct mt76_bus_ops *bus; 43517f1de56SFelix Fietkau const struct mt76_driver_ops *drv; 436db0f04f3SLorenzo Bianconi const struct mt76_mcu_ops *mcu_ops; 43717f1de56SFelix Fietkau struct device *dev; 43817f1de56SFelix Fietkau 43917f1de56SFelix Fietkau struct net_device napi_dev; 440c3d7c82aSFelix Fietkau spinlock_t rx_lock; 44117f1de56SFelix Fietkau struct napi_struct napi[__MT_RXQ_MAX]; 44217f1de56SFelix Fietkau struct sk_buff_head rx_skb[__MT_RXQ_MAX]; 44317f1de56SFelix Fietkau 44417f1de56SFelix Fietkau struct list_head txwi_cache; 445af005f26SLorenzo Bianconi struct mt76_sw_queue q_tx[__MT_TXQ_MAX]; 44617f1de56SFelix Fietkau struct mt76_queue q_rx[__MT_RXQ_MAX]; 44717f1de56SFelix Fietkau const struct mt76_queue_ops *queue_ops; 448c1e0d2beSLorenzo Bianconi int tx_dma_idx[4]; 44917f1de56SFelix Fietkau 450a33b8ab8SFelix Fietkau struct tasklet_struct tx_tasklet; 4518402650aSLorenzo Bianconi struct napi_struct tx_napi; 45237426fb6SLorenzo Bianconi struct delayed_work mac_work; 453a33b8ab8SFelix Fietkau 45426e40d4cSFelix Fietkau wait_queue_head_t tx_wait; 45588046b2cSFelix Fietkau struct sk_buff_head status_list; 45626e40d4cSFelix Fietkau 45736404c06SStanislaw Gruszka unsigned long wcid_mask[MT76_N_WCIDS / BITS_PER_LONG]; 45836404c06SStanislaw Gruszka 45936404c06SStanislaw Gruszka struct mt76_wcid global_wcid; 46036404c06SStanislaw Gruszka struct mt76_wcid __rcu *wcid[MT76_N_WCIDS]; 46136404c06SStanislaw Gruszka 46217f1de56SFelix Fietkau u8 macaddr[ETH_ALEN]; 46317f1de56SFelix Fietkau u32 rev; 46417f1de56SFelix Fietkau unsigned long state; 46517f1de56SFelix Fietkau 46624114a5fSLorenzo Bianconi u8 antenna_mask; 4676034b2b0SLorenzo Bianconi u16 chainmask; 46824114a5fSLorenzo Bianconi 469dc6057f4SLorenzo Bianconi struct tasklet_struct pre_tbtt_tasklet; 4703041c445SLorenzo Bianconi int beacon_int; 471c8a04d98SLorenzo Bianconi u8 beacon_mask; 4723041c445SLorenzo Bianconi 47317f1de56SFelix Fietkau struct mt76_sband sband_2g; 47417f1de56SFelix Fietkau struct mt76_sband sband_5g; 47517f1de56SFelix Fietkau struct debugfs_blob_wrapper eeprom; 47617f1de56SFelix Fietkau struct debugfs_blob_wrapper otp; 47717f1de56SFelix Fietkau struct mt76_hw_cap cap; 47817f1de56SFelix Fietkau 479b6862effSLorenzo Bianconi struct mt76_rate_power rate_power; 480b6862effSLorenzo Bianconi int txpower_conf; 481b6862effSLorenzo Bianconi int txpower_cur; 482b6862effSLorenzo Bianconi 483d8b8890dSLorenzo Bianconi enum nl80211_dfs_regions region; 484d8b8890dSLorenzo Bianconi 48517f1de56SFelix Fietkau u32 debugfs_reg; 48617f1de56SFelix Fietkau 48717f1de56SFelix Fietkau struct led_classdev led_cdev; 48817f1de56SFelix Fietkau char led_name[32]; 48917f1de56SFelix Fietkau bool led_al; 49017f1de56SFelix Fietkau u8 led_pin; 491b40b15e1SLorenzo Bianconi 492e7173858SFelix Fietkau u8 csa_complete; 493e7173858SFelix Fietkau 494fc98e670SLorenzo Bianconi ktime_t survey_time; 495fc98e670SLorenzo Bianconi 496108a4861SStanislaw Gruszka u32 rxfilter; 497108a4861SStanislaw Gruszka 498f7bbb80fSLorenzo Bianconi union { 499f7bbb80fSLorenzo Bianconi struct mt76_mmio mmio; 500b40b15e1SLorenzo Bianconi struct mt76_usb usb; 50117f1de56SFelix Fietkau }; 502f7bbb80fSLorenzo Bianconi }; 50317f1de56SFelix Fietkau 50417f1de56SFelix Fietkau enum mt76_phy_type { 50517f1de56SFelix Fietkau MT_PHY_TYPE_CCK, 50617f1de56SFelix Fietkau MT_PHY_TYPE_OFDM, 50717f1de56SFelix Fietkau MT_PHY_TYPE_HT, 50817f1de56SFelix Fietkau MT_PHY_TYPE_HT_GF, 50917f1de56SFelix Fietkau MT_PHY_TYPE_VHT, 51017f1de56SFelix Fietkau }; 51117f1de56SFelix Fietkau 5124e34249eSFelix Fietkau struct mt76_rx_status { 5139c68a57bSFelix Fietkau struct mt76_wcid *wcid; 514aee5b8cfSFelix Fietkau 515aee5b8cfSFelix Fietkau unsigned long reorder_time; 516aee5b8cfSFelix Fietkau 51730ce7f44SFelix Fietkau u8 iv[6]; 51830ce7f44SFelix Fietkau 51930ce7f44SFelix Fietkau u8 aggr:1; 520aee5b8cfSFelix Fietkau u8 tid; 521aee5b8cfSFelix Fietkau u16 seqno; 522aee5b8cfSFelix Fietkau 5234e34249eSFelix Fietkau u16 freq; 52430ce7f44SFelix Fietkau u32 flag; 5254e34249eSFelix Fietkau u8 enc_flags; 5264e34249eSFelix Fietkau u8 encoding:2, bw:3; 5274e34249eSFelix Fietkau u8 rate_idx; 5284e34249eSFelix Fietkau u8 nss; 5294e34249eSFelix Fietkau u8 band; 5309cf67ec7SFelix Fietkau s8 signal; 5314e34249eSFelix Fietkau u8 chains; 5324e34249eSFelix Fietkau s8 chain_signal[IEEE80211_MAX_CHAINS]; 5334e34249eSFelix Fietkau }; 5344e34249eSFelix Fietkau 535d4131273SStanislaw Gruszka #define __mt76_rr(dev, ...) (dev)->bus->rr((dev), __VA_ARGS__) 536d4131273SStanislaw Gruszka #define __mt76_wr(dev, ...) (dev)->bus->wr((dev), __VA_ARGS__) 537d4131273SStanislaw Gruszka #define __mt76_rmw(dev, ...) (dev)->bus->rmw((dev), __VA_ARGS__) 53835e4ebeaSLorenzo Bianconi #define __mt76_wr_copy(dev, ...) (dev)->bus->write_copy((dev), __VA_ARGS__) 53935e4ebeaSLorenzo Bianconi #define __mt76_rr_copy(dev, ...) (dev)->bus->read_copy((dev), __VA_ARGS__) 540d4131273SStanislaw Gruszka 54122c575c4SStanislaw Gruszka #define __mt76_set(dev, offset, val) __mt76_rmw(dev, offset, 0, val) 54222c575c4SStanislaw Gruszka #define __mt76_clear(dev, offset, val) __mt76_rmw(dev, offset, val, 0) 54322c575c4SStanislaw Gruszka 54417f1de56SFelix Fietkau #define mt76_rr(dev, ...) (dev)->mt76.bus->rr(&((dev)->mt76), __VA_ARGS__) 54517f1de56SFelix Fietkau #define mt76_wr(dev, ...) (dev)->mt76.bus->wr(&((dev)->mt76), __VA_ARGS__) 54617f1de56SFelix Fietkau #define mt76_rmw(dev, ...) (dev)->mt76.bus->rmw(&((dev)->mt76), __VA_ARGS__) 54735e4ebeaSLorenzo Bianconi #define mt76_wr_copy(dev, ...) (dev)->mt76.bus->write_copy(&((dev)->mt76), __VA_ARGS__) 54835e4ebeaSLorenzo Bianconi #define mt76_rr_copy(dev, ...) (dev)->mt76.bus->read_copy(&((dev)->mt76), __VA_ARGS__) 5496da5a291SStanislaw Gruszka #define mt76_wr_rp(dev, ...) (dev)->mt76.bus->wr_rp(&((dev)->mt76), __VA_ARGS__) 5506da5a291SStanislaw Gruszka #define mt76_rd_rp(dev, ...) (dev)->mt76.bus->rd_rp(&((dev)->mt76), __VA_ARGS__) 55117f1de56SFelix Fietkau 552db0f04f3SLorenzo Bianconi #define mt76_mcu_send_msg(dev, ...) (dev)->mt76.mcu_ops->mcu_send_msg(&((dev)->mt76), __VA_ARGS__) 553cc173875SLorenzo Bianconi #define __mt76_mcu_send_msg(dev, ...) (dev)->mcu_ops->mcu_send_msg((dev), __VA_ARGS__) 554e2c2fd0fSLorenzo Bianconi #define mt76_mcu_restart(dev, ...) (dev)->mt76.mcu_ops->mcu_restart(&((dev)->mt76)) 555e2c2fd0fSLorenzo Bianconi #define __mt76_mcu_restart(dev, ...) (dev)->mcu_ops->mcu_restart((dev)) 556db0f04f3SLorenzo Bianconi 55717f1de56SFelix Fietkau #define mt76_set(dev, offset, val) mt76_rmw(dev, offset, 0, val) 55817f1de56SFelix Fietkau #define mt76_clear(dev, offset, val) mt76_rmw(dev, offset, val, 0) 55917f1de56SFelix Fietkau 56017f1de56SFelix Fietkau #define mt76_get_field(_dev, _reg, _field) \ 56117f1de56SFelix Fietkau FIELD_GET(_field, mt76_rr(dev, _reg)) 56217f1de56SFelix Fietkau 56317f1de56SFelix Fietkau #define mt76_rmw_field(_dev, _reg, _field, _val) \ 56417f1de56SFelix Fietkau mt76_rmw(_dev, _reg, _field, FIELD_PREP(_field, _val)) 56517f1de56SFelix Fietkau 56646436b5eSStanislaw Gruszka #define __mt76_rmw_field(_dev, _reg, _field, _val) \ 56746436b5eSStanislaw Gruszka __mt76_rmw(_dev, _reg, _field, FIELD_PREP(_field, _val)) 56846436b5eSStanislaw Gruszka 56917f1de56SFelix Fietkau #define mt76_hw(dev) (dev)->mt76.hw 57017f1de56SFelix Fietkau 57117f1de56SFelix Fietkau bool __mt76_poll(struct mt76_dev *dev, u32 offset, u32 mask, u32 val, 57217f1de56SFelix Fietkau int timeout); 57317f1de56SFelix Fietkau 57417f1de56SFelix Fietkau #define mt76_poll(dev, ...) __mt76_poll(&((dev)->mt76), __VA_ARGS__) 57517f1de56SFelix Fietkau 57617f1de56SFelix Fietkau bool __mt76_poll_msec(struct mt76_dev *dev, u32 offset, u32 mask, u32 val, 57717f1de56SFelix Fietkau int timeout); 57817f1de56SFelix Fietkau 57917f1de56SFelix Fietkau #define mt76_poll_msec(dev, ...) __mt76_poll_msec(&((dev)->mt76), __VA_ARGS__) 58017f1de56SFelix Fietkau 58117f1de56SFelix Fietkau void mt76_mmio_init(struct mt76_dev *dev, void __iomem *regs); 582f37f0550SLorenzo Bianconi void mt76_pci_disable_aspm(struct pci_dev *pdev); 58317f1de56SFelix Fietkau 58417f1de56SFelix Fietkau static inline u16 mt76_chip(struct mt76_dev *dev) 58517f1de56SFelix Fietkau { 58617f1de56SFelix Fietkau return dev->rev >> 16; 58717f1de56SFelix Fietkau } 58817f1de56SFelix Fietkau 58917f1de56SFelix Fietkau static inline u16 mt76_rev(struct mt76_dev *dev) 59017f1de56SFelix Fietkau { 59117f1de56SFelix Fietkau return dev->rev & 0xffff; 59217f1de56SFelix Fietkau } 59317f1de56SFelix Fietkau 59417f1de56SFelix Fietkau #define mt76xx_chip(dev) mt76_chip(&((dev)->mt76)) 59517f1de56SFelix Fietkau #define mt76xx_rev(dev) mt76_rev(&((dev)->mt76)) 59617f1de56SFelix Fietkau 597a23fde09SLorenzo Bianconi #define mt76_init_queues(dev) (dev)->mt76.queue_ops->init(&((dev)->mt76)) 598a23fde09SLorenzo Bianconi #define mt76_queue_alloc(dev, ...) (dev)->mt76.queue_ops->alloc(&((dev)->mt76), __VA_ARGS__) 5995ed31128SLorenzo Bianconi #define mt76_tx_queue_skb_raw(dev, ...) (dev)->mt76.queue_ops->tx_queue_skb_raw(&((dev)->mt76), __VA_ARGS__) 600eb9ca7ecSLorenzo Bianconi #define mt76_tx_queue_skb(dev, ...) (dev)->mt76.queue_ops->tx_queue_skb(&((dev)->mt76), __VA_ARGS__) 60117f1de56SFelix Fietkau #define mt76_queue_rx_reset(dev, ...) (dev)->mt76.queue_ops->rx_reset(&((dev)->mt76), __VA_ARGS__) 60217f1de56SFelix Fietkau #define mt76_queue_tx_cleanup(dev, ...) (dev)->mt76.queue_ops->tx_cleanup(&((dev)->mt76), __VA_ARGS__) 60317f1de56SFelix Fietkau #define mt76_queue_kick(dev, ...) (dev)->mt76.queue_ops->kick(&((dev)->mt76), __VA_ARGS__) 60417f1de56SFelix Fietkau 60517f1de56SFelix Fietkau static inline struct mt76_channel_state * 60617f1de56SFelix Fietkau mt76_channel_state(struct mt76_dev *dev, struct ieee80211_channel *c) 60717f1de56SFelix Fietkau { 60817f1de56SFelix Fietkau struct mt76_sband *msband; 60917f1de56SFelix Fietkau int idx; 61017f1de56SFelix Fietkau 61117f1de56SFelix Fietkau if (c->band == NL80211_BAND_2GHZ) 61217f1de56SFelix Fietkau msband = &dev->sband_2g; 61317f1de56SFelix Fietkau else 61417f1de56SFelix Fietkau msband = &dev->sband_5g; 61517f1de56SFelix Fietkau 61617f1de56SFelix Fietkau idx = c - &msband->sband.channels[0]; 61717f1de56SFelix Fietkau return &msband->chan[idx]; 61817f1de56SFelix Fietkau } 61917f1de56SFelix Fietkau 620c0f7b25aSLorenzo Bianconi struct mt76_dev *mt76_alloc_device(struct device *pdev, unsigned int size, 621c0f7b25aSLorenzo Bianconi const struct ieee80211_ops *ops, 622c0f7b25aSLorenzo Bianconi const struct mt76_driver_ops *drv_ops); 62317f1de56SFelix Fietkau int mt76_register_device(struct mt76_dev *dev, bool vht, 62417f1de56SFelix Fietkau struct ieee80211_rate *rates, int n_rates); 62517f1de56SFelix Fietkau void mt76_unregister_device(struct mt76_dev *dev); 626def34a2fSLorenzo Bianconi void mt76_free_device(struct mt76_dev *dev); 62717f1de56SFelix Fietkau 62817f1de56SFelix Fietkau struct dentry *mt76_register_debugfs(struct mt76_dev *dev); 6298f410a8bSLorenzo Bianconi void mt76_seq_puts_array(struct seq_file *file, const char *str, 6308f410a8bSLorenzo Bianconi s8 *val, int len); 63117f1de56SFelix Fietkau 63217f1de56SFelix Fietkau int mt76_eeprom_init(struct mt76_dev *dev, int len); 63317f1de56SFelix Fietkau void mt76_eeprom_override(struct mt76_dev *dev); 63417f1de56SFelix Fietkau 635f3950a41SLorenzo Bianconi static inline u8 * 636f3950a41SLorenzo Bianconi mt76_get_txwi_ptr(struct mt76_dev *dev, struct mt76_txwi_cache *t) 637f3950a41SLorenzo Bianconi { 638f3950a41SLorenzo Bianconi return (u8 *)t - dev->drv->txwi_size; 639f3950a41SLorenzo Bianconi } 640f3950a41SLorenzo Bianconi 641ee8aa945SLorenzo Bianconi /* increment with wrap-around */ 642ee8aa945SLorenzo Bianconi static inline int mt76_incr(int val, int size) 643ee8aa945SLorenzo Bianconi { 644ee8aa945SLorenzo Bianconi return (val + 1) & (size - 1); 645ee8aa945SLorenzo Bianconi } 646ee8aa945SLorenzo Bianconi 647ee8aa945SLorenzo Bianconi /* decrement with wrap-around */ 648ee8aa945SLorenzo Bianconi static inline int mt76_decr(int val, int size) 649ee8aa945SLorenzo Bianconi { 650ee8aa945SLorenzo Bianconi return (val - 1) & (size - 1); 651ee8aa945SLorenzo Bianconi } 652ee8aa945SLorenzo Bianconi 6531d0496c6SStanislaw Gruszka u8 mt76_ac_to_hwq(u8 ac); 654b40b15e1SLorenzo Bianconi 65517f1de56SFelix Fietkau static inline struct ieee80211_txq * 65617f1de56SFelix Fietkau mtxq_to_txq(struct mt76_txq *mtxq) 65717f1de56SFelix Fietkau { 65817f1de56SFelix Fietkau void *ptr = mtxq; 65917f1de56SFelix Fietkau 66017f1de56SFelix Fietkau return container_of(ptr, struct ieee80211_txq, drv_priv); 66117f1de56SFelix Fietkau } 66217f1de56SFelix Fietkau 6639c68a57bSFelix Fietkau static inline struct ieee80211_sta * 6649c68a57bSFelix Fietkau wcid_to_sta(struct mt76_wcid *wcid) 6659c68a57bSFelix Fietkau { 6669c68a57bSFelix Fietkau void *ptr = wcid; 6679c68a57bSFelix Fietkau 6689c68a57bSFelix Fietkau if (!wcid || !wcid->sta) 6699c68a57bSFelix Fietkau return NULL; 6709c68a57bSFelix Fietkau 6719c68a57bSFelix Fietkau return container_of(ptr, struct ieee80211_sta, drv_priv); 6729c68a57bSFelix Fietkau } 6739c68a57bSFelix Fietkau 67488046b2cSFelix Fietkau static inline struct mt76_tx_cb *mt76_tx_skb_cb(struct sk_buff *skb) 67588046b2cSFelix Fietkau { 67688046b2cSFelix Fietkau BUILD_BUG_ON(sizeof(struct mt76_tx_cb) > 67788046b2cSFelix Fietkau sizeof(IEEE80211_SKB_CB(skb)->status.status_driver_data)); 67888046b2cSFelix Fietkau return ((void *)IEEE80211_SKB_CB(skb)->status.status_driver_data); 67988046b2cSFelix Fietkau } 68088046b2cSFelix Fietkau 6813bb45b5fSLorenzo Bianconi static inline void mt76_insert_hdr_pad(struct sk_buff *skb) 6823bb45b5fSLorenzo Bianconi { 6833bb45b5fSLorenzo Bianconi int len = ieee80211_get_hdrlen_from_skb(skb); 6843bb45b5fSLorenzo Bianconi 6853bb45b5fSLorenzo Bianconi if (len % 4 == 0) 6863bb45b5fSLorenzo Bianconi return; 6873bb45b5fSLorenzo Bianconi 6883bb45b5fSLorenzo Bianconi skb_push(skb, 2); 6893bb45b5fSLorenzo Bianconi memmove(skb->data, skb->data + 2, len); 6903bb45b5fSLorenzo Bianconi 6913bb45b5fSLorenzo Bianconi skb->data[len] = 0; 6923bb45b5fSLorenzo Bianconi skb->data[len + 1] = 0; 6933bb45b5fSLorenzo Bianconi } 6943bb45b5fSLorenzo Bianconi 6958548c6ebSFelix Fietkau static inline bool mt76_is_skb_pktid(u8 pktid) 6968548c6ebSFelix Fietkau { 6978548c6ebSFelix Fietkau if (pktid & MT_PACKET_ID_HAS_RATE) 6988548c6ebSFelix Fietkau return false; 6998548c6ebSFelix Fietkau 7008548c6ebSFelix Fietkau return pktid >= MT_PACKET_ID_FIRST; 7018548c6ebSFelix Fietkau } 7028548c6ebSFelix Fietkau 70317f1de56SFelix Fietkau void mt76_rx(struct mt76_dev *dev, enum mt76_rxq_id q, struct sk_buff *skb); 70417f1de56SFelix Fietkau void mt76_tx(struct mt76_dev *dev, struct ieee80211_sta *sta, 70517f1de56SFelix Fietkau struct mt76_wcid *wcid, struct sk_buff *skb); 70617f1de56SFelix Fietkau void mt76_txq_init(struct mt76_dev *dev, struct ieee80211_txq *txq); 70717f1de56SFelix Fietkau void mt76_txq_remove(struct mt76_dev *dev, struct ieee80211_txq *txq); 70817f1de56SFelix Fietkau void mt76_wake_tx_queue(struct ieee80211_hw *hw, struct ieee80211_txq *txq); 70917f1de56SFelix Fietkau void mt76_stop_tx_queues(struct mt76_dev *dev, struct ieee80211_sta *sta, 71017f1de56SFelix Fietkau bool send_bar); 71190fdc171SFelix Fietkau void mt76_txq_schedule(struct mt76_dev *dev, enum mt76_txq_id qid); 71217f1de56SFelix Fietkau void mt76_txq_schedule_all(struct mt76_dev *dev); 713c325c9c7SLorenzo Bianconi void mt76_tx_tasklet(unsigned long data); 71417f1de56SFelix Fietkau void mt76_release_buffered_frames(struct ieee80211_hw *hw, 71517f1de56SFelix Fietkau struct ieee80211_sta *sta, 71617f1de56SFelix Fietkau u16 tids, int nframes, 71717f1de56SFelix Fietkau enum ieee80211_frame_release_type reason, 71817f1de56SFelix Fietkau bool more_data); 71939d501d9SStanislaw Gruszka bool mt76_has_tx_pending(struct mt76_dev *dev); 72017f1de56SFelix Fietkau void mt76_set_channel(struct mt76_dev *dev); 72117f1de56SFelix Fietkau int mt76_get_survey(struct ieee80211_hw *hw, int idx, 72217f1de56SFelix Fietkau struct survey_info *survey); 7235ebdc3e0SLorenzo Bianconi void mt76_set_stream_caps(struct mt76_dev *dev, bool vht); 72417f1de56SFelix Fietkau 725aee5b8cfSFelix Fietkau int mt76_rx_aggr_start(struct mt76_dev *dev, struct mt76_wcid *wcid, u8 tid, 726aee5b8cfSFelix Fietkau u16 ssn, u8 size); 727aee5b8cfSFelix Fietkau void mt76_rx_aggr_stop(struct mt76_dev *dev, struct mt76_wcid *wcid, u8 tid); 728aee5b8cfSFelix Fietkau 72930ce7f44SFelix Fietkau void mt76_wcid_key_setup(struct mt76_dev *dev, struct mt76_wcid *wcid, 73030ce7f44SFelix Fietkau struct ieee80211_key_conf *key); 73179d1c94cSFelix Fietkau 73279d1c94cSFelix Fietkau void mt76_tx_status_lock(struct mt76_dev *dev, struct sk_buff_head *list) 73379d1c94cSFelix Fietkau __acquires(&dev->status_list.lock); 73479d1c94cSFelix Fietkau void mt76_tx_status_unlock(struct mt76_dev *dev, struct sk_buff_head *list) 73579d1c94cSFelix Fietkau __releases(&dev->status_list.lock); 73679d1c94cSFelix Fietkau 73788046b2cSFelix Fietkau int mt76_tx_status_skb_add(struct mt76_dev *dev, struct mt76_wcid *wcid, 73888046b2cSFelix Fietkau struct sk_buff *skb); 73988046b2cSFelix Fietkau struct sk_buff *mt76_tx_status_skb_get(struct mt76_dev *dev, 74079d1c94cSFelix Fietkau struct mt76_wcid *wcid, int pktid, 74179d1c94cSFelix Fietkau struct sk_buff_head *list); 74279d1c94cSFelix Fietkau void mt76_tx_status_skb_done(struct mt76_dev *dev, struct sk_buff *skb, 74379d1c94cSFelix Fietkau struct sk_buff_head *list); 74488046b2cSFelix Fietkau void mt76_tx_complete_skb(struct mt76_dev *dev, struct sk_buff *skb); 74579d1c94cSFelix Fietkau void mt76_tx_status_check(struct mt76_dev *dev, struct mt76_wcid *wcid, 74679d1c94cSFelix Fietkau bool flush); 747e28487eaSFelix Fietkau int mt76_sta_state(struct ieee80211_hw *hw, struct ieee80211_vif *vif, 748e28487eaSFelix Fietkau struct ieee80211_sta *sta, 749e28487eaSFelix Fietkau enum ieee80211_sta_state old_state, 750e28487eaSFelix Fietkau enum ieee80211_sta_state new_state); 75113f61dfcSLorenzo Bianconi void __mt76_sta_remove(struct mt76_dev *dev, struct ieee80211_vif *vif, 75213f61dfcSLorenzo Bianconi struct ieee80211_sta *sta); 75330ce7f44SFelix Fietkau 754ef13edc0SFelix Fietkau int mt76_get_min_avg_rssi(struct mt76_dev *dev); 755ef13edc0SFelix Fietkau 7569313faacSFelix Fietkau int mt76_get_txpower(struct ieee80211_hw *hw, struct ieee80211_vif *vif, 7579313faacSFelix Fietkau int *dbm); 7589313faacSFelix Fietkau 759e7173858SFelix Fietkau void mt76_csa_check(struct mt76_dev *dev); 760e7173858SFelix Fietkau void mt76_csa_finish(struct mt76_dev *dev); 761e7173858SFelix Fietkau 76287d53103SStanislaw Gruszka int mt76_set_tim(struct ieee80211_hw *hw, struct ieee80211_sta *sta, bool set); 763eadfd98fSLorenzo Bianconi void mt76_insert_ccmp_hdr(struct sk_buff *skb, u8 key_id); 764d2679d65SLorenzo Bianconi int mt76_get_rate(struct mt76_dev *dev, 765d2679d65SLorenzo Bianconi struct ieee80211_supported_band *sband, 766d2679d65SLorenzo Bianconi int idx, bool cck); 7678b8ab5c2SLorenzo Bianconi void mt76_sw_scan(struct ieee80211_hw *hw, struct ieee80211_vif *vif, 7688b8ab5c2SLorenzo Bianconi const u8 *mac); 7698b8ab5c2SLorenzo Bianconi void mt76_sw_scan_complete(struct ieee80211_hw *hw, 7708b8ab5c2SLorenzo Bianconi struct ieee80211_vif *vif); 77187d53103SStanislaw Gruszka 77217f1de56SFelix Fietkau /* internal */ 77317f1de56SFelix Fietkau void mt76_tx_free(struct mt76_dev *dev); 774fcdd99ceSLorenzo Bianconi struct mt76_txwi_cache *mt76_get_txwi(struct mt76_dev *dev); 77517f1de56SFelix Fietkau void mt76_put_txwi(struct mt76_dev *dev, struct mt76_txwi_cache *t); 7769d9d738bSFelix Fietkau void mt76_rx_complete(struct mt76_dev *dev, struct sk_buff_head *frames, 77781e850efSLorenzo Bianconi struct napi_struct *napi); 77881e850efSLorenzo Bianconi void mt76_rx_poll_complete(struct mt76_dev *dev, enum mt76_rxq_id q, 77981e850efSLorenzo Bianconi struct napi_struct *napi); 780aee5b8cfSFelix Fietkau void mt76_rx_aggr_reorder(struct sk_buff *skb, struct sk_buff_head *frames); 78117f1de56SFelix Fietkau 782b40b15e1SLorenzo Bianconi /* usb */ 783b40b15e1SLorenzo Bianconi static inline bool mt76u_urb_error(struct urb *urb) 784b40b15e1SLorenzo Bianconi { 785b40b15e1SLorenzo Bianconi return urb->status && 786b40b15e1SLorenzo Bianconi urb->status != -ECONNRESET && 787b40b15e1SLorenzo Bianconi urb->status != -ESHUTDOWN && 788b40b15e1SLorenzo Bianconi urb->status != -ENOENT; 789b40b15e1SLorenzo Bianconi } 790b40b15e1SLorenzo Bianconi 791b40b15e1SLorenzo Bianconi /* Map hardware queues to usb endpoints */ 792b40b15e1SLorenzo Bianconi static inline u8 q2ep(u8 qid) 793b40b15e1SLorenzo Bianconi { 794b40b15e1SLorenzo Bianconi /* TODO: take management packets to queue 5 */ 795b40b15e1SLorenzo Bianconi return qid + 1; 796b40b15e1SLorenzo Bianconi } 797b40b15e1SLorenzo Bianconi 7985de4db8fSStanislaw Gruszka static inline int 799b63aa031SStanislaw Gruszka mt76u_bulk_msg(struct mt76_dev *dev, void *data, int len, int *actual_len, 800b63aa031SStanislaw Gruszka int timeout) 8015de4db8fSStanislaw Gruszka { 802112f980aSStanislaw Gruszka struct usb_device *udev = to_usb_device(dev->dev); 8035de4db8fSStanislaw Gruszka struct mt76_usb *usb = &dev->usb; 8045de4db8fSStanislaw Gruszka unsigned int pipe; 8055de4db8fSStanislaw Gruszka 806b63aa031SStanislaw Gruszka if (actual_len) 807b63aa031SStanislaw Gruszka pipe = usb_rcvbulkpipe(udev, usb->in_ep[MT_EP_IN_CMD_RESP]); 808b63aa031SStanislaw Gruszka else 8095de4db8fSStanislaw Gruszka pipe = usb_sndbulkpipe(udev, usb->out_ep[MT_EP_OUT_INBAND_CMD]); 810b63aa031SStanislaw Gruszka 811b63aa031SStanislaw Gruszka return usb_bulk_msg(udev, pipe, data, len, actual_len, timeout); 8125de4db8fSStanislaw Gruszka } 8135de4db8fSStanislaw Gruszka 814b40b15e1SLorenzo Bianconi int mt76u_vendor_request(struct mt76_dev *dev, u8 req, 815b40b15e1SLorenzo Bianconi u8 req_type, u16 val, u16 offset, 816b40b15e1SLorenzo Bianconi void *buf, size_t len); 817b40b15e1SLorenzo Bianconi void mt76u_single_wr(struct mt76_dev *dev, const u8 req, 818b40b15e1SLorenzo Bianconi const u16 offset, const u32 val); 819b40b15e1SLorenzo Bianconi int mt76u_init(struct mt76_dev *dev, struct usb_interface *intf); 820b40b15e1SLorenzo Bianconi int mt76u_alloc_queues(struct mt76_dev *dev); 82139d501d9SStanislaw Gruszka void mt76u_stop_tx(struct mt76_dev *dev); 82239d501d9SStanislaw Gruszka void mt76u_stop_rx(struct mt76_dev *dev); 82339d501d9SStanislaw Gruszka int mt76u_resume_rx(struct mt76_dev *dev); 824b40b15e1SLorenzo Bianconi void mt76u_queues_deinit(struct mt76_dev *dev); 825b40b15e1SLorenzo Bianconi 8269df0fab9SLorenzo Bianconi struct sk_buff * 8279df0fab9SLorenzo Bianconi mt76_mcu_msg_alloc(const void *data, int head_len, 8289df0fab9SLorenzo Bianconi int data_len, int tail_len); 829c07a49d4SLorenzo Bianconi void mt76_mcu_rx_event(struct mt76_dev *dev, struct sk_buff *skb); 830680abb25SLorenzo Bianconi struct sk_buff *mt76_mcu_get_response(struct mt76_dev *dev, 831680abb25SLorenzo Bianconi unsigned long expires); 8329df0fab9SLorenzo Bianconi 8339220f695SLorenzo Bianconi void mt76_set_irq_mask(struct mt76_dev *dev, u32 addr, u32 clear, u32 set); 8349220f695SLorenzo Bianconi 83517f1de56SFelix Fietkau #endif 836