xref: /linux/drivers/net/wireless/mediatek/mt76/mt76.h (revision 6a618acb7e623eb721b21b129a52439d323b75f1)
10e3d6777SRyder Lee /* SPDX-License-Identifier: ISC */
217f1de56SFelix Fietkau /*
317f1de56SFelix Fietkau  * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name>
417f1de56SFelix Fietkau  */
517f1de56SFelix Fietkau 
617f1de56SFelix Fietkau #ifndef __MT76_H
717f1de56SFelix Fietkau #define __MT76_H
817f1de56SFelix Fietkau 
917f1de56SFelix Fietkau #include <linux/kernel.h>
1017f1de56SFelix Fietkau #include <linux/io.h>
1117f1de56SFelix Fietkau #include <linux/spinlock.h>
1217f1de56SFelix Fietkau #include <linux/skbuff.h>
1317f1de56SFelix Fietkau #include <linux/leds.h>
14b40b15e1SLorenzo Bianconi #include <linux/usb.h>
15ef13edc0SFelix Fietkau #include <linux/average.h>
1617f1de56SFelix Fietkau #include <net/mac80211.h>
1717f1de56SFelix Fietkau #include "util.h"
18f0efa862SFelix Fietkau #include "testmode.h"
1917f1de56SFelix Fietkau 
2017f1de56SFelix Fietkau #define MT_MCU_RING_SIZE    32
2117f1de56SFelix Fietkau #define MT_RX_BUF_SIZE      2048
222a92b08bSLorenzo Bianconi #define MT_SKB_HEAD_LEN     128
2317f1de56SFelix Fietkau 
24e1378e52SFelix Fietkau #define MT_MAX_NON_AQL_PKT  16
25e1378e52SFelix Fietkau #define MT_TXQ_FREE_THR     32
26e1378e52SFelix Fietkau 
2717f1de56SFelix Fietkau struct mt76_dev;
2896747a51SFelix Fietkau struct mt76_phy;
29469d4818SLorenzo Bianconi struct mt76_wcid;
3017f1de56SFelix Fietkau 
316da5a291SStanislaw Gruszka struct mt76_reg_pair {
326da5a291SStanislaw Gruszka 	u32 reg;
336da5a291SStanislaw Gruszka 	u32 value;
346da5a291SStanislaw Gruszka };
356da5a291SStanislaw Gruszka 
36c50479faSStanislaw Gruszka enum mt76_bus_type {
37c50479faSStanislaw Gruszka 	MT76_BUS_MMIO,
38c50479faSStanislaw Gruszka 	MT76_BUS_USB,
39d39b52e3SSean Wang 	MT76_BUS_SDIO,
40c50479faSStanislaw Gruszka };
41c50479faSStanislaw Gruszka 
4217f1de56SFelix Fietkau struct mt76_bus_ops {
4317f1de56SFelix Fietkau 	u32 (*rr)(struct mt76_dev *dev, u32 offset);
4417f1de56SFelix Fietkau 	void (*wr)(struct mt76_dev *dev, u32 offset, u32 val);
4517f1de56SFelix Fietkau 	u32 (*rmw)(struct mt76_dev *dev, u32 offset, u32 mask, u32 val);
4635e4ebeaSLorenzo Bianconi 	void (*write_copy)(struct mt76_dev *dev, u32 offset, const void *data,
4735e4ebeaSLorenzo Bianconi 			   int len);
4835e4ebeaSLorenzo Bianconi 	void (*read_copy)(struct mt76_dev *dev, u32 offset, void *data,
4917f1de56SFelix Fietkau 			  int len);
506da5a291SStanislaw Gruszka 	int (*wr_rp)(struct mt76_dev *dev, u32 base,
516da5a291SStanislaw Gruszka 		     const struct mt76_reg_pair *rp, int len);
526da5a291SStanislaw Gruszka 	int (*rd_rp)(struct mt76_dev *dev, u32 base,
536da5a291SStanislaw Gruszka 		     struct mt76_reg_pair *rp, int len);
54c50479faSStanislaw Gruszka 	enum mt76_bus_type type;
5517f1de56SFelix Fietkau };
5617f1de56SFelix Fietkau 
5761c51a74SLorenzo Bianconi #define mt76_is_usb(dev) ((dev)->bus->type == MT76_BUS_USB)
5861c51a74SLorenzo Bianconi #define mt76_is_mmio(dev) ((dev)->bus->type == MT76_BUS_MMIO)
59d39b52e3SSean Wang #define mt76_is_sdio(dev) ((dev)->bus->type == MT76_BUS_SDIO)
60c50479faSStanislaw Gruszka 
6117f1de56SFelix Fietkau enum mt76_txq_id {
6217f1de56SFelix Fietkau 	MT_TXQ_VO = IEEE80211_AC_VO,
6317f1de56SFelix Fietkau 	MT_TXQ_VI = IEEE80211_AC_VI,
6417f1de56SFelix Fietkau 	MT_TXQ_BE = IEEE80211_AC_BE,
6517f1de56SFelix Fietkau 	MT_TXQ_BK = IEEE80211_AC_BK,
6617f1de56SFelix Fietkau 	MT_TXQ_PSD,
6717f1de56SFelix Fietkau 	MT_TXQ_MCU,
68d3377b78SRyder Lee 	MT_TXQ_MCU_WA,
6917f1de56SFelix Fietkau 	MT_TXQ_BEACON,
7017f1de56SFelix Fietkau 	MT_TXQ_CAB,
7104b8e659SRyder Lee 	MT_TXQ_FWDL,
7217f1de56SFelix Fietkau 	__MT_TXQ_MAX
7317f1de56SFelix Fietkau };
7417f1de56SFelix Fietkau 
7517f1de56SFelix Fietkau enum mt76_rxq_id {
7617f1de56SFelix Fietkau 	MT_RXQ_MAIN,
7717f1de56SFelix Fietkau 	MT_RXQ_MCU,
78d3377b78SRyder Lee 	MT_RXQ_MCU_WA,
7917f1de56SFelix Fietkau 	__MT_RXQ_MAX
8017f1de56SFelix Fietkau };
8117f1de56SFelix Fietkau 
8217f1de56SFelix Fietkau struct mt76_queue_buf {
8317f1de56SFelix Fietkau 	dma_addr_t addr;
8427d5c528SFelix Fietkau 	u16 len;
8527d5c528SFelix Fietkau 	bool skip_unmap;
8617f1de56SFelix Fietkau };
8717f1de56SFelix Fietkau 
88b5903c47SLorenzo Bianconi struct mt76_tx_info {
89b5903c47SLorenzo Bianconi 	struct mt76_queue_buf buf[32];
90cfaae9e6SLorenzo Bianconi 	struct sk_buff *skb;
91b5903c47SLorenzo Bianconi 	int nbuf;
92b5903c47SLorenzo Bianconi 	u32 info;
93b5903c47SLorenzo Bianconi };
94b5903c47SLorenzo Bianconi 
9517f1de56SFelix Fietkau struct mt76_queue_entry {
9617f1de56SFelix Fietkau 	union {
9717f1de56SFelix Fietkau 		void *buf;
9817f1de56SFelix Fietkau 		struct sk_buff *skb;
9917f1de56SFelix Fietkau 	};
100b40b15e1SLorenzo Bianconi 	union {
10117f1de56SFelix Fietkau 		struct mt76_txwi_cache *txwi;
102d7d4ea9aSStanislaw Gruszka 		struct urb *urb;
103d39b52e3SSean Wang 		int buf_sz;
104b40b15e1SLorenzo Bianconi 	};
10575d4bf1fSFelix Fietkau 	u32 dma_addr[2];
10675d4bf1fSFelix Fietkau 	u16 dma_len[2];
107e1378e52SFelix Fietkau 	u16 wcid;
1087bd0650bSLorenzo Bianconi 	bool skip_buf0:1;
10927d5c528SFelix Fietkau 	bool skip_buf1:1;
1107bd0650bSLorenzo Bianconi 	bool done:1;
11117f1de56SFelix Fietkau };
11217f1de56SFelix Fietkau 
11317f1de56SFelix Fietkau struct mt76_queue_regs {
11417f1de56SFelix Fietkau 	u32 desc_base;
11517f1de56SFelix Fietkau 	u32 ring_size;
11617f1de56SFelix Fietkau 	u32 cpu_idx;
11717f1de56SFelix Fietkau 	u32 dma_idx;
11817f1de56SFelix Fietkau } __packed __aligned(4);
11917f1de56SFelix Fietkau 
12017f1de56SFelix Fietkau struct mt76_queue {
12117f1de56SFelix Fietkau 	struct mt76_queue_regs __iomem *regs;
12217f1de56SFelix Fietkau 
12317f1de56SFelix Fietkau 	spinlock_t lock;
12417f1de56SFelix Fietkau 	struct mt76_queue_entry *entry;
12517f1de56SFelix Fietkau 	struct mt76_desc *desc;
12617f1de56SFelix Fietkau 
127b40b15e1SLorenzo Bianconi 	u16 first;
12817f1de56SFelix Fietkau 	u16 head;
12917f1de56SFelix Fietkau 	u16 tail;
13017f1de56SFelix Fietkau 	int ndesc;
13117f1de56SFelix Fietkau 	int queued;
13217f1de56SFelix Fietkau 	int buf_size;
133cd44bc40SLorenzo Bianconi 	bool stopped;
13417f1de56SFelix Fietkau 
13517f1de56SFelix Fietkau 	u8 buf_offset;
13617f1de56SFelix Fietkau 	u8 hw_idx;
13717f1de56SFelix Fietkau 
13817f1de56SFelix Fietkau 	dma_addr_t desc_dma;
13917f1de56SFelix Fietkau 	struct sk_buff *rx_head;
140c12128ceSFelix Fietkau 	struct page_frag_cache rx_page;
14117f1de56SFelix Fietkau };
14217f1de56SFelix Fietkau 
143db0f04f3SLorenzo Bianconi struct mt76_mcu_ops {
144bb31a80eSLorenzo Bianconi 	u32 headroom;
145bb31a80eSLorenzo Bianconi 	u32 tailroom;
146bb31a80eSLorenzo Bianconi 
147a74d6336SStanislaw Gruszka 	int (*mcu_send_msg)(struct mt76_dev *dev, int cmd, const void *data,
148a74d6336SStanislaw Gruszka 			    int len, bool wait_resp);
149f4d45fe2SLorenzo Bianconi 	int (*mcu_skb_send_msg)(struct mt76_dev *dev, struct sk_buff *skb,
150f4d45fe2SLorenzo Bianconi 				int cmd, bool wait_resp);
151d39b52e3SSean Wang 	u32 (*mcu_rr)(struct mt76_dev *dev, u32 offset);
152d39b52e3SSean Wang 	void (*mcu_wr)(struct mt76_dev *dev, u32 offset, u32 val);
1536da5a291SStanislaw Gruszka 	int (*mcu_wr_rp)(struct mt76_dev *dev, u32 base,
1546da5a291SStanislaw Gruszka 			 const struct mt76_reg_pair *rp, int len);
1556da5a291SStanislaw Gruszka 	int (*mcu_rd_rp)(struct mt76_dev *dev, u32 base,
1566da5a291SStanislaw Gruszka 			 struct mt76_reg_pair *rp, int len);
15700496042SFelix Fietkau 	int (*mcu_restart)(struct mt76_dev *dev);
158db0f04f3SLorenzo Bianconi };
159db0f04f3SLorenzo Bianconi 
16017f1de56SFelix Fietkau struct mt76_queue_ops {
16117f1de56SFelix Fietkau 	int (*init)(struct mt76_dev *dev);
16217f1de56SFelix Fietkau 
163b1bfbe70SLorenzo Bianconi 	int (*alloc)(struct mt76_dev *dev, struct mt76_queue *q,
164b1bfbe70SLorenzo Bianconi 		     int idx, int n_desc, int bufsize,
165b1bfbe70SLorenzo Bianconi 		     u32 ring_base);
16617f1de56SFelix Fietkau 
16789a37842SLorenzo Bianconi 	int (*tx_queue_skb)(struct mt76_dev *dev, enum mt76_txq_id qid,
168469d4818SLorenzo Bianconi 			    struct sk_buff *skb, struct mt76_wcid *wcid,
169469d4818SLorenzo Bianconi 			    struct ieee80211_sta *sta);
170469d4818SLorenzo Bianconi 
1715ed31128SLorenzo Bianconi 	int (*tx_queue_skb_raw)(struct mt76_dev *dev, enum mt76_txq_id qid,
1725ed31128SLorenzo Bianconi 				struct sk_buff *skb, u32 tx_info);
1735ed31128SLorenzo Bianconi 
17417f1de56SFelix Fietkau 	void *(*dequeue)(struct mt76_dev *dev, struct mt76_queue *q, bool flush,
17517f1de56SFelix Fietkau 			 int *len, u32 *info, bool *more);
17617f1de56SFelix Fietkau 
17717f1de56SFelix Fietkau 	void (*rx_reset)(struct mt76_dev *dev, enum mt76_rxq_id qid);
17817f1de56SFelix Fietkau 
17917f1de56SFelix Fietkau 	void (*tx_cleanup)(struct mt76_dev *dev, enum mt76_txq_id qid,
18017f1de56SFelix Fietkau 			   bool flush);
18117f1de56SFelix Fietkau 
18217f1de56SFelix Fietkau 	void (*kick)(struct mt76_dev *dev, struct mt76_queue *q);
18317f1de56SFelix Fietkau };
18417f1de56SFelix Fietkau 
185d71ef286SFelix Fietkau enum mt76_wcid_flags {
186d71ef286SFelix Fietkau 	MT_WCID_FLAG_CHECK_PS,
187d71ef286SFelix Fietkau 	MT_WCID_FLAG_PS,
188d71ef286SFelix Fietkau };
189d71ef286SFelix Fietkau 
19049e649c3SRyder Lee #define MT76_N_WCIDS 288
19136404c06SStanislaw Gruszka 
192e394b575SFelix Fietkau /* stored in ieee80211_tx_info::hw_queue */
193e394b575SFelix Fietkau #define MT_TX_HW_QUEUE_EXT_PHY		BIT(3)
194e394b575SFelix Fietkau 
195ef13edc0SFelix Fietkau DECLARE_EWMA(signal, 10, 8);
196ef13edc0SFelix Fietkau 
197db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_RATE		GENMASK(15, 0)
198db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_NSS		GENMASK(17, 16)
199db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_TXPWR_ADJ	GENMASK(25, 18)
200db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_SET		BIT(31)
201db9f11d3SFelix Fietkau 
20217f1de56SFelix Fietkau struct mt76_wcid {
203aee5b8cfSFelix Fietkau 	struct mt76_rx_tid __rcu *aggr[IEEE80211_NUM_TIDS];
204aee5b8cfSFelix Fietkau 
205e1378e52SFelix Fietkau 	atomic_t non_aql_packets;
206d71ef286SFelix Fietkau 	unsigned long flags;
207d71ef286SFelix Fietkau 
208ef13edc0SFelix Fietkau 	struct ewma_signal rssi;
209ef13edc0SFelix Fietkau 	int inactive_count;
210ef13edc0SFelix Fietkau 
21149e649c3SRyder Lee 	u16 idx;
21217f1de56SFelix Fietkau 	u8 hw_key_idx;
21317f1de56SFelix Fietkau 
2149c68a57bSFelix Fietkau 	u8 sta:1;
215c7d2d631SFelix Fietkau 	u8 ext_phy:1;
216b443e55fSRyder Lee 	u8 amsdu:1;
2179c68a57bSFelix Fietkau 
21830ce7f44SFelix Fietkau 	u8 rx_check_pn;
21930ce7f44SFelix Fietkau 	u8 rx_key_pn[IEEE80211_NUM_TIDS][6];
22001cfc1b4SLorenzo Bianconi 	u16 cipher;
22130ce7f44SFelix Fietkau 
222db9f11d3SFelix Fietkau 	u32 tx_info;
22323405236SFelix Fietkau 	bool sw_iv;
22488046b2cSFelix Fietkau 
22588046b2cSFelix Fietkau 	u8 packet_id;
22617f1de56SFelix Fietkau };
22717f1de56SFelix Fietkau 
22817f1de56SFelix Fietkau struct mt76_txq {
22917f1de56SFelix Fietkau 	struct mt76_wcid *wcid;
23017f1de56SFelix Fietkau 
23117f1de56SFelix Fietkau 	u16 agg_ssn;
23217f1de56SFelix Fietkau 	bool send_bar;
23317f1de56SFelix Fietkau 	bool aggr;
23417f1de56SFelix Fietkau };
23517f1de56SFelix Fietkau 
23617f1de56SFelix Fietkau struct mt76_txwi_cache {
23717f1de56SFelix Fietkau 	struct list_head list;
238f3950a41SLorenzo Bianconi 	dma_addr_t dma_addr;
2396ca66722SLorenzo Bianconi 
2406ca66722SLorenzo Bianconi 	struct sk_buff *skb;
24117f1de56SFelix Fietkau };
24217f1de56SFelix Fietkau 
243aee5b8cfSFelix Fietkau struct mt76_rx_tid {
244aee5b8cfSFelix Fietkau 	struct rcu_head rcu_head;
245aee5b8cfSFelix Fietkau 
246aee5b8cfSFelix Fietkau 	struct mt76_dev *dev;
247aee5b8cfSFelix Fietkau 
248aee5b8cfSFelix Fietkau 	spinlock_t lock;
249aee5b8cfSFelix Fietkau 	struct delayed_work reorder_work;
250aee5b8cfSFelix Fietkau 
251aee5b8cfSFelix Fietkau 	u16 head;
2527c4f744dSRyder Lee 	u16 size;
2537c4f744dSRyder Lee 	u16 nframes;
254aee5b8cfSFelix Fietkau 
255e7ec563eSMarkus Theil 	u8 num;
256e7ec563eSMarkus Theil 
257aee5b8cfSFelix Fietkau 	u8 started:1, stopped:1, timer_pending:1;
258aee5b8cfSFelix Fietkau 
259aee5b8cfSFelix Fietkau 	struct sk_buff *reorder_buf[];
260aee5b8cfSFelix Fietkau };
261aee5b8cfSFelix Fietkau 
26288046b2cSFelix Fietkau #define MT_TX_CB_DMA_DONE		BIT(0)
26388046b2cSFelix Fietkau #define MT_TX_CB_TXS_DONE		BIT(1)
26488046b2cSFelix Fietkau #define MT_TX_CB_TXS_FAILED		BIT(2)
26588046b2cSFelix Fietkau 
2668548c6ebSFelix Fietkau #define MT_PACKET_ID_MASK		GENMASK(6, 0)
267013b2dffSFelix Fietkau #define MT_PACKET_ID_NO_ACK		0
268013b2dffSFelix Fietkau #define MT_PACKET_ID_NO_SKB		1
269013b2dffSFelix Fietkau #define MT_PACKET_ID_FIRST		2
2708548c6ebSFelix Fietkau #define MT_PACKET_ID_HAS_RATE		BIT(7)
27188046b2cSFelix Fietkau 
27288046b2cSFelix Fietkau #define MT_TX_STATUS_SKB_TIMEOUT	HZ
27388046b2cSFelix Fietkau 
27488046b2cSFelix Fietkau struct mt76_tx_cb {
27588046b2cSFelix Fietkau 	unsigned long jiffies;
27649e649c3SRyder Lee 	u16 wcid;
27788046b2cSFelix Fietkau 	u8 pktid;
27888046b2cSFelix Fietkau 	u8 flags;
27988046b2cSFelix Fietkau };
28088046b2cSFelix Fietkau 
28117f1de56SFelix Fietkau enum {
28217f1de56SFelix Fietkau 	MT76_STATE_INITIALIZED,
28317f1de56SFelix Fietkau 	MT76_STATE_RUNNING,
28487e022deSStanislaw Gruszka 	MT76_STATE_MCU_RUNNING,
28517f1de56SFelix Fietkau 	MT76_SCANNING,
286fcdfc29eSLorenzo Bianconi 	MT76_HW_SCANNING,
28720305f98SLorenzo Bianconi 	MT76_HW_SCHED_SCANNING,
288fd6c2dfaSFelix Fietkau 	MT76_RESTART,
28917f1de56SFelix Fietkau 	MT76_RESET,
29061c4fa72SFelix Fietkau 	MT76_MCU_RESET,
291b40b15e1SLorenzo Bianconi 	MT76_REMOVED,
292b40b15e1SLorenzo Bianconi 	MT76_READING_STATS,
293eb99cc95SLorenzo Bianconi 	MT76_STATE_POWER_OFF,
294c6bf2010SLorenzo Bianconi 	MT76_STATE_SUSPEND,
2957307f296SLorenzo Bianconi 	MT76_STATE_ROC,
29608523a2aSLorenzo Bianconi 	MT76_STATE_PM,
29717f1de56SFelix Fietkau };
29817f1de56SFelix Fietkau 
29917f1de56SFelix Fietkau struct mt76_hw_cap {
30017f1de56SFelix Fietkau 	bool has_2ghz;
30117f1de56SFelix Fietkau 	bool has_5ghz;
30217f1de56SFelix Fietkau };
30317f1de56SFelix Fietkau 
3049ec0b821SFelix Fietkau #define MT_DRV_TXWI_NO_FREE		BIT(0)
3059ec0b821SFelix Fietkau #define MT_DRV_TX_ALIGNED4_SKBS		BIT(1)
3065ce09c1aSFelix Fietkau #define MT_DRV_SW_RX_AIRTIME		BIT(2)
30794d4d076SLorenzo Bianconi #define MT_DRV_RX_DMA_HDR		BIT(3)
308d3c82998SLorenzo Bianconi #define MT_DRV_HW_MGMT_TXQ		BIT(4)
309b443e55fSRyder Lee #define MT_DRV_AMSDU_OFFLOAD		BIT(5)
3106ca66722SLorenzo Bianconi 
31117f1de56SFelix Fietkau struct mt76_driver_ops {
3129ec0b821SFelix Fietkau 	u32 drv_flags;
313ea565833SFelix Fietkau 	u32 survey_flags;
31417f1de56SFelix Fietkau 	u16 txwi_size;
31517f1de56SFelix Fietkau 
31617f1de56SFelix Fietkau 	void (*update_survey)(struct mt76_dev *dev);
31717f1de56SFelix Fietkau 
31817f1de56SFelix Fietkau 	int (*tx_prepare_skb)(struct mt76_dev *dev, void *txwi_ptr,
319cfaae9e6SLorenzo Bianconi 			      enum mt76_txq_id qid, struct mt76_wcid *wcid,
320b5903c47SLorenzo Bianconi 			      struct ieee80211_sta *sta,
321b5903c47SLorenzo Bianconi 			      struct mt76_tx_info *tx_info);
32217f1de56SFelix Fietkau 
323d80e52c7SFelix Fietkau 	void (*tx_complete_skb)(struct mt76_dev *dev,
324e226ba2eSLorenzo Bianconi 				struct mt76_queue_entry *e);
32517f1de56SFelix Fietkau 
326b40b15e1SLorenzo Bianconi 	bool (*tx_status_data)(struct mt76_dev *dev, u8 *update);
327b40b15e1SLorenzo Bianconi 
32817f1de56SFelix Fietkau 	void (*rx_skb)(struct mt76_dev *dev, enum mt76_rxq_id q,
32917f1de56SFelix Fietkau 		       struct sk_buff *skb);
33017f1de56SFelix Fietkau 
33117f1de56SFelix Fietkau 	void (*rx_poll_complete)(struct mt76_dev *dev, enum mt76_rxq_id q);
332d71ef286SFelix Fietkau 
333d71ef286SFelix Fietkau 	void (*sta_ps)(struct mt76_dev *dev, struct ieee80211_sta *sta,
334d71ef286SFelix Fietkau 		       bool ps);
335e28487eaSFelix Fietkau 
336e28487eaSFelix Fietkau 	int (*sta_add)(struct mt76_dev *dev, struct ieee80211_vif *vif,
337e28487eaSFelix Fietkau 		       struct ieee80211_sta *sta);
338e28487eaSFelix Fietkau 
3399c193de5SFelix Fietkau 	void (*sta_assoc)(struct mt76_dev *dev, struct ieee80211_vif *vif,
3409c193de5SFelix Fietkau 			  struct ieee80211_sta *sta);
3419c193de5SFelix Fietkau 
342e28487eaSFelix Fietkau 	void (*sta_remove)(struct mt76_dev *dev, struct ieee80211_vif *vif,
343e28487eaSFelix Fietkau 			   struct ieee80211_sta *sta);
34417f1de56SFelix Fietkau };
34517f1de56SFelix Fietkau 
34617f1de56SFelix Fietkau struct mt76_channel_state {
34717f1de56SFelix Fietkau 	u64 cc_active;
34817f1de56SFelix Fietkau 	u64 cc_busy;
3496bfa6e38SLorenzo Bianconi 	u64 cc_rx;
3505ce09c1aSFelix Fietkau 	u64 cc_bss_rx;
351ea565833SFelix Fietkau 	u64 cc_tx;
352e5051965SFelix Fietkau 
353e5051965SFelix Fietkau 	s8 noise;
35417f1de56SFelix Fietkau };
35517f1de56SFelix Fietkau 
35617f1de56SFelix Fietkau struct mt76_sband {
35717f1de56SFelix Fietkau 	struct ieee80211_supported_band sband;
35817f1de56SFelix Fietkau 	struct mt76_channel_state *chan;
35917f1de56SFelix Fietkau };
36017f1de56SFelix Fietkau 
361b6862effSLorenzo Bianconi struct mt76_rate_power {
362b6862effSLorenzo Bianconi 	union {
363b6862effSLorenzo Bianconi 		struct {
364b6862effSLorenzo Bianconi 			s8 cck[4];
365b6862effSLorenzo Bianconi 			s8 ofdm[8];
366b6862effSLorenzo Bianconi 			s8 stbc[10];
367b6862effSLorenzo Bianconi 			s8 ht[16];
368b6862effSLorenzo Bianconi 			s8 vht[10];
369b6862effSLorenzo Bianconi 		};
370b6862effSLorenzo Bianconi 		s8 all[48];
371b6862effSLorenzo Bianconi 	};
372b6862effSLorenzo Bianconi };
373b6862effSLorenzo Bianconi 
374b40b15e1SLorenzo Bianconi /* addr req mask */
375b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_EEPROM	BIT(31)
376b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_CFG	BIT(30)
377b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_MASK	(MT_VEND_TYPE_EEPROM | MT_VEND_TYPE_CFG)
378b40b15e1SLorenzo Bianconi 
379b40b15e1SLorenzo Bianconi #define MT_VEND_ADDR(type, n)	(MT_VEND_TYPE_##type | (n))
380b40b15e1SLorenzo Bianconi enum mt_vendor_req {
381b40b15e1SLorenzo Bianconi 	MT_VEND_DEV_MODE =	0x1,
382b40b15e1SLorenzo Bianconi 	MT_VEND_WRITE =		0x2,
3831e816c65SLorenzo Bianconi 	MT_VEND_POWER_ON =	0x4,
384b40b15e1SLorenzo Bianconi 	MT_VEND_MULTI_WRITE =	0x6,
385b40b15e1SLorenzo Bianconi 	MT_VEND_MULTI_READ =	0x7,
386b40b15e1SLorenzo Bianconi 	MT_VEND_READ_EEPROM =	0x9,
387b40b15e1SLorenzo Bianconi 	MT_VEND_WRITE_FCE =	0x42,
388b40b15e1SLorenzo Bianconi 	MT_VEND_WRITE_CFG =	0x46,
389b40b15e1SLorenzo Bianconi 	MT_VEND_READ_CFG =	0x47,
3901e816c65SLorenzo Bianconi 	MT_VEND_READ_EXT =	0x63,
3911e816c65SLorenzo Bianconi 	MT_VEND_WRITE_EXT =	0x66,
392d0846f08SSean Wang 	MT_VEND_FEATURE_SET =	0x91,
393b40b15e1SLorenzo Bianconi };
394b40b15e1SLorenzo Bianconi 
395b40b15e1SLorenzo Bianconi enum mt76u_in_ep {
396b40b15e1SLorenzo Bianconi 	MT_EP_IN_PKT_RX,
397b40b15e1SLorenzo Bianconi 	MT_EP_IN_CMD_RESP,
398b40b15e1SLorenzo Bianconi 	__MT_EP_IN_MAX,
399b40b15e1SLorenzo Bianconi };
400b40b15e1SLorenzo Bianconi 
401b40b15e1SLorenzo Bianconi enum mt76u_out_ep {
402b40b15e1SLorenzo Bianconi 	MT_EP_OUT_INBAND_CMD,
403b40b15e1SLorenzo Bianconi 	MT_EP_OUT_AC_BE,
40423cb16d2SLorenzo Bianconi 	MT_EP_OUT_AC_BK,
405b40b15e1SLorenzo Bianconi 	MT_EP_OUT_AC_VI,
406b40b15e1SLorenzo Bianconi 	MT_EP_OUT_AC_VO,
407b40b15e1SLorenzo Bianconi 	MT_EP_OUT_HCCA,
408b40b15e1SLorenzo Bianconi 	__MT_EP_OUT_MAX,
409b40b15e1SLorenzo Bianconi };
410b40b15e1SLorenzo Bianconi 
41109872957SLorenzo Bianconi struct mt76_mcu {
41209872957SLorenzo Bianconi 	struct mutex mutex;
41309872957SLorenzo Bianconi 	u32 msg_seq;
41409872957SLorenzo Bianconi 
41509872957SLorenzo Bianconi 	struct sk_buff_head res_q;
41609872957SLorenzo Bianconi 	wait_queue_head_t wait;
41709872957SLorenzo Bianconi };
41809872957SLorenzo Bianconi 
41914663f0cSLorenzo Bianconi #define MT_TX_SG_MAX_SIZE	8
420972c5981SSean Wang #define MT_RX_SG_MAX_SIZE	4
421b40b15e1SLorenzo Bianconi #define MT_NUM_TX_ENTRIES	256
422b40b15e1SLorenzo Bianconi #define MT_NUM_RX_ENTRIES	128
423b40b15e1SLorenzo Bianconi #define MCU_RESP_URB_SIZE	1024
424b40b15e1SLorenzo Bianconi struct mt76_usb {
425b40b15e1SLorenzo Bianconi 	struct mutex usb_ctrl_mtx;
426a6bfb6d1SStanislaw Gruszka 	u8 *data;
427a6bfb6d1SStanislaw Gruszka 	u16 data_len;
428b40b15e1SLorenzo Bianconi 
429b40b15e1SLorenzo Bianconi 	struct tasklet_struct rx_tasklet;
430284efb47SLorenzo Bianconi 	struct work_struct stat_work;
431b40b15e1SLorenzo Bianconi 
432b40b15e1SLorenzo Bianconi 	u8 out_ep[__MT_EP_OUT_MAX];
433b40b15e1SLorenzo Bianconi 	u8 in_ep[__MT_EP_IN_MAX];
43463a7de5dSLorenzo Bianconi 	bool sg_en;
435b40b15e1SLorenzo Bianconi 
436b40b15e1SLorenzo Bianconi 	struct mt76u_mcu {
437a18a494fSStanislaw Gruszka 		u8 *data;
438851ab66eSLorenzo Bianconi 		/* multiple reads */
439851ab66eSLorenzo Bianconi 		struct mt76_reg_pair *rp;
440851ab66eSLorenzo Bianconi 		int rp_len;
441851ab66eSLorenzo Bianconi 		u32 base;
442851ab66eSLorenzo Bianconi 		bool burst;
443b40b15e1SLorenzo Bianconi 	} mcu;
444b40b15e1SLorenzo Bianconi };
445b40b15e1SLorenzo Bianconi 
4461522ff73SLorenzo Bianconi #define MT76S_XMIT_BUF_SZ	(16 * PAGE_SIZE)
447d39b52e3SSean Wang struct mt76_sdio {
448fefb584dSLorenzo Bianconi 	struct mt76_worker txrx_worker;
4496a618acbSLorenzo Bianconi 	struct mt76_worker status_worker;
4506a618acbSLorenzo Bianconi 	struct mt76_worker net_worker;
4516a618acbSLorenzo Bianconi 
452d74fda4cSLorenzo Bianconi 	struct work_struct stat_work;
453974327a4SLorenzo Bianconi 
4541522ff73SLorenzo Bianconi 	u8 *xmit_buf[MT_TXQ_MCU_WA];
4551522ff73SLorenzo Bianconi 
456d39b52e3SSean Wang 	struct sdio_func *func;
457b4964908SSean Wang 	void *intr_data;
458d39b52e3SSean Wang 
459d39b52e3SSean Wang 	struct {
460d39b52e3SSean Wang 		struct mutex lock;
461d39b52e3SSean Wang 		int pse_data_quota;
462d39b52e3SSean Wang 		int ple_data_quota;
463d39b52e3SSean Wang 		int pse_mcu_quota;
464d39b52e3SSean Wang 		int deficit;
465d39b52e3SSean Wang 	} sched;
466d39b52e3SSean Wang };
467d39b52e3SSean Wang 
468f7bbb80fSLorenzo Bianconi struct mt76_mmio {
46927db1ad1SLorenzo Bianconi 	void __iomem *regs;
470957068c2SLorenzo Bianconi 	spinlock_t irq_lock;
471957068c2SLorenzo Bianconi 	u32 irqmask;
472f7bbb80fSLorenzo Bianconi };
473f7bbb80fSLorenzo Bianconi 
4745ce09c1aSFelix Fietkau struct mt76_rx_status {
4755ce09c1aSFelix Fietkau 	union {
4765ce09c1aSFelix Fietkau 		struct mt76_wcid *wcid;
47749e649c3SRyder Lee 		u16 wcid_idx;
4785ce09c1aSFelix Fietkau 	};
4795ce09c1aSFelix Fietkau 
4805ce09c1aSFelix Fietkau 	unsigned long reorder_time;
4815ce09c1aSFelix Fietkau 
4825ce09c1aSFelix Fietkau 	u32 ampdu_ref;
4835ce09c1aSFelix Fietkau 
4845ce09c1aSFelix Fietkau 	u8 iv[6];
4855ce09c1aSFelix Fietkau 
486bfc394ddSFelix Fietkau 	u8 ext_phy:1;
4875ce09c1aSFelix Fietkau 	u8 aggr:1;
4885ce09c1aSFelix Fietkau 	u8 tid;
4895ce09c1aSFelix Fietkau 	u16 seqno;
4905ce09c1aSFelix Fietkau 
4915ce09c1aSFelix Fietkau 	u16 freq;
4925ce09c1aSFelix Fietkau 	u32 flag;
4935ce09c1aSFelix Fietkau 	u8 enc_flags;
494af4a2f2fSRyder Lee 	u8 encoding:2, bw:3, he_ru:3;
495af4a2f2fSRyder Lee 	u8 he_gi:2, he_dcm:1;
4965ce09c1aSFelix Fietkau 	u8 rate_idx;
4975ce09c1aSFelix Fietkau 	u8 nss;
4985ce09c1aSFelix Fietkau 	u8 band;
4995ce09c1aSFelix Fietkau 	s8 signal;
5005ce09c1aSFelix Fietkau 	u8 chains;
5015ce09c1aSFelix Fietkau 	s8 chain_signal[IEEE80211_MAX_CHAINS];
5025ce09c1aSFelix Fietkau };
5035ce09c1aSFelix Fietkau 
504f0efa862SFelix Fietkau struct mt76_testmode_ops {
505f0efa862SFelix Fietkau 	int (*set_state)(struct mt76_dev *dev, enum mt76_testmode_state state);
506f0efa862SFelix Fietkau 	int (*set_params)(struct mt76_dev *dev, struct nlattr **tb,
507f0efa862SFelix Fietkau 			  enum mt76_testmode_state new_state);
508f0efa862SFelix Fietkau 	int (*dump_stats)(struct mt76_dev *dev, struct sk_buff *msg);
509f0efa862SFelix Fietkau };
510f0efa862SFelix Fietkau 
511f0efa862SFelix Fietkau struct mt76_testmode_data {
512f0efa862SFelix Fietkau 	enum mt76_testmode_state state;
513f0efa862SFelix Fietkau 
514f0efa862SFelix Fietkau 	u32 param_set[DIV_ROUND_UP(NUM_MT76_TM_ATTRS, 32)];
515f0efa862SFelix Fietkau 	struct sk_buff *tx_skb;
516f0efa862SFelix Fietkau 
517f0efa862SFelix Fietkau 	u32 tx_count;
518f0efa862SFelix Fietkau 	u16 tx_msdu_len;
519f0efa862SFelix Fietkau 
520f0efa862SFelix Fietkau 	u8 tx_rate_mode;
521f0efa862SFelix Fietkau 	u8 tx_rate_idx;
522f0efa862SFelix Fietkau 	u8 tx_rate_nss;
523f0efa862SFelix Fietkau 	u8 tx_rate_sgi;
524f0efa862SFelix Fietkau 	u8 tx_rate_ldpc;
525f0efa862SFelix Fietkau 
526f0efa862SFelix Fietkau 	u8 tx_antenna_mask;
527f0efa862SFelix Fietkau 
528f0efa862SFelix Fietkau 	u32 freq_offset;
529f0efa862SFelix Fietkau 
530f0efa862SFelix Fietkau 	u8 tx_power[4];
531f0efa862SFelix Fietkau 	u8 tx_power_control;
532f0efa862SFelix Fietkau 
533f0efa862SFelix Fietkau 	const char *mtd_name;
534f0efa862SFelix Fietkau 	u32 mtd_offset;
535f0efa862SFelix Fietkau 
536f0efa862SFelix Fietkau 	u32 tx_pending;
537f0efa862SFelix Fietkau 	u32 tx_queued;
538f0efa862SFelix Fietkau 	u32 tx_done;
539f0efa862SFelix Fietkau 	struct {
540f0efa862SFelix Fietkau 		u64 packets[__MT_RXQ_MAX];
541f0efa862SFelix Fietkau 		u64 fcs_error[__MT_RXQ_MAX];
542f0efa862SFelix Fietkau 	} rx_stats;
543f0efa862SFelix Fietkau };
544f0efa862SFelix Fietkau 
545ac24dd35SFelix Fietkau struct mt76_phy {
546ac24dd35SFelix Fietkau 	struct ieee80211_hw *hw;
547ac24dd35SFelix Fietkau 	struct mt76_dev *dev;
548a3d01038SFelix Fietkau 	void *priv;
54996747a51SFelix Fietkau 
550011849e0SFelix Fietkau 	unsigned long state;
551011849e0SFelix Fietkau 
55296747a51SFelix Fietkau 	struct cfg80211_chan_def chandef;
55396747a51SFelix Fietkau 	struct ieee80211_channel *main_chan;
55496747a51SFelix Fietkau 
55596747a51SFelix Fietkau 	struct mt76_channel_state *chan_state;
55696747a51SFelix Fietkau 	ktime_t survey_time;
55796747a51SFelix Fietkau 
55896747a51SFelix Fietkau 	struct mt76_sband sband_2g;
55996747a51SFelix Fietkau 	struct mt76_sband sband_5g;
560beaaeb6bSFelix Fietkau 
561beffe070SFelix Fietkau 	u32 vif_mask;
562beffe070SFelix Fietkau 
563beaaeb6bSFelix Fietkau 	int txpower_cur;
564beaaeb6bSFelix Fietkau 	u8 antenna_mask;
565ac24dd35SFelix Fietkau };
566ac24dd35SFelix Fietkau 
56717f1de56SFelix Fietkau struct mt76_dev {
568ac24dd35SFelix Fietkau 	struct mt76_phy phy; /* must be first */
569ac24dd35SFelix Fietkau 
570bfc394ddSFelix Fietkau 	struct mt76_phy *phy2;
571bfc394ddSFelix Fietkau 
57217f1de56SFelix Fietkau 	struct ieee80211_hw *hw;
57317f1de56SFelix Fietkau 
57417f1de56SFelix Fietkau 	spinlock_t lock;
57517f1de56SFelix Fietkau 	spinlock_t cc_lock;
576108a4861SStanislaw Gruszka 
5775ce09c1aSFelix Fietkau 	u32 cur_cc_bss_rx;
5785ce09c1aSFelix Fietkau 
5795ce09c1aSFelix Fietkau 	struct mt76_rx_status rx_ampdu_status;
5805ce09c1aSFelix Fietkau 	u32 rx_ampdu_len;
5815ce09c1aSFelix Fietkau 	u32 rx_ampdu_ref;
5825ce09c1aSFelix Fietkau 
583108a4861SStanislaw Gruszka 	struct mutex mutex;
584108a4861SStanislaw Gruszka 
58517f1de56SFelix Fietkau 	const struct mt76_bus_ops *bus;
58617f1de56SFelix Fietkau 	const struct mt76_driver_ops *drv;
587db0f04f3SLorenzo Bianconi 	const struct mt76_mcu_ops *mcu_ops;
58817f1de56SFelix Fietkau 	struct device *dev;
58917f1de56SFelix Fietkau 
59009872957SLorenzo Bianconi 	struct mt76_mcu mcu;
59109872957SLorenzo Bianconi 
59217f1de56SFelix Fietkau 	struct net_device napi_dev;
593c3d7c82aSFelix Fietkau 	spinlock_t rx_lock;
59417f1de56SFelix Fietkau 	struct napi_struct napi[__MT_RXQ_MAX];
59517f1de56SFelix Fietkau 	struct sk_buff_head rx_skb[__MT_RXQ_MAX];
59617f1de56SFelix Fietkau 
59717f1de56SFelix Fietkau 	struct list_head txwi_cache;
598f099c2e5SFelix Fietkau 	struct mt76_queue *q_tx[2 * __MT_TXQ_MAX];
59917f1de56SFelix Fietkau 	struct mt76_queue q_rx[__MT_RXQ_MAX];
60017f1de56SFelix Fietkau 	const struct mt76_queue_ops *queue_ops;
601c1e0d2beSLorenzo Bianconi 	int tx_dma_idx[4];
60217f1de56SFelix Fietkau 
603781eef5bSFelix Fietkau 	struct mt76_worker tx_worker;
6048402650aSLorenzo Bianconi 	struct napi_struct tx_napi;
60537426fb6SLorenzo Bianconi 	struct delayed_work mac_work;
606a33b8ab8SFelix Fietkau 
60726e40d4cSFelix Fietkau 	wait_queue_head_t tx_wait;
60888046b2cSFelix Fietkau 	struct sk_buff_head status_list;
60926e40d4cSFelix Fietkau 
6105e616ad2SFelix Fietkau 	u32 wcid_mask[DIV_ROUND_UP(MT76_N_WCIDS, 32)];
6115e616ad2SFelix Fietkau 	u32 wcid_phy_mask[DIV_ROUND_UP(MT76_N_WCIDS, 32)];
61236404c06SStanislaw Gruszka 
61336404c06SStanislaw Gruszka 	struct mt76_wcid global_wcid;
61436404c06SStanislaw Gruszka 	struct mt76_wcid __rcu *wcid[MT76_N_WCIDS];
61536404c06SStanislaw Gruszka 
61617f1de56SFelix Fietkau 	u8 macaddr[ETH_ALEN];
61717f1de56SFelix Fietkau 	u32 rev;
61817f1de56SFelix Fietkau 
619d7b47bbdSLorenzo Bianconi 	u32 aggr_stats[32];
620d7b47bbdSLorenzo Bianconi 
621dc6057f4SLorenzo Bianconi 	struct tasklet_struct pre_tbtt_tasklet;
6223041c445SLorenzo Bianconi 	int beacon_int;
623c8a04d98SLorenzo Bianconi 	u8 beacon_mask;
6243041c445SLorenzo Bianconi 
62517f1de56SFelix Fietkau 	struct debugfs_blob_wrapper eeprom;
62617f1de56SFelix Fietkau 	struct debugfs_blob_wrapper otp;
62717f1de56SFelix Fietkau 	struct mt76_hw_cap cap;
62817f1de56SFelix Fietkau 
629b6862effSLorenzo Bianconi 	struct mt76_rate_power rate_power;
630b6862effSLorenzo Bianconi 
631d8b8890dSLorenzo Bianconi 	enum nl80211_dfs_regions region;
632d8b8890dSLorenzo Bianconi 
63317f1de56SFelix Fietkau 	u32 debugfs_reg;
63417f1de56SFelix Fietkau 
63517f1de56SFelix Fietkau 	struct led_classdev led_cdev;
63617f1de56SFelix Fietkau 	char led_name[32];
63717f1de56SFelix Fietkau 	bool led_al;
63817f1de56SFelix Fietkau 	u8 led_pin;
639b40b15e1SLorenzo Bianconi 
640e7173858SFelix Fietkau 	u8 csa_complete;
641e7173858SFelix Fietkau 
642108a4861SStanislaw Gruszka 	u32 rxfilter;
643108a4861SStanislaw Gruszka 
644f0efa862SFelix Fietkau #ifdef CONFIG_NL80211_TESTMODE
645f0efa862SFelix Fietkau 	const struct mt76_testmode_ops *test_ops;
646f0efa862SFelix Fietkau 	struct mt76_testmode_data test;
647f0efa862SFelix Fietkau #endif
648f0efa862SFelix Fietkau 
649a86f1d01SLorenzo Bianconi 	struct workqueue_struct *wq;
650a86f1d01SLorenzo Bianconi 
651f7bbb80fSLorenzo Bianconi 	union {
652f7bbb80fSLorenzo Bianconi 		struct mt76_mmio mmio;
653b40b15e1SLorenzo Bianconi 		struct mt76_usb usb;
654d39b52e3SSean Wang 		struct mt76_sdio sdio;
65517f1de56SFelix Fietkau 	};
656f7bbb80fSLorenzo Bianconi };
65717f1de56SFelix Fietkau 
65817f1de56SFelix Fietkau enum mt76_phy_type {
65917f1de56SFelix Fietkau 	MT_PHY_TYPE_CCK,
66017f1de56SFelix Fietkau 	MT_PHY_TYPE_OFDM,
66117f1de56SFelix Fietkau 	MT_PHY_TYPE_HT,
66217f1de56SFelix Fietkau 	MT_PHY_TYPE_HT_GF,
66317f1de56SFelix Fietkau 	MT_PHY_TYPE_VHT,
664d3377b78SRyder Lee 	MT_PHY_TYPE_HE_SU = 8,
665d3377b78SRyder Lee 	MT_PHY_TYPE_HE_EXT_SU,
666d3377b78SRyder Lee 	MT_PHY_TYPE_HE_TB,
667d3377b78SRyder Lee 	MT_PHY_TYPE_HE_MU,
66817f1de56SFelix Fietkau };
66917f1de56SFelix Fietkau 
670d4131273SStanislaw Gruszka #define __mt76_rr(dev, ...)	(dev)->bus->rr((dev), __VA_ARGS__)
671d4131273SStanislaw Gruszka #define __mt76_wr(dev, ...)	(dev)->bus->wr((dev), __VA_ARGS__)
672d4131273SStanislaw Gruszka #define __mt76_rmw(dev, ...)	(dev)->bus->rmw((dev), __VA_ARGS__)
67335e4ebeaSLorenzo Bianconi #define __mt76_wr_copy(dev, ...)	(dev)->bus->write_copy((dev), __VA_ARGS__)
67435e4ebeaSLorenzo Bianconi #define __mt76_rr_copy(dev, ...)	(dev)->bus->read_copy((dev), __VA_ARGS__)
675d4131273SStanislaw Gruszka 
67622c575c4SStanislaw Gruszka #define __mt76_set(dev, offset, val)	__mt76_rmw(dev, offset, 0, val)
67722c575c4SStanislaw Gruszka #define __mt76_clear(dev, offset, val)	__mt76_rmw(dev, offset, val, 0)
67822c575c4SStanislaw Gruszka 
67917f1de56SFelix Fietkau #define mt76_rr(dev, ...)	(dev)->mt76.bus->rr(&((dev)->mt76), __VA_ARGS__)
68017f1de56SFelix Fietkau #define mt76_wr(dev, ...)	(dev)->mt76.bus->wr(&((dev)->mt76), __VA_ARGS__)
68117f1de56SFelix Fietkau #define mt76_rmw(dev, ...)	(dev)->mt76.bus->rmw(&((dev)->mt76), __VA_ARGS__)
68235e4ebeaSLorenzo Bianconi #define mt76_wr_copy(dev, ...)	(dev)->mt76.bus->write_copy(&((dev)->mt76), __VA_ARGS__)
68335e4ebeaSLorenzo Bianconi #define mt76_rr_copy(dev, ...)	(dev)->mt76.bus->read_copy(&((dev)->mt76), __VA_ARGS__)
6846da5a291SStanislaw Gruszka #define mt76_wr_rp(dev, ...)	(dev)->mt76.bus->wr_rp(&((dev)->mt76), __VA_ARGS__)
6856da5a291SStanislaw Gruszka #define mt76_rd_rp(dev, ...)	(dev)->mt76.bus->rd_rp(&((dev)->mt76), __VA_ARGS__)
68617f1de56SFelix Fietkau 
687db0f04f3SLorenzo Bianconi #define mt76_mcu_send_msg(dev, ...)	(dev)->mt76.mcu_ops->mcu_send_msg(&((dev)->mt76), __VA_ARGS__)
688f4d45fe2SLorenzo Bianconi 
689cc173875SLorenzo Bianconi #define __mt76_mcu_send_msg(dev, ...)	(dev)->mcu_ops->mcu_send_msg((dev), __VA_ARGS__)
690f4d45fe2SLorenzo Bianconi #define __mt76_mcu_skb_send_msg(dev, ...)	(dev)->mcu_ops->mcu_skb_send_msg((dev), __VA_ARGS__)
691e2c2fd0fSLorenzo Bianconi #define mt76_mcu_restart(dev, ...)	(dev)->mt76.mcu_ops->mcu_restart(&((dev)->mt76))
692e2c2fd0fSLorenzo Bianconi #define __mt76_mcu_restart(dev, ...)	(dev)->mcu_ops->mcu_restart((dev))
693db0f04f3SLorenzo Bianconi 
69417f1de56SFelix Fietkau #define mt76_set(dev, offset, val)	mt76_rmw(dev, offset, 0, val)
69517f1de56SFelix Fietkau #define mt76_clear(dev, offset, val)	mt76_rmw(dev, offset, val, 0)
69617f1de56SFelix Fietkau 
69717f1de56SFelix Fietkau #define mt76_get_field(_dev, _reg, _field)		\
69817f1de56SFelix Fietkau 	FIELD_GET(_field, mt76_rr(dev, _reg))
69917f1de56SFelix Fietkau 
70017f1de56SFelix Fietkau #define mt76_rmw_field(_dev, _reg, _field, _val)	\
70117f1de56SFelix Fietkau 	mt76_rmw(_dev, _reg, _field, FIELD_PREP(_field, _val))
70217f1de56SFelix Fietkau 
70346436b5eSStanislaw Gruszka #define __mt76_rmw_field(_dev, _reg, _field, _val)	\
70446436b5eSStanislaw Gruszka 	__mt76_rmw(_dev, _reg, _field, FIELD_PREP(_field, _val))
70546436b5eSStanislaw Gruszka 
706ac24dd35SFelix Fietkau #define mt76_hw(dev) (dev)->mphy.hw
70717f1de56SFelix Fietkau 
708426e8e41SFelix Fietkau static inline struct ieee80211_hw *
70949e649c3SRyder Lee mt76_wcid_hw(struct mt76_dev *dev, u16 wcid)
710426e8e41SFelix Fietkau {
711426e8e41SFelix Fietkau 	if (wcid <= MT76_N_WCIDS &&
712426e8e41SFelix Fietkau 	    mt76_wcid_mask_test(dev->wcid_phy_mask, wcid))
713426e8e41SFelix Fietkau 		return dev->phy2->hw;
714426e8e41SFelix Fietkau 
715426e8e41SFelix Fietkau 	return dev->phy.hw;
716426e8e41SFelix Fietkau }
717426e8e41SFelix Fietkau 
71817f1de56SFelix Fietkau bool __mt76_poll(struct mt76_dev *dev, u32 offset, u32 mask, u32 val,
71917f1de56SFelix Fietkau 		 int timeout);
72017f1de56SFelix Fietkau 
72117f1de56SFelix Fietkau #define mt76_poll(dev, ...) __mt76_poll(&((dev)->mt76), __VA_ARGS__)
72217f1de56SFelix Fietkau 
72317f1de56SFelix Fietkau bool __mt76_poll_msec(struct mt76_dev *dev, u32 offset, u32 mask, u32 val,
72417f1de56SFelix Fietkau 		      int timeout);
72517f1de56SFelix Fietkau 
72617f1de56SFelix Fietkau #define mt76_poll_msec(dev, ...) __mt76_poll_msec(&((dev)->mt76), __VA_ARGS__)
72717f1de56SFelix Fietkau 
72817f1de56SFelix Fietkau void mt76_mmio_init(struct mt76_dev *dev, void __iomem *regs);
729f37f0550SLorenzo Bianconi void mt76_pci_disable_aspm(struct pci_dev *pdev);
73017f1de56SFelix Fietkau 
73117f1de56SFelix Fietkau static inline u16 mt76_chip(struct mt76_dev *dev)
73217f1de56SFelix Fietkau {
73317f1de56SFelix Fietkau 	return dev->rev >> 16;
73417f1de56SFelix Fietkau }
73517f1de56SFelix Fietkau 
73617f1de56SFelix Fietkau static inline u16 mt76_rev(struct mt76_dev *dev)
73717f1de56SFelix Fietkau {
73817f1de56SFelix Fietkau 	return dev->rev & 0xffff;
73917f1de56SFelix Fietkau }
74017f1de56SFelix Fietkau 
74117f1de56SFelix Fietkau #define mt76xx_chip(dev) mt76_chip(&((dev)->mt76))
74217f1de56SFelix Fietkau #define mt76xx_rev(dev) mt76_rev(&((dev)->mt76))
74317f1de56SFelix Fietkau 
744a23fde09SLorenzo Bianconi #define mt76_init_queues(dev)		(dev)->mt76.queue_ops->init(&((dev)->mt76))
745a23fde09SLorenzo Bianconi #define mt76_queue_alloc(dev, ...)	(dev)->mt76.queue_ops->alloc(&((dev)->mt76), __VA_ARGS__)
7465ed31128SLorenzo Bianconi #define mt76_tx_queue_skb_raw(dev, ...)	(dev)->mt76.queue_ops->tx_queue_skb_raw(&((dev)->mt76), __VA_ARGS__)
747eb9ca7ecSLorenzo Bianconi #define mt76_tx_queue_skb(dev, ...)	(dev)->mt76.queue_ops->tx_queue_skb(&((dev)->mt76), __VA_ARGS__)
74817f1de56SFelix Fietkau #define mt76_queue_rx_reset(dev, ...)	(dev)->mt76.queue_ops->rx_reset(&((dev)->mt76), __VA_ARGS__)
74917f1de56SFelix Fietkau #define mt76_queue_tx_cleanup(dev, ...)	(dev)->mt76.queue_ops->tx_cleanup(&((dev)->mt76), __VA_ARGS__)
75017f1de56SFelix Fietkau #define mt76_queue_kick(dev, ...)	(dev)->mt76.queue_ops->kick(&((dev)->mt76), __VA_ARGS__)
75117f1de56SFelix Fietkau 
752f473b42aSFelix Fietkau #define mt76_for_each_q_rx(dev, i)	\
753f473b42aSFelix Fietkau 	for (i = 0; i < ARRAY_SIZE((dev)->q_rx) && \
754f473b42aSFelix Fietkau 		    (dev)->q_rx[i].ndesc; i++)
755f473b42aSFelix Fietkau 
756c0f7b25aSLorenzo Bianconi struct mt76_dev *mt76_alloc_device(struct device *pdev, unsigned int size,
757c0f7b25aSLorenzo Bianconi 				   const struct ieee80211_ops *ops,
758c0f7b25aSLorenzo Bianconi 				   const struct mt76_driver_ops *drv_ops);
75917f1de56SFelix Fietkau int mt76_register_device(struct mt76_dev *dev, bool vht,
76017f1de56SFelix Fietkau 			 struct ieee80211_rate *rates, int n_rates);
76117f1de56SFelix Fietkau void mt76_unregister_device(struct mt76_dev *dev);
762def34a2fSLorenzo Bianconi void mt76_free_device(struct mt76_dev *dev);
763c89d3625SFelix Fietkau void mt76_unregister_phy(struct mt76_phy *phy);
764c89d3625SFelix Fietkau 
765c89d3625SFelix Fietkau struct mt76_phy *mt76_alloc_phy(struct mt76_dev *dev, unsigned int size,
766c89d3625SFelix Fietkau 				const struct ieee80211_ops *ops);
767c89d3625SFelix Fietkau int mt76_register_phy(struct mt76_phy *phy);
76817f1de56SFelix Fietkau 
76917f1de56SFelix Fietkau struct dentry *mt76_register_debugfs(struct mt76_dev *dev);
7700b82a8e8SLorenzo Bianconi int mt76_queues_read(struct seq_file *s, void *data);
7718f410a8bSLorenzo Bianconi void mt76_seq_puts_array(struct seq_file *file, const char *str,
7728f410a8bSLorenzo Bianconi 			 s8 *val, int len);
77317f1de56SFelix Fietkau 
77417f1de56SFelix Fietkau int mt76_eeprom_init(struct mt76_dev *dev, int len);
77517f1de56SFelix Fietkau void mt76_eeprom_override(struct mt76_dev *dev);
77617f1de56SFelix Fietkau 
777011849e0SFelix Fietkau static inline struct mt76_phy *
778011849e0SFelix Fietkau mt76_dev_phy(struct mt76_dev *dev, bool phy_ext)
779011849e0SFelix Fietkau {
780011849e0SFelix Fietkau 	if (phy_ext && dev->phy2)
781011849e0SFelix Fietkau 		return dev->phy2;
782011849e0SFelix Fietkau 	return &dev->phy;
783011849e0SFelix Fietkau }
784011849e0SFelix Fietkau 
785bfc394ddSFelix Fietkau static inline struct ieee80211_hw *
786bfc394ddSFelix Fietkau mt76_phy_hw(struct mt76_dev *dev, bool phy_ext)
787bfc394ddSFelix Fietkau {
788011849e0SFelix Fietkau 	return mt76_dev_phy(dev, phy_ext)->hw;
789bfc394ddSFelix Fietkau }
790bfc394ddSFelix Fietkau 
791f3950a41SLorenzo Bianconi static inline u8 *
792f3950a41SLorenzo Bianconi mt76_get_txwi_ptr(struct mt76_dev *dev, struct mt76_txwi_cache *t)
793f3950a41SLorenzo Bianconi {
794f3950a41SLorenzo Bianconi 	return (u8 *)t - dev->drv->txwi_size;
795f3950a41SLorenzo Bianconi }
796f3950a41SLorenzo Bianconi 
797ee8aa945SLorenzo Bianconi /* increment with wrap-around */
798ee8aa945SLorenzo Bianconi static inline int mt76_incr(int val, int size)
799ee8aa945SLorenzo Bianconi {
800ee8aa945SLorenzo Bianconi 	return (val + 1) & (size - 1);
801ee8aa945SLorenzo Bianconi }
802ee8aa945SLorenzo Bianconi 
803ee8aa945SLorenzo Bianconi /* decrement with wrap-around */
804ee8aa945SLorenzo Bianconi static inline int mt76_decr(int val, int size)
805ee8aa945SLorenzo Bianconi {
806ee8aa945SLorenzo Bianconi 	return (val - 1) & (size - 1);
807ee8aa945SLorenzo Bianconi }
808ee8aa945SLorenzo Bianconi 
8091d0496c6SStanislaw Gruszka u8 mt76_ac_to_hwq(u8 ac);
810b40b15e1SLorenzo Bianconi 
81117f1de56SFelix Fietkau static inline struct ieee80211_txq *
81217f1de56SFelix Fietkau mtxq_to_txq(struct mt76_txq *mtxq)
81317f1de56SFelix Fietkau {
81417f1de56SFelix Fietkau 	void *ptr = mtxq;
81517f1de56SFelix Fietkau 
81617f1de56SFelix Fietkau 	return container_of(ptr, struct ieee80211_txq, drv_priv);
81717f1de56SFelix Fietkau }
81817f1de56SFelix Fietkau 
8199c68a57bSFelix Fietkau static inline struct ieee80211_sta *
8209c68a57bSFelix Fietkau wcid_to_sta(struct mt76_wcid *wcid)
8219c68a57bSFelix Fietkau {
8229c68a57bSFelix Fietkau 	void *ptr = wcid;
8239c68a57bSFelix Fietkau 
8249c68a57bSFelix Fietkau 	if (!wcid || !wcid->sta)
8259c68a57bSFelix Fietkau 		return NULL;
8269c68a57bSFelix Fietkau 
8279c68a57bSFelix Fietkau 	return container_of(ptr, struct ieee80211_sta, drv_priv);
8289c68a57bSFelix Fietkau }
8299c68a57bSFelix Fietkau 
83088046b2cSFelix Fietkau static inline struct mt76_tx_cb *mt76_tx_skb_cb(struct sk_buff *skb)
83188046b2cSFelix Fietkau {
83288046b2cSFelix Fietkau 	BUILD_BUG_ON(sizeof(struct mt76_tx_cb) >
83388046b2cSFelix Fietkau 		     sizeof(IEEE80211_SKB_CB(skb)->status.status_driver_data));
83488046b2cSFelix Fietkau 	return ((void *)IEEE80211_SKB_CB(skb)->status.status_driver_data);
83588046b2cSFelix Fietkau }
83688046b2cSFelix Fietkau 
83777ae1d5eSRyder Lee static inline void *mt76_skb_get_hdr(struct sk_buff *skb)
83877ae1d5eSRyder Lee {
83977ae1d5eSRyder Lee 	struct mt76_rx_status mstat;
84077ae1d5eSRyder Lee 	u8 *data = skb->data;
84177ae1d5eSRyder Lee 
84277ae1d5eSRyder Lee 	/* Alignment concerns */
84377ae1d5eSRyder Lee 	BUILD_BUG_ON(sizeof(struct ieee80211_radiotap_he) % 4);
84477ae1d5eSRyder Lee 	BUILD_BUG_ON(sizeof(struct ieee80211_radiotap_he_mu) % 4);
84577ae1d5eSRyder Lee 
84677ae1d5eSRyder Lee 	mstat = *((struct mt76_rx_status *)skb->cb);
84777ae1d5eSRyder Lee 
84877ae1d5eSRyder Lee 	if (mstat.flag & RX_FLAG_RADIOTAP_HE)
84977ae1d5eSRyder Lee 		data += sizeof(struct ieee80211_radiotap_he);
85077ae1d5eSRyder Lee 	if (mstat.flag & RX_FLAG_RADIOTAP_HE_MU)
85177ae1d5eSRyder Lee 		data += sizeof(struct ieee80211_radiotap_he_mu);
85277ae1d5eSRyder Lee 
85377ae1d5eSRyder Lee 	return data;
85477ae1d5eSRyder Lee }
85577ae1d5eSRyder Lee 
8563bb45b5fSLorenzo Bianconi static inline void mt76_insert_hdr_pad(struct sk_buff *skb)
8573bb45b5fSLorenzo Bianconi {
8583bb45b5fSLorenzo Bianconi 	int len = ieee80211_get_hdrlen_from_skb(skb);
8593bb45b5fSLorenzo Bianconi 
8603bb45b5fSLorenzo Bianconi 	if (len % 4 == 0)
8613bb45b5fSLorenzo Bianconi 		return;
8623bb45b5fSLorenzo Bianconi 
8633bb45b5fSLorenzo Bianconi 	skb_push(skb, 2);
8643bb45b5fSLorenzo Bianconi 	memmove(skb->data, skb->data + 2, len);
8653bb45b5fSLorenzo Bianconi 
8663bb45b5fSLorenzo Bianconi 	skb->data[len] = 0;
8673bb45b5fSLorenzo Bianconi 	skb->data[len + 1] = 0;
8683bb45b5fSLorenzo Bianconi }
8693bb45b5fSLorenzo Bianconi 
8708548c6ebSFelix Fietkau static inline bool mt76_is_skb_pktid(u8 pktid)
8718548c6ebSFelix Fietkau {
8728548c6ebSFelix Fietkau 	if (pktid & MT_PACKET_ID_HAS_RATE)
8738548c6ebSFelix Fietkau 		return false;
8748548c6ebSFelix Fietkau 
8758548c6ebSFelix Fietkau 	return pktid >= MT_PACKET_ID_FIRST;
8768548c6ebSFelix Fietkau }
8778548c6ebSFelix Fietkau 
87807cda406SFelix Fietkau static inline u8 mt76_tx_power_nss_delta(u8 nss)
87907cda406SFelix Fietkau {
88007cda406SFelix Fietkau 	static const u8 nss_delta[4] = { 0, 6, 9, 12 };
88107cda406SFelix Fietkau 
88207cda406SFelix Fietkau 	return nss_delta[nss - 1];
88307cda406SFelix Fietkau }
88407cda406SFelix Fietkau 
885f0efa862SFelix Fietkau static inline bool mt76_testmode_enabled(struct mt76_dev *dev)
886f0efa862SFelix Fietkau {
887f0efa862SFelix Fietkau #ifdef CONFIG_NL80211_TESTMODE
888f0efa862SFelix Fietkau 	return dev->test.state != MT76_TM_STATE_OFF;
889f0efa862SFelix Fietkau #else
890f0efa862SFelix Fietkau 	return false;
891f0efa862SFelix Fietkau #endif
892f0efa862SFelix Fietkau }
893f0efa862SFelix Fietkau 
89417f1de56SFelix Fietkau void mt76_rx(struct mt76_dev *dev, enum mt76_rxq_id q, struct sk_buff *skb);
8959fba6d07SFelix Fietkau void mt76_tx(struct mt76_phy *dev, struct ieee80211_sta *sta,
89617f1de56SFelix Fietkau 	     struct mt76_wcid *wcid, struct sk_buff *skb);
89717f1de56SFelix Fietkau void mt76_wake_tx_queue(struct ieee80211_hw *hw, struct ieee80211_txq *txq);
89817f1de56SFelix Fietkau void mt76_stop_tx_queues(struct mt76_dev *dev, struct ieee80211_sta *sta,
89917f1de56SFelix Fietkau 			 bool send_bar);
900c50d105aSFelix Fietkau void mt76_tx_check_agg_ssn(struct ieee80211_sta *sta, struct sk_buff *skb);
9019fba6d07SFelix Fietkau void mt76_txq_schedule(struct mt76_phy *phy, enum mt76_txq_id qid);
9029fba6d07SFelix Fietkau void mt76_txq_schedule_all(struct mt76_phy *phy);
903781eef5bSFelix Fietkau void mt76_tx_worker(struct mt76_worker *w);
90417f1de56SFelix Fietkau void mt76_release_buffered_frames(struct ieee80211_hw *hw,
90517f1de56SFelix Fietkau 				  struct ieee80211_sta *sta,
90617f1de56SFelix Fietkau 				  u16 tids, int nframes,
90717f1de56SFelix Fietkau 				  enum ieee80211_frame_release_type reason,
90817f1de56SFelix Fietkau 				  bool more_data);
9095a95ca41SFelix Fietkau bool mt76_has_tx_pending(struct mt76_phy *phy);
91096747a51SFelix Fietkau void mt76_set_channel(struct mt76_phy *phy);
9115ce09c1aSFelix Fietkau void mt76_update_survey(struct mt76_dev *dev);
91204414240SLorenzo Bianconi void mt76_update_survey_active_time(struct mt76_phy *phy, ktime_t time);
91317f1de56SFelix Fietkau int mt76_get_survey(struct ieee80211_hw *hw, int idx,
91417f1de56SFelix Fietkau 		    struct survey_info *survey);
915bb3e3fecSRyder Lee void mt76_set_stream_caps(struct mt76_phy *phy, bool vht);
91617f1de56SFelix Fietkau 
917aee5b8cfSFelix Fietkau int mt76_rx_aggr_start(struct mt76_dev *dev, struct mt76_wcid *wcid, u8 tid,
9187c4f744dSRyder Lee 		       u16 ssn, u16 size);
919aee5b8cfSFelix Fietkau void mt76_rx_aggr_stop(struct mt76_dev *dev, struct mt76_wcid *wcid, u8 tid);
920aee5b8cfSFelix Fietkau 
92130ce7f44SFelix Fietkau void mt76_wcid_key_setup(struct mt76_dev *dev, struct mt76_wcid *wcid,
92230ce7f44SFelix Fietkau 			 struct ieee80211_key_conf *key);
92379d1c94cSFelix Fietkau 
92479d1c94cSFelix Fietkau void mt76_tx_status_lock(struct mt76_dev *dev, struct sk_buff_head *list)
92579d1c94cSFelix Fietkau 			 __acquires(&dev->status_list.lock);
92679d1c94cSFelix Fietkau void mt76_tx_status_unlock(struct mt76_dev *dev, struct sk_buff_head *list)
92779d1c94cSFelix Fietkau 			   __releases(&dev->status_list.lock);
92879d1c94cSFelix Fietkau 
92988046b2cSFelix Fietkau int mt76_tx_status_skb_add(struct mt76_dev *dev, struct mt76_wcid *wcid,
93088046b2cSFelix Fietkau 			   struct sk_buff *skb);
93188046b2cSFelix Fietkau struct sk_buff *mt76_tx_status_skb_get(struct mt76_dev *dev,
93279d1c94cSFelix Fietkau 				       struct mt76_wcid *wcid, int pktid,
93379d1c94cSFelix Fietkau 				       struct sk_buff_head *list);
93479d1c94cSFelix Fietkau void mt76_tx_status_skb_done(struct mt76_dev *dev, struct sk_buff *skb,
93579d1c94cSFelix Fietkau 			     struct sk_buff_head *list);
936e1378e52SFelix Fietkau void mt76_tx_complete_skb(struct mt76_dev *dev, u16 wcid, struct sk_buff *skb);
93779d1c94cSFelix Fietkau void mt76_tx_status_check(struct mt76_dev *dev, struct mt76_wcid *wcid,
93879d1c94cSFelix Fietkau 			  bool flush);
939e28487eaSFelix Fietkau int mt76_sta_state(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
940e28487eaSFelix Fietkau 		   struct ieee80211_sta *sta,
941e28487eaSFelix Fietkau 		   enum ieee80211_sta_state old_state,
942e28487eaSFelix Fietkau 		   enum ieee80211_sta_state new_state);
94313f61dfcSLorenzo Bianconi void __mt76_sta_remove(struct mt76_dev *dev, struct ieee80211_vif *vif,
94413f61dfcSLorenzo Bianconi 		       struct ieee80211_sta *sta);
94543ba1922SFelix Fietkau void mt76_sta_pre_rcu_remove(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
94643ba1922SFelix Fietkau 			     struct ieee80211_sta *sta);
94730ce7f44SFelix Fietkau 
9488af63fedSFelix Fietkau int mt76_get_min_avg_rssi(struct mt76_dev *dev, bool ext_phy);
949ef13edc0SFelix Fietkau 
9509313faacSFelix Fietkau int mt76_get_txpower(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
9519313faacSFelix Fietkau 		     int *dbm);
9529313faacSFelix Fietkau 
953e7173858SFelix Fietkau void mt76_csa_check(struct mt76_dev *dev);
954e7173858SFelix Fietkau void mt76_csa_finish(struct mt76_dev *dev);
955e7173858SFelix Fietkau 
956e49c76d4SLorenzo Bianconi int mt76_get_antenna(struct ieee80211_hw *hw, u32 *tx_ant, u32 *rx_ant);
95787d53103SStanislaw Gruszka int mt76_set_tim(struct ieee80211_hw *hw, struct ieee80211_sta *sta, bool set);
958eadfd98fSLorenzo Bianconi void mt76_insert_ccmp_hdr(struct sk_buff *skb, u8 key_id);
959d2679d65SLorenzo Bianconi int mt76_get_rate(struct mt76_dev *dev,
960d2679d65SLorenzo Bianconi 		  struct ieee80211_supported_band *sband,
961d2679d65SLorenzo Bianconi 		  int idx, bool cck);
9628b8ab5c2SLorenzo Bianconi void mt76_sw_scan(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
9638b8ab5c2SLorenzo Bianconi 		  const u8 *mac);
9648b8ab5c2SLorenzo Bianconi void mt76_sw_scan_complete(struct ieee80211_hw *hw,
9658b8ab5c2SLorenzo Bianconi 			   struct ieee80211_vif *vif);
966f0efa862SFelix Fietkau int mt76_testmode_cmd(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
967f0efa862SFelix Fietkau 		      void *data, int len);
968f0efa862SFelix Fietkau int mt76_testmode_dump(struct ieee80211_hw *hw, struct sk_buff *skb,
969f0efa862SFelix Fietkau 		       struct netlink_callback *cb, void *data, int len);
970f0efa862SFelix Fietkau int mt76_testmode_set_state(struct mt76_dev *dev, enum mt76_testmode_state state);
971f0efa862SFelix Fietkau 
972f0efa862SFelix Fietkau static inline void mt76_testmode_reset(struct mt76_dev *dev, bool disable)
973f0efa862SFelix Fietkau {
974f0efa862SFelix Fietkau #ifdef CONFIG_NL80211_TESTMODE
975f0efa862SFelix Fietkau 	enum mt76_testmode_state state = MT76_TM_STATE_IDLE;
976f0efa862SFelix Fietkau 
977f0efa862SFelix Fietkau 	if (disable || dev->test.state == MT76_TM_STATE_OFF)
978f0efa862SFelix Fietkau 		state = MT76_TM_STATE_OFF;
979f0efa862SFelix Fietkau 
980f0efa862SFelix Fietkau 	mt76_testmode_set_state(dev, state);
981f0efa862SFelix Fietkau #endif
982f0efa862SFelix Fietkau }
983f0efa862SFelix Fietkau 
98487d53103SStanislaw Gruszka 
98517f1de56SFelix Fietkau /* internal */
986e394b575SFelix Fietkau static inline struct ieee80211_hw *
987e394b575SFelix Fietkau mt76_tx_status_get_hw(struct mt76_dev *dev, struct sk_buff *skb)
988e394b575SFelix Fietkau {
989e394b575SFelix Fietkau 	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
990e394b575SFelix Fietkau 	struct ieee80211_hw *hw = dev->phy.hw;
991e394b575SFelix Fietkau 
992e394b575SFelix Fietkau 	if ((info->hw_queue & MT_TX_HW_QUEUE_EXT_PHY) && dev->phy2)
993e394b575SFelix Fietkau 		hw = dev->phy2->hw;
994e394b575SFelix Fietkau 
995e394b575SFelix Fietkau 	info->hw_queue &= ~MT_TX_HW_QUEUE_EXT_PHY;
996e394b575SFelix Fietkau 
997e394b575SFelix Fietkau 	return hw;
998e394b575SFelix Fietkau }
999e394b575SFelix Fietkau 
100017f1de56SFelix Fietkau void mt76_put_txwi(struct mt76_dev *dev, struct mt76_txwi_cache *t);
10019d9d738bSFelix Fietkau void mt76_rx_complete(struct mt76_dev *dev, struct sk_buff_head *frames,
100281e850efSLorenzo Bianconi 		      struct napi_struct *napi);
100381e850efSLorenzo Bianconi void mt76_rx_poll_complete(struct mt76_dev *dev, enum mt76_rxq_id q,
100481e850efSLorenzo Bianconi 			   struct napi_struct *napi);
1005aee5b8cfSFelix Fietkau void mt76_rx_aggr_reorder(struct sk_buff *skb, struct sk_buff_head *frames);
1006f0efa862SFelix Fietkau void mt76_testmode_tx_pending(struct mt76_dev *dev);
1007fe5b5ab5SFelix Fietkau void mt76_queue_tx_complete(struct mt76_dev *dev, struct mt76_queue *q,
1008fe5b5ab5SFelix Fietkau 			    struct mt76_queue_entry *e);
100917f1de56SFelix Fietkau 
1010b40b15e1SLorenzo Bianconi /* usb */
1011b40b15e1SLorenzo Bianconi static inline bool mt76u_urb_error(struct urb *urb)
1012b40b15e1SLorenzo Bianconi {
1013b40b15e1SLorenzo Bianconi 	return urb->status &&
1014b40b15e1SLorenzo Bianconi 	       urb->status != -ECONNRESET &&
1015b40b15e1SLorenzo Bianconi 	       urb->status != -ESHUTDOWN &&
1016b40b15e1SLorenzo Bianconi 	       urb->status != -ENOENT;
1017b40b15e1SLorenzo Bianconi }
1018b40b15e1SLorenzo Bianconi 
1019b40b15e1SLorenzo Bianconi /* Map hardware queues to usb endpoints */
1020b40b15e1SLorenzo Bianconi static inline u8 q2ep(u8 qid)
1021b40b15e1SLorenzo Bianconi {
1022b40b15e1SLorenzo Bianconi 	/* TODO: take management packets to queue 5 */
1023b40b15e1SLorenzo Bianconi 	return qid + 1;
1024b40b15e1SLorenzo Bianconi }
1025b40b15e1SLorenzo Bianconi 
10265de4db8fSStanislaw Gruszka static inline int
1027b63aa031SStanislaw Gruszka mt76u_bulk_msg(struct mt76_dev *dev, void *data, int len, int *actual_len,
10283bcd979cSLorenzo Bianconi 	       int timeout, int ep)
10295de4db8fSStanislaw Gruszka {
103080df01f4SLorenzo Bianconi 	struct usb_interface *uintf = to_usb_interface(dev->dev);
103180df01f4SLorenzo Bianconi 	struct usb_device *udev = interface_to_usbdev(uintf);
10325de4db8fSStanislaw Gruszka 	struct mt76_usb *usb = &dev->usb;
10335de4db8fSStanislaw Gruszka 	unsigned int pipe;
10345de4db8fSStanislaw Gruszka 
1035b63aa031SStanislaw Gruszka 	if (actual_len)
10363bcd979cSLorenzo Bianconi 		pipe = usb_rcvbulkpipe(udev, usb->in_ep[ep]);
1037b63aa031SStanislaw Gruszka 	else
10383bcd979cSLorenzo Bianconi 		pipe = usb_sndbulkpipe(udev, usb->out_ep[ep]);
1039b63aa031SStanislaw Gruszka 
1040b63aa031SStanislaw Gruszka 	return usb_bulk_msg(udev, pipe, data, len, actual_len, timeout);
10415de4db8fSStanislaw Gruszka }
10425de4db8fSStanislaw Gruszka 
1043e98e6df6SLorenzo Bianconi int mt76_skb_adjust_pad(struct sk_buff *skb, int pad);
1044b40b15e1SLorenzo Bianconi int mt76u_vendor_request(struct mt76_dev *dev, u8 req,
1045b40b15e1SLorenzo Bianconi 			 u8 req_type, u16 val, u16 offset,
1046b40b15e1SLorenzo Bianconi 			 void *buf, size_t len);
1047b40b15e1SLorenzo Bianconi void mt76u_single_wr(struct mt76_dev *dev, const u8 req,
1048b40b15e1SLorenzo Bianconi 		     const u16 offset, const u32 val);
10491e816c65SLorenzo Bianconi int mt76u_init(struct mt76_dev *dev, struct usb_interface *intf,
10501e816c65SLorenzo Bianconi 	       bool ext);
105194e1cfa8SLorenzo Bianconi int mt76u_alloc_mcu_queue(struct mt76_dev *dev);
1052b40b15e1SLorenzo Bianconi int mt76u_alloc_queues(struct mt76_dev *dev);
105339d501d9SStanislaw Gruszka void mt76u_stop_tx(struct mt76_dev *dev);
105439d501d9SStanislaw Gruszka void mt76u_stop_rx(struct mt76_dev *dev);
105539d501d9SStanislaw Gruszka int mt76u_resume_rx(struct mt76_dev *dev);
1056b40b15e1SLorenzo Bianconi void mt76u_queues_deinit(struct mt76_dev *dev);
1057b40b15e1SLorenzo Bianconi 
1058d39b52e3SSean Wang int mt76s_init(struct mt76_dev *dev, struct sdio_func *func,
1059d39b52e3SSean Wang 	       const struct mt76_bus_ops *bus_ops);
1060d39b52e3SSean Wang int mt76s_alloc_queues(struct mt76_dev *dev);
1061d39b52e3SSean Wang void mt76s_deinit(struct mt76_dev *dev);
1062d39b52e3SSean Wang 
10639df0fab9SLorenzo Bianconi struct sk_buff *
1064bb31a80eSLorenzo Bianconi mt76_mcu_msg_alloc(struct mt76_dev *dev, const void *data,
1065bb31a80eSLorenzo Bianconi 		   int data_len);
1066c07a49d4SLorenzo Bianconi void mt76_mcu_rx_event(struct mt76_dev *dev, struct sk_buff *skb);
1067680abb25SLorenzo Bianconi struct sk_buff *mt76_mcu_get_response(struct mt76_dev *dev,
1068680abb25SLorenzo Bianconi 				      unsigned long expires);
10699df0fab9SLorenzo Bianconi 
10709220f695SLorenzo Bianconi void mt76_set_irq_mask(struct mt76_dev *dev, u32 addr, u32 clear, u32 set);
10719220f695SLorenzo Bianconi 
107217f1de56SFelix Fietkau #endif
1073