xref: /linux/drivers/net/wireless/mediatek/mt76/mt76.h (revision 279ade99ed8f3bd2d2d52ab980161627402c705f)
117f1de56SFelix Fietkau /*
217f1de56SFelix Fietkau  * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name>
317f1de56SFelix Fietkau  *
417f1de56SFelix Fietkau  * Permission to use, copy, modify, and/or distribute this software for any
517f1de56SFelix Fietkau  * purpose with or without fee is hereby granted, provided that the above
617f1de56SFelix Fietkau  * copyright notice and this permission notice appear in all copies.
717f1de56SFelix Fietkau  *
817f1de56SFelix Fietkau  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
917f1de56SFelix Fietkau  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
1017f1de56SFelix Fietkau  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
1117f1de56SFelix Fietkau  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
1217f1de56SFelix Fietkau  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
1317f1de56SFelix Fietkau  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
1417f1de56SFelix Fietkau  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
1517f1de56SFelix Fietkau  */
1617f1de56SFelix Fietkau 
1717f1de56SFelix Fietkau #ifndef __MT76_H
1817f1de56SFelix Fietkau #define __MT76_H
1917f1de56SFelix Fietkau 
2017f1de56SFelix Fietkau #include <linux/kernel.h>
2117f1de56SFelix Fietkau #include <linux/io.h>
2217f1de56SFelix Fietkau #include <linux/spinlock.h>
2317f1de56SFelix Fietkau #include <linux/skbuff.h>
2417f1de56SFelix Fietkau #include <linux/leds.h>
25b40b15e1SLorenzo Bianconi #include <linux/usb.h>
26ef13edc0SFelix Fietkau #include <linux/average.h>
2717f1de56SFelix Fietkau #include <net/mac80211.h>
2817f1de56SFelix Fietkau #include "util.h"
2917f1de56SFelix Fietkau 
3017f1de56SFelix Fietkau #define MT_TX_RING_SIZE     256
3117f1de56SFelix Fietkau #define MT_MCU_RING_SIZE    32
3217f1de56SFelix Fietkau #define MT_RX_BUF_SIZE      2048
3317f1de56SFelix Fietkau 
3417f1de56SFelix Fietkau struct mt76_dev;
35469d4818SLorenzo Bianconi struct mt76_wcid;
3617f1de56SFelix Fietkau 
376da5a291SStanislaw Gruszka struct mt76_reg_pair {
386da5a291SStanislaw Gruszka 	u32 reg;
396da5a291SStanislaw Gruszka 	u32 value;
406da5a291SStanislaw Gruszka };
416da5a291SStanislaw Gruszka 
42c50479faSStanislaw Gruszka enum mt76_bus_type {
43c50479faSStanislaw Gruszka 	MT76_BUS_MMIO,
44c50479faSStanislaw Gruszka 	MT76_BUS_USB,
45c50479faSStanislaw Gruszka };
46c50479faSStanislaw Gruszka 
4717f1de56SFelix Fietkau struct mt76_bus_ops {
4817f1de56SFelix Fietkau 	u32 (*rr)(struct mt76_dev *dev, u32 offset);
4917f1de56SFelix Fietkau 	void (*wr)(struct mt76_dev *dev, u32 offset, u32 val);
5017f1de56SFelix Fietkau 	u32 (*rmw)(struct mt76_dev *dev, u32 offset, u32 mask, u32 val);
5117f1de56SFelix Fietkau 	void (*copy)(struct mt76_dev *dev, u32 offset, const void *data,
5217f1de56SFelix Fietkau 		     int len);
536da5a291SStanislaw Gruszka 	int (*wr_rp)(struct mt76_dev *dev, u32 base,
546da5a291SStanislaw Gruszka 		     const struct mt76_reg_pair *rp, int len);
556da5a291SStanislaw Gruszka 	int (*rd_rp)(struct mt76_dev *dev, u32 base,
566da5a291SStanislaw Gruszka 		     struct mt76_reg_pair *rp, int len);
57c50479faSStanislaw Gruszka 	enum mt76_bus_type type;
5817f1de56SFelix Fietkau };
5917f1de56SFelix Fietkau 
60c50479faSStanislaw Gruszka #define mt76_is_usb(dev) ((dev)->mt76.bus->type == MT76_BUS_USB)
61c50479faSStanislaw Gruszka #define mt76_is_mmio(dev) ((dev)->mt76.bus->type == MT76_BUS_MMIO)
62c50479faSStanislaw Gruszka 
6317f1de56SFelix Fietkau enum mt76_txq_id {
6417f1de56SFelix Fietkau 	MT_TXQ_VO = IEEE80211_AC_VO,
6517f1de56SFelix Fietkau 	MT_TXQ_VI = IEEE80211_AC_VI,
6617f1de56SFelix Fietkau 	MT_TXQ_BE = IEEE80211_AC_BE,
6717f1de56SFelix Fietkau 	MT_TXQ_BK = IEEE80211_AC_BK,
6817f1de56SFelix Fietkau 	MT_TXQ_PSD,
6917f1de56SFelix Fietkau 	MT_TXQ_MCU,
7017f1de56SFelix Fietkau 	MT_TXQ_BEACON,
7117f1de56SFelix Fietkau 	MT_TXQ_CAB,
7217f1de56SFelix Fietkau 	__MT_TXQ_MAX
7317f1de56SFelix Fietkau };
7417f1de56SFelix Fietkau 
7517f1de56SFelix Fietkau enum mt76_rxq_id {
7617f1de56SFelix Fietkau 	MT_RXQ_MAIN,
7717f1de56SFelix Fietkau 	MT_RXQ_MCU,
7817f1de56SFelix Fietkau 	__MT_RXQ_MAX
7917f1de56SFelix Fietkau };
8017f1de56SFelix Fietkau 
8117f1de56SFelix Fietkau struct mt76_queue_buf {
8217f1de56SFelix Fietkau 	dma_addr_t addr;
8317f1de56SFelix Fietkau 	int len;
8417f1de56SFelix Fietkau };
8517f1de56SFelix Fietkau 
86b5903c47SLorenzo Bianconi struct mt76_tx_info {
87b5903c47SLorenzo Bianconi 	struct mt76_queue_buf buf[32];
88b5903c47SLorenzo Bianconi 	int nbuf;
89b5903c47SLorenzo Bianconi 	u32 info;
90b5903c47SLorenzo Bianconi };
91b5903c47SLorenzo Bianconi 
92b40b15e1SLorenzo Bianconi struct mt76u_buf {
93b40b15e1SLorenzo Bianconi 	struct urb *urb;
94b40b15e1SLorenzo Bianconi };
95b40b15e1SLorenzo Bianconi 
9617f1de56SFelix Fietkau struct mt76_queue_entry {
9717f1de56SFelix Fietkau 	union {
9817f1de56SFelix Fietkau 		void *buf;
9917f1de56SFelix Fietkau 		struct sk_buff *skb;
10017f1de56SFelix Fietkau 	};
101b40b15e1SLorenzo Bianconi 	union {
10217f1de56SFelix Fietkau 		struct mt76_txwi_cache *txwi;
103b40b15e1SLorenzo Bianconi 		struct mt76u_buf ubuf;
104b40b15e1SLorenzo Bianconi 	};
105d290c121SLorenzo Bianconi 	enum mt76_txq_id qid;
10617f1de56SFelix Fietkau 	bool schedule;
107*279ade99SStanislaw Gruszka 	bool done;
10817f1de56SFelix Fietkau };
10917f1de56SFelix Fietkau 
11017f1de56SFelix Fietkau struct mt76_queue_regs {
11117f1de56SFelix Fietkau 	u32 desc_base;
11217f1de56SFelix Fietkau 	u32 ring_size;
11317f1de56SFelix Fietkau 	u32 cpu_idx;
11417f1de56SFelix Fietkau 	u32 dma_idx;
11517f1de56SFelix Fietkau } __packed __aligned(4);
11617f1de56SFelix Fietkau 
11717f1de56SFelix Fietkau struct mt76_queue {
11817f1de56SFelix Fietkau 	struct mt76_queue_regs __iomem *regs;
11917f1de56SFelix Fietkau 
12017f1de56SFelix Fietkau 	spinlock_t lock;
12117f1de56SFelix Fietkau 	struct mt76_queue_entry *entry;
12217f1de56SFelix Fietkau 	struct mt76_desc *desc;
12317f1de56SFelix Fietkau 
124b40b15e1SLorenzo Bianconi 	u16 first;
12517f1de56SFelix Fietkau 	u16 head;
12617f1de56SFelix Fietkau 	u16 tail;
12717f1de56SFelix Fietkau 	int ndesc;
12817f1de56SFelix Fietkau 	int queued;
12917f1de56SFelix Fietkau 	int buf_size;
130cd44bc40SLorenzo Bianconi 	bool stopped;
13117f1de56SFelix Fietkau 
13217f1de56SFelix Fietkau 	u8 buf_offset;
13317f1de56SFelix Fietkau 	u8 hw_idx;
13417f1de56SFelix Fietkau 
13517f1de56SFelix Fietkau 	dma_addr_t desc_dma;
13617f1de56SFelix Fietkau 	struct sk_buff *rx_head;
137c12128ceSFelix Fietkau 	struct page_frag_cache rx_page;
13817f1de56SFelix Fietkau };
13917f1de56SFelix Fietkau 
140af005f26SLorenzo Bianconi struct mt76_sw_queue {
141af005f26SLorenzo Bianconi 	struct mt76_queue *q;
142af005f26SLorenzo Bianconi 
143af005f26SLorenzo Bianconi 	struct list_head swq;
144af005f26SLorenzo Bianconi 	int swq_queued;
145af005f26SLorenzo Bianconi };
146af005f26SLorenzo Bianconi 
147db0f04f3SLorenzo Bianconi struct mt76_mcu_ops {
148a74d6336SStanislaw Gruszka 	int (*mcu_send_msg)(struct mt76_dev *dev, int cmd, const void *data,
149a74d6336SStanislaw Gruszka 			    int len, bool wait_resp);
1506da5a291SStanislaw Gruszka 	int (*mcu_wr_rp)(struct mt76_dev *dev, u32 base,
1516da5a291SStanislaw Gruszka 			 const struct mt76_reg_pair *rp, int len);
1526da5a291SStanislaw Gruszka 	int (*mcu_rd_rp)(struct mt76_dev *dev, u32 base,
1536da5a291SStanislaw Gruszka 			 struct mt76_reg_pair *rp, int len);
15400496042SFelix Fietkau 	int (*mcu_restart)(struct mt76_dev *dev);
155db0f04f3SLorenzo Bianconi };
156db0f04f3SLorenzo Bianconi 
15717f1de56SFelix Fietkau struct mt76_queue_ops {
15817f1de56SFelix Fietkau 	int (*init)(struct mt76_dev *dev);
15917f1de56SFelix Fietkau 
160b1bfbe70SLorenzo Bianconi 	int (*alloc)(struct mt76_dev *dev, struct mt76_queue *q,
161b1bfbe70SLorenzo Bianconi 		     int idx, int n_desc, int bufsize,
162b1bfbe70SLorenzo Bianconi 		     u32 ring_base);
16317f1de56SFelix Fietkau 
16417f1de56SFelix Fietkau 	int (*add_buf)(struct mt76_dev *dev, struct mt76_queue *q,
16517f1de56SFelix Fietkau 		       struct mt76_queue_buf *buf, int nbufs, u32 info,
16617f1de56SFelix Fietkau 		       struct sk_buff *skb, void *txwi);
16717f1de56SFelix Fietkau 
16889a37842SLorenzo Bianconi 	int (*tx_queue_skb)(struct mt76_dev *dev, enum mt76_txq_id qid,
169469d4818SLorenzo Bianconi 			    struct sk_buff *skb, struct mt76_wcid *wcid,
170469d4818SLorenzo Bianconi 			    struct ieee80211_sta *sta);
171469d4818SLorenzo Bianconi 
1725ed31128SLorenzo Bianconi 	int (*tx_queue_skb_raw)(struct mt76_dev *dev, enum mt76_txq_id qid,
1735ed31128SLorenzo Bianconi 				struct sk_buff *skb, u32 tx_info);
1745ed31128SLorenzo Bianconi 
17517f1de56SFelix Fietkau 	void *(*dequeue)(struct mt76_dev *dev, struct mt76_queue *q, bool flush,
17617f1de56SFelix Fietkau 			 int *len, u32 *info, bool *more);
17717f1de56SFelix Fietkau 
17817f1de56SFelix Fietkau 	void (*rx_reset)(struct mt76_dev *dev, enum mt76_rxq_id qid);
17917f1de56SFelix Fietkau 
18017f1de56SFelix Fietkau 	void (*tx_cleanup)(struct mt76_dev *dev, enum mt76_txq_id qid,
18117f1de56SFelix Fietkau 			   bool flush);
18217f1de56SFelix Fietkau 
18317f1de56SFelix Fietkau 	void (*kick)(struct mt76_dev *dev, struct mt76_queue *q);
18417f1de56SFelix Fietkau };
18517f1de56SFelix Fietkau 
186d71ef286SFelix Fietkau enum mt76_wcid_flags {
187d71ef286SFelix Fietkau 	MT_WCID_FLAG_CHECK_PS,
188d71ef286SFelix Fietkau 	MT_WCID_FLAG_PS,
189d71ef286SFelix Fietkau };
190d71ef286SFelix Fietkau 
19136404c06SStanislaw Gruszka #define MT76_N_WCIDS 128
19236404c06SStanislaw Gruszka 
193ef13edc0SFelix Fietkau DECLARE_EWMA(signal, 10, 8);
194ef13edc0SFelix Fietkau 
19517f1de56SFelix Fietkau struct mt76_wcid {
196aee5b8cfSFelix Fietkau 	struct mt76_rx_tid __rcu *aggr[IEEE80211_NUM_TIDS];
197aee5b8cfSFelix Fietkau 
198aee5b8cfSFelix Fietkau 	struct work_struct aggr_work;
199aee5b8cfSFelix Fietkau 
200d71ef286SFelix Fietkau 	unsigned long flags;
201d71ef286SFelix Fietkau 
202ef13edc0SFelix Fietkau 	struct ewma_signal rssi;
203ef13edc0SFelix Fietkau 	int inactive_count;
204ef13edc0SFelix Fietkau 
20517f1de56SFelix Fietkau 	u8 idx;
20617f1de56SFelix Fietkau 	u8 hw_key_idx;
20717f1de56SFelix Fietkau 
2089c68a57bSFelix Fietkau 	u8 sta:1;
2099c68a57bSFelix Fietkau 
21030ce7f44SFelix Fietkau 	u8 rx_check_pn;
21130ce7f44SFelix Fietkau 	u8 rx_key_pn[IEEE80211_NUM_TIDS][6];
21230ce7f44SFelix Fietkau 
21317f1de56SFelix Fietkau 	__le16 tx_rate;
21417f1de56SFelix Fietkau 	bool tx_rate_set;
21517f1de56SFelix Fietkau 	u8 tx_rate_nss;
21617f1de56SFelix Fietkau 	s8 max_txpwr_adj;
21723405236SFelix Fietkau 	bool sw_iv;
21888046b2cSFelix Fietkau 
21988046b2cSFelix Fietkau 	u8 packet_id;
22017f1de56SFelix Fietkau };
22117f1de56SFelix Fietkau 
22217f1de56SFelix Fietkau struct mt76_txq {
22317f1de56SFelix Fietkau 	struct list_head list;
224af005f26SLorenzo Bianconi 	struct mt76_sw_queue *swq;
22517f1de56SFelix Fietkau 	struct mt76_wcid *wcid;
22617f1de56SFelix Fietkau 
22717f1de56SFelix Fietkau 	struct sk_buff_head retry_q;
22817f1de56SFelix Fietkau 
22917f1de56SFelix Fietkau 	u16 agg_ssn;
23017f1de56SFelix Fietkau 	bool send_bar;
23117f1de56SFelix Fietkau 	bool aggr;
23217f1de56SFelix Fietkau };
23317f1de56SFelix Fietkau 
23417f1de56SFelix Fietkau struct mt76_txwi_cache {
23517f1de56SFelix Fietkau 	u32 txwi[8];
23617f1de56SFelix Fietkau 	dma_addr_t dma_addr;
23717f1de56SFelix Fietkau 	struct list_head list;
23817f1de56SFelix Fietkau };
23917f1de56SFelix Fietkau 
240aee5b8cfSFelix Fietkau 
241aee5b8cfSFelix Fietkau struct mt76_rx_tid {
242aee5b8cfSFelix Fietkau 	struct rcu_head rcu_head;
243aee5b8cfSFelix Fietkau 
244aee5b8cfSFelix Fietkau 	struct mt76_dev *dev;
245aee5b8cfSFelix Fietkau 
246aee5b8cfSFelix Fietkau 	spinlock_t lock;
247aee5b8cfSFelix Fietkau 	struct delayed_work reorder_work;
248aee5b8cfSFelix Fietkau 
249aee5b8cfSFelix Fietkau 	u16 head;
250aee5b8cfSFelix Fietkau 	u8 size;
251aee5b8cfSFelix Fietkau 	u8 nframes;
252aee5b8cfSFelix Fietkau 
253aee5b8cfSFelix Fietkau 	u8 started:1, stopped:1, timer_pending:1;
254aee5b8cfSFelix Fietkau 
255aee5b8cfSFelix Fietkau 	struct sk_buff *reorder_buf[];
256aee5b8cfSFelix Fietkau };
257aee5b8cfSFelix Fietkau 
25888046b2cSFelix Fietkau #define MT_TX_CB_DMA_DONE		BIT(0)
25988046b2cSFelix Fietkau #define MT_TX_CB_TXS_DONE		BIT(1)
26088046b2cSFelix Fietkau #define MT_TX_CB_TXS_FAILED		BIT(2)
26188046b2cSFelix Fietkau 
26288046b2cSFelix Fietkau #define MT_PACKET_ID_MASK		GENMASK(7, 0)
263013b2dffSFelix Fietkau #define MT_PACKET_ID_NO_ACK		0
264013b2dffSFelix Fietkau #define MT_PACKET_ID_NO_SKB		1
265013b2dffSFelix Fietkau #define MT_PACKET_ID_FIRST		2
26688046b2cSFelix Fietkau 
26788046b2cSFelix Fietkau #define MT_TX_STATUS_SKB_TIMEOUT	HZ
26888046b2cSFelix Fietkau 
26988046b2cSFelix Fietkau struct mt76_tx_cb {
27088046b2cSFelix Fietkau 	unsigned long jiffies;
27188046b2cSFelix Fietkau 	u8 wcid;
27288046b2cSFelix Fietkau 	u8 pktid;
27388046b2cSFelix Fietkau 	u8 flags;
27488046b2cSFelix Fietkau };
27588046b2cSFelix Fietkau 
27617f1de56SFelix Fietkau enum {
27717f1de56SFelix Fietkau 	MT76_STATE_INITIALIZED,
27817f1de56SFelix Fietkau 	MT76_STATE_RUNNING,
27987e022deSStanislaw Gruszka 	MT76_STATE_MCU_RUNNING,
28017f1de56SFelix Fietkau 	MT76_SCANNING,
28117f1de56SFelix Fietkau 	MT76_RESET,
28289bc67e3SFelix Fietkau 	MT76_OFFCHANNEL,
283b40b15e1SLorenzo Bianconi 	MT76_REMOVED,
284b40b15e1SLorenzo Bianconi 	MT76_READING_STATS,
28517f1de56SFelix Fietkau };
28617f1de56SFelix Fietkau 
28717f1de56SFelix Fietkau struct mt76_hw_cap {
28817f1de56SFelix Fietkau 	bool has_2ghz;
28917f1de56SFelix Fietkau 	bool has_5ghz;
29017f1de56SFelix Fietkau };
29117f1de56SFelix Fietkau 
29217f1de56SFelix Fietkau struct mt76_driver_ops {
29366105538SLorenzo Bianconi 	bool tx_aligned4_skbs;
29417f1de56SFelix Fietkau 	u16 txwi_size;
29517f1de56SFelix Fietkau 
29617f1de56SFelix Fietkau 	void (*update_survey)(struct mt76_dev *dev);
29717f1de56SFelix Fietkau 
29817f1de56SFelix Fietkau 	int (*tx_prepare_skb)(struct mt76_dev *dev, void *txwi_ptr,
299300832adSLorenzo Bianconi 			      struct sk_buff *skb, enum mt76_txq_id qid,
30017f1de56SFelix Fietkau 			      struct mt76_wcid *wcid,
301b5903c47SLorenzo Bianconi 			      struct ieee80211_sta *sta,
302b5903c47SLorenzo Bianconi 			      struct mt76_tx_info *tx_info);
30317f1de56SFelix Fietkau 
304e226ba2eSLorenzo Bianconi 	void (*tx_complete_skb)(struct mt76_dev *dev, enum mt76_txq_id qid,
305e226ba2eSLorenzo Bianconi 				struct mt76_queue_entry *e);
30617f1de56SFelix Fietkau 
307b40b15e1SLorenzo Bianconi 	bool (*tx_status_data)(struct mt76_dev *dev, u8 *update);
308b40b15e1SLorenzo Bianconi 
30917f1de56SFelix Fietkau 	void (*rx_skb)(struct mt76_dev *dev, enum mt76_rxq_id q,
31017f1de56SFelix Fietkau 		       struct sk_buff *skb);
31117f1de56SFelix Fietkau 
31217f1de56SFelix Fietkau 	void (*rx_poll_complete)(struct mt76_dev *dev, enum mt76_rxq_id q);
313d71ef286SFelix Fietkau 
314d71ef286SFelix Fietkau 	void (*sta_ps)(struct mt76_dev *dev, struct ieee80211_sta *sta,
315d71ef286SFelix Fietkau 		       bool ps);
316e28487eaSFelix Fietkau 
317e28487eaSFelix Fietkau 	int (*sta_add)(struct mt76_dev *dev, struct ieee80211_vif *vif,
318e28487eaSFelix Fietkau 		       struct ieee80211_sta *sta);
319e28487eaSFelix Fietkau 
3209c193de5SFelix Fietkau 	void (*sta_assoc)(struct mt76_dev *dev, struct ieee80211_vif *vif,
3219c193de5SFelix Fietkau 			  struct ieee80211_sta *sta);
3229c193de5SFelix Fietkau 
323e28487eaSFelix Fietkau 	void (*sta_remove)(struct mt76_dev *dev, struct ieee80211_vif *vif,
324e28487eaSFelix Fietkau 			   struct ieee80211_sta *sta);
32517f1de56SFelix Fietkau };
32617f1de56SFelix Fietkau 
32717f1de56SFelix Fietkau struct mt76_channel_state {
32817f1de56SFelix Fietkau 	u64 cc_active;
32917f1de56SFelix Fietkau 	u64 cc_busy;
33017f1de56SFelix Fietkau };
33117f1de56SFelix Fietkau 
33217f1de56SFelix Fietkau struct mt76_sband {
33317f1de56SFelix Fietkau 	struct ieee80211_supported_band sband;
33417f1de56SFelix Fietkau 	struct mt76_channel_state *chan;
33517f1de56SFelix Fietkau };
33617f1de56SFelix Fietkau 
337b6862effSLorenzo Bianconi struct mt76_rate_power {
338b6862effSLorenzo Bianconi 	union {
339b6862effSLorenzo Bianconi 		struct {
340b6862effSLorenzo Bianconi 			s8 cck[4];
341b6862effSLorenzo Bianconi 			s8 ofdm[8];
342b6862effSLorenzo Bianconi 			s8 stbc[10];
343b6862effSLorenzo Bianconi 			s8 ht[16];
344b6862effSLorenzo Bianconi 			s8 vht[10];
345b6862effSLorenzo Bianconi 		};
346b6862effSLorenzo Bianconi 		s8 all[48];
347b6862effSLorenzo Bianconi 	};
348b6862effSLorenzo Bianconi };
349b6862effSLorenzo Bianconi 
350b40b15e1SLorenzo Bianconi /* addr req mask */
351b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_EEPROM	BIT(31)
352b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_CFG	BIT(30)
353b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_MASK	(MT_VEND_TYPE_EEPROM | MT_VEND_TYPE_CFG)
354b40b15e1SLorenzo Bianconi 
355b40b15e1SLorenzo Bianconi #define MT_VEND_ADDR(type, n)	(MT_VEND_TYPE_##type | (n))
356b40b15e1SLorenzo Bianconi enum mt_vendor_req {
357b40b15e1SLorenzo Bianconi 	MT_VEND_DEV_MODE =	0x1,
358b40b15e1SLorenzo Bianconi 	MT_VEND_WRITE =		0x2,
359b40b15e1SLorenzo Bianconi 	MT_VEND_MULTI_WRITE =	0x6,
360b40b15e1SLorenzo Bianconi 	MT_VEND_MULTI_READ =	0x7,
361b40b15e1SLorenzo Bianconi 	MT_VEND_READ_EEPROM =	0x9,
362b40b15e1SLorenzo Bianconi 	MT_VEND_WRITE_FCE =	0x42,
363b40b15e1SLorenzo Bianconi 	MT_VEND_WRITE_CFG =	0x46,
364b40b15e1SLorenzo Bianconi 	MT_VEND_READ_CFG =	0x47,
365b40b15e1SLorenzo Bianconi };
366b40b15e1SLorenzo Bianconi 
367b40b15e1SLorenzo Bianconi enum mt76u_in_ep {
368b40b15e1SLorenzo Bianconi 	MT_EP_IN_PKT_RX,
369b40b15e1SLorenzo Bianconi 	MT_EP_IN_CMD_RESP,
370b40b15e1SLorenzo Bianconi 	__MT_EP_IN_MAX,
371b40b15e1SLorenzo Bianconi };
372b40b15e1SLorenzo Bianconi 
373b40b15e1SLorenzo Bianconi enum mt76u_out_ep {
374b40b15e1SLorenzo Bianconi 	MT_EP_OUT_INBAND_CMD,
375b40b15e1SLorenzo Bianconi 	MT_EP_OUT_AC_BK,
376b40b15e1SLorenzo Bianconi 	MT_EP_OUT_AC_BE,
377b40b15e1SLorenzo Bianconi 	MT_EP_OUT_AC_VI,
378b40b15e1SLorenzo Bianconi 	MT_EP_OUT_AC_VO,
379b40b15e1SLorenzo Bianconi 	MT_EP_OUT_HCCA,
380b40b15e1SLorenzo Bianconi 	__MT_EP_OUT_MAX,
381b40b15e1SLorenzo Bianconi };
382b40b15e1SLorenzo Bianconi 
383b40b15e1SLorenzo Bianconi #define MT_SG_MAX_SIZE		8
384b40b15e1SLorenzo Bianconi #define MT_NUM_TX_ENTRIES	256
385b40b15e1SLorenzo Bianconi #define MT_NUM_RX_ENTRIES	128
386b40b15e1SLorenzo Bianconi #define MCU_RESP_URB_SIZE	1024
387b40b15e1SLorenzo Bianconi struct mt76_usb {
388b40b15e1SLorenzo Bianconi 	struct mutex usb_ctrl_mtx;
389b40b15e1SLorenzo Bianconi 	u8 data[32];
390b40b15e1SLorenzo Bianconi 
391b40b15e1SLorenzo Bianconi 	struct tasklet_struct rx_tasklet;
392b40b15e1SLorenzo Bianconi 	struct tasklet_struct tx_tasklet;
393b40b15e1SLorenzo Bianconi 	struct delayed_work stat_work;
394b40b15e1SLorenzo Bianconi 
395b40b15e1SLorenzo Bianconi 	u8 out_ep[__MT_EP_OUT_MAX];
396b40b15e1SLorenzo Bianconi 	u16 out_max_packet;
397b40b15e1SLorenzo Bianconi 	u8 in_ep[__MT_EP_IN_MAX];
398b40b15e1SLorenzo Bianconi 	u16 in_max_packet;
39963a7de5dSLorenzo Bianconi 	bool sg_en;
400b40b15e1SLorenzo Bianconi 
401b40b15e1SLorenzo Bianconi 	struct mt76u_mcu {
402b40b15e1SLorenzo Bianconi 		struct mutex mutex;
403a18a494fSStanislaw Gruszka 		u8 *data;
404b40b15e1SLorenzo Bianconi 		u32 msg_seq;
405851ab66eSLorenzo Bianconi 
406851ab66eSLorenzo Bianconi 		/* multiple reads */
407851ab66eSLorenzo Bianconi 		struct mt76_reg_pair *rp;
408851ab66eSLorenzo Bianconi 		int rp_len;
409851ab66eSLorenzo Bianconi 		u32 base;
410851ab66eSLorenzo Bianconi 		bool burst;
411b40b15e1SLorenzo Bianconi 	} mcu;
412b40b15e1SLorenzo Bianconi };
413b40b15e1SLorenzo Bianconi 
414f7bbb80fSLorenzo Bianconi struct mt76_mmio {
415f7bbb80fSLorenzo Bianconi 	struct mt76e_mcu {
416f7bbb80fSLorenzo Bianconi 		struct mutex mutex;
417f7bbb80fSLorenzo Bianconi 
418f7bbb80fSLorenzo Bianconi 		wait_queue_head_t wait;
419f7bbb80fSLorenzo Bianconi 		struct sk_buff_head res_q;
420f7bbb80fSLorenzo Bianconi 
421f7bbb80fSLorenzo Bianconi 		u32 msg_seq;
422f7bbb80fSLorenzo Bianconi 	} mcu;
42327db1ad1SLorenzo Bianconi 	void __iomem *regs;
424957068c2SLorenzo Bianconi 	spinlock_t irq_lock;
425957068c2SLorenzo Bianconi 	u32 irqmask;
426f7bbb80fSLorenzo Bianconi };
427f7bbb80fSLorenzo Bianconi 
42817f1de56SFelix Fietkau struct mt76_dev {
42917f1de56SFelix Fietkau 	struct ieee80211_hw *hw;
43017f1de56SFelix Fietkau 	struct cfg80211_chan_def chandef;
43117f1de56SFelix Fietkau 	struct ieee80211_channel *main_chan;
43217f1de56SFelix Fietkau 
43317f1de56SFelix Fietkau 	spinlock_t lock;
43417f1de56SFelix Fietkau 	spinlock_t cc_lock;
435108a4861SStanislaw Gruszka 
436108a4861SStanislaw Gruszka 	struct mutex mutex;
437108a4861SStanislaw Gruszka 
43817f1de56SFelix Fietkau 	const struct mt76_bus_ops *bus;
43917f1de56SFelix Fietkau 	const struct mt76_driver_ops *drv;
440db0f04f3SLorenzo Bianconi 	const struct mt76_mcu_ops *mcu_ops;
44117f1de56SFelix Fietkau 	struct device *dev;
44217f1de56SFelix Fietkau 
44317f1de56SFelix Fietkau 	struct net_device napi_dev;
444c3d7c82aSFelix Fietkau 	spinlock_t rx_lock;
44517f1de56SFelix Fietkau 	struct napi_struct napi[__MT_RXQ_MAX];
44617f1de56SFelix Fietkau 	struct sk_buff_head rx_skb[__MT_RXQ_MAX];
44717f1de56SFelix Fietkau 
44817f1de56SFelix Fietkau 	struct list_head txwi_cache;
449af005f26SLorenzo Bianconi 	struct mt76_sw_queue q_tx[__MT_TXQ_MAX];
45017f1de56SFelix Fietkau 	struct mt76_queue q_rx[__MT_RXQ_MAX];
45117f1de56SFelix Fietkau 	const struct mt76_queue_ops *queue_ops;
452c1e0d2beSLorenzo Bianconi 	int tx_dma_idx[4];
45317f1de56SFelix Fietkau 
45426e40d4cSFelix Fietkau 	wait_queue_head_t tx_wait;
45588046b2cSFelix Fietkau 	struct sk_buff_head status_list;
45626e40d4cSFelix Fietkau 
45736404c06SStanislaw Gruszka 	unsigned long wcid_mask[MT76_N_WCIDS / BITS_PER_LONG];
45836404c06SStanislaw Gruszka 
45936404c06SStanislaw Gruszka 	struct mt76_wcid global_wcid;
46036404c06SStanislaw Gruszka 	struct mt76_wcid __rcu *wcid[MT76_N_WCIDS];
46136404c06SStanislaw Gruszka 
46217f1de56SFelix Fietkau 	u8 macaddr[ETH_ALEN];
46317f1de56SFelix Fietkau 	u32 rev;
46417f1de56SFelix Fietkau 	unsigned long state;
46517f1de56SFelix Fietkau 
46624114a5fSLorenzo Bianconi 	u8 antenna_mask;
4676034b2b0SLorenzo Bianconi 	u16 chainmask;
46824114a5fSLorenzo Bianconi 
46917f1de56SFelix Fietkau 	struct mt76_sband sband_2g;
47017f1de56SFelix Fietkau 	struct mt76_sband sband_5g;
47117f1de56SFelix Fietkau 	struct debugfs_blob_wrapper eeprom;
47217f1de56SFelix Fietkau 	struct debugfs_blob_wrapper otp;
47317f1de56SFelix Fietkau 	struct mt76_hw_cap cap;
47417f1de56SFelix Fietkau 
475b6862effSLorenzo Bianconi 	struct mt76_rate_power rate_power;
476b6862effSLorenzo Bianconi 	int txpower_conf;
477b6862effSLorenzo Bianconi 	int txpower_cur;
478b6862effSLorenzo Bianconi 
47917f1de56SFelix Fietkau 	u32 debugfs_reg;
48017f1de56SFelix Fietkau 
48117f1de56SFelix Fietkau 	struct led_classdev led_cdev;
48217f1de56SFelix Fietkau 	char led_name[32];
48317f1de56SFelix Fietkau 	bool led_al;
48417f1de56SFelix Fietkau 	u8 led_pin;
485b40b15e1SLorenzo Bianconi 
486e7173858SFelix Fietkau 	u8 csa_complete;
487e7173858SFelix Fietkau 
488108a4861SStanislaw Gruszka 	u32 rxfilter;
489108a4861SStanislaw Gruszka 
490f7bbb80fSLorenzo Bianconi 	union {
491f7bbb80fSLorenzo Bianconi 		struct mt76_mmio mmio;
492b40b15e1SLorenzo Bianconi 		struct mt76_usb usb;
49317f1de56SFelix Fietkau 	};
494f7bbb80fSLorenzo Bianconi };
49517f1de56SFelix Fietkau 
49617f1de56SFelix Fietkau enum mt76_phy_type {
49717f1de56SFelix Fietkau 	MT_PHY_TYPE_CCK,
49817f1de56SFelix Fietkau 	MT_PHY_TYPE_OFDM,
49917f1de56SFelix Fietkau 	MT_PHY_TYPE_HT,
50017f1de56SFelix Fietkau 	MT_PHY_TYPE_HT_GF,
50117f1de56SFelix Fietkau 	MT_PHY_TYPE_VHT,
50217f1de56SFelix Fietkau };
50317f1de56SFelix Fietkau 
5044e34249eSFelix Fietkau struct mt76_rx_status {
5059c68a57bSFelix Fietkau 	struct mt76_wcid *wcid;
506aee5b8cfSFelix Fietkau 
507aee5b8cfSFelix Fietkau 	unsigned long reorder_time;
508aee5b8cfSFelix Fietkau 
50930ce7f44SFelix Fietkau 	u8 iv[6];
51030ce7f44SFelix Fietkau 
51130ce7f44SFelix Fietkau 	u8 aggr:1;
512aee5b8cfSFelix Fietkau 	u8 tid;
513aee5b8cfSFelix Fietkau 	u16 seqno;
514aee5b8cfSFelix Fietkau 
5154e34249eSFelix Fietkau 	u16 freq;
51630ce7f44SFelix Fietkau 	u32 flag;
5174e34249eSFelix Fietkau 	u8 enc_flags;
5184e34249eSFelix Fietkau 	u8 encoding:2, bw:3;
5194e34249eSFelix Fietkau 	u8 rate_idx;
5204e34249eSFelix Fietkau 	u8 nss;
5214e34249eSFelix Fietkau 	u8 band;
5229cf67ec7SFelix Fietkau 	s8 signal;
5234e34249eSFelix Fietkau 	u8 chains;
5244e34249eSFelix Fietkau 	s8 chain_signal[IEEE80211_MAX_CHAINS];
5254e34249eSFelix Fietkau };
5264e34249eSFelix Fietkau 
527d4131273SStanislaw Gruszka #define __mt76_rr(dev, ...)	(dev)->bus->rr((dev), __VA_ARGS__)
528d4131273SStanislaw Gruszka #define __mt76_wr(dev, ...)	(dev)->bus->wr((dev), __VA_ARGS__)
529d4131273SStanislaw Gruszka #define __mt76_rmw(dev, ...)	(dev)->bus->rmw((dev), __VA_ARGS__)
530d4131273SStanislaw Gruszka #define __mt76_wr_copy(dev, ...)	(dev)->bus->copy((dev), __VA_ARGS__)
531d4131273SStanislaw Gruszka 
53222c575c4SStanislaw Gruszka #define __mt76_set(dev, offset, val)	__mt76_rmw(dev, offset, 0, val)
53322c575c4SStanislaw Gruszka #define __mt76_clear(dev, offset, val)	__mt76_rmw(dev, offset, val, 0)
53422c575c4SStanislaw Gruszka 
53517f1de56SFelix Fietkau #define mt76_rr(dev, ...)	(dev)->mt76.bus->rr(&((dev)->mt76), __VA_ARGS__)
53617f1de56SFelix Fietkau #define mt76_wr(dev, ...)	(dev)->mt76.bus->wr(&((dev)->mt76), __VA_ARGS__)
53717f1de56SFelix Fietkau #define mt76_rmw(dev, ...)	(dev)->mt76.bus->rmw(&((dev)->mt76), __VA_ARGS__)
53817f1de56SFelix Fietkau #define mt76_wr_copy(dev, ...)	(dev)->mt76.bus->copy(&((dev)->mt76), __VA_ARGS__)
5396da5a291SStanislaw Gruszka #define mt76_wr_rp(dev, ...)	(dev)->mt76.bus->wr_rp(&((dev)->mt76), __VA_ARGS__)
5406da5a291SStanislaw Gruszka #define mt76_rd_rp(dev, ...)	(dev)->mt76.bus->rd_rp(&((dev)->mt76), __VA_ARGS__)
54117f1de56SFelix Fietkau 
542db0f04f3SLorenzo Bianconi #define mt76_mcu_send_msg(dev, ...)	(dev)->mt76.mcu_ops->mcu_send_msg(&((dev)->mt76), __VA_ARGS__)
543db0f04f3SLorenzo Bianconi 
54417f1de56SFelix Fietkau #define mt76_set(dev, offset, val)	mt76_rmw(dev, offset, 0, val)
54517f1de56SFelix Fietkau #define mt76_clear(dev, offset, val)	mt76_rmw(dev, offset, val, 0)
54617f1de56SFelix Fietkau 
54717f1de56SFelix Fietkau #define mt76_get_field(_dev, _reg, _field)		\
54817f1de56SFelix Fietkau 	FIELD_GET(_field, mt76_rr(dev, _reg))
54917f1de56SFelix Fietkau 
55017f1de56SFelix Fietkau #define mt76_rmw_field(_dev, _reg, _field, _val)	\
55117f1de56SFelix Fietkau 	mt76_rmw(_dev, _reg, _field, FIELD_PREP(_field, _val))
55217f1de56SFelix Fietkau 
55346436b5eSStanislaw Gruszka #define __mt76_rmw_field(_dev, _reg, _field, _val)	\
55446436b5eSStanislaw Gruszka 	__mt76_rmw(_dev, _reg, _field, FIELD_PREP(_field, _val))
55546436b5eSStanislaw Gruszka 
55617f1de56SFelix Fietkau #define mt76_hw(dev) (dev)->mt76.hw
55717f1de56SFelix Fietkau 
55817f1de56SFelix Fietkau bool __mt76_poll(struct mt76_dev *dev, u32 offset, u32 mask, u32 val,
55917f1de56SFelix Fietkau 		 int timeout);
56017f1de56SFelix Fietkau 
56117f1de56SFelix Fietkau #define mt76_poll(dev, ...) __mt76_poll(&((dev)->mt76), __VA_ARGS__)
56217f1de56SFelix Fietkau 
56317f1de56SFelix Fietkau bool __mt76_poll_msec(struct mt76_dev *dev, u32 offset, u32 mask, u32 val,
56417f1de56SFelix Fietkau 		      int timeout);
56517f1de56SFelix Fietkau 
56617f1de56SFelix Fietkau #define mt76_poll_msec(dev, ...) __mt76_poll_msec(&((dev)->mt76), __VA_ARGS__)
56717f1de56SFelix Fietkau 
56817f1de56SFelix Fietkau void mt76_mmio_init(struct mt76_dev *dev, void __iomem *regs);
56917f1de56SFelix Fietkau 
57017f1de56SFelix Fietkau static inline u16 mt76_chip(struct mt76_dev *dev)
57117f1de56SFelix Fietkau {
57217f1de56SFelix Fietkau 	return dev->rev >> 16;
57317f1de56SFelix Fietkau }
57417f1de56SFelix Fietkau 
57517f1de56SFelix Fietkau static inline u16 mt76_rev(struct mt76_dev *dev)
57617f1de56SFelix Fietkau {
57717f1de56SFelix Fietkau 	return dev->rev & 0xffff;
57817f1de56SFelix Fietkau }
57917f1de56SFelix Fietkau 
58017f1de56SFelix Fietkau #define mt76xx_chip(dev) mt76_chip(&((dev)->mt76))
58117f1de56SFelix Fietkau #define mt76xx_rev(dev) mt76_rev(&((dev)->mt76))
58217f1de56SFelix Fietkau 
583a23fde09SLorenzo Bianconi #define mt76_init_queues(dev)		(dev)->mt76.queue_ops->init(&((dev)->mt76))
584a23fde09SLorenzo Bianconi #define mt76_queue_alloc(dev, ...)	(dev)->mt76.queue_ops->alloc(&((dev)->mt76), __VA_ARGS__)
5855ed31128SLorenzo Bianconi #define mt76_tx_queue_skb_raw(dev, ...)	(dev)->mt76.queue_ops->tx_queue_skb_raw(&((dev)->mt76), __VA_ARGS__)
586eb9ca7ecSLorenzo Bianconi #define mt76_tx_queue_skb(dev, ...)	(dev)->mt76.queue_ops->tx_queue_skb(&((dev)->mt76), __VA_ARGS__)
58717f1de56SFelix Fietkau #define mt76_queue_rx_reset(dev, ...)	(dev)->mt76.queue_ops->rx_reset(&((dev)->mt76), __VA_ARGS__)
58817f1de56SFelix Fietkau #define mt76_queue_tx_cleanup(dev, ...)	(dev)->mt76.queue_ops->tx_cleanup(&((dev)->mt76), __VA_ARGS__)
58917f1de56SFelix Fietkau #define mt76_queue_kick(dev, ...)	(dev)->mt76.queue_ops->kick(&((dev)->mt76), __VA_ARGS__)
59017f1de56SFelix Fietkau 
59117f1de56SFelix Fietkau static inline struct mt76_channel_state *
59217f1de56SFelix Fietkau mt76_channel_state(struct mt76_dev *dev, struct ieee80211_channel *c)
59317f1de56SFelix Fietkau {
59417f1de56SFelix Fietkau 	struct mt76_sband *msband;
59517f1de56SFelix Fietkau 	int idx;
59617f1de56SFelix Fietkau 
59717f1de56SFelix Fietkau 	if (c->band == NL80211_BAND_2GHZ)
59817f1de56SFelix Fietkau 		msband = &dev->sband_2g;
59917f1de56SFelix Fietkau 	else
60017f1de56SFelix Fietkau 		msband = &dev->sband_5g;
60117f1de56SFelix Fietkau 
60217f1de56SFelix Fietkau 	idx = c - &msband->sband.channels[0];
60317f1de56SFelix Fietkau 	return &msband->chan[idx];
60417f1de56SFelix Fietkau }
60517f1de56SFelix Fietkau 
606c0f7b25aSLorenzo Bianconi struct mt76_dev *mt76_alloc_device(struct device *pdev, unsigned int size,
607c0f7b25aSLorenzo Bianconi 				   const struct ieee80211_ops *ops,
608c0f7b25aSLorenzo Bianconi 				   const struct mt76_driver_ops *drv_ops);
60917f1de56SFelix Fietkau int mt76_register_device(struct mt76_dev *dev, bool vht,
61017f1de56SFelix Fietkau 			 struct ieee80211_rate *rates, int n_rates);
61117f1de56SFelix Fietkau void mt76_unregister_device(struct mt76_dev *dev);
61217f1de56SFelix Fietkau 
61317f1de56SFelix Fietkau struct dentry *mt76_register_debugfs(struct mt76_dev *dev);
6148f410a8bSLorenzo Bianconi void mt76_seq_puts_array(struct seq_file *file, const char *str,
6158f410a8bSLorenzo Bianconi 			 s8 *val, int len);
61617f1de56SFelix Fietkau 
61717f1de56SFelix Fietkau int mt76_eeprom_init(struct mt76_dev *dev, int len);
61817f1de56SFelix Fietkau void mt76_eeprom_override(struct mt76_dev *dev);
61917f1de56SFelix Fietkau 
620ee8aa945SLorenzo Bianconi /* increment with wrap-around */
621ee8aa945SLorenzo Bianconi static inline int mt76_incr(int val, int size)
622ee8aa945SLorenzo Bianconi {
623ee8aa945SLorenzo Bianconi 	return (val + 1) & (size - 1);
624ee8aa945SLorenzo Bianconi }
625ee8aa945SLorenzo Bianconi 
626ee8aa945SLorenzo Bianconi /* decrement with wrap-around */
627ee8aa945SLorenzo Bianconi static inline int mt76_decr(int val, int size)
628ee8aa945SLorenzo Bianconi {
629ee8aa945SLorenzo Bianconi 	return (val - 1) & (size - 1);
630ee8aa945SLorenzo Bianconi }
631ee8aa945SLorenzo Bianconi 
6321d0496c6SStanislaw Gruszka u8 mt76_ac_to_hwq(u8 ac);
633b40b15e1SLorenzo Bianconi 
63417f1de56SFelix Fietkau static inline struct ieee80211_txq *
63517f1de56SFelix Fietkau mtxq_to_txq(struct mt76_txq *mtxq)
63617f1de56SFelix Fietkau {
63717f1de56SFelix Fietkau 	void *ptr = mtxq;
63817f1de56SFelix Fietkau 
63917f1de56SFelix Fietkau 	return container_of(ptr, struct ieee80211_txq, drv_priv);
64017f1de56SFelix Fietkau }
64117f1de56SFelix Fietkau 
6429c68a57bSFelix Fietkau static inline struct ieee80211_sta *
6439c68a57bSFelix Fietkau wcid_to_sta(struct mt76_wcid *wcid)
6449c68a57bSFelix Fietkau {
6459c68a57bSFelix Fietkau 	void *ptr = wcid;
6469c68a57bSFelix Fietkau 
6479c68a57bSFelix Fietkau 	if (!wcid || !wcid->sta)
6489c68a57bSFelix Fietkau 		return NULL;
6499c68a57bSFelix Fietkau 
6509c68a57bSFelix Fietkau 	return container_of(ptr, struct ieee80211_sta, drv_priv);
6519c68a57bSFelix Fietkau }
6529c68a57bSFelix Fietkau 
65388046b2cSFelix Fietkau static inline struct mt76_tx_cb *mt76_tx_skb_cb(struct sk_buff *skb)
65488046b2cSFelix Fietkau {
65588046b2cSFelix Fietkau 	BUILD_BUG_ON(sizeof(struct mt76_tx_cb) >
65688046b2cSFelix Fietkau 		     sizeof(IEEE80211_SKB_CB(skb)->status.status_driver_data));
65788046b2cSFelix Fietkau 	return ((void *) IEEE80211_SKB_CB(skb)->status.status_driver_data);
65888046b2cSFelix Fietkau }
65988046b2cSFelix Fietkau 
6603bb45b5fSLorenzo Bianconi static inline void mt76_insert_hdr_pad(struct sk_buff *skb)
6613bb45b5fSLorenzo Bianconi {
6623bb45b5fSLorenzo Bianconi 	int len = ieee80211_get_hdrlen_from_skb(skb);
6633bb45b5fSLorenzo Bianconi 
6643bb45b5fSLorenzo Bianconi 	if (len % 4 == 0)
6653bb45b5fSLorenzo Bianconi 		return;
6663bb45b5fSLorenzo Bianconi 
6673bb45b5fSLorenzo Bianconi 	skb_push(skb, 2);
6683bb45b5fSLorenzo Bianconi 	memmove(skb->data, skb->data + 2, len);
6693bb45b5fSLorenzo Bianconi 
6703bb45b5fSLorenzo Bianconi 	skb->data[len] = 0;
6713bb45b5fSLorenzo Bianconi 	skb->data[len + 1] = 0;
6723bb45b5fSLorenzo Bianconi }
6733bb45b5fSLorenzo Bianconi 
67417f1de56SFelix Fietkau void mt76_rx(struct mt76_dev *dev, enum mt76_rxq_id q, struct sk_buff *skb);
67517f1de56SFelix Fietkau void mt76_tx(struct mt76_dev *dev, struct ieee80211_sta *sta,
67617f1de56SFelix Fietkau 	     struct mt76_wcid *wcid, struct sk_buff *skb);
67717f1de56SFelix Fietkau void mt76_txq_init(struct mt76_dev *dev, struct ieee80211_txq *txq);
67817f1de56SFelix Fietkau void mt76_txq_remove(struct mt76_dev *dev, struct ieee80211_txq *txq);
67917f1de56SFelix Fietkau void mt76_wake_tx_queue(struct ieee80211_hw *hw, struct ieee80211_txq *txq);
68017f1de56SFelix Fietkau void mt76_stop_tx_queues(struct mt76_dev *dev, struct ieee80211_sta *sta,
68117f1de56SFelix Fietkau 			 bool send_bar);
682af005f26SLorenzo Bianconi void mt76_txq_schedule(struct mt76_dev *dev, struct mt76_sw_queue *sq);
68317f1de56SFelix Fietkau void mt76_txq_schedule_all(struct mt76_dev *dev);
68417f1de56SFelix Fietkau void mt76_release_buffered_frames(struct ieee80211_hw *hw,
68517f1de56SFelix Fietkau 				  struct ieee80211_sta *sta,
68617f1de56SFelix Fietkau 				  u16 tids, int nframes,
68717f1de56SFelix Fietkau 				  enum ieee80211_frame_release_type reason,
68817f1de56SFelix Fietkau 				  bool more_data);
68917f1de56SFelix Fietkau void mt76_set_channel(struct mt76_dev *dev);
69017f1de56SFelix Fietkau int mt76_get_survey(struct ieee80211_hw *hw, int idx,
69117f1de56SFelix Fietkau 		    struct survey_info *survey);
6925ebdc3e0SLorenzo Bianconi void mt76_set_stream_caps(struct mt76_dev *dev, bool vht);
69317f1de56SFelix Fietkau 
694aee5b8cfSFelix Fietkau int mt76_rx_aggr_start(struct mt76_dev *dev, struct mt76_wcid *wcid, u8 tid,
695aee5b8cfSFelix Fietkau 		       u16 ssn, u8 size);
696aee5b8cfSFelix Fietkau void mt76_rx_aggr_stop(struct mt76_dev *dev, struct mt76_wcid *wcid, u8 tid);
697aee5b8cfSFelix Fietkau 
69830ce7f44SFelix Fietkau void mt76_wcid_key_setup(struct mt76_dev *dev, struct mt76_wcid *wcid,
69930ce7f44SFelix Fietkau 			 struct ieee80211_key_conf *key);
70079d1c94cSFelix Fietkau 
70179d1c94cSFelix Fietkau void mt76_tx_status_lock(struct mt76_dev *dev, struct sk_buff_head *list)
70279d1c94cSFelix Fietkau 			 __acquires(&dev->status_list.lock);
70379d1c94cSFelix Fietkau void mt76_tx_status_unlock(struct mt76_dev *dev, struct sk_buff_head *list)
70479d1c94cSFelix Fietkau 			   __releases(&dev->status_list.lock);
70579d1c94cSFelix Fietkau 
70688046b2cSFelix Fietkau int mt76_tx_status_skb_add(struct mt76_dev *dev, struct mt76_wcid *wcid,
70788046b2cSFelix Fietkau 			   struct sk_buff *skb);
70888046b2cSFelix Fietkau struct sk_buff *mt76_tx_status_skb_get(struct mt76_dev *dev,
70979d1c94cSFelix Fietkau 				       struct mt76_wcid *wcid, int pktid,
71079d1c94cSFelix Fietkau 				       struct sk_buff_head *list);
71179d1c94cSFelix Fietkau void mt76_tx_status_skb_done(struct mt76_dev *dev, struct sk_buff *skb,
71279d1c94cSFelix Fietkau 			     struct sk_buff_head *list);
71388046b2cSFelix Fietkau void mt76_tx_complete_skb(struct mt76_dev *dev, struct sk_buff *skb);
71479d1c94cSFelix Fietkau void mt76_tx_status_check(struct mt76_dev *dev, struct mt76_wcid *wcid,
71579d1c94cSFelix Fietkau 			  bool flush);
716e28487eaSFelix Fietkau int mt76_sta_state(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
717e28487eaSFelix Fietkau 		   struct ieee80211_sta *sta,
718e28487eaSFelix Fietkau 		   enum ieee80211_sta_state old_state,
719e28487eaSFelix Fietkau 		   enum ieee80211_sta_state new_state);
72013f61dfcSLorenzo Bianconi void __mt76_sta_remove(struct mt76_dev *dev, struct ieee80211_vif *vif,
72113f61dfcSLorenzo Bianconi 		       struct ieee80211_sta *sta);
72230ce7f44SFelix Fietkau 
72382e1dd0fSStanislaw Gruszka struct ieee80211_sta *mt76_rx_convert(struct sk_buff *skb);
72482e1dd0fSStanislaw Gruszka 
725ef13edc0SFelix Fietkau int mt76_get_min_avg_rssi(struct mt76_dev *dev);
726ef13edc0SFelix Fietkau 
7279313faacSFelix Fietkau int mt76_get_txpower(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
7289313faacSFelix Fietkau 		     int *dbm);
7299313faacSFelix Fietkau 
730e7173858SFelix Fietkau void mt76_csa_check(struct mt76_dev *dev);
731e7173858SFelix Fietkau void mt76_csa_finish(struct mt76_dev *dev);
732e7173858SFelix Fietkau 
73387d53103SStanislaw Gruszka int mt76_set_tim(struct ieee80211_hw *hw, struct ieee80211_sta *sta, bool set);
73487d53103SStanislaw Gruszka 
73517f1de56SFelix Fietkau /* internal */
73617f1de56SFelix Fietkau void mt76_tx_free(struct mt76_dev *dev);
737fcdd99ceSLorenzo Bianconi struct mt76_txwi_cache *mt76_get_txwi(struct mt76_dev *dev);
73817f1de56SFelix Fietkau void mt76_put_txwi(struct mt76_dev *dev, struct mt76_txwi_cache *t);
7399d9d738bSFelix Fietkau void mt76_rx_complete(struct mt76_dev *dev, struct sk_buff_head *frames,
74081e850efSLorenzo Bianconi 		      struct napi_struct *napi);
74181e850efSLorenzo Bianconi void mt76_rx_poll_complete(struct mt76_dev *dev, enum mt76_rxq_id q,
74281e850efSLorenzo Bianconi 			   struct napi_struct *napi);
743aee5b8cfSFelix Fietkau void mt76_rx_aggr_reorder(struct sk_buff *skb, struct sk_buff_head *frames);
74417f1de56SFelix Fietkau 
745b40b15e1SLorenzo Bianconi /* usb */
746b40b15e1SLorenzo Bianconi static inline bool mt76u_urb_error(struct urb *urb)
747b40b15e1SLorenzo Bianconi {
748b40b15e1SLorenzo Bianconi 	return urb->status &&
749b40b15e1SLorenzo Bianconi 	       urb->status != -ECONNRESET &&
750b40b15e1SLorenzo Bianconi 	       urb->status != -ESHUTDOWN &&
751b40b15e1SLorenzo Bianconi 	       urb->status != -ENOENT;
752b40b15e1SLorenzo Bianconi }
753b40b15e1SLorenzo Bianconi 
754b40b15e1SLorenzo Bianconi /* Map hardware queues to usb endpoints */
755b40b15e1SLorenzo Bianconi static inline u8 q2ep(u8 qid)
756b40b15e1SLorenzo Bianconi {
757b40b15e1SLorenzo Bianconi 	/* TODO: take management packets to queue 5 */
758b40b15e1SLorenzo Bianconi 	return qid + 1;
759b40b15e1SLorenzo Bianconi }
760b40b15e1SLorenzo Bianconi 
7615de4db8fSStanislaw Gruszka static inline int
762b63aa031SStanislaw Gruszka mt76u_bulk_msg(struct mt76_dev *dev, void *data, int len, int *actual_len,
763b63aa031SStanislaw Gruszka 	       int timeout)
7645de4db8fSStanislaw Gruszka {
765112f980aSStanislaw Gruszka 	struct usb_device *udev = to_usb_device(dev->dev);
7665de4db8fSStanislaw Gruszka 	struct mt76_usb *usb = &dev->usb;
7675de4db8fSStanislaw Gruszka 	unsigned int pipe;
7685de4db8fSStanislaw Gruszka 
769b63aa031SStanislaw Gruszka 	if (actual_len)
770b63aa031SStanislaw Gruszka 		pipe = usb_rcvbulkpipe(udev, usb->in_ep[MT_EP_IN_CMD_RESP]);
771b63aa031SStanislaw Gruszka 	else
7725de4db8fSStanislaw Gruszka 		pipe = usb_sndbulkpipe(udev, usb->out_ep[MT_EP_OUT_INBAND_CMD]);
773b63aa031SStanislaw Gruszka 
774b63aa031SStanislaw Gruszka 	return usb_bulk_msg(udev, pipe, data, len, actual_len, timeout);
7755de4db8fSStanislaw Gruszka }
7765de4db8fSStanislaw Gruszka 
777b40b15e1SLorenzo Bianconi int mt76u_vendor_request(struct mt76_dev *dev, u8 req,
778b40b15e1SLorenzo Bianconi 			 u8 req_type, u16 val, u16 offset,
779b40b15e1SLorenzo Bianconi 			 void *buf, size_t len);
780b40b15e1SLorenzo Bianconi void mt76u_single_wr(struct mt76_dev *dev, const u8 req,
781b40b15e1SLorenzo Bianconi 		     const u16 offset, const u32 val);
782b40b15e1SLorenzo Bianconi int mt76u_init(struct mt76_dev *dev, struct usb_interface *intf);
783b40b15e1SLorenzo Bianconi int mt76u_submit_rx_buffers(struct mt76_dev *dev);
784b40b15e1SLorenzo Bianconi int mt76u_alloc_queues(struct mt76_dev *dev);
785b40b15e1SLorenzo Bianconi void mt76u_stop_queues(struct mt76_dev *dev);
786b40b15e1SLorenzo Bianconi void mt76u_stop_stat_wk(struct mt76_dev *dev);
787b40b15e1SLorenzo Bianconi void mt76u_queues_deinit(struct mt76_dev *dev);
788b40b15e1SLorenzo Bianconi 
7899df0fab9SLorenzo Bianconi struct sk_buff *
7909df0fab9SLorenzo Bianconi mt76_mcu_msg_alloc(const void *data, int head_len,
7919df0fab9SLorenzo Bianconi 		   int data_len, int tail_len);
792c07a49d4SLorenzo Bianconi void mt76_mcu_rx_event(struct mt76_dev *dev, struct sk_buff *skb);
793680abb25SLorenzo Bianconi struct sk_buff *mt76_mcu_get_response(struct mt76_dev *dev,
794680abb25SLorenzo Bianconi 				      unsigned long expires);
7959df0fab9SLorenzo Bianconi 
7969220f695SLorenzo Bianconi void mt76_set_irq_mask(struct mt76_dev *dev, u32 addr, u32 clear, u32 set);
7979220f695SLorenzo Bianconi 
79817f1de56SFelix Fietkau #endif
799